davinci-mcasp.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/of.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/of_device.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/initval.h>
  31. #include <sound/soc.h>
  32. #include "davinci-pcm.h"
  33. #include "davinci-mcasp.h"
  34. /*
  35. * McASP register definitions
  36. */
  37. #define DAVINCI_MCASP_PID_REG 0x00
  38. #define DAVINCI_MCASP_PWREMUMGT_REG 0x04
  39. #define DAVINCI_MCASP_PFUNC_REG 0x10
  40. #define DAVINCI_MCASP_PDIR_REG 0x14
  41. #define DAVINCI_MCASP_PDOUT_REG 0x18
  42. #define DAVINCI_MCASP_PDSET_REG 0x1c
  43. #define DAVINCI_MCASP_PDCLR_REG 0x20
  44. #define DAVINCI_MCASP_TLGC_REG 0x30
  45. #define DAVINCI_MCASP_TLMR_REG 0x34
  46. #define DAVINCI_MCASP_GBLCTL_REG 0x44
  47. #define DAVINCI_MCASP_AMUTE_REG 0x48
  48. #define DAVINCI_MCASP_LBCTL_REG 0x4c
  49. #define DAVINCI_MCASP_TXDITCTL_REG 0x50
  50. #define DAVINCI_MCASP_GBLCTLR_REG 0x60
  51. #define DAVINCI_MCASP_RXMASK_REG 0x64
  52. #define DAVINCI_MCASP_RXFMT_REG 0x68
  53. #define DAVINCI_MCASP_RXFMCTL_REG 0x6c
  54. #define DAVINCI_MCASP_ACLKRCTL_REG 0x70
  55. #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
  56. #define DAVINCI_MCASP_RXTDM_REG 0x78
  57. #define DAVINCI_MCASP_EVTCTLR_REG 0x7c
  58. #define DAVINCI_MCASP_RXSTAT_REG 0x80
  59. #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
  60. #define DAVINCI_MCASP_RXCLKCHK_REG 0x88
  61. #define DAVINCI_MCASP_REVTCTL_REG 0x8c
  62. #define DAVINCI_MCASP_GBLCTLX_REG 0xa0
  63. #define DAVINCI_MCASP_TXMASK_REG 0xa4
  64. #define DAVINCI_MCASP_TXFMT_REG 0xa8
  65. #define DAVINCI_MCASP_TXFMCTL_REG 0xac
  66. #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
  67. #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
  68. #define DAVINCI_MCASP_TXTDM_REG 0xb8
  69. #define DAVINCI_MCASP_EVTCTLX_REG 0xbc
  70. #define DAVINCI_MCASP_TXSTAT_REG 0xc0
  71. #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
  72. #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
  73. #define DAVINCI_MCASP_XEVTCTL_REG 0xcc
  74. /* Left(even TDM Slot) Channel Status Register File */
  75. #define DAVINCI_MCASP_DITCSRA_REG 0x100
  76. /* Right(odd TDM slot) Channel Status Register File */
  77. #define DAVINCI_MCASP_DITCSRB_REG 0x118
  78. /* Left(even TDM slot) User Data Register File */
  79. #define DAVINCI_MCASP_DITUDRA_REG 0x130
  80. /* Right(odd TDM Slot) User Data Register File */
  81. #define DAVINCI_MCASP_DITUDRB_REG 0x148
  82. /* Serializer n Control Register */
  83. #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
  84. #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
  85. (n << 2))
  86. /* Transmit Buffer for Serializer n */
  87. #define DAVINCI_MCASP_TXBUF_REG 0x200
  88. /* Receive Buffer for Serializer n */
  89. #define DAVINCI_MCASP_RXBUF_REG 0x280
  90. /* McASP FIFO Registers */
  91. #define DAVINCI_MCASP_WFIFOCTL (0x1010)
  92. #define DAVINCI_MCASP_WFIFOSTS (0x1014)
  93. #define DAVINCI_MCASP_RFIFOCTL (0x1018)
  94. #define DAVINCI_MCASP_RFIFOSTS (0x101C)
  95. #define MCASP_VER3_WFIFOCTL (0x1000)
  96. #define MCASP_VER3_WFIFOSTS (0x1004)
  97. #define MCASP_VER3_RFIFOCTL (0x1008)
  98. #define MCASP_VER3_RFIFOSTS (0x100C)
  99. /*
  100. * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
  101. * Register Bits
  102. */
  103. #define MCASP_FREE BIT(0)
  104. #define MCASP_SOFT BIT(1)
  105. /*
  106. * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
  107. */
  108. #define AXR(n) (1<<n)
  109. #define PFUNC_AMUTE BIT(25)
  110. #define ACLKX BIT(26)
  111. #define AHCLKX BIT(27)
  112. #define AFSX BIT(28)
  113. #define ACLKR BIT(29)
  114. #define AHCLKR BIT(30)
  115. #define AFSR BIT(31)
  116. /*
  117. * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
  118. */
  119. #define AXR(n) (1<<n)
  120. #define PDIR_AMUTE BIT(25)
  121. #define ACLKX BIT(26)
  122. #define AHCLKX BIT(27)
  123. #define AFSX BIT(28)
  124. #define ACLKR BIT(29)
  125. #define AHCLKR BIT(30)
  126. #define AFSR BIT(31)
  127. /*
  128. * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
  129. */
  130. #define DITEN BIT(0) /* Transmit DIT mode enable/disable */
  131. #define VA BIT(2)
  132. #define VB BIT(3)
  133. /*
  134. * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
  135. */
  136. #define TXROT(val) (val)
  137. #define TXSEL BIT(3)
  138. #define TXSSZ(val) (val<<4)
  139. #define TXPBIT(val) (val<<8)
  140. #define TXPAD(val) (val<<13)
  141. #define TXORD BIT(15)
  142. #define FSXDLY(val) (val<<16)
  143. /*
  144. * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
  145. */
  146. #define RXROT(val) (val)
  147. #define RXSEL BIT(3)
  148. #define RXSSZ(val) (val<<4)
  149. #define RXPBIT(val) (val<<8)
  150. #define RXPAD(val) (val<<13)
  151. #define RXORD BIT(15)
  152. #define FSRDLY(val) (val<<16)
  153. /*
  154. * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
  155. */
  156. #define FSXPOL BIT(0)
  157. #define AFSXE BIT(1)
  158. #define FSXDUR BIT(4)
  159. #define FSXMOD(val) (val<<7)
  160. /*
  161. * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
  162. */
  163. #define FSRPOL BIT(0)
  164. #define AFSRE BIT(1)
  165. #define FSRDUR BIT(4)
  166. #define FSRMOD(val) (val<<7)
  167. /*
  168. * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
  169. */
  170. #define ACLKXDIV(val) (val)
  171. #define ACLKXE BIT(5)
  172. #define TX_ASYNC BIT(6)
  173. #define ACLKXPOL BIT(7)
  174. #define ACLKXDIV_MASK 0x1f
  175. /*
  176. * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
  177. */
  178. #define ACLKRDIV(val) (val)
  179. #define ACLKRE BIT(5)
  180. #define RX_ASYNC BIT(6)
  181. #define ACLKRPOL BIT(7)
  182. #define ACLKRDIV_MASK 0x1f
  183. /*
  184. * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
  185. * Register Bits
  186. */
  187. #define AHCLKXDIV(val) (val)
  188. #define AHCLKXPOL BIT(14)
  189. #define AHCLKXE BIT(15)
  190. #define AHCLKXDIV_MASK 0xfff
  191. /*
  192. * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
  193. * Register Bits
  194. */
  195. #define AHCLKRDIV(val) (val)
  196. #define AHCLKRPOL BIT(14)
  197. #define AHCLKRE BIT(15)
  198. #define AHCLKRDIV_MASK 0xfff
  199. /*
  200. * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
  201. */
  202. #define MODE(val) (val)
  203. #define DISMOD (val)(val<<2)
  204. #define TXSTATE BIT(4)
  205. #define RXSTATE BIT(5)
  206. #define SRMOD_MASK 3
  207. #define SRMOD_INACTIVE 0
  208. /*
  209. * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
  210. */
  211. #define LBEN BIT(0)
  212. #define LBORD BIT(1)
  213. #define LBGENMODE(val) (val<<2)
  214. /*
  215. * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
  216. */
  217. #define TXTDMS(n) (1<<n)
  218. /*
  219. * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
  220. */
  221. #define RXTDMS(n) (1<<n)
  222. /*
  223. * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
  224. */
  225. #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
  226. #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
  227. #define RXSERCLR BIT(2) /* Receiver Serializer Clear */
  228. #define RXSMRST BIT(3) /* Receiver State Machine Reset */
  229. #define RXFSRST BIT(4) /* Frame Sync Generator Reset */
  230. #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
  231. #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
  232. #define TXSERCLR BIT(10) /* Transmit Serializer Clear */
  233. #define TXSMRST BIT(11) /* Transmitter State Machine Reset */
  234. #define TXFSRST BIT(12) /* Frame Sync Generator Reset */
  235. /*
  236. * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
  237. */
  238. #define MUTENA(val) (val)
  239. #define MUTEINPOL BIT(2)
  240. #define MUTEINENA BIT(3)
  241. #define MUTEIN BIT(4)
  242. #define MUTER BIT(5)
  243. #define MUTEX BIT(6)
  244. #define MUTEFSR BIT(7)
  245. #define MUTEFSX BIT(8)
  246. #define MUTEBADCLKR BIT(9)
  247. #define MUTEBADCLKX BIT(10)
  248. #define MUTERXDMAERR BIT(11)
  249. #define MUTETXDMAERR BIT(12)
  250. /*
  251. * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
  252. */
  253. #define RXDATADMADIS BIT(0)
  254. /*
  255. * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
  256. */
  257. #define TXDATADMADIS BIT(0)
  258. /*
  259. * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
  260. */
  261. #define FIFO_ENABLE BIT(16)
  262. #define NUMEVT_MASK (0xFF << 8)
  263. #define NUMDMA_MASK (0xFF)
  264. #define DAVINCI_MCASP_NUM_SERIALIZER 16
  265. static inline void mcasp_set_bits(void __iomem *reg, u32 val)
  266. {
  267. __raw_writel(__raw_readl(reg) | val, reg);
  268. }
  269. static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
  270. {
  271. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  272. }
  273. static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
  274. {
  275. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  276. }
  277. static inline void mcasp_set_reg(void __iomem *reg, u32 val)
  278. {
  279. __raw_writel(val, reg);
  280. }
  281. static inline u32 mcasp_get_reg(void __iomem *reg)
  282. {
  283. return (unsigned int)__raw_readl(reg);
  284. }
  285. static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
  286. {
  287. int i = 0;
  288. mcasp_set_bits(regs, val);
  289. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  290. /* loop count is to avoid the lock-up */
  291. for (i = 0; i < 1000; i++) {
  292. if ((mcasp_get_reg(regs) & val) == val)
  293. break;
  294. }
  295. if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
  296. printk(KERN_ERR "GBLCTL write error\n");
  297. }
  298. static void mcasp_start_rx(struct davinci_audio_dev *dev)
  299. {
  300. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  301. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  302. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  303. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  304. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  305. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  306. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  307. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  308. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  309. }
  310. static void mcasp_start_tx(struct davinci_audio_dev *dev)
  311. {
  312. u8 offset = 0, i;
  313. u32 cnt;
  314. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  315. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  316. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  317. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  318. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  319. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  320. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  321. for (i = 0; i < dev->num_serializer; i++) {
  322. if (dev->serial_dir[i] == TX_MODE) {
  323. offset = i;
  324. break;
  325. }
  326. }
  327. /* wait for TX ready */
  328. cnt = 0;
  329. while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
  330. TXSTATE) && (cnt < 100000))
  331. cnt++;
  332. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  333. }
  334. static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
  335. {
  336. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  337. if (dev->txnumevt) { /* enable FIFO */
  338. switch (dev->version) {
  339. case MCASP_VERSION_3:
  340. mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
  341. FIFO_ENABLE);
  342. mcasp_set_bits(dev->base + MCASP_VER3_WFIFOCTL,
  343. FIFO_ENABLE);
  344. break;
  345. default:
  346. mcasp_clr_bits(dev->base +
  347. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  348. mcasp_set_bits(dev->base +
  349. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  350. }
  351. }
  352. mcasp_start_tx(dev);
  353. } else {
  354. if (dev->rxnumevt) { /* enable FIFO */
  355. switch (dev->version) {
  356. case MCASP_VERSION_3:
  357. mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
  358. FIFO_ENABLE);
  359. mcasp_set_bits(dev->base + MCASP_VER3_RFIFOCTL,
  360. FIFO_ENABLE);
  361. break;
  362. default:
  363. mcasp_clr_bits(dev->base +
  364. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  365. mcasp_set_bits(dev->base +
  366. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  367. }
  368. }
  369. mcasp_start_rx(dev);
  370. }
  371. }
  372. static void mcasp_stop_rx(struct davinci_audio_dev *dev)
  373. {
  374. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
  375. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  376. }
  377. static void mcasp_stop_tx(struct davinci_audio_dev *dev)
  378. {
  379. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
  380. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  381. }
  382. static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
  383. {
  384. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  385. if (dev->txnumevt) { /* disable FIFO */
  386. switch (dev->version) {
  387. case MCASP_VERSION_3:
  388. mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
  389. FIFO_ENABLE);
  390. break;
  391. default:
  392. mcasp_clr_bits(dev->base +
  393. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  394. }
  395. }
  396. mcasp_stop_tx(dev);
  397. } else {
  398. if (dev->rxnumevt) { /* disable FIFO */
  399. switch (dev->version) {
  400. case MCASP_VERSION_3:
  401. mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
  402. FIFO_ENABLE);
  403. break;
  404. default:
  405. mcasp_clr_bits(dev->base +
  406. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  407. }
  408. }
  409. mcasp_stop_rx(dev);
  410. }
  411. }
  412. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  413. unsigned int fmt)
  414. {
  415. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  416. void __iomem *base = dev->base;
  417. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  418. case SND_SOC_DAIFMT_DSP_B:
  419. case SND_SOC_DAIFMT_AC97:
  420. mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  421. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  422. break;
  423. default:
  424. /* configure a full-word SYNC pulse (LRCLK) */
  425. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  426. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  427. /* make 1st data bit occur one ACLK cycle after the frame sync */
  428. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
  429. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
  430. break;
  431. }
  432. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  433. case SND_SOC_DAIFMT_CBS_CFS:
  434. /* codec is clock and frame slave */
  435. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  436. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  437. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  438. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  439. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
  440. ACLKX | ACLKR);
  441. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
  442. AFSX | AFSR);
  443. break;
  444. case SND_SOC_DAIFMT_CBM_CFS:
  445. /* codec is clock master and frame slave */
  446. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  447. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  448. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  449. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  450. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
  451. ACLKX | ACLKR);
  452. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
  453. AFSX | AFSR);
  454. break;
  455. case SND_SOC_DAIFMT_CBM_CFM:
  456. /* codec is clock and frame master */
  457. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  458. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  459. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  460. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  461. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
  462. ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
  463. break;
  464. default:
  465. return -EINVAL;
  466. }
  467. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  468. case SND_SOC_DAIFMT_IB_NF:
  469. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  470. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  471. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  472. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  473. break;
  474. case SND_SOC_DAIFMT_NB_IF:
  475. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  476. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  477. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  478. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  479. break;
  480. case SND_SOC_DAIFMT_IB_IF:
  481. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  482. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  483. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  484. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  485. break;
  486. case SND_SOC_DAIFMT_NB_NF:
  487. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  488. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  489. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  490. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  491. break;
  492. default:
  493. return -EINVAL;
  494. }
  495. return 0;
  496. }
  497. static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
  498. {
  499. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  500. switch (div_id) {
  501. case 0: /* MCLK divider */
  502. mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
  503. AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
  504. mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
  505. AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
  506. break;
  507. case 1: /* BCLK divider */
  508. mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  509. ACLKXDIV(div - 1), ACLKXDIV_MASK);
  510. mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKRCTL_REG,
  511. ACLKRDIV(div - 1), ACLKRDIV_MASK);
  512. break;
  513. case 2: /* BCLK/LRCLK ratio */
  514. dev->bclk_lrclk_ratio = div;
  515. break;
  516. default:
  517. return -EINVAL;
  518. }
  519. return 0;
  520. }
  521. static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  522. unsigned int freq, int dir)
  523. {
  524. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  525. if (dir == SND_SOC_CLOCK_OUT) {
  526. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  527. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  528. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
  529. } else {
  530. mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  531. mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  532. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
  533. }
  534. return 0;
  535. }
  536. static int davinci_config_channel_size(struct davinci_audio_dev *dev,
  537. int word_length)
  538. {
  539. u32 fmt;
  540. u32 tx_rotate = (word_length / 4) & 0x7;
  541. u32 rx_rotate = (32 - word_length) / 4;
  542. u32 mask = (1ULL << word_length) - 1;
  543. /*
  544. * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
  545. * callback, take it into account here. That allows us to for example
  546. * send 32 bits per channel to the codec, while only 16 of them carry
  547. * audio payload.
  548. * The clock ratio is given for a full period of data (for I2S format
  549. * both left and right channels), so it has to be divided by number of
  550. * tdm-slots (for I2S - divided by 2).
  551. */
  552. if (dev->bclk_lrclk_ratio)
  553. word_length = dev->bclk_lrclk_ratio / dev->tdm_slots;
  554. /* mapping of the XSSZ bit-field as described in the datasheet */
  555. fmt = (word_length >> 1) - 1;
  556. if (dev->op_mode != DAVINCI_MCASP_DIT_MODE) {
  557. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  558. RXSSZ(fmt), RXSSZ(0x0F));
  559. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  560. TXSSZ(fmt), TXSSZ(0x0F));
  561. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  562. TXROT(tx_rotate), TXROT(7));
  563. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  564. RXROT(rx_rotate), RXROT(7));
  565. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG,
  566. mask);
  567. }
  568. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
  569. return 0;
  570. }
  571. static int davinci_hw_common_param(struct davinci_audio_dev *dev, int stream,
  572. int channels)
  573. {
  574. int i;
  575. u8 tx_ser = 0;
  576. u8 rx_ser = 0;
  577. u8 ser;
  578. u8 slots = dev->tdm_slots;
  579. u8 max_active_serializers = (channels + slots - 1) / slots;
  580. /* Default configuration */
  581. mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  582. /* All PINS as McASP */
  583. mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  584. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  585. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  586. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
  587. TXDATADMADIS);
  588. } else {
  589. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  590. mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
  591. RXDATADMADIS);
  592. }
  593. for (i = 0; i < dev->num_serializer; i++) {
  594. mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  595. dev->serial_dir[i]);
  596. if (dev->serial_dir[i] == TX_MODE &&
  597. tx_ser < max_active_serializers) {
  598. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  599. AXR(i));
  600. tx_ser++;
  601. } else if (dev->serial_dir[i] == RX_MODE &&
  602. rx_ser < max_active_serializers) {
  603. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  604. AXR(i));
  605. rx_ser++;
  606. } else {
  607. mcasp_mod_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  608. SRMOD_INACTIVE, SRMOD_MASK);
  609. }
  610. }
  611. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  612. ser = tx_ser;
  613. else
  614. ser = rx_ser;
  615. if (ser < max_active_serializers) {
  616. dev_warn(dev->dev, "stream has more channels (%d) than are "
  617. "enabled in mcasp (%d)\n", channels, ser * slots);
  618. return -EINVAL;
  619. }
  620. if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
  621. if (dev->txnumevt * tx_ser > 64)
  622. dev->txnumevt = 1;
  623. switch (dev->version) {
  624. case MCASP_VERSION_3:
  625. mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL, tx_ser,
  626. NUMDMA_MASK);
  627. mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL,
  628. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  629. break;
  630. default:
  631. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  632. tx_ser, NUMDMA_MASK);
  633. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  634. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  635. }
  636. }
  637. if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
  638. if (dev->rxnumevt * rx_ser > 64)
  639. dev->rxnumevt = 1;
  640. switch (dev->version) {
  641. case MCASP_VERSION_3:
  642. mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL, rx_ser,
  643. NUMDMA_MASK);
  644. mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL,
  645. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  646. break;
  647. default:
  648. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  649. rx_ser, NUMDMA_MASK);
  650. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  651. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  652. }
  653. }
  654. return 0;
  655. }
  656. static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
  657. {
  658. int i, active_slots;
  659. u32 mask = 0;
  660. active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
  661. for (i = 0; i < active_slots; i++)
  662. mask |= (1 << i);
  663. mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  664. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  665. /* bit stream is MSB first with no delay */
  666. /* DSP_B mode */
  667. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
  668. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
  669. if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
  670. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  671. FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
  672. else
  673. printk(KERN_ERR "playback tdm slot %d not supported\n",
  674. dev->tdm_slots);
  675. } else {
  676. /* bit stream is MSB first with no delay */
  677. /* DSP_B mode */
  678. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
  679. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
  680. if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
  681. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
  682. FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
  683. else
  684. printk(KERN_ERR "capture tdm slot %d not supported\n",
  685. dev->tdm_slots);
  686. }
  687. }
  688. /* S/PDIF */
  689. static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
  690. {
  691. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  692. and LSB first */
  693. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  694. TXROT(6) | TXSSZ(15));
  695. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  696. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  697. AFSXE | FSXMOD(0x180));
  698. /* Set the TX tdm : for all the slots */
  699. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  700. /* Set the TX clock controls : div = 1 and internal */
  701. mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  702. ACLKXE | TX_ASYNC);
  703. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  704. /* Only 44100 and 48000 are valid, both have the same setting */
  705. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  706. /* Enable the DIT */
  707. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  708. }
  709. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  710. struct snd_pcm_hw_params *params,
  711. struct snd_soc_dai *cpu_dai)
  712. {
  713. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  714. struct davinci_pcm_dma_params *dma_params =
  715. &dev->dma_params[substream->stream];
  716. int word_length;
  717. u8 fifo_level;
  718. u8 slots = dev->tdm_slots;
  719. u8 active_serializers;
  720. int channels;
  721. struct snd_interval *pcm_channels = hw_param_interval(params,
  722. SNDRV_PCM_HW_PARAM_CHANNELS);
  723. channels = pcm_channels->min;
  724. active_serializers = (channels + slots - 1) / slots;
  725. if (davinci_hw_common_param(dev, substream->stream, channels) == -EINVAL)
  726. return -EINVAL;
  727. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  728. fifo_level = dev->txnumevt * active_serializers;
  729. else
  730. fifo_level = dev->rxnumevt * active_serializers;
  731. if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
  732. davinci_hw_dit_param(dev);
  733. else
  734. davinci_hw_param(dev, substream->stream);
  735. switch (params_format(params)) {
  736. case SNDRV_PCM_FORMAT_U8:
  737. case SNDRV_PCM_FORMAT_S8:
  738. dma_params->data_type = 1;
  739. word_length = 8;
  740. break;
  741. case SNDRV_PCM_FORMAT_U16_LE:
  742. case SNDRV_PCM_FORMAT_S16_LE:
  743. dma_params->data_type = 2;
  744. word_length = 16;
  745. break;
  746. case SNDRV_PCM_FORMAT_U24_3LE:
  747. case SNDRV_PCM_FORMAT_S24_3LE:
  748. dma_params->data_type = 3;
  749. word_length = 24;
  750. break;
  751. case SNDRV_PCM_FORMAT_U24_LE:
  752. case SNDRV_PCM_FORMAT_S24_LE:
  753. case SNDRV_PCM_FORMAT_U32_LE:
  754. case SNDRV_PCM_FORMAT_S32_LE:
  755. dma_params->data_type = 4;
  756. word_length = 32;
  757. break;
  758. default:
  759. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  760. return -EINVAL;
  761. }
  762. if (dev->version == MCASP_VERSION_2 && !fifo_level)
  763. dma_params->acnt = 4;
  764. else
  765. dma_params->acnt = dma_params->data_type;
  766. dma_params->fifo_level = fifo_level;
  767. davinci_config_channel_size(dev, word_length);
  768. return 0;
  769. }
  770. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  771. int cmd, struct snd_soc_dai *cpu_dai)
  772. {
  773. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  774. int ret = 0;
  775. switch (cmd) {
  776. case SNDRV_PCM_TRIGGER_RESUME:
  777. case SNDRV_PCM_TRIGGER_START:
  778. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  779. ret = pm_runtime_get_sync(dev->dev);
  780. if (IS_ERR_VALUE(ret))
  781. dev_err(dev->dev, "pm_runtime_get_sync() failed\n");
  782. davinci_mcasp_start(dev, substream->stream);
  783. break;
  784. case SNDRV_PCM_TRIGGER_SUSPEND:
  785. davinci_mcasp_stop(dev, substream->stream);
  786. ret = pm_runtime_put_sync(dev->dev);
  787. if (IS_ERR_VALUE(ret))
  788. dev_err(dev->dev, "pm_runtime_put_sync() failed\n");
  789. break;
  790. case SNDRV_PCM_TRIGGER_STOP:
  791. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  792. davinci_mcasp_stop(dev, substream->stream);
  793. break;
  794. default:
  795. ret = -EINVAL;
  796. }
  797. return ret;
  798. }
  799. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  800. struct snd_soc_dai *dai)
  801. {
  802. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  803. snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
  804. return 0;
  805. }
  806. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  807. .startup = davinci_mcasp_startup,
  808. .trigger = davinci_mcasp_trigger,
  809. .hw_params = davinci_mcasp_hw_params,
  810. .set_fmt = davinci_mcasp_set_dai_fmt,
  811. .set_clkdiv = davinci_mcasp_set_clkdiv,
  812. .set_sysclk = davinci_mcasp_set_sysclk,
  813. };
  814. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  815. SNDRV_PCM_FMTBIT_U8 | \
  816. SNDRV_PCM_FMTBIT_S16_LE | \
  817. SNDRV_PCM_FMTBIT_U16_LE | \
  818. SNDRV_PCM_FMTBIT_S24_LE | \
  819. SNDRV_PCM_FMTBIT_U24_LE | \
  820. SNDRV_PCM_FMTBIT_S24_3LE | \
  821. SNDRV_PCM_FMTBIT_U24_3LE | \
  822. SNDRV_PCM_FMTBIT_S32_LE | \
  823. SNDRV_PCM_FMTBIT_U32_LE)
  824. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  825. {
  826. .name = "davinci-mcasp.0",
  827. .playback = {
  828. .channels_min = 2,
  829. .channels_max = 32 * 16,
  830. .rates = DAVINCI_MCASP_RATES,
  831. .formats = DAVINCI_MCASP_PCM_FMTS,
  832. },
  833. .capture = {
  834. .channels_min = 2,
  835. .channels_max = 32 * 16,
  836. .rates = DAVINCI_MCASP_RATES,
  837. .formats = DAVINCI_MCASP_PCM_FMTS,
  838. },
  839. .ops = &davinci_mcasp_dai_ops,
  840. },
  841. {
  842. "davinci-mcasp.1",
  843. .playback = {
  844. .channels_min = 1,
  845. .channels_max = 384,
  846. .rates = DAVINCI_MCASP_RATES,
  847. .formats = DAVINCI_MCASP_PCM_FMTS,
  848. },
  849. .ops = &davinci_mcasp_dai_ops,
  850. },
  851. };
  852. static const struct snd_soc_component_driver davinci_mcasp_component = {
  853. .name = "davinci-mcasp",
  854. };
  855. /* Some HW specific values and defaults. The rest is filled in from DT. */
  856. static struct snd_platform_data dm646x_mcasp_pdata = {
  857. .tx_dma_offset = 0x400,
  858. .rx_dma_offset = 0x400,
  859. .asp_chan_q = EVENTQ_0,
  860. .version = MCASP_VERSION_1,
  861. };
  862. static struct snd_platform_data da830_mcasp_pdata = {
  863. .tx_dma_offset = 0x2000,
  864. .rx_dma_offset = 0x2000,
  865. .asp_chan_q = EVENTQ_0,
  866. .version = MCASP_VERSION_2,
  867. };
  868. static struct snd_platform_data omap2_mcasp_pdata = {
  869. .tx_dma_offset = 0,
  870. .rx_dma_offset = 0,
  871. .asp_chan_q = EVENTQ_0,
  872. .version = MCASP_VERSION_3,
  873. };
  874. static const struct of_device_id mcasp_dt_ids[] = {
  875. {
  876. .compatible = "ti,dm646x-mcasp-audio",
  877. .data = &dm646x_mcasp_pdata,
  878. },
  879. {
  880. .compatible = "ti,da830-mcasp-audio",
  881. .data = &da830_mcasp_pdata,
  882. },
  883. {
  884. .compatible = "ti,am33xx-mcasp-audio",
  885. .data = &omap2_mcasp_pdata,
  886. },
  887. { /* sentinel */ }
  888. };
  889. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  890. static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
  891. struct platform_device *pdev)
  892. {
  893. struct device_node *np = pdev->dev.of_node;
  894. struct snd_platform_data *pdata = NULL;
  895. const struct of_device_id *match =
  896. of_match_device(mcasp_dt_ids, &pdev->dev);
  897. struct of_phandle_args dma_spec;
  898. const u32 *of_serial_dir32;
  899. u32 val;
  900. int i, ret = 0;
  901. if (pdev->dev.platform_data) {
  902. pdata = pdev->dev.platform_data;
  903. return pdata;
  904. } else if (match) {
  905. pdata = (struct snd_platform_data *) match->data;
  906. } else {
  907. /* control shouldn't reach here. something is wrong */
  908. ret = -EINVAL;
  909. goto nodata;
  910. }
  911. ret = of_property_read_u32(np, "op-mode", &val);
  912. if (ret >= 0)
  913. pdata->op_mode = val;
  914. ret = of_property_read_u32(np, "tdm-slots", &val);
  915. if (ret >= 0) {
  916. if (val < 2 || val > 32) {
  917. dev_err(&pdev->dev,
  918. "tdm-slots must be in rage [2-32]\n");
  919. ret = -EINVAL;
  920. goto nodata;
  921. }
  922. pdata->tdm_slots = val;
  923. }
  924. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  925. val /= sizeof(u32);
  926. if (of_serial_dir32) {
  927. u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
  928. (sizeof(*of_serial_dir) * val),
  929. GFP_KERNEL);
  930. if (!of_serial_dir) {
  931. ret = -ENOMEM;
  932. goto nodata;
  933. }
  934. for (i = 0; i < val; i++)
  935. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  936. pdata->num_serializer = val;
  937. pdata->serial_dir = of_serial_dir;
  938. }
  939. ret = of_property_match_string(np, "dma-names", "tx");
  940. if (ret < 0)
  941. goto nodata;
  942. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  943. &dma_spec);
  944. if (ret < 0)
  945. goto nodata;
  946. pdata->tx_dma_channel = dma_spec.args[0];
  947. ret = of_property_match_string(np, "dma-names", "rx");
  948. if (ret < 0)
  949. goto nodata;
  950. ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
  951. &dma_spec);
  952. if (ret < 0)
  953. goto nodata;
  954. pdata->rx_dma_channel = dma_spec.args[0];
  955. ret = of_property_read_u32(np, "tx-num-evt", &val);
  956. if (ret >= 0)
  957. pdata->txnumevt = val;
  958. ret = of_property_read_u32(np, "rx-num-evt", &val);
  959. if (ret >= 0)
  960. pdata->rxnumevt = val;
  961. ret = of_property_read_u32(np, "sram-size-playback", &val);
  962. if (ret >= 0)
  963. pdata->sram_size_playback = val;
  964. ret = of_property_read_u32(np, "sram-size-capture", &val);
  965. if (ret >= 0)
  966. pdata->sram_size_capture = val;
  967. return pdata;
  968. nodata:
  969. if (ret < 0) {
  970. dev_err(&pdev->dev, "Error populating platform data, err %d\n",
  971. ret);
  972. pdata = NULL;
  973. }
  974. return pdata;
  975. }
  976. static int davinci_mcasp_probe(struct platform_device *pdev)
  977. {
  978. struct davinci_pcm_dma_params *dma_data;
  979. struct resource *mem, *ioarea, *res, *dat;
  980. struct snd_platform_data *pdata;
  981. struct davinci_audio_dev *dev;
  982. int ret;
  983. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  984. dev_err(&pdev->dev, "No platform data supplied\n");
  985. return -EINVAL;
  986. }
  987. dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_audio_dev),
  988. GFP_KERNEL);
  989. if (!dev)
  990. return -ENOMEM;
  991. pdata = davinci_mcasp_set_pdata_from_of(pdev);
  992. if (!pdata) {
  993. dev_err(&pdev->dev, "no platform data\n");
  994. return -EINVAL;
  995. }
  996. mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  997. if (!mem) {
  998. dev_warn(dev->dev,
  999. "\"mpu\" mem resource not found, using index 0\n");
  1000. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1001. if (!mem) {
  1002. dev_err(&pdev->dev, "no mem resource?\n");
  1003. return -ENODEV;
  1004. }
  1005. }
  1006. ioarea = devm_request_mem_region(&pdev->dev, mem->start,
  1007. resource_size(mem), pdev->name);
  1008. if (!ioarea) {
  1009. dev_err(&pdev->dev, "Audio region already claimed\n");
  1010. return -EBUSY;
  1011. }
  1012. pm_runtime_enable(&pdev->dev);
  1013. ret = pm_runtime_get_sync(&pdev->dev);
  1014. if (IS_ERR_VALUE(ret)) {
  1015. dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
  1016. return ret;
  1017. }
  1018. dev->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  1019. if (!dev->base) {
  1020. dev_err(&pdev->dev, "ioremap failed\n");
  1021. ret = -ENOMEM;
  1022. goto err_release_clk;
  1023. }
  1024. dev->op_mode = pdata->op_mode;
  1025. dev->tdm_slots = pdata->tdm_slots;
  1026. dev->num_serializer = pdata->num_serializer;
  1027. dev->serial_dir = pdata->serial_dir;
  1028. dev->version = pdata->version;
  1029. dev->txnumevt = pdata->txnumevt;
  1030. dev->rxnumevt = pdata->rxnumevt;
  1031. dev->dev = &pdev->dev;
  1032. dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
  1033. if (!dat)
  1034. dat = mem;
  1035. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  1036. dma_data->asp_chan_q = pdata->asp_chan_q;
  1037. dma_data->ram_chan_q = pdata->ram_chan_q;
  1038. dma_data->sram_pool = pdata->sram_pool;
  1039. dma_data->sram_size = pdata->sram_size_playback;
  1040. dma_data->dma_addr = dat->start + pdata->tx_dma_offset;
  1041. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1042. if (res)
  1043. dma_data->channel = res->start;
  1044. else
  1045. dma_data->channel = pdata->tx_dma_channel;
  1046. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
  1047. dma_data->asp_chan_q = pdata->asp_chan_q;
  1048. dma_data->ram_chan_q = pdata->ram_chan_q;
  1049. dma_data->sram_pool = pdata->sram_pool;
  1050. dma_data->sram_size = pdata->sram_size_capture;
  1051. dma_data->dma_addr = dat->start + pdata->rx_dma_offset;
  1052. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1053. if (res)
  1054. dma_data->channel = res->start;
  1055. else
  1056. dma_data->channel = pdata->rx_dma_channel;
  1057. dev_set_drvdata(&pdev->dev, dev);
  1058. ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
  1059. &davinci_mcasp_dai[pdata->op_mode], 1);
  1060. if (ret != 0)
  1061. goto err_release_clk;
  1062. ret = davinci_soc_platform_register(&pdev->dev);
  1063. if (ret) {
  1064. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  1065. goto err_unregister_component;
  1066. }
  1067. return 0;
  1068. err_unregister_component:
  1069. snd_soc_unregister_component(&pdev->dev);
  1070. err_release_clk:
  1071. pm_runtime_put_sync(&pdev->dev);
  1072. pm_runtime_disable(&pdev->dev);
  1073. return ret;
  1074. }
  1075. static int davinci_mcasp_remove(struct platform_device *pdev)
  1076. {
  1077. snd_soc_unregister_component(&pdev->dev);
  1078. davinci_soc_platform_unregister(&pdev->dev);
  1079. pm_runtime_put_sync(&pdev->dev);
  1080. pm_runtime_disable(&pdev->dev);
  1081. return 0;
  1082. }
  1083. #ifdef CONFIG_PM_SLEEP
  1084. static int davinci_mcasp_suspend(struct device *dev)
  1085. {
  1086. struct davinci_audio_dev *a = dev_get_drvdata(dev);
  1087. void __iomem *base = a->base;
  1088. a->context.txfmtctl = mcasp_get_reg(base + DAVINCI_MCASP_TXFMCTL_REG);
  1089. a->context.rxfmtctl = mcasp_get_reg(base + DAVINCI_MCASP_RXFMCTL_REG);
  1090. a->context.txfmt = mcasp_get_reg(base + DAVINCI_MCASP_TXFMT_REG);
  1091. a->context.rxfmt = mcasp_get_reg(base + DAVINCI_MCASP_RXFMT_REG);
  1092. a->context.aclkxctl = mcasp_get_reg(base + DAVINCI_MCASP_ACLKXCTL_REG);
  1093. a->context.aclkrctl = mcasp_get_reg(base + DAVINCI_MCASP_ACLKRCTL_REG);
  1094. a->context.pdir = mcasp_get_reg(base + DAVINCI_MCASP_PDIR_REG);
  1095. return 0;
  1096. }
  1097. static int davinci_mcasp_resume(struct device *dev)
  1098. {
  1099. struct davinci_audio_dev *a = dev_get_drvdata(dev);
  1100. void __iomem *base = a->base;
  1101. mcasp_set_reg(base + DAVINCI_MCASP_TXFMCTL_REG, a->context.txfmtctl);
  1102. mcasp_set_reg(base + DAVINCI_MCASP_RXFMCTL_REG, a->context.rxfmtctl);
  1103. mcasp_set_reg(base + DAVINCI_MCASP_TXFMT_REG, a->context.txfmt);
  1104. mcasp_set_reg(base + DAVINCI_MCASP_RXFMT_REG, a->context.rxfmt);
  1105. mcasp_set_reg(base + DAVINCI_MCASP_ACLKXCTL_REG, a->context.aclkxctl);
  1106. mcasp_set_reg(base + DAVINCI_MCASP_ACLKRCTL_REG, a->context.aclkrctl);
  1107. mcasp_set_reg(base + DAVINCI_MCASP_PDIR_REG, a->context.pdir);
  1108. return 0;
  1109. }
  1110. #endif
  1111. SIMPLE_DEV_PM_OPS(davinci_mcasp_pm_ops,
  1112. davinci_mcasp_suspend,
  1113. davinci_mcasp_resume);
  1114. static struct platform_driver davinci_mcasp_driver = {
  1115. .probe = davinci_mcasp_probe,
  1116. .remove = davinci_mcasp_remove,
  1117. .driver = {
  1118. .name = "davinci-mcasp",
  1119. .owner = THIS_MODULE,
  1120. .pm = &davinci_mcasp_pm_ops,
  1121. .of_match_table = mcasp_dt_ids,
  1122. },
  1123. };
  1124. module_platform_driver(davinci_mcasp_driver);
  1125. MODULE_AUTHOR("Steve Chen");
  1126. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  1127. MODULE_LICENSE("GPL");