ip22-int.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. /*
  2. * ip22-int.c: Routines for generic manipulation of the INT[23] ASIC
  3. * found on INDY and Indigo2 workstations.
  4. *
  5. * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
  6. * Copyright (C) 1997, 1998 Ralf Baechle (ralf@gnu.org)
  7. * Copyright (C) 1999 Andrew R. Baker (andrewb@uab.edu)
  8. * - Indigo2 changes
  9. * - Interrupt handling fixes
  10. * Copyright (C) 2001, 2003 Ladislav Michl (ladis@linux-mips.org)
  11. */
  12. #include <linux/types.h>
  13. #include <linux/init.h>
  14. #include <linux/kernel_stat.h>
  15. #include <linux/signal.h>
  16. #include <linux/sched.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/irq.h>
  19. #include <asm/mipsregs.h>
  20. #include <asm/addrspace.h>
  21. #include <asm/sgi/ioc.h>
  22. #include <asm/sgi/hpc3.h>
  23. #include <asm/sgi/ip22.h>
  24. /* #define DEBUG_SGINT */
  25. /* So far nothing hangs here */
  26. #undef USE_LIO3_IRQ
  27. struct sgint_regs *sgint;
  28. static char lc0msk_to_irqnr[256];
  29. static char lc1msk_to_irqnr[256];
  30. static char lc2msk_to_irqnr[256];
  31. static char lc3msk_to_irqnr[256];
  32. extern int ip22_eisa_init(void);
  33. static void enable_local0_irq(unsigned int irq)
  34. {
  35. /* don't allow mappable interrupt to be enabled from setup_irq,
  36. * we have our own way to do so */
  37. if (irq != SGI_MAP_0_IRQ)
  38. sgint->imask0 |= (1 << (irq - SGINT_LOCAL0));
  39. }
  40. static void disable_local0_irq(unsigned int irq)
  41. {
  42. sgint->imask0 &= ~(1 << (irq - SGINT_LOCAL0));
  43. }
  44. static void end_local0_irq (unsigned int irq)
  45. {
  46. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  47. enable_local0_irq(irq);
  48. }
  49. static struct irq_chip ip22_local0_irq_type = {
  50. .typename = "IP22 local 0",
  51. .ack = disable_local0_irq,
  52. .mask = disable_local0_irq,
  53. .mask_ack = disable_local0_irq,
  54. .unmask = enable_local0_irq,
  55. .end = end_local0_irq,
  56. };
  57. static void enable_local1_irq(unsigned int irq)
  58. {
  59. /* don't allow mappable interrupt to be enabled from setup_irq,
  60. * we have our own way to do so */
  61. if (irq != SGI_MAP_1_IRQ)
  62. sgint->imask1 |= (1 << (irq - SGINT_LOCAL1));
  63. }
  64. void disable_local1_irq(unsigned int irq)
  65. {
  66. sgint->imask1 &= ~(1 << (irq - SGINT_LOCAL1));
  67. }
  68. static void end_local1_irq (unsigned int irq)
  69. {
  70. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  71. enable_local1_irq(irq);
  72. }
  73. static struct irq_chip ip22_local1_irq_type = {
  74. .typename = "IP22 local 1",
  75. .ack = disable_local1_irq,
  76. .mask = disable_local1_irq,
  77. .mask_ack = disable_local1_irq,
  78. .unmask = enable_local1_irq,
  79. .end = end_local1_irq,
  80. };
  81. static void enable_local2_irq(unsigned int irq)
  82. {
  83. sgint->imask0 |= (1 << (SGI_MAP_0_IRQ - SGINT_LOCAL0));
  84. sgint->cmeimask0 |= (1 << (irq - SGINT_LOCAL2));
  85. }
  86. void disable_local2_irq(unsigned int irq)
  87. {
  88. sgint->cmeimask0 &= ~(1 << (irq - SGINT_LOCAL2));
  89. if (!sgint->cmeimask0)
  90. sgint->imask0 &= ~(1 << (SGI_MAP_0_IRQ - SGINT_LOCAL0));
  91. }
  92. static void end_local2_irq (unsigned int irq)
  93. {
  94. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  95. enable_local2_irq(irq);
  96. }
  97. static struct irq_chip ip22_local2_irq_type = {
  98. .typename = "IP22 local 2",
  99. .ack = disable_local2_irq,
  100. .mask = disable_local2_irq,
  101. .mask_ack = disable_local2_irq,
  102. .unmask = enable_local2_irq,
  103. .end = end_local2_irq,
  104. };
  105. static void enable_local3_irq(unsigned int irq)
  106. {
  107. sgint->imask1 |= (1 << (SGI_MAP_1_IRQ - SGINT_LOCAL1));
  108. sgint->cmeimask1 |= (1 << (irq - SGINT_LOCAL3));
  109. }
  110. void disable_local3_irq(unsigned int irq)
  111. {
  112. sgint->cmeimask1 &= ~(1 << (irq - SGINT_LOCAL3));
  113. if (!sgint->cmeimask1)
  114. sgint->imask1 &= ~(1 << (SGI_MAP_1_IRQ - SGINT_LOCAL1));
  115. }
  116. static void end_local3_irq (unsigned int irq)
  117. {
  118. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  119. enable_local3_irq(irq);
  120. }
  121. static struct irq_chip ip22_local3_irq_type = {
  122. .typename = "IP22 local 3",
  123. .ack = disable_local3_irq,
  124. .mask = disable_local3_irq,
  125. .mask_ack = disable_local3_irq,
  126. .unmask = enable_local3_irq,
  127. .end = end_local3_irq,
  128. };
  129. static void indy_local0_irqdispatch(void)
  130. {
  131. u8 mask = sgint->istat0 & sgint->imask0;
  132. u8 mask2;
  133. int irq;
  134. if (mask & SGINT_ISTAT0_LIO2) {
  135. mask2 = sgint->vmeistat & sgint->cmeimask0;
  136. irq = lc2msk_to_irqnr[mask2];
  137. } else
  138. irq = lc0msk_to_irqnr[mask];
  139. /* if irq == 0, then the interrupt has already been cleared */
  140. if (irq)
  141. do_IRQ(irq);
  142. }
  143. static void indy_local1_irqdispatch(void)
  144. {
  145. u8 mask = sgint->istat1 & sgint->imask1;
  146. u8 mask2;
  147. int irq;
  148. if (mask & SGINT_ISTAT1_LIO3) {
  149. mask2 = sgint->vmeistat & sgint->cmeimask1;
  150. irq = lc3msk_to_irqnr[mask2];
  151. } else
  152. irq = lc1msk_to_irqnr[mask];
  153. /* if irq == 0, then the interrupt has already been cleared */
  154. if (irq)
  155. do_IRQ(irq);
  156. }
  157. extern void ip22_be_interrupt(int irq);
  158. static void indy_buserror_irq(void)
  159. {
  160. int irq = SGI_BUSERR_IRQ;
  161. irq_enter();
  162. kstat_this_cpu.irqs[irq]++;
  163. ip22_be_interrupt(irq);
  164. irq_exit();
  165. }
  166. static struct irqaction local0_cascade = {
  167. .handler = no_action,
  168. .flags = IRQF_DISABLED,
  169. .name = "local0 cascade",
  170. };
  171. static struct irqaction local1_cascade = {
  172. .handler = no_action,
  173. .flags = IRQF_DISABLED,
  174. .name = "local1 cascade",
  175. };
  176. static struct irqaction buserr = {
  177. .handler = no_action,
  178. .flags = IRQF_DISABLED,
  179. .name = "Bus Error",
  180. };
  181. static struct irqaction map0_cascade = {
  182. .handler = no_action,
  183. .flags = IRQF_DISABLED,
  184. .name = "mapable0 cascade",
  185. };
  186. #ifdef USE_LIO3_IRQ
  187. static struct irqaction map1_cascade = {
  188. .handler = no_action,
  189. .flags = IRQF_DISABLED,
  190. .name = "mapable1 cascade",
  191. };
  192. #define SGI_INTERRUPTS SGINT_END
  193. #else
  194. #define SGI_INTERRUPTS SGINT_LOCAL3
  195. #endif
  196. extern void indy_r4k_timer_interrupt(void);
  197. extern void indy_8254timer_irq(void);
  198. /*
  199. * IRQs on the INDY look basically (barring software IRQs which we don't use
  200. * at all) like:
  201. *
  202. * MIPS IRQ Source
  203. * -------- ------
  204. * 0 Software (ignored)
  205. * 1 Software (ignored)
  206. * 2 Local IRQ level zero
  207. * 3 Local IRQ level one
  208. * 4 8254 Timer zero
  209. * 5 8254 Timer one
  210. * 6 Bus Error
  211. * 7 R4k timer (what we use)
  212. *
  213. * We handle the IRQ according to _our_ priority which is:
  214. *
  215. * Highest ---- R4k Timer
  216. * Local IRQ zero
  217. * Local IRQ one
  218. * Bus Error
  219. * 8254 Timer zero
  220. * Lowest ---- 8254 Timer one
  221. *
  222. * then we just return, if multiple IRQs are pending then we will just take
  223. * another exception, big deal.
  224. */
  225. asmlinkage void plat_irq_dispatch(void)
  226. {
  227. unsigned int pending = read_c0_cause();
  228. /*
  229. * First we check for r4k counter/timer IRQ.
  230. */
  231. if (pending & CAUSEF_IP7)
  232. indy_r4k_timer_interrupt();
  233. else if (pending & CAUSEF_IP2)
  234. indy_local0_irqdispatch();
  235. else if (pending & CAUSEF_IP3)
  236. indy_local1_irqdispatch();
  237. else if (pending & CAUSEF_IP6)
  238. indy_buserror_irq();
  239. else if (pending & (CAUSEF_IP4 | CAUSEF_IP5))
  240. indy_8254timer_irq();
  241. }
  242. extern void mips_cpu_irq_init(unsigned int irq_base);
  243. void __init arch_init_irq(void)
  244. {
  245. int i;
  246. /* Init local mask --> irq tables. */
  247. for (i = 0; i < 256; i++) {
  248. if (i & 0x80) {
  249. lc0msk_to_irqnr[i] = SGINT_LOCAL0 + 7;
  250. lc1msk_to_irqnr[i] = SGINT_LOCAL1 + 7;
  251. lc2msk_to_irqnr[i] = SGINT_LOCAL2 + 7;
  252. lc3msk_to_irqnr[i] = SGINT_LOCAL3 + 7;
  253. } else if (i & 0x40) {
  254. lc0msk_to_irqnr[i] = SGINT_LOCAL0 + 6;
  255. lc1msk_to_irqnr[i] = SGINT_LOCAL1 + 6;
  256. lc2msk_to_irqnr[i] = SGINT_LOCAL2 + 6;
  257. lc3msk_to_irqnr[i] = SGINT_LOCAL3 + 6;
  258. } else if (i & 0x20) {
  259. lc0msk_to_irqnr[i] = SGINT_LOCAL0 + 5;
  260. lc1msk_to_irqnr[i] = SGINT_LOCAL1 + 5;
  261. lc2msk_to_irqnr[i] = SGINT_LOCAL2 + 5;
  262. lc3msk_to_irqnr[i] = SGINT_LOCAL3 + 5;
  263. } else if (i & 0x10) {
  264. lc0msk_to_irqnr[i] = SGINT_LOCAL0 + 4;
  265. lc1msk_to_irqnr[i] = SGINT_LOCAL1 + 4;
  266. lc2msk_to_irqnr[i] = SGINT_LOCAL2 + 4;
  267. lc3msk_to_irqnr[i] = SGINT_LOCAL3 + 4;
  268. } else if (i & 0x08) {
  269. lc0msk_to_irqnr[i] = SGINT_LOCAL0 + 3;
  270. lc1msk_to_irqnr[i] = SGINT_LOCAL1 + 3;
  271. lc2msk_to_irqnr[i] = SGINT_LOCAL2 + 3;
  272. lc3msk_to_irqnr[i] = SGINT_LOCAL3 + 3;
  273. } else if (i & 0x04) {
  274. lc0msk_to_irqnr[i] = SGINT_LOCAL0 + 2;
  275. lc1msk_to_irqnr[i] = SGINT_LOCAL1 + 2;
  276. lc2msk_to_irqnr[i] = SGINT_LOCAL2 + 2;
  277. lc3msk_to_irqnr[i] = SGINT_LOCAL3 + 2;
  278. } else if (i & 0x02) {
  279. lc0msk_to_irqnr[i] = SGINT_LOCAL0 + 1;
  280. lc1msk_to_irqnr[i] = SGINT_LOCAL1 + 1;
  281. lc2msk_to_irqnr[i] = SGINT_LOCAL2 + 1;
  282. lc3msk_to_irqnr[i] = SGINT_LOCAL3 + 1;
  283. } else if (i & 0x01) {
  284. lc0msk_to_irqnr[i] = SGINT_LOCAL0 + 0;
  285. lc1msk_to_irqnr[i] = SGINT_LOCAL1 + 0;
  286. lc2msk_to_irqnr[i] = SGINT_LOCAL2 + 0;
  287. lc3msk_to_irqnr[i] = SGINT_LOCAL3 + 0;
  288. } else {
  289. lc0msk_to_irqnr[i] = 0;
  290. lc1msk_to_irqnr[i] = 0;
  291. lc2msk_to_irqnr[i] = 0;
  292. lc3msk_to_irqnr[i] = 0;
  293. }
  294. }
  295. /* Mask out all interrupts. */
  296. sgint->imask0 = 0;
  297. sgint->imask1 = 0;
  298. sgint->cmeimask0 = 0;
  299. sgint->cmeimask1 = 0;
  300. /* init CPU irqs */
  301. mips_cpu_irq_init(SGINT_CPU);
  302. for (i = SGINT_LOCAL0; i < SGI_INTERRUPTS; i++) {
  303. struct irq_chip *handler;
  304. if (i < SGINT_LOCAL1)
  305. handler = &ip22_local0_irq_type;
  306. else if (i < SGINT_LOCAL2)
  307. handler = &ip22_local1_irq_type;
  308. else if (i < SGINT_LOCAL3)
  309. handler = &ip22_local2_irq_type;
  310. else
  311. handler = &ip22_local3_irq_type;
  312. set_irq_chip_and_handler(i, handler, handle_level_irq);
  313. }
  314. /* vector handler. this register the IRQ as non-sharable */
  315. setup_irq(SGI_LOCAL_0_IRQ, &local0_cascade);
  316. setup_irq(SGI_LOCAL_1_IRQ, &local1_cascade);
  317. setup_irq(SGI_BUSERR_IRQ, &buserr);
  318. /* cascade in cascade. i love Indy ;-) */
  319. setup_irq(SGI_MAP_0_IRQ, &map0_cascade);
  320. #ifdef USE_LIO3_IRQ
  321. setup_irq(SGI_MAP_1_IRQ, &map1_cascade);
  322. #endif
  323. #ifdef CONFIG_EISA
  324. if (ip22_is_fullhouse()) /* Only Indigo-2 has EISA stuff */
  325. ip22_eisa_init ();
  326. #endif
  327. }