tg3.c 403 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. #define DRV_MODULE_NAME "tg3"
  58. #define TG3_MAJ_NUM 3
  59. #define TG3_MIN_NUM 117
  60. #define DRV_MODULE_VERSION \
  61. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  62. #define DRV_MODULE_RELDATE "January 25, 2011"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_STD_RING_SIZE(tp) \
  88. ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
  89. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JMB_RING_SIZE(tp) \
  92. ((tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP) ? \
  93. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  94. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  95. #define TG3_RSS_INDIR_TBL_SIZE 128
  96. /* Do not place this n-ring entries value into the tp struct itself,
  97. * we really want to expose these constants to GCC so that modulo et
  98. * al. operations are done with shifts and masks instead of with
  99. * hw multiply/modulo instructions. Another solution would be to
  100. * replace things like '% foo' with '& (foo - 1)'.
  101. */
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_STD_RING_BYTES(tp) \
  105. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  106. #define TG3_RX_JMB_RING_BYTES(tp) \
  107. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  108. #define TG3_RX_RCB_RING_BYTES(tp) \
  109. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  120. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  121. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  122. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  123. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  124. * that are at least dword aligned when used in PCIX mode. The driver
  125. * works around this bug by double copying the packet. This workaround
  126. * is built into the normal double copy length check for efficiency.
  127. *
  128. * However, the double copy is only necessary on those architectures
  129. * where unaligned memory accesses are inefficient. For those architectures
  130. * where unaligned memory accesses incur little penalty, we can reintegrate
  131. * the 5701 in the normal rx path. Doing so saves a device structure
  132. * dereference by hardcoding the double copy threshold in place.
  133. */
  134. #define TG3_RX_COPY_THRESHOLD 256
  135. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  136. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  137. #else
  138. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  139. #endif
  140. /* minimum number of free TX descriptors required to wake up TX process */
  141. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  142. #define TG3_RAW_IP_ALIGN 2
  143. /* number of ETHTOOL_GSTATS u64's */
  144. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  145. #define TG3_NUM_TEST 6
  146. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  147. #define FIRMWARE_TG3 "tigon/tg3.bin"
  148. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  149. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  150. static char version[] __devinitdata =
  151. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  152. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  153. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  154. MODULE_LICENSE("GPL");
  155. MODULE_VERSION(DRV_MODULE_VERSION);
  156. MODULE_FIRMWARE(FIRMWARE_TG3);
  157. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  158. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  159. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  160. module_param(tg3_debug, int, 0);
  161. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  162. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  242. {}
  243. };
  244. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  245. static const struct {
  246. const char string[ETH_GSTRING_LEN];
  247. } ethtool_stats_keys[TG3_NUM_STATS] = {
  248. { "rx_octets" },
  249. { "rx_fragments" },
  250. { "rx_ucast_packets" },
  251. { "rx_mcast_packets" },
  252. { "rx_bcast_packets" },
  253. { "rx_fcs_errors" },
  254. { "rx_align_errors" },
  255. { "rx_xon_pause_rcvd" },
  256. { "rx_xoff_pause_rcvd" },
  257. { "rx_mac_ctrl_rcvd" },
  258. { "rx_xoff_entered" },
  259. { "rx_frame_too_long_errors" },
  260. { "rx_jabbers" },
  261. { "rx_undersize_packets" },
  262. { "rx_in_length_errors" },
  263. { "rx_out_length_errors" },
  264. { "rx_64_or_less_octet_packets" },
  265. { "rx_65_to_127_octet_packets" },
  266. { "rx_128_to_255_octet_packets" },
  267. { "rx_256_to_511_octet_packets" },
  268. { "rx_512_to_1023_octet_packets" },
  269. { "rx_1024_to_1522_octet_packets" },
  270. { "rx_1523_to_2047_octet_packets" },
  271. { "rx_2048_to_4095_octet_packets" },
  272. { "rx_4096_to_8191_octet_packets" },
  273. { "rx_8192_to_9022_octet_packets" },
  274. { "tx_octets" },
  275. { "tx_collisions" },
  276. { "tx_xon_sent" },
  277. { "tx_xoff_sent" },
  278. { "tx_flow_control" },
  279. { "tx_mac_errors" },
  280. { "tx_single_collisions" },
  281. { "tx_mult_collisions" },
  282. { "tx_deferred" },
  283. { "tx_excessive_collisions" },
  284. { "tx_late_collisions" },
  285. { "tx_collide_2times" },
  286. { "tx_collide_3times" },
  287. { "tx_collide_4times" },
  288. { "tx_collide_5times" },
  289. { "tx_collide_6times" },
  290. { "tx_collide_7times" },
  291. { "tx_collide_8times" },
  292. { "tx_collide_9times" },
  293. { "tx_collide_10times" },
  294. { "tx_collide_11times" },
  295. { "tx_collide_12times" },
  296. { "tx_collide_13times" },
  297. { "tx_collide_14times" },
  298. { "tx_collide_15times" },
  299. { "tx_ucast_packets" },
  300. { "tx_mcast_packets" },
  301. { "tx_bcast_packets" },
  302. { "tx_carrier_sense_errors" },
  303. { "tx_discards" },
  304. { "tx_errors" },
  305. { "dma_writeq_full" },
  306. { "dma_write_prioq_full" },
  307. { "rxbds_empty" },
  308. { "rx_discards" },
  309. { "rx_errors" },
  310. { "rx_threshold_hit" },
  311. { "dma_readq_full" },
  312. { "dma_read_prioq_full" },
  313. { "tx_comp_queue_full" },
  314. { "ring_set_send_prod_index" },
  315. { "ring_status_update" },
  316. { "nic_irqs" },
  317. { "nic_avoided_irqs" },
  318. { "nic_tx_threshold_hit" }
  319. };
  320. static const struct {
  321. const char string[ETH_GSTRING_LEN];
  322. } ethtool_test_keys[TG3_NUM_TEST] = {
  323. { "nvram test (online) " },
  324. { "link test (online) " },
  325. { "register test (offline)" },
  326. { "memory test (offline)" },
  327. { "loopback test (offline)" },
  328. { "interrupt test (offline)" },
  329. };
  330. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  331. {
  332. writel(val, tp->regs + off);
  333. }
  334. static u32 tg3_read32(struct tg3 *tp, u32 off)
  335. {
  336. return readl(tp->regs + off);
  337. }
  338. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  339. {
  340. writel(val, tp->aperegs + off);
  341. }
  342. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  343. {
  344. return readl(tp->aperegs + off);
  345. }
  346. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  347. {
  348. unsigned long flags;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  351. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. }
  354. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. writel(val, tp->regs + off);
  357. readl(tp->regs + off);
  358. }
  359. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  360. {
  361. unsigned long flags;
  362. u32 val;
  363. spin_lock_irqsave(&tp->indirect_lock, flags);
  364. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  365. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  366. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  367. return val;
  368. }
  369. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  370. {
  371. unsigned long flags;
  372. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  373. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  374. TG3_64BIT_REG_LOW, val);
  375. return;
  376. }
  377. if (off == TG3_RX_STD_PROD_IDX_REG) {
  378. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  379. TG3_64BIT_REG_LOW, val);
  380. return;
  381. }
  382. spin_lock_irqsave(&tp->indirect_lock, flags);
  383. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  385. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  386. /* In indirect mode when disabling interrupts, we also need
  387. * to clear the interrupt bit in the GRC local ctrl register.
  388. */
  389. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  390. (val == 0x1)) {
  391. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  392. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  393. }
  394. }
  395. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  396. {
  397. unsigned long flags;
  398. u32 val;
  399. spin_lock_irqsave(&tp->indirect_lock, flags);
  400. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  401. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  402. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  403. return val;
  404. }
  405. /* usec_wait specifies the wait time in usec when writing to certain registers
  406. * where it is unsafe to read back the register without some delay.
  407. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  408. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  409. */
  410. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  411. {
  412. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  413. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  414. /* Non-posted methods */
  415. tp->write32(tp, off, val);
  416. else {
  417. /* Posted method */
  418. tg3_write32(tp, off, val);
  419. if (usec_wait)
  420. udelay(usec_wait);
  421. tp->read32(tp, off);
  422. }
  423. /* Wait again after the read for the posted method to guarantee that
  424. * the wait time is met.
  425. */
  426. if (usec_wait)
  427. udelay(usec_wait);
  428. }
  429. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  430. {
  431. tp->write32_mbox(tp, off, val);
  432. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  433. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  434. tp->read32_mbox(tp, off);
  435. }
  436. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  437. {
  438. void __iomem *mbox = tp->regs + off;
  439. writel(val, mbox);
  440. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  441. writel(val, mbox);
  442. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  443. readl(mbox);
  444. }
  445. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  446. {
  447. return readl(tp->regs + off + GRCMBOX_BASE);
  448. }
  449. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  450. {
  451. writel(val, tp->regs + off + GRCMBOX_BASE);
  452. }
  453. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  454. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  455. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  456. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  457. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  458. #define tw32(reg, val) tp->write32(tp, reg, val)
  459. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  460. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  461. #define tr32(reg) tp->read32(tp, reg)
  462. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  463. {
  464. unsigned long flags;
  465. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  466. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  467. return;
  468. spin_lock_irqsave(&tp->indirect_lock, flags);
  469. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  470. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  471. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  472. /* Always leave this as zero. */
  473. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  474. } else {
  475. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  476. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  477. /* Always leave this as zero. */
  478. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  479. }
  480. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  481. }
  482. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  483. {
  484. unsigned long flags;
  485. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  486. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  487. *val = 0;
  488. return;
  489. }
  490. spin_lock_irqsave(&tp->indirect_lock, flags);
  491. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  492. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  493. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  494. /* Always leave this as zero. */
  495. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  496. } else {
  497. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  498. *val = tr32(TG3PCI_MEM_WIN_DATA);
  499. /* Always leave this as zero. */
  500. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  501. }
  502. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  503. }
  504. static void tg3_ape_lock_init(struct tg3 *tp)
  505. {
  506. int i;
  507. u32 regbase;
  508. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  509. regbase = TG3_APE_LOCK_GRANT;
  510. else
  511. regbase = TG3_APE_PER_LOCK_GRANT;
  512. /* Make sure the driver hasn't any stale locks. */
  513. for (i = 0; i < 8; i++)
  514. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  515. }
  516. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  517. {
  518. int i, off;
  519. int ret = 0;
  520. u32 status, req, gnt;
  521. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  522. return 0;
  523. switch (locknum) {
  524. case TG3_APE_LOCK_GRC:
  525. case TG3_APE_LOCK_MEM:
  526. break;
  527. default:
  528. return -EINVAL;
  529. }
  530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  531. req = TG3_APE_LOCK_REQ;
  532. gnt = TG3_APE_LOCK_GRANT;
  533. } else {
  534. req = TG3_APE_PER_LOCK_REQ;
  535. gnt = TG3_APE_PER_LOCK_GRANT;
  536. }
  537. off = 4 * locknum;
  538. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  539. /* Wait for up to 1 millisecond to acquire lock. */
  540. for (i = 0; i < 100; i++) {
  541. status = tg3_ape_read32(tp, gnt + off);
  542. if (status == APE_LOCK_GRANT_DRIVER)
  543. break;
  544. udelay(10);
  545. }
  546. if (status != APE_LOCK_GRANT_DRIVER) {
  547. /* Revoke the lock request. */
  548. tg3_ape_write32(tp, gnt + off,
  549. APE_LOCK_GRANT_DRIVER);
  550. ret = -EBUSY;
  551. }
  552. return ret;
  553. }
  554. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  555. {
  556. u32 gnt;
  557. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  558. return;
  559. switch (locknum) {
  560. case TG3_APE_LOCK_GRC:
  561. case TG3_APE_LOCK_MEM:
  562. break;
  563. default:
  564. return;
  565. }
  566. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  567. gnt = TG3_APE_LOCK_GRANT;
  568. else
  569. gnt = TG3_APE_PER_LOCK_GRANT;
  570. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  571. }
  572. static void tg3_disable_ints(struct tg3 *tp)
  573. {
  574. int i;
  575. tw32(TG3PCI_MISC_HOST_CTRL,
  576. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  577. for (i = 0; i < tp->irq_max; i++)
  578. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  579. }
  580. static void tg3_enable_ints(struct tg3 *tp)
  581. {
  582. int i;
  583. tp->irq_sync = 0;
  584. wmb();
  585. tw32(TG3PCI_MISC_HOST_CTRL,
  586. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  587. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  588. for (i = 0; i < tp->irq_cnt; i++) {
  589. struct tg3_napi *tnapi = &tp->napi[i];
  590. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  591. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  592. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  593. tp->coal_now |= tnapi->coal_now;
  594. }
  595. /* Force an initial interrupt */
  596. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  597. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  598. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  599. else
  600. tw32(HOSTCC_MODE, tp->coal_now);
  601. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  602. }
  603. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  604. {
  605. struct tg3 *tp = tnapi->tp;
  606. struct tg3_hw_status *sblk = tnapi->hw_status;
  607. unsigned int work_exists = 0;
  608. /* check for phy events */
  609. if (!(tp->tg3_flags &
  610. (TG3_FLAG_USE_LINKCHG_REG |
  611. TG3_FLAG_POLL_SERDES))) {
  612. if (sblk->status & SD_STATUS_LINK_CHG)
  613. work_exists = 1;
  614. }
  615. /* check for RX/TX work to do */
  616. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  617. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  618. work_exists = 1;
  619. return work_exists;
  620. }
  621. /* tg3_int_reenable
  622. * similar to tg3_enable_ints, but it accurately determines whether there
  623. * is new work pending and can return without flushing the PIO write
  624. * which reenables interrupts
  625. */
  626. static void tg3_int_reenable(struct tg3_napi *tnapi)
  627. {
  628. struct tg3 *tp = tnapi->tp;
  629. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  630. mmiowb();
  631. /* When doing tagged status, this work check is unnecessary.
  632. * The last_tag we write above tells the chip which piece of
  633. * work we've completed.
  634. */
  635. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  636. tg3_has_work(tnapi))
  637. tw32(HOSTCC_MODE, tp->coalesce_mode |
  638. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  639. }
  640. static void tg3_switch_clocks(struct tg3 *tp)
  641. {
  642. u32 clock_ctrl;
  643. u32 orig_clock_ctrl;
  644. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  645. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  646. return;
  647. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  648. orig_clock_ctrl = clock_ctrl;
  649. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  650. CLOCK_CTRL_CLKRUN_OENABLE |
  651. 0x1f);
  652. tp->pci_clock_ctrl = clock_ctrl;
  653. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  654. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  656. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  657. }
  658. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  659. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  660. clock_ctrl |
  661. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  662. 40);
  663. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  664. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  665. 40);
  666. }
  667. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  668. }
  669. #define PHY_BUSY_LOOPS 5000
  670. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  671. {
  672. u32 frame_val;
  673. unsigned int loops;
  674. int ret;
  675. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  676. tw32_f(MAC_MI_MODE,
  677. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  678. udelay(80);
  679. }
  680. *val = 0x0;
  681. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  682. MI_COM_PHY_ADDR_MASK);
  683. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  684. MI_COM_REG_ADDR_MASK);
  685. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  686. tw32_f(MAC_MI_COM, frame_val);
  687. loops = PHY_BUSY_LOOPS;
  688. while (loops != 0) {
  689. udelay(10);
  690. frame_val = tr32(MAC_MI_COM);
  691. if ((frame_val & MI_COM_BUSY) == 0) {
  692. udelay(5);
  693. frame_val = tr32(MAC_MI_COM);
  694. break;
  695. }
  696. loops -= 1;
  697. }
  698. ret = -EBUSY;
  699. if (loops != 0) {
  700. *val = frame_val & MI_COM_DATA_MASK;
  701. ret = 0;
  702. }
  703. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  704. tw32_f(MAC_MI_MODE, tp->mi_mode);
  705. udelay(80);
  706. }
  707. return ret;
  708. }
  709. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  710. {
  711. u32 frame_val;
  712. unsigned int loops;
  713. int ret;
  714. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  715. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  716. return 0;
  717. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  718. tw32_f(MAC_MI_MODE,
  719. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  720. udelay(80);
  721. }
  722. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  723. MI_COM_PHY_ADDR_MASK);
  724. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  725. MI_COM_REG_ADDR_MASK);
  726. frame_val |= (val & MI_COM_DATA_MASK);
  727. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  728. tw32_f(MAC_MI_COM, frame_val);
  729. loops = PHY_BUSY_LOOPS;
  730. while (loops != 0) {
  731. udelay(10);
  732. frame_val = tr32(MAC_MI_COM);
  733. if ((frame_val & MI_COM_BUSY) == 0) {
  734. udelay(5);
  735. frame_val = tr32(MAC_MI_COM);
  736. break;
  737. }
  738. loops -= 1;
  739. }
  740. ret = -EBUSY;
  741. if (loops != 0)
  742. ret = 0;
  743. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  744. tw32_f(MAC_MI_MODE, tp->mi_mode);
  745. udelay(80);
  746. }
  747. return ret;
  748. }
  749. static int tg3_bmcr_reset(struct tg3 *tp)
  750. {
  751. u32 phy_control;
  752. int limit, err;
  753. /* OK, reset it, and poll the BMCR_RESET bit until it
  754. * clears or we time out.
  755. */
  756. phy_control = BMCR_RESET;
  757. err = tg3_writephy(tp, MII_BMCR, phy_control);
  758. if (err != 0)
  759. return -EBUSY;
  760. limit = 5000;
  761. while (limit--) {
  762. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  763. if (err != 0)
  764. return -EBUSY;
  765. if ((phy_control & BMCR_RESET) == 0) {
  766. udelay(40);
  767. break;
  768. }
  769. udelay(10);
  770. }
  771. if (limit < 0)
  772. return -EBUSY;
  773. return 0;
  774. }
  775. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  776. {
  777. struct tg3 *tp = bp->priv;
  778. u32 val;
  779. spin_lock_bh(&tp->lock);
  780. if (tg3_readphy(tp, reg, &val))
  781. val = -EIO;
  782. spin_unlock_bh(&tp->lock);
  783. return val;
  784. }
  785. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  786. {
  787. struct tg3 *tp = bp->priv;
  788. u32 ret = 0;
  789. spin_lock_bh(&tp->lock);
  790. if (tg3_writephy(tp, reg, val))
  791. ret = -EIO;
  792. spin_unlock_bh(&tp->lock);
  793. return ret;
  794. }
  795. static int tg3_mdio_reset(struct mii_bus *bp)
  796. {
  797. return 0;
  798. }
  799. static void tg3_mdio_config_5785(struct tg3 *tp)
  800. {
  801. u32 val;
  802. struct phy_device *phydev;
  803. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  804. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  805. case PHY_ID_BCM50610:
  806. case PHY_ID_BCM50610M:
  807. val = MAC_PHYCFG2_50610_LED_MODES;
  808. break;
  809. case PHY_ID_BCMAC131:
  810. val = MAC_PHYCFG2_AC131_LED_MODES;
  811. break;
  812. case PHY_ID_RTL8211C:
  813. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  814. break;
  815. case PHY_ID_RTL8201E:
  816. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  817. break;
  818. default:
  819. return;
  820. }
  821. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  822. tw32(MAC_PHYCFG2, val);
  823. val = tr32(MAC_PHYCFG1);
  824. val &= ~(MAC_PHYCFG1_RGMII_INT |
  825. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  826. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  827. tw32(MAC_PHYCFG1, val);
  828. return;
  829. }
  830. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  831. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  832. MAC_PHYCFG2_FMODE_MASK_MASK |
  833. MAC_PHYCFG2_GMODE_MASK_MASK |
  834. MAC_PHYCFG2_ACT_MASK_MASK |
  835. MAC_PHYCFG2_QUAL_MASK_MASK |
  836. MAC_PHYCFG2_INBAND_ENABLE;
  837. tw32(MAC_PHYCFG2, val);
  838. val = tr32(MAC_PHYCFG1);
  839. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  840. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  841. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  842. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  843. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  844. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  845. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  846. }
  847. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  848. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  849. tw32(MAC_PHYCFG1, val);
  850. val = tr32(MAC_EXT_RGMII_MODE);
  851. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  852. MAC_RGMII_MODE_RX_QUALITY |
  853. MAC_RGMII_MODE_RX_ACTIVITY |
  854. MAC_RGMII_MODE_RX_ENG_DET |
  855. MAC_RGMII_MODE_TX_ENABLE |
  856. MAC_RGMII_MODE_TX_LOWPWR |
  857. MAC_RGMII_MODE_TX_RESET);
  858. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  859. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  860. val |= MAC_RGMII_MODE_RX_INT_B |
  861. MAC_RGMII_MODE_RX_QUALITY |
  862. MAC_RGMII_MODE_RX_ACTIVITY |
  863. MAC_RGMII_MODE_RX_ENG_DET;
  864. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  865. val |= MAC_RGMII_MODE_TX_ENABLE |
  866. MAC_RGMII_MODE_TX_LOWPWR |
  867. MAC_RGMII_MODE_TX_RESET;
  868. }
  869. tw32(MAC_EXT_RGMII_MODE, val);
  870. }
  871. static void tg3_mdio_start(struct tg3 *tp)
  872. {
  873. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  874. tw32_f(MAC_MI_MODE, tp->mi_mode);
  875. udelay(80);
  876. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  878. tg3_mdio_config_5785(tp);
  879. }
  880. static int tg3_mdio_init(struct tg3 *tp)
  881. {
  882. int i;
  883. u32 reg;
  884. struct phy_device *phydev;
  885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  886. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  887. u32 is_serdes;
  888. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  889. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  890. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  891. else
  892. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  893. TG3_CPMU_PHY_STRAP_IS_SERDES;
  894. if (is_serdes)
  895. tp->phy_addr += 7;
  896. } else
  897. tp->phy_addr = TG3_PHY_MII_ADDR;
  898. tg3_mdio_start(tp);
  899. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  900. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  901. return 0;
  902. tp->mdio_bus = mdiobus_alloc();
  903. if (tp->mdio_bus == NULL)
  904. return -ENOMEM;
  905. tp->mdio_bus->name = "tg3 mdio bus";
  906. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  907. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  908. tp->mdio_bus->priv = tp;
  909. tp->mdio_bus->parent = &tp->pdev->dev;
  910. tp->mdio_bus->read = &tg3_mdio_read;
  911. tp->mdio_bus->write = &tg3_mdio_write;
  912. tp->mdio_bus->reset = &tg3_mdio_reset;
  913. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  914. tp->mdio_bus->irq = &tp->mdio_irq[0];
  915. for (i = 0; i < PHY_MAX_ADDR; i++)
  916. tp->mdio_bus->irq[i] = PHY_POLL;
  917. /* The bus registration will look for all the PHYs on the mdio bus.
  918. * Unfortunately, it does not ensure the PHY is powered up before
  919. * accessing the PHY ID registers. A chip reset is the
  920. * quickest way to bring the device back to an operational state..
  921. */
  922. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  923. tg3_bmcr_reset(tp);
  924. i = mdiobus_register(tp->mdio_bus);
  925. if (i) {
  926. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  927. mdiobus_free(tp->mdio_bus);
  928. return i;
  929. }
  930. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  931. if (!phydev || !phydev->drv) {
  932. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  933. mdiobus_unregister(tp->mdio_bus);
  934. mdiobus_free(tp->mdio_bus);
  935. return -ENODEV;
  936. }
  937. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  938. case PHY_ID_BCM57780:
  939. phydev->interface = PHY_INTERFACE_MODE_GMII;
  940. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  941. break;
  942. case PHY_ID_BCM50610:
  943. case PHY_ID_BCM50610M:
  944. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  945. PHY_BRCM_RX_REFCLK_UNUSED |
  946. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  947. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  948. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  949. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  950. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  951. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  952. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  953. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  954. /* fallthru */
  955. case PHY_ID_RTL8211C:
  956. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  957. break;
  958. case PHY_ID_RTL8201E:
  959. case PHY_ID_BCMAC131:
  960. phydev->interface = PHY_INTERFACE_MODE_MII;
  961. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  962. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  963. break;
  964. }
  965. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  966. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  967. tg3_mdio_config_5785(tp);
  968. return 0;
  969. }
  970. static void tg3_mdio_fini(struct tg3 *tp)
  971. {
  972. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  973. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  974. mdiobus_unregister(tp->mdio_bus);
  975. mdiobus_free(tp->mdio_bus);
  976. }
  977. }
  978. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  979. {
  980. int err;
  981. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  982. if (err)
  983. goto done;
  984. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  985. if (err)
  986. goto done;
  987. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  988. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  989. if (err)
  990. goto done;
  991. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  992. done:
  993. return err;
  994. }
  995. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  996. {
  997. int err;
  998. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  999. if (err)
  1000. goto done;
  1001. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1002. if (err)
  1003. goto done;
  1004. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1005. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1006. if (err)
  1007. goto done;
  1008. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1009. done:
  1010. return err;
  1011. }
  1012. /* tp->lock is held. */
  1013. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1014. {
  1015. u32 val;
  1016. val = tr32(GRC_RX_CPU_EVENT);
  1017. val |= GRC_RX_CPU_DRIVER_EVENT;
  1018. tw32_f(GRC_RX_CPU_EVENT, val);
  1019. tp->last_event_jiffies = jiffies;
  1020. }
  1021. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1022. /* tp->lock is held. */
  1023. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1024. {
  1025. int i;
  1026. unsigned int delay_cnt;
  1027. long time_remain;
  1028. /* If enough time has passed, no wait is necessary. */
  1029. time_remain = (long)(tp->last_event_jiffies + 1 +
  1030. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1031. (long)jiffies;
  1032. if (time_remain < 0)
  1033. return;
  1034. /* Check if we can shorten the wait time. */
  1035. delay_cnt = jiffies_to_usecs(time_remain);
  1036. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1037. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1038. delay_cnt = (delay_cnt >> 3) + 1;
  1039. for (i = 0; i < delay_cnt; i++) {
  1040. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1041. break;
  1042. udelay(8);
  1043. }
  1044. }
  1045. /* tp->lock is held. */
  1046. static void tg3_ump_link_report(struct tg3 *tp)
  1047. {
  1048. u32 reg;
  1049. u32 val;
  1050. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1051. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1052. return;
  1053. tg3_wait_for_event_ack(tp);
  1054. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1055. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1056. val = 0;
  1057. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1058. val = reg << 16;
  1059. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1060. val |= (reg & 0xffff);
  1061. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1062. val = 0;
  1063. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1064. val = reg << 16;
  1065. if (!tg3_readphy(tp, MII_LPA, &reg))
  1066. val |= (reg & 0xffff);
  1067. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1068. val = 0;
  1069. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1070. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1071. val = reg << 16;
  1072. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1073. val |= (reg & 0xffff);
  1074. }
  1075. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1076. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1077. val = reg << 16;
  1078. else
  1079. val = 0;
  1080. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1081. tg3_generate_fw_event(tp);
  1082. }
  1083. static void tg3_link_report(struct tg3 *tp)
  1084. {
  1085. if (!netif_carrier_ok(tp->dev)) {
  1086. netif_info(tp, link, tp->dev, "Link is down\n");
  1087. tg3_ump_link_report(tp);
  1088. } else if (netif_msg_link(tp)) {
  1089. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1090. (tp->link_config.active_speed == SPEED_1000 ?
  1091. 1000 :
  1092. (tp->link_config.active_speed == SPEED_100 ?
  1093. 100 : 10)),
  1094. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1095. "full" : "half"));
  1096. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1097. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1098. "on" : "off",
  1099. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1100. "on" : "off");
  1101. tg3_ump_link_report(tp);
  1102. }
  1103. }
  1104. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1105. {
  1106. u16 miireg;
  1107. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1108. miireg = ADVERTISE_PAUSE_CAP;
  1109. else if (flow_ctrl & FLOW_CTRL_TX)
  1110. miireg = ADVERTISE_PAUSE_ASYM;
  1111. else if (flow_ctrl & FLOW_CTRL_RX)
  1112. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1113. else
  1114. miireg = 0;
  1115. return miireg;
  1116. }
  1117. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1118. {
  1119. u16 miireg;
  1120. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1121. miireg = ADVERTISE_1000XPAUSE;
  1122. else if (flow_ctrl & FLOW_CTRL_TX)
  1123. miireg = ADVERTISE_1000XPSE_ASYM;
  1124. else if (flow_ctrl & FLOW_CTRL_RX)
  1125. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1126. else
  1127. miireg = 0;
  1128. return miireg;
  1129. }
  1130. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1131. {
  1132. u8 cap = 0;
  1133. if (lcladv & ADVERTISE_1000XPAUSE) {
  1134. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1135. if (rmtadv & LPA_1000XPAUSE)
  1136. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1137. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1138. cap = FLOW_CTRL_RX;
  1139. } else {
  1140. if (rmtadv & LPA_1000XPAUSE)
  1141. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1142. }
  1143. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1144. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1145. cap = FLOW_CTRL_TX;
  1146. }
  1147. return cap;
  1148. }
  1149. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1150. {
  1151. u8 autoneg;
  1152. u8 flowctrl = 0;
  1153. u32 old_rx_mode = tp->rx_mode;
  1154. u32 old_tx_mode = tp->tx_mode;
  1155. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1156. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1157. else
  1158. autoneg = tp->link_config.autoneg;
  1159. if (autoneg == AUTONEG_ENABLE &&
  1160. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1161. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1162. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1163. else
  1164. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1165. } else
  1166. flowctrl = tp->link_config.flowctrl;
  1167. tp->link_config.active_flowctrl = flowctrl;
  1168. if (flowctrl & FLOW_CTRL_RX)
  1169. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1170. else
  1171. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1172. if (old_rx_mode != tp->rx_mode)
  1173. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1174. if (flowctrl & FLOW_CTRL_TX)
  1175. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1176. else
  1177. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1178. if (old_tx_mode != tp->tx_mode)
  1179. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1180. }
  1181. static void tg3_adjust_link(struct net_device *dev)
  1182. {
  1183. u8 oldflowctrl, linkmesg = 0;
  1184. u32 mac_mode, lcl_adv, rmt_adv;
  1185. struct tg3 *tp = netdev_priv(dev);
  1186. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1187. spin_lock_bh(&tp->lock);
  1188. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1189. MAC_MODE_HALF_DUPLEX);
  1190. oldflowctrl = tp->link_config.active_flowctrl;
  1191. if (phydev->link) {
  1192. lcl_adv = 0;
  1193. rmt_adv = 0;
  1194. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1195. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1196. else if (phydev->speed == SPEED_1000 ||
  1197. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1198. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1199. else
  1200. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1201. if (phydev->duplex == DUPLEX_HALF)
  1202. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1203. else {
  1204. lcl_adv = tg3_advert_flowctrl_1000T(
  1205. tp->link_config.flowctrl);
  1206. if (phydev->pause)
  1207. rmt_adv = LPA_PAUSE_CAP;
  1208. if (phydev->asym_pause)
  1209. rmt_adv |= LPA_PAUSE_ASYM;
  1210. }
  1211. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1212. } else
  1213. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1214. if (mac_mode != tp->mac_mode) {
  1215. tp->mac_mode = mac_mode;
  1216. tw32_f(MAC_MODE, tp->mac_mode);
  1217. udelay(40);
  1218. }
  1219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1220. if (phydev->speed == SPEED_10)
  1221. tw32(MAC_MI_STAT,
  1222. MAC_MI_STAT_10MBPS_MODE |
  1223. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1224. else
  1225. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1226. }
  1227. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1228. tw32(MAC_TX_LENGTHS,
  1229. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1230. (6 << TX_LENGTHS_IPG_SHIFT) |
  1231. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1232. else
  1233. tw32(MAC_TX_LENGTHS,
  1234. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1235. (6 << TX_LENGTHS_IPG_SHIFT) |
  1236. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1237. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1238. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1239. phydev->speed != tp->link_config.active_speed ||
  1240. phydev->duplex != tp->link_config.active_duplex ||
  1241. oldflowctrl != tp->link_config.active_flowctrl)
  1242. linkmesg = 1;
  1243. tp->link_config.active_speed = phydev->speed;
  1244. tp->link_config.active_duplex = phydev->duplex;
  1245. spin_unlock_bh(&tp->lock);
  1246. if (linkmesg)
  1247. tg3_link_report(tp);
  1248. }
  1249. static int tg3_phy_init(struct tg3 *tp)
  1250. {
  1251. struct phy_device *phydev;
  1252. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1253. return 0;
  1254. /* Bring the PHY back to a known state. */
  1255. tg3_bmcr_reset(tp);
  1256. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1257. /* Attach the MAC to the PHY. */
  1258. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1259. phydev->dev_flags, phydev->interface);
  1260. if (IS_ERR(phydev)) {
  1261. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1262. return PTR_ERR(phydev);
  1263. }
  1264. /* Mask with MAC supported features. */
  1265. switch (phydev->interface) {
  1266. case PHY_INTERFACE_MODE_GMII:
  1267. case PHY_INTERFACE_MODE_RGMII:
  1268. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1269. phydev->supported &= (PHY_GBIT_FEATURES |
  1270. SUPPORTED_Pause |
  1271. SUPPORTED_Asym_Pause);
  1272. break;
  1273. }
  1274. /* fallthru */
  1275. case PHY_INTERFACE_MODE_MII:
  1276. phydev->supported &= (PHY_BASIC_FEATURES |
  1277. SUPPORTED_Pause |
  1278. SUPPORTED_Asym_Pause);
  1279. break;
  1280. default:
  1281. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1282. return -EINVAL;
  1283. }
  1284. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1285. phydev->advertising = phydev->supported;
  1286. return 0;
  1287. }
  1288. static void tg3_phy_start(struct tg3 *tp)
  1289. {
  1290. struct phy_device *phydev;
  1291. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1292. return;
  1293. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1294. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1295. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1296. phydev->speed = tp->link_config.orig_speed;
  1297. phydev->duplex = tp->link_config.orig_duplex;
  1298. phydev->autoneg = tp->link_config.orig_autoneg;
  1299. phydev->advertising = tp->link_config.orig_advertising;
  1300. }
  1301. phy_start(phydev);
  1302. phy_start_aneg(phydev);
  1303. }
  1304. static void tg3_phy_stop(struct tg3 *tp)
  1305. {
  1306. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1307. return;
  1308. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1309. }
  1310. static void tg3_phy_fini(struct tg3 *tp)
  1311. {
  1312. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1313. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1314. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1315. }
  1316. }
  1317. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1318. {
  1319. int err;
  1320. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1321. if (!err)
  1322. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1323. return err;
  1324. }
  1325. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1326. {
  1327. int err;
  1328. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1329. if (!err)
  1330. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1331. return err;
  1332. }
  1333. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1334. {
  1335. u32 phytest;
  1336. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1337. u32 phy;
  1338. tg3_writephy(tp, MII_TG3_FET_TEST,
  1339. phytest | MII_TG3_FET_SHADOW_EN);
  1340. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1341. if (enable)
  1342. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1343. else
  1344. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1345. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1346. }
  1347. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1348. }
  1349. }
  1350. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1351. {
  1352. u32 reg;
  1353. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1354. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1356. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1357. return;
  1358. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1359. tg3_phy_fet_toggle_apd(tp, enable);
  1360. return;
  1361. }
  1362. reg = MII_TG3_MISC_SHDW_WREN |
  1363. MII_TG3_MISC_SHDW_SCR5_SEL |
  1364. MII_TG3_MISC_SHDW_SCR5_LPED |
  1365. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1366. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1367. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1368. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1369. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1370. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1371. reg = MII_TG3_MISC_SHDW_WREN |
  1372. MII_TG3_MISC_SHDW_APD_SEL |
  1373. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1374. if (enable)
  1375. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1376. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1377. }
  1378. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1379. {
  1380. u32 phy;
  1381. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1382. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1383. return;
  1384. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1385. u32 ephy;
  1386. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1387. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1388. tg3_writephy(tp, MII_TG3_FET_TEST,
  1389. ephy | MII_TG3_FET_SHADOW_EN);
  1390. if (!tg3_readphy(tp, reg, &phy)) {
  1391. if (enable)
  1392. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1393. else
  1394. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1395. tg3_writephy(tp, reg, phy);
  1396. }
  1397. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1398. }
  1399. } else {
  1400. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1401. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1402. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1403. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1404. if (enable)
  1405. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1406. else
  1407. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1408. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1409. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1410. }
  1411. }
  1412. }
  1413. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1414. {
  1415. u32 val;
  1416. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1417. return;
  1418. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1419. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1420. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1421. (val | (1 << 15) | (1 << 4)));
  1422. }
  1423. static void tg3_phy_apply_otp(struct tg3 *tp)
  1424. {
  1425. u32 otp, phy;
  1426. if (!tp->phy_otp)
  1427. return;
  1428. otp = tp->phy_otp;
  1429. /* Enable SM_DSP clock and tx 6dB coding. */
  1430. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1431. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1432. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1433. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1434. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1435. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1436. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1437. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1438. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1439. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1440. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1441. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1442. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1443. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1444. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1445. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1446. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1447. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1448. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1449. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1450. /* Turn off SM_DSP clock. */
  1451. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1452. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1453. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1454. }
  1455. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1456. {
  1457. u32 val;
  1458. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1459. return;
  1460. tp->setlpicnt = 0;
  1461. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1462. current_link_up == 1 &&
  1463. tp->link_config.active_duplex == DUPLEX_FULL &&
  1464. (tp->link_config.active_speed == SPEED_100 ||
  1465. tp->link_config.active_speed == SPEED_1000)) {
  1466. u32 eeectl;
  1467. if (tp->link_config.active_speed == SPEED_1000)
  1468. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1469. else
  1470. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1471. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1472. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1473. TG3_CL45_D7_EEERES_STAT, &val);
  1474. switch (val) {
  1475. case TG3_CL45_D7_EEERES_STAT_LP_1000T:
  1476. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  1477. case ASIC_REV_5717:
  1478. case ASIC_REV_5719:
  1479. case ASIC_REV_57765:
  1480. /* Enable SM_DSP clock and tx 6dB coding. */
  1481. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1482. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1483. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1484. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1485. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1486. /* Turn off SM_DSP clock. */
  1487. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1488. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1489. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1490. }
  1491. /* Fallthrough */
  1492. case TG3_CL45_D7_EEERES_STAT_LP_100TX:
  1493. tp->setlpicnt = 2;
  1494. }
  1495. }
  1496. if (!tp->setlpicnt) {
  1497. val = tr32(TG3_CPMU_EEE_MODE);
  1498. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1499. }
  1500. }
  1501. static int tg3_wait_macro_done(struct tg3 *tp)
  1502. {
  1503. int limit = 100;
  1504. while (limit--) {
  1505. u32 tmp32;
  1506. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1507. if ((tmp32 & 0x1000) == 0)
  1508. break;
  1509. }
  1510. }
  1511. if (limit < 0)
  1512. return -EBUSY;
  1513. return 0;
  1514. }
  1515. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1516. {
  1517. static const u32 test_pat[4][6] = {
  1518. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1519. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1520. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1521. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1522. };
  1523. int chan;
  1524. for (chan = 0; chan < 4; chan++) {
  1525. int i;
  1526. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1527. (chan * 0x2000) | 0x0200);
  1528. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1529. for (i = 0; i < 6; i++)
  1530. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1531. test_pat[chan][i]);
  1532. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1533. if (tg3_wait_macro_done(tp)) {
  1534. *resetp = 1;
  1535. return -EBUSY;
  1536. }
  1537. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1538. (chan * 0x2000) | 0x0200);
  1539. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1540. if (tg3_wait_macro_done(tp)) {
  1541. *resetp = 1;
  1542. return -EBUSY;
  1543. }
  1544. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1545. if (tg3_wait_macro_done(tp)) {
  1546. *resetp = 1;
  1547. return -EBUSY;
  1548. }
  1549. for (i = 0; i < 6; i += 2) {
  1550. u32 low, high;
  1551. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1552. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1553. tg3_wait_macro_done(tp)) {
  1554. *resetp = 1;
  1555. return -EBUSY;
  1556. }
  1557. low &= 0x7fff;
  1558. high &= 0x000f;
  1559. if (low != test_pat[chan][i] ||
  1560. high != test_pat[chan][i+1]) {
  1561. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1562. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1563. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1564. return -EBUSY;
  1565. }
  1566. }
  1567. }
  1568. return 0;
  1569. }
  1570. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1571. {
  1572. int chan;
  1573. for (chan = 0; chan < 4; chan++) {
  1574. int i;
  1575. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1576. (chan * 0x2000) | 0x0200);
  1577. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1578. for (i = 0; i < 6; i++)
  1579. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1580. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1581. if (tg3_wait_macro_done(tp))
  1582. return -EBUSY;
  1583. }
  1584. return 0;
  1585. }
  1586. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1587. {
  1588. u32 reg32, phy9_orig;
  1589. int retries, do_phy_reset, err;
  1590. retries = 10;
  1591. do_phy_reset = 1;
  1592. do {
  1593. if (do_phy_reset) {
  1594. err = tg3_bmcr_reset(tp);
  1595. if (err)
  1596. return err;
  1597. do_phy_reset = 0;
  1598. }
  1599. /* Disable transmitter and interrupt. */
  1600. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1601. continue;
  1602. reg32 |= 0x3000;
  1603. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1604. /* Set full-duplex, 1000 mbps. */
  1605. tg3_writephy(tp, MII_BMCR,
  1606. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1607. /* Set to master mode. */
  1608. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1609. continue;
  1610. tg3_writephy(tp, MII_TG3_CTRL,
  1611. (MII_TG3_CTRL_AS_MASTER |
  1612. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1613. /* Enable SM_DSP_CLOCK and 6dB. */
  1614. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1615. /* Block the PHY control access. */
  1616. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1617. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1618. if (!err)
  1619. break;
  1620. } while (--retries);
  1621. err = tg3_phy_reset_chanpat(tp);
  1622. if (err)
  1623. return err;
  1624. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1625. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1626. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1629. /* Set Extended packet length bit for jumbo frames */
  1630. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1631. } else {
  1632. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1633. }
  1634. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1635. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1636. reg32 &= ~0x3000;
  1637. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1638. } else if (!err)
  1639. err = -EBUSY;
  1640. return err;
  1641. }
  1642. /* This will reset the tigon3 PHY if there is no valid
  1643. * link unless the FORCE argument is non-zero.
  1644. */
  1645. static int tg3_phy_reset(struct tg3 *tp)
  1646. {
  1647. u32 val, cpmuctrl;
  1648. int err;
  1649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1650. val = tr32(GRC_MISC_CFG);
  1651. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1652. udelay(40);
  1653. }
  1654. err = tg3_readphy(tp, MII_BMSR, &val);
  1655. err |= tg3_readphy(tp, MII_BMSR, &val);
  1656. if (err != 0)
  1657. return -EBUSY;
  1658. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1659. netif_carrier_off(tp->dev);
  1660. tg3_link_report(tp);
  1661. }
  1662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1663. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1664. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1665. err = tg3_phy_reset_5703_4_5(tp);
  1666. if (err)
  1667. return err;
  1668. goto out;
  1669. }
  1670. cpmuctrl = 0;
  1671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1672. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1673. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1674. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1675. tw32(TG3_CPMU_CTRL,
  1676. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1677. }
  1678. err = tg3_bmcr_reset(tp);
  1679. if (err)
  1680. return err;
  1681. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1682. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1683. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1684. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1685. }
  1686. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1687. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1688. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1689. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1690. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1691. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1692. udelay(40);
  1693. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1694. }
  1695. }
  1696. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1698. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1699. return 0;
  1700. tg3_phy_apply_otp(tp);
  1701. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1702. tg3_phy_toggle_apd(tp, true);
  1703. else
  1704. tg3_phy_toggle_apd(tp, false);
  1705. out:
  1706. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1707. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1708. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1709. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1710. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1711. }
  1712. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1713. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1714. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1715. }
  1716. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1717. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1718. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1719. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1720. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1721. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1722. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1723. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1724. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1725. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1726. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1727. tg3_writephy(tp, MII_TG3_TEST1,
  1728. MII_TG3_TEST1_TRIM_EN | 0x4);
  1729. } else
  1730. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1731. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1732. }
  1733. /* Set Extended packet length bit (bit 14) on all chips that */
  1734. /* support jumbo frames */
  1735. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1736. /* Cannot do read-modify-write on 5401 */
  1737. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1738. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1739. /* Set bit 14 with read-modify-write to preserve other bits */
  1740. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1741. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1742. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1743. }
  1744. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1745. * jumbo frames transmission.
  1746. */
  1747. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1748. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1749. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1750. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1751. }
  1752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1753. /* adjust output voltage */
  1754. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1755. }
  1756. tg3_phy_toggle_automdix(tp, 1);
  1757. tg3_phy_set_wirespeed(tp);
  1758. return 0;
  1759. }
  1760. static void tg3_frob_aux_power(struct tg3 *tp)
  1761. {
  1762. bool need_vaux = false;
  1763. /* The GPIOs do something completely different on 57765. */
  1764. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1765. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1766. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1767. return;
  1768. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1769. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) &&
  1771. tp->pdev_peer != tp->pdev) {
  1772. struct net_device *dev_peer;
  1773. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1774. /* remove_one() may have been run on the peer. */
  1775. if (dev_peer) {
  1776. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1777. if (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  1778. return;
  1779. if ((tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1780. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1781. need_vaux = true;
  1782. }
  1783. }
  1784. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) ||
  1785. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1786. need_vaux = true;
  1787. if (need_vaux) {
  1788. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1790. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1791. (GRC_LCLCTRL_GPIO_OE0 |
  1792. GRC_LCLCTRL_GPIO_OE1 |
  1793. GRC_LCLCTRL_GPIO_OE2 |
  1794. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1795. GRC_LCLCTRL_GPIO_OUTPUT1),
  1796. 100);
  1797. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1798. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1799. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1800. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1801. GRC_LCLCTRL_GPIO_OE1 |
  1802. GRC_LCLCTRL_GPIO_OE2 |
  1803. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1804. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1805. tp->grc_local_ctrl;
  1806. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1807. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1808. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1809. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1810. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1811. } else {
  1812. u32 no_gpio2;
  1813. u32 grc_local_ctrl = 0;
  1814. /* Workaround to prevent overdrawing Amps. */
  1815. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1816. ASIC_REV_5714) {
  1817. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1818. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1819. grc_local_ctrl, 100);
  1820. }
  1821. /* On 5753 and variants, GPIO2 cannot be used. */
  1822. no_gpio2 = tp->nic_sram_data_cfg &
  1823. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1824. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1825. GRC_LCLCTRL_GPIO_OE1 |
  1826. GRC_LCLCTRL_GPIO_OE2 |
  1827. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1828. GRC_LCLCTRL_GPIO_OUTPUT2;
  1829. if (no_gpio2) {
  1830. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1831. GRC_LCLCTRL_GPIO_OUTPUT2);
  1832. }
  1833. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1834. grc_local_ctrl, 100);
  1835. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1836. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1837. grc_local_ctrl, 100);
  1838. if (!no_gpio2) {
  1839. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1840. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1841. grc_local_ctrl, 100);
  1842. }
  1843. }
  1844. } else {
  1845. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1846. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1847. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1848. (GRC_LCLCTRL_GPIO_OE1 |
  1849. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1850. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1851. GRC_LCLCTRL_GPIO_OE1, 100);
  1852. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1853. (GRC_LCLCTRL_GPIO_OE1 |
  1854. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1855. }
  1856. }
  1857. }
  1858. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1859. {
  1860. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1861. return 1;
  1862. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1863. if (speed != SPEED_10)
  1864. return 1;
  1865. } else if (speed == SPEED_10)
  1866. return 1;
  1867. return 0;
  1868. }
  1869. static int tg3_setup_phy(struct tg3 *, int);
  1870. #define RESET_KIND_SHUTDOWN 0
  1871. #define RESET_KIND_INIT 1
  1872. #define RESET_KIND_SUSPEND 2
  1873. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1874. static int tg3_halt_cpu(struct tg3 *, u32);
  1875. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1876. {
  1877. u32 val;
  1878. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1880. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1881. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1882. sg_dig_ctrl |=
  1883. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1884. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1885. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1886. }
  1887. return;
  1888. }
  1889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1890. tg3_bmcr_reset(tp);
  1891. val = tr32(GRC_MISC_CFG);
  1892. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1893. udelay(40);
  1894. return;
  1895. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1896. u32 phytest;
  1897. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1898. u32 phy;
  1899. tg3_writephy(tp, MII_ADVERTISE, 0);
  1900. tg3_writephy(tp, MII_BMCR,
  1901. BMCR_ANENABLE | BMCR_ANRESTART);
  1902. tg3_writephy(tp, MII_TG3_FET_TEST,
  1903. phytest | MII_TG3_FET_SHADOW_EN);
  1904. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1905. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1906. tg3_writephy(tp,
  1907. MII_TG3_FET_SHDW_AUXMODE4,
  1908. phy);
  1909. }
  1910. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1911. }
  1912. return;
  1913. } else if (do_low_power) {
  1914. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1915. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1916. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1917. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1918. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1919. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1920. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1921. }
  1922. /* The PHY should not be powered down on some chips because
  1923. * of bugs.
  1924. */
  1925. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1926. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1927. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1928. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1929. return;
  1930. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1931. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1932. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1933. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1934. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1935. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1936. }
  1937. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1938. }
  1939. /* tp->lock is held. */
  1940. static int tg3_nvram_lock(struct tg3 *tp)
  1941. {
  1942. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1943. int i;
  1944. if (tp->nvram_lock_cnt == 0) {
  1945. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1946. for (i = 0; i < 8000; i++) {
  1947. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1948. break;
  1949. udelay(20);
  1950. }
  1951. if (i == 8000) {
  1952. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1953. return -ENODEV;
  1954. }
  1955. }
  1956. tp->nvram_lock_cnt++;
  1957. }
  1958. return 0;
  1959. }
  1960. /* tp->lock is held. */
  1961. static void tg3_nvram_unlock(struct tg3 *tp)
  1962. {
  1963. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1964. if (tp->nvram_lock_cnt > 0)
  1965. tp->nvram_lock_cnt--;
  1966. if (tp->nvram_lock_cnt == 0)
  1967. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1968. }
  1969. }
  1970. /* tp->lock is held. */
  1971. static void tg3_enable_nvram_access(struct tg3 *tp)
  1972. {
  1973. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1974. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1975. u32 nvaccess = tr32(NVRAM_ACCESS);
  1976. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1977. }
  1978. }
  1979. /* tp->lock is held. */
  1980. static void tg3_disable_nvram_access(struct tg3 *tp)
  1981. {
  1982. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1983. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1984. u32 nvaccess = tr32(NVRAM_ACCESS);
  1985. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1986. }
  1987. }
  1988. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1989. u32 offset, u32 *val)
  1990. {
  1991. u32 tmp;
  1992. int i;
  1993. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1994. return -EINVAL;
  1995. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1996. EEPROM_ADDR_DEVID_MASK |
  1997. EEPROM_ADDR_READ);
  1998. tw32(GRC_EEPROM_ADDR,
  1999. tmp |
  2000. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2001. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2002. EEPROM_ADDR_ADDR_MASK) |
  2003. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2004. for (i = 0; i < 1000; i++) {
  2005. tmp = tr32(GRC_EEPROM_ADDR);
  2006. if (tmp & EEPROM_ADDR_COMPLETE)
  2007. break;
  2008. msleep(1);
  2009. }
  2010. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2011. return -EBUSY;
  2012. tmp = tr32(GRC_EEPROM_DATA);
  2013. /*
  2014. * The data will always be opposite the native endian
  2015. * format. Perform a blind byteswap to compensate.
  2016. */
  2017. *val = swab32(tmp);
  2018. return 0;
  2019. }
  2020. #define NVRAM_CMD_TIMEOUT 10000
  2021. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2022. {
  2023. int i;
  2024. tw32(NVRAM_CMD, nvram_cmd);
  2025. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2026. udelay(10);
  2027. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2028. udelay(10);
  2029. break;
  2030. }
  2031. }
  2032. if (i == NVRAM_CMD_TIMEOUT)
  2033. return -EBUSY;
  2034. return 0;
  2035. }
  2036. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2037. {
  2038. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2039. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2040. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2041. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2042. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2043. addr = ((addr / tp->nvram_pagesize) <<
  2044. ATMEL_AT45DB0X1B_PAGE_POS) +
  2045. (addr % tp->nvram_pagesize);
  2046. return addr;
  2047. }
  2048. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2049. {
  2050. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2051. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2052. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2053. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2054. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2055. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2056. tp->nvram_pagesize) +
  2057. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2058. return addr;
  2059. }
  2060. /* NOTE: Data read in from NVRAM is byteswapped according to
  2061. * the byteswapping settings for all other register accesses.
  2062. * tg3 devices are BE devices, so on a BE machine, the data
  2063. * returned will be exactly as it is seen in NVRAM. On a LE
  2064. * machine, the 32-bit value will be byteswapped.
  2065. */
  2066. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2067. {
  2068. int ret;
  2069. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2070. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2071. offset = tg3_nvram_phys_addr(tp, offset);
  2072. if (offset > NVRAM_ADDR_MSK)
  2073. return -EINVAL;
  2074. ret = tg3_nvram_lock(tp);
  2075. if (ret)
  2076. return ret;
  2077. tg3_enable_nvram_access(tp);
  2078. tw32(NVRAM_ADDR, offset);
  2079. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2080. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2081. if (ret == 0)
  2082. *val = tr32(NVRAM_RDDATA);
  2083. tg3_disable_nvram_access(tp);
  2084. tg3_nvram_unlock(tp);
  2085. return ret;
  2086. }
  2087. /* Ensures NVRAM data is in bytestream format. */
  2088. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2089. {
  2090. u32 v;
  2091. int res = tg3_nvram_read(tp, offset, &v);
  2092. if (!res)
  2093. *val = cpu_to_be32(v);
  2094. return res;
  2095. }
  2096. /* tp->lock is held. */
  2097. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2098. {
  2099. u32 addr_high, addr_low;
  2100. int i;
  2101. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2102. tp->dev->dev_addr[1]);
  2103. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2104. (tp->dev->dev_addr[3] << 16) |
  2105. (tp->dev->dev_addr[4] << 8) |
  2106. (tp->dev->dev_addr[5] << 0));
  2107. for (i = 0; i < 4; i++) {
  2108. if (i == 1 && skip_mac_1)
  2109. continue;
  2110. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2111. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2112. }
  2113. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2115. for (i = 0; i < 12; i++) {
  2116. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2117. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2118. }
  2119. }
  2120. addr_high = (tp->dev->dev_addr[0] +
  2121. tp->dev->dev_addr[1] +
  2122. tp->dev->dev_addr[2] +
  2123. tp->dev->dev_addr[3] +
  2124. tp->dev->dev_addr[4] +
  2125. tp->dev->dev_addr[5]) &
  2126. TX_BACKOFF_SEED_MASK;
  2127. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2128. }
  2129. static void tg3_enable_register_access(struct tg3 *tp)
  2130. {
  2131. /*
  2132. * Make sure register accesses (indirect or otherwise) will function
  2133. * correctly.
  2134. */
  2135. pci_write_config_dword(tp->pdev,
  2136. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2137. }
  2138. static int tg3_power_up(struct tg3 *tp)
  2139. {
  2140. tg3_enable_register_access(tp);
  2141. pci_set_power_state(tp->pdev, PCI_D0);
  2142. /* Switch out of Vaux if it is a NIC */
  2143. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2144. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2145. return 0;
  2146. }
  2147. static int tg3_power_down_prepare(struct tg3 *tp)
  2148. {
  2149. u32 misc_host_ctrl;
  2150. bool device_should_wake, do_low_power;
  2151. tg3_enable_register_access(tp);
  2152. /* Restore the CLKREQ setting. */
  2153. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2154. u16 lnkctl;
  2155. pci_read_config_word(tp->pdev,
  2156. tp->pcie_cap + PCI_EXP_LNKCTL,
  2157. &lnkctl);
  2158. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2159. pci_write_config_word(tp->pdev,
  2160. tp->pcie_cap + PCI_EXP_LNKCTL,
  2161. lnkctl);
  2162. }
  2163. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2164. tw32(TG3PCI_MISC_HOST_CTRL,
  2165. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2166. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2167. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2168. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2169. do_low_power = false;
  2170. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2171. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2172. struct phy_device *phydev;
  2173. u32 phyid, advertising;
  2174. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2175. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2176. tp->link_config.orig_speed = phydev->speed;
  2177. tp->link_config.orig_duplex = phydev->duplex;
  2178. tp->link_config.orig_autoneg = phydev->autoneg;
  2179. tp->link_config.orig_advertising = phydev->advertising;
  2180. advertising = ADVERTISED_TP |
  2181. ADVERTISED_Pause |
  2182. ADVERTISED_Autoneg |
  2183. ADVERTISED_10baseT_Half;
  2184. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2185. device_should_wake) {
  2186. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2187. advertising |=
  2188. ADVERTISED_100baseT_Half |
  2189. ADVERTISED_100baseT_Full |
  2190. ADVERTISED_10baseT_Full;
  2191. else
  2192. advertising |= ADVERTISED_10baseT_Full;
  2193. }
  2194. phydev->advertising = advertising;
  2195. phy_start_aneg(phydev);
  2196. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2197. if (phyid != PHY_ID_BCMAC131) {
  2198. phyid &= PHY_BCM_OUI_MASK;
  2199. if (phyid == PHY_BCM_OUI_1 ||
  2200. phyid == PHY_BCM_OUI_2 ||
  2201. phyid == PHY_BCM_OUI_3)
  2202. do_low_power = true;
  2203. }
  2204. }
  2205. } else {
  2206. do_low_power = true;
  2207. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2208. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2209. tp->link_config.orig_speed = tp->link_config.speed;
  2210. tp->link_config.orig_duplex = tp->link_config.duplex;
  2211. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2212. }
  2213. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2214. tp->link_config.speed = SPEED_10;
  2215. tp->link_config.duplex = DUPLEX_HALF;
  2216. tp->link_config.autoneg = AUTONEG_ENABLE;
  2217. tg3_setup_phy(tp, 0);
  2218. }
  2219. }
  2220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2221. u32 val;
  2222. val = tr32(GRC_VCPU_EXT_CTRL);
  2223. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2224. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2225. int i;
  2226. u32 val;
  2227. for (i = 0; i < 200; i++) {
  2228. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2229. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2230. break;
  2231. msleep(1);
  2232. }
  2233. }
  2234. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2235. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2236. WOL_DRV_STATE_SHUTDOWN |
  2237. WOL_DRV_WOL |
  2238. WOL_SET_MAGIC_PKT);
  2239. if (device_should_wake) {
  2240. u32 mac_mode;
  2241. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2242. if (do_low_power) {
  2243. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2244. udelay(40);
  2245. }
  2246. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2247. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2248. else
  2249. mac_mode = MAC_MODE_PORT_MODE_MII;
  2250. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2251. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2252. ASIC_REV_5700) {
  2253. u32 speed = (tp->tg3_flags &
  2254. TG3_FLAG_WOL_SPEED_100MB) ?
  2255. SPEED_100 : SPEED_10;
  2256. if (tg3_5700_link_polarity(tp, speed))
  2257. mac_mode |= MAC_MODE_LINK_POLARITY;
  2258. else
  2259. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2260. }
  2261. } else {
  2262. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2263. }
  2264. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2265. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2266. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2267. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2268. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2269. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2270. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2271. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2272. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2273. mac_mode |= MAC_MODE_APE_TX_EN |
  2274. MAC_MODE_APE_RX_EN |
  2275. MAC_MODE_TDE_ENABLE;
  2276. tw32_f(MAC_MODE, mac_mode);
  2277. udelay(100);
  2278. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2279. udelay(10);
  2280. }
  2281. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2282. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2284. u32 base_val;
  2285. base_val = tp->pci_clock_ctrl;
  2286. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2287. CLOCK_CTRL_TXCLK_DISABLE);
  2288. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2289. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2290. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2291. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2292. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2293. /* do nothing */
  2294. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2295. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2296. u32 newbits1, newbits2;
  2297. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2298. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2299. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2300. CLOCK_CTRL_TXCLK_DISABLE |
  2301. CLOCK_CTRL_ALTCLK);
  2302. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2303. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2304. newbits1 = CLOCK_CTRL_625_CORE;
  2305. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2306. } else {
  2307. newbits1 = CLOCK_CTRL_ALTCLK;
  2308. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2309. }
  2310. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2311. 40);
  2312. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2313. 40);
  2314. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2315. u32 newbits3;
  2316. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2317. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2318. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2319. CLOCK_CTRL_TXCLK_DISABLE |
  2320. CLOCK_CTRL_44MHZ_CORE);
  2321. } else {
  2322. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2323. }
  2324. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2325. tp->pci_clock_ctrl | newbits3, 40);
  2326. }
  2327. }
  2328. if (!(device_should_wake) &&
  2329. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2330. tg3_power_down_phy(tp, do_low_power);
  2331. tg3_frob_aux_power(tp);
  2332. /* Workaround for unstable PLL clock */
  2333. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2334. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2335. u32 val = tr32(0x7d00);
  2336. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2337. tw32(0x7d00, val);
  2338. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2339. int err;
  2340. err = tg3_nvram_lock(tp);
  2341. tg3_halt_cpu(tp, RX_CPU_BASE);
  2342. if (!err)
  2343. tg3_nvram_unlock(tp);
  2344. }
  2345. }
  2346. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2347. return 0;
  2348. }
  2349. static void tg3_power_down(struct tg3 *tp)
  2350. {
  2351. tg3_power_down_prepare(tp);
  2352. pci_wake_from_d3(tp->pdev, tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2353. pci_set_power_state(tp->pdev, PCI_D3hot);
  2354. }
  2355. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2356. {
  2357. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2358. case MII_TG3_AUX_STAT_10HALF:
  2359. *speed = SPEED_10;
  2360. *duplex = DUPLEX_HALF;
  2361. break;
  2362. case MII_TG3_AUX_STAT_10FULL:
  2363. *speed = SPEED_10;
  2364. *duplex = DUPLEX_FULL;
  2365. break;
  2366. case MII_TG3_AUX_STAT_100HALF:
  2367. *speed = SPEED_100;
  2368. *duplex = DUPLEX_HALF;
  2369. break;
  2370. case MII_TG3_AUX_STAT_100FULL:
  2371. *speed = SPEED_100;
  2372. *duplex = DUPLEX_FULL;
  2373. break;
  2374. case MII_TG3_AUX_STAT_1000HALF:
  2375. *speed = SPEED_1000;
  2376. *duplex = DUPLEX_HALF;
  2377. break;
  2378. case MII_TG3_AUX_STAT_1000FULL:
  2379. *speed = SPEED_1000;
  2380. *duplex = DUPLEX_FULL;
  2381. break;
  2382. default:
  2383. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2384. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2385. SPEED_10;
  2386. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2387. DUPLEX_HALF;
  2388. break;
  2389. }
  2390. *speed = SPEED_INVALID;
  2391. *duplex = DUPLEX_INVALID;
  2392. break;
  2393. }
  2394. }
  2395. static void tg3_phy_copper_begin(struct tg3 *tp)
  2396. {
  2397. u32 new_adv;
  2398. int i;
  2399. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2400. /* Entering low power mode. Disable gigabit and
  2401. * 100baseT advertisements.
  2402. */
  2403. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2404. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2405. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2406. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2407. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2408. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2409. } else if (tp->link_config.speed == SPEED_INVALID) {
  2410. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2411. tp->link_config.advertising &=
  2412. ~(ADVERTISED_1000baseT_Half |
  2413. ADVERTISED_1000baseT_Full);
  2414. new_adv = ADVERTISE_CSMA;
  2415. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2416. new_adv |= ADVERTISE_10HALF;
  2417. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2418. new_adv |= ADVERTISE_10FULL;
  2419. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2420. new_adv |= ADVERTISE_100HALF;
  2421. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2422. new_adv |= ADVERTISE_100FULL;
  2423. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2424. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2425. if (tp->link_config.advertising &
  2426. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2427. new_adv = 0;
  2428. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2429. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2430. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2431. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2432. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2433. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2434. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2435. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2436. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2437. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2438. } else {
  2439. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2440. }
  2441. } else {
  2442. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2443. new_adv |= ADVERTISE_CSMA;
  2444. /* Asking for a specific link mode. */
  2445. if (tp->link_config.speed == SPEED_1000) {
  2446. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2447. if (tp->link_config.duplex == DUPLEX_FULL)
  2448. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2449. else
  2450. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2451. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2452. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2453. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2454. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2455. } else {
  2456. if (tp->link_config.speed == SPEED_100) {
  2457. if (tp->link_config.duplex == DUPLEX_FULL)
  2458. new_adv |= ADVERTISE_100FULL;
  2459. else
  2460. new_adv |= ADVERTISE_100HALF;
  2461. } else {
  2462. if (tp->link_config.duplex == DUPLEX_FULL)
  2463. new_adv |= ADVERTISE_10FULL;
  2464. else
  2465. new_adv |= ADVERTISE_10HALF;
  2466. }
  2467. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2468. new_adv = 0;
  2469. }
  2470. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2471. }
  2472. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2473. u32 val;
  2474. tw32(TG3_CPMU_EEE_MODE,
  2475. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2476. /* Enable SM_DSP clock and tx 6dB coding. */
  2477. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2478. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2479. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2480. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2481. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2482. case ASIC_REV_5717:
  2483. case ASIC_REV_57765:
  2484. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2485. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2486. MII_TG3_DSP_CH34TP2_HIBW01);
  2487. /* Fall through */
  2488. case ASIC_REV_5719:
  2489. val = MII_TG3_DSP_TAP26_ALNOKO |
  2490. MII_TG3_DSP_TAP26_RMRXSTO |
  2491. MII_TG3_DSP_TAP26_OPCSINPT;
  2492. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2493. }
  2494. val = 0;
  2495. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2496. /* Advertise 100-BaseTX EEE ability */
  2497. if (tp->link_config.advertising &
  2498. ADVERTISED_100baseT_Full)
  2499. val |= MDIO_AN_EEE_ADV_100TX;
  2500. /* Advertise 1000-BaseT EEE ability */
  2501. if (tp->link_config.advertising &
  2502. ADVERTISED_1000baseT_Full)
  2503. val |= MDIO_AN_EEE_ADV_1000T;
  2504. }
  2505. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2506. /* Turn off SM_DSP clock. */
  2507. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2508. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2509. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2510. }
  2511. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2512. tp->link_config.speed != SPEED_INVALID) {
  2513. u32 bmcr, orig_bmcr;
  2514. tp->link_config.active_speed = tp->link_config.speed;
  2515. tp->link_config.active_duplex = tp->link_config.duplex;
  2516. bmcr = 0;
  2517. switch (tp->link_config.speed) {
  2518. default:
  2519. case SPEED_10:
  2520. break;
  2521. case SPEED_100:
  2522. bmcr |= BMCR_SPEED100;
  2523. break;
  2524. case SPEED_1000:
  2525. bmcr |= TG3_BMCR_SPEED1000;
  2526. break;
  2527. }
  2528. if (tp->link_config.duplex == DUPLEX_FULL)
  2529. bmcr |= BMCR_FULLDPLX;
  2530. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2531. (bmcr != orig_bmcr)) {
  2532. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2533. for (i = 0; i < 1500; i++) {
  2534. u32 tmp;
  2535. udelay(10);
  2536. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2537. tg3_readphy(tp, MII_BMSR, &tmp))
  2538. continue;
  2539. if (!(tmp & BMSR_LSTATUS)) {
  2540. udelay(40);
  2541. break;
  2542. }
  2543. }
  2544. tg3_writephy(tp, MII_BMCR, bmcr);
  2545. udelay(40);
  2546. }
  2547. } else {
  2548. tg3_writephy(tp, MII_BMCR,
  2549. BMCR_ANENABLE | BMCR_ANRESTART);
  2550. }
  2551. }
  2552. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2553. {
  2554. int err;
  2555. /* Turn off tap power management. */
  2556. /* Set Extended packet length bit */
  2557. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2558. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2559. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2560. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2561. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2562. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2563. udelay(40);
  2564. return err;
  2565. }
  2566. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2567. {
  2568. u32 adv_reg, all_mask = 0;
  2569. if (mask & ADVERTISED_10baseT_Half)
  2570. all_mask |= ADVERTISE_10HALF;
  2571. if (mask & ADVERTISED_10baseT_Full)
  2572. all_mask |= ADVERTISE_10FULL;
  2573. if (mask & ADVERTISED_100baseT_Half)
  2574. all_mask |= ADVERTISE_100HALF;
  2575. if (mask & ADVERTISED_100baseT_Full)
  2576. all_mask |= ADVERTISE_100FULL;
  2577. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2578. return 0;
  2579. if ((adv_reg & all_mask) != all_mask)
  2580. return 0;
  2581. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2582. u32 tg3_ctrl;
  2583. all_mask = 0;
  2584. if (mask & ADVERTISED_1000baseT_Half)
  2585. all_mask |= ADVERTISE_1000HALF;
  2586. if (mask & ADVERTISED_1000baseT_Full)
  2587. all_mask |= ADVERTISE_1000FULL;
  2588. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2589. return 0;
  2590. if ((tg3_ctrl & all_mask) != all_mask)
  2591. return 0;
  2592. }
  2593. return 1;
  2594. }
  2595. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2596. {
  2597. u32 curadv, reqadv;
  2598. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2599. return 1;
  2600. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2601. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2602. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2603. if (curadv != reqadv)
  2604. return 0;
  2605. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2606. tg3_readphy(tp, MII_LPA, rmtadv);
  2607. } else {
  2608. /* Reprogram the advertisement register, even if it
  2609. * does not affect the current link. If the link
  2610. * gets renegotiated in the future, we can save an
  2611. * additional renegotiation cycle by advertising
  2612. * it correctly in the first place.
  2613. */
  2614. if (curadv != reqadv) {
  2615. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2616. ADVERTISE_PAUSE_ASYM);
  2617. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2618. }
  2619. }
  2620. return 1;
  2621. }
  2622. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2623. {
  2624. int current_link_up;
  2625. u32 bmsr, val;
  2626. u32 lcl_adv, rmt_adv;
  2627. u16 current_speed;
  2628. u8 current_duplex;
  2629. int i, err;
  2630. tw32(MAC_EVENT, 0);
  2631. tw32_f(MAC_STATUS,
  2632. (MAC_STATUS_SYNC_CHANGED |
  2633. MAC_STATUS_CFG_CHANGED |
  2634. MAC_STATUS_MI_COMPLETION |
  2635. MAC_STATUS_LNKSTATE_CHANGED));
  2636. udelay(40);
  2637. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2638. tw32_f(MAC_MI_MODE,
  2639. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2640. udelay(80);
  2641. }
  2642. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2643. /* Some third-party PHYs need to be reset on link going
  2644. * down.
  2645. */
  2646. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2647. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2649. netif_carrier_ok(tp->dev)) {
  2650. tg3_readphy(tp, MII_BMSR, &bmsr);
  2651. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2652. !(bmsr & BMSR_LSTATUS))
  2653. force_reset = 1;
  2654. }
  2655. if (force_reset)
  2656. tg3_phy_reset(tp);
  2657. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2658. tg3_readphy(tp, MII_BMSR, &bmsr);
  2659. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2660. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2661. bmsr = 0;
  2662. if (!(bmsr & BMSR_LSTATUS)) {
  2663. err = tg3_init_5401phy_dsp(tp);
  2664. if (err)
  2665. return err;
  2666. tg3_readphy(tp, MII_BMSR, &bmsr);
  2667. for (i = 0; i < 1000; i++) {
  2668. udelay(10);
  2669. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2670. (bmsr & BMSR_LSTATUS)) {
  2671. udelay(40);
  2672. break;
  2673. }
  2674. }
  2675. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2676. TG3_PHY_REV_BCM5401_B0 &&
  2677. !(bmsr & BMSR_LSTATUS) &&
  2678. tp->link_config.active_speed == SPEED_1000) {
  2679. err = tg3_phy_reset(tp);
  2680. if (!err)
  2681. err = tg3_init_5401phy_dsp(tp);
  2682. if (err)
  2683. return err;
  2684. }
  2685. }
  2686. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2687. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2688. /* 5701 {A0,B0} CRC bug workaround */
  2689. tg3_writephy(tp, 0x15, 0x0a75);
  2690. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2691. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2692. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2693. }
  2694. /* Clear pending interrupts... */
  2695. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2696. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2697. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2698. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2699. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2700. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2703. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2704. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2705. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2706. else
  2707. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2708. }
  2709. current_link_up = 0;
  2710. current_speed = SPEED_INVALID;
  2711. current_duplex = DUPLEX_INVALID;
  2712. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2713. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2714. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2715. if (!(val & (1 << 10))) {
  2716. val |= (1 << 10);
  2717. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2718. goto relink;
  2719. }
  2720. }
  2721. bmsr = 0;
  2722. for (i = 0; i < 100; i++) {
  2723. tg3_readphy(tp, MII_BMSR, &bmsr);
  2724. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2725. (bmsr & BMSR_LSTATUS))
  2726. break;
  2727. udelay(40);
  2728. }
  2729. if (bmsr & BMSR_LSTATUS) {
  2730. u32 aux_stat, bmcr;
  2731. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2732. for (i = 0; i < 2000; i++) {
  2733. udelay(10);
  2734. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2735. aux_stat)
  2736. break;
  2737. }
  2738. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2739. &current_speed,
  2740. &current_duplex);
  2741. bmcr = 0;
  2742. for (i = 0; i < 200; i++) {
  2743. tg3_readphy(tp, MII_BMCR, &bmcr);
  2744. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2745. continue;
  2746. if (bmcr && bmcr != 0x7fff)
  2747. break;
  2748. udelay(10);
  2749. }
  2750. lcl_adv = 0;
  2751. rmt_adv = 0;
  2752. tp->link_config.active_speed = current_speed;
  2753. tp->link_config.active_duplex = current_duplex;
  2754. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2755. if ((bmcr & BMCR_ANENABLE) &&
  2756. tg3_copper_is_advertising_all(tp,
  2757. tp->link_config.advertising)) {
  2758. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2759. &rmt_adv))
  2760. current_link_up = 1;
  2761. }
  2762. } else {
  2763. if (!(bmcr & BMCR_ANENABLE) &&
  2764. tp->link_config.speed == current_speed &&
  2765. tp->link_config.duplex == current_duplex &&
  2766. tp->link_config.flowctrl ==
  2767. tp->link_config.active_flowctrl) {
  2768. current_link_up = 1;
  2769. }
  2770. }
  2771. if (current_link_up == 1 &&
  2772. tp->link_config.active_duplex == DUPLEX_FULL)
  2773. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2774. }
  2775. relink:
  2776. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2777. tg3_phy_copper_begin(tp);
  2778. tg3_readphy(tp, MII_BMSR, &bmsr);
  2779. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2780. (bmsr & BMSR_LSTATUS))
  2781. current_link_up = 1;
  2782. }
  2783. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2784. if (current_link_up == 1) {
  2785. if (tp->link_config.active_speed == SPEED_100 ||
  2786. tp->link_config.active_speed == SPEED_10)
  2787. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2788. else
  2789. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2790. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2791. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2792. else
  2793. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2794. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2795. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2796. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2798. if (current_link_up == 1 &&
  2799. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2800. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2801. else
  2802. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2803. }
  2804. /* ??? Without this setting Netgear GA302T PHY does not
  2805. * ??? send/receive packets...
  2806. */
  2807. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2808. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2809. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2810. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2811. udelay(80);
  2812. }
  2813. tw32_f(MAC_MODE, tp->mac_mode);
  2814. udelay(40);
  2815. tg3_phy_eee_adjust(tp, current_link_up);
  2816. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2817. /* Polled via timer. */
  2818. tw32_f(MAC_EVENT, 0);
  2819. } else {
  2820. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2821. }
  2822. udelay(40);
  2823. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2824. current_link_up == 1 &&
  2825. tp->link_config.active_speed == SPEED_1000 &&
  2826. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2827. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2828. udelay(120);
  2829. tw32_f(MAC_STATUS,
  2830. (MAC_STATUS_SYNC_CHANGED |
  2831. MAC_STATUS_CFG_CHANGED));
  2832. udelay(40);
  2833. tg3_write_mem(tp,
  2834. NIC_SRAM_FIRMWARE_MBOX,
  2835. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2836. }
  2837. /* Prevent send BD corruption. */
  2838. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2839. u16 oldlnkctl, newlnkctl;
  2840. pci_read_config_word(tp->pdev,
  2841. tp->pcie_cap + PCI_EXP_LNKCTL,
  2842. &oldlnkctl);
  2843. if (tp->link_config.active_speed == SPEED_100 ||
  2844. tp->link_config.active_speed == SPEED_10)
  2845. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2846. else
  2847. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2848. if (newlnkctl != oldlnkctl)
  2849. pci_write_config_word(tp->pdev,
  2850. tp->pcie_cap + PCI_EXP_LNKCTL,
  2851. newlnkctl);
  2852. }
  2853. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2854. if (current_link_up)
  2855. netif_carrier_on(tp->dev);
  2856. else
  2857. netif_carrier_off(tp->dev);
  2858. tg3_link_report(tp);
  2859. }
  2860. return 0;
  2861. }
  2862. struct tg3_fiber_aneginfo {
  2863. int state;
  2864. #define ANEG_STATE_UNKNOWN 0
  2865. #define ANEG_STATE_AN_ENABLE 1
  2866. #define ANEG_STATE_RESTART_INIT 2
  2867. #define ANEG_STATE_RESTART 3
  2868. #define ANEG_STATE_DISABLE_LINK_OK 4
  2869. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2870. #define ANEG_STATE_ABILITY_DETECT 6
  2871. #define ANEG_STATE_ACK_DETECT_INIT 7
  2872. #define ANEG_STATE_ACK_DETECT 8
  2873. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2874. #define ANEG_STATE_COMPLETE_ACK 10
  2875. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2876. #define ANEG_STATE_IDLE_DETECT 12
  2877. #define ANEG_STATE_LINK_OK 13
  2878. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2879. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2880. u32 flags;
  2881. #define MR_AN_ENABLE 0x00000001
  2882. #define MR_RESTART_AN 0x00000002
  2883. #define MR_AN_COMPLETE 0x00000004
  2884. #define MR_PAGE_RX 0x00000008
  2885. #define MR_NP_LOADED 0x00000010
  2886. #define MR_TOGGLE_TX 0x00000020
  2887. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2888. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2889. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2890. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2891. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2892. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2893. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2894. #define MR_TOGGLE_RX 0x00002000
  2895. #define MR_NP_RX 0x00004000
  2896. #define MR_LINK_OK 0x80000000
  2897. unsigned long link_time, cur_time;
  2898. u32 ability_match_cfg;
  2899. int ability_match_count;
  2900. char ability_match, idle_match, ack_match;
  2901. u32 txconfig, rxconfig;
  2902. #define ANEG_CFG_NP 0x00000080
  2903. #define ANEG_CFG_ACK 0x00000040
  2904. #define ANEG_CFG_RF2 0x00000020
  2905. #define ANEG_CFG_RF1 0x00000010
  2906. #define ANEG_CFG_PS2 0x00000001
  2907. #define ANEG_CFG_PS1 0x00008000
  2908. #define ANEG_CFG_HD 0x00004000
  2909. #define ANEG_CFG_FD 0x00002000
  2910. #define ANEG_CFG_INVAL 0x00001f06
  2911. };
  2912. #define ANEG_OK 0
  2913. #define ANEG_DONE 1
  2914. #define ANEG_TIMER_ENAB 2
  2915. #define ANEG_FAILED -1
  2916. #define ANEG_STATE_SETTLE_TIME 10000
  2917. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2918. struct tg3_fiber_aneginfo *ap)
  2919. {
  2920. u16 flowctrl;
  2921. unsigned long delta;
  2922. u32 rx_cfg_reg;
  2923. int ret;
  2924. if (ap->state == ANEG_STATE_UNKNOWN) {
  2925. ap->rxconfig = 0;
  2926. ap->link_time = 0;
  2927. ap->cur_time = 0;
  2928. ap->ability_match_cfg = 0;
  2929. ap->ability_match_count = 0;
  2930. ap->ability_match = 0;
  2931. ap->idle_match = 0;
  2932. ap->ack_match = 0;
  2933. }
  2934. ap->cur_time++;
  2935. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2936. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2937. if (rx_cfg_reg != ap->ability_match_cfg) {
  2938. ap->ability_match_cfg = rx_cfg_reg;
  2939. ap->ability_match = 0;
  2940. ap->ability_match_count = 0;
  2941. } else {
  2942. if (++ap->ability_match_count > 1) {
  2943. ap->ability_match = 1;
  2944. ap->ability_match_cfg = rx_cfg_reg;
  2945. }
  2946. }
  2947. if (rx_cfg_reg & ANEG_CFG_ACK)
  2948. ap->ack_match = 1;
  2949. else
  2950. ap->ack_match = 0;
  2951. ap->idle_match = 0;
  2952. } else {
  2953. ap->idle_match = 1;
  2954. ap->ability_match_cfg = 0;
  2955. ap->ability_match_count = 0;
  2956. ap->ability_match = 0;
  2957. ap->ack_match = 0;
  2958. rx_cfg_reg = 0;
  2959. }
  2960. ap->rxconfig = rx_cfg_reg;
  2961. ret = ANEG_OK;
  2962. switch (ap->state) {
  2963. case ANEG_STATE_UNKNOWN:
  2964. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2965. ap->state = ANEG_STATE_AN_ENABLE;
  2966. /* fallthru */
  2967. case ANEG_STATE_AN_ENABLE:
  2968. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2969. if (ap->flags & MR_AN_ENABLE) {
  2970. ap->link_time = 0;
  2971. ap->cur_time = 0;
  2972. ap->ability_match_cfg = 0;
  2973. ap->ability_match_count = 0;
  2974. ap->ability_match = 0;
  2975. ap->idle_match = 0;
  2976. ap->ack_match = 0;
  2977. ap->state = ANEG_STATE_RESTART_INIT;
  2978. } else {
  2979. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2980. }
  2981. break;
  2982. case ANEG_STATE_RESTART_INIT:
  2983. ap->link_time = ap->cur_time;
  2984. ap->flags &= ~(MR_NP_LOADED);
  2985. ap->txconfig = 0;
  2986. tw32(MAC_TX_AUTO_NEG, 0);
  2987. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2988. tw32_f(MAC_MODE, tp->mac_mode);
  2989. udelay(40);
  2990. ret = ANEG_TIMER_ENAB;
  2991. ap->state = ANEG_STATE_RESTART;
  2992. /* fallthru */
  2993. case ANEG_STATE_RESTART:
  2994. delta = ap->cur_time - ap->link_time;
  2995. if (delta > ANEG_STATE_SETTLE_TIME)
  2996. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2997. else
  2998. ret = ANEG_TIMER_ENAB;
  2999. break;
  3000. case ANEG_STATE_DISABLE_LINK_OK:
  3001. ret = ANEG_DONE;
  3002. break;
  3003. case ANEG_STATE_ABILITY_DETECT_INIT:
  3004. ap->flags &= ~(MR_TOGGLE_TX);
  3005. ap->txconfig = ANEG_CFG_FD;
  3006. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3007. if (flowctrl & ADVERTISE_1000XPAUSE)
  3008. ap->txconfig |= ANEG_CFG_PS1;
  3009. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3010. ap->txconfig |= ANEG_CFG_PS2;
  3011. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3012. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3013. tw32_f(MAC_MODE, tp->mac_mode);
  3014. udelay(40);
  3015. ap->state = ANEG_STATE_ABILITY_DETECT;
  3016. break;
  3017. case ANEG_STATE_ABILITY_DETECT:
  3018. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3019. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3020. break;
  3021. case ANEG_STATE_ACK_DETECT_INIT:
  3022. ap->txconfig |= ANEG_CFG_ACK;
  3023. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3024. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3025. tw32_f(MAC_MODE, tp->mac_mode);
  3026. udelay(40);
  3027. ap->state = ANEG_STATE_ACK_DETECT;
  3028. /* fallthru */
  3029. case ANEG_STATE_ACK_DETECT:
  3030. if (ap->ack_match != 0) {
  3031. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3032. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3033. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3034. } else {
  3035. ap->state = ANEG_STATE_AN_ENABLE;
  3036. }
  3037. } else if (ap->ability_match != 0 &&
  3038. ap->rxconfig == 0) {
  3039. ap->state = ANEG_STATE_AN_ENABLE;
  3040. }
  3041. break;
  3042. case ANEG_STATE_COMPLETE_ACK_INIT:
  3043. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3044. ret = ANEG_FAILED;
  3045. break;
  3046. }
  3047. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3048. MR_LP_ADV_HALF_DUPLEX |
  3049. MR_LP_ADV_SYM_PAUSE |
  3050. MR_LP_ADV_ASYM_PAUSE |
  3051. MR_LP_ADV_REMOTE_FAULT1 |
  3052. MR_LP_ADV_REMOTE_FAULT2 |
  3053. MR_LP_ADV_NEXT_PAGE |
  3054. MR_TOGGLE_RX |
  3055. MR_NP_RX);
  3056. if (ap->rxconfig & ANEG_CFG_FD)
  3057. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3058. if (ap->rxconfig & ANEG_CFG_HD)
  3059. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3060. if (ap->rxconfig & ANEG_CFG_PS1)
  3061. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3062. if (ap->rxconfig & ANEG_CFG_PS2)
  3063. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3064. if (ap->rxconfig & ANEG_CFG_RF1)
  3065. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3066. if (ap->rxconfig & ANEG_CFG_RF2)
  3067. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3068. if (ap->rxconfig & ANEG_CFG_NP)
  3069. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3070. ap->link_time = ap->cur_time;
  3071. ap->flags ^= (MR_TOGGLE_TX);
  3072. if (ap->rxconfig & 0x0008)
  3073. ap->flags |= MR_TOGGLE_RX;
  3074. if (ap->rxconfig & ANEG_CFG_NP)
  3075. ap->flags |= MR_NP_RX;
  3076. ap->flags |= MR_PAGE_RX;
  3077. ap->state = ANEG_STATE_COMPLETE_ACK;
  3078. ret = ANEG_TIMER_ENAB;
  3079. break;
  3080. case ANEG_STATE_COMPLETE_ACK:
  3081. if (ap->ability_match != 0 &&
  3082. ap->rxconfig == 0) {
  3083. ap->state = ANEG_STATE_AN_ENABLE;
  3084. break;
  3085. }
  3086. delta = ap->cur_time - ap->link_time;
  3087. if (delta > ANEG_STATE_SETTLE_TIME) {
  3088. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3089. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3090. } else {
  3091. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3092. !(ap->flags & MR_NP_RX)) {
  3093. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3094. } else {
  3095. ret = ANEG_FAILED;
  3096. }
  3097. }
  3098. }
  3099. break;
  3100. case ANEG_STATE_IDLE_DETECT_INIT:
  3101. ap->link_time = ap->cur_time;
  3102. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3103. tw32_f(MAC_MODE, tp->mac_mode);
  3104. udelay(40);
  3105. ap->state = ANEG_STATE_IDLE_DETECT;
  3106. ret = ANEG_TIMER_ENAB;
  3107. break;
  3108. case ANEG_STATE_IDLE_DETECT:
  3109. if (ap->ability_match != 0 &&
  3110. ap->rxconfig == 0) {
  3111. ap->state = ANEG_STATE_AN_ENABLE;
  3112. break;
  3113. }
  3114. delta = ap->cur_time - ap->link_time;
  3115. if (delta > ANEG_STATE_SETTLE_TIME) {
  3116. /* XXX another gem from the Broadcom driver :( */
  3117. ap->state = ANEG_STATE_LINK_OK;
  3118. }
  3119. break;
  3120. case ANEG_STATE_LINK_OK:
  3121. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3122. ret = ANEG_DONE;
  3123. break;
  3124. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3125. /* ??? unimplemented */
  3126. break;
  3127. case ANEG_STATE_NEXT_PAGE_WAIT:
  3128. /* ??? unimplemented */
  3129. break;
  3130. default:
  3131. ret = ANEG_FAILED;
  3132. break;
  3133. }
  3134. return ret;
  3135. }
  3136. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3137. {
  3138. int res = 0;
  3139. struct tg3_fiber_aneginfo aninfo;
  3140. int status = ANEG_FAILED;
  3141. unsigned int tick;
  3142. u32 tmp;
  3143. tw32_f(MAC_TX_AUTO_NEG, 0);
  3144. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3145. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3146. udelay(40);
  3147. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3148. udelay(40);
  3149. memset(&aninfo, 0, sizeof(aninfo));
  3150. aninfo.flags |= MR_AN_ENABLE;
  3151. aninfo.state = ANEG_STATE_UNKNOWN;
  3152. aninfo.cur_time = 0;
  3153. tick = 0;
  3154. while (++tick < 195000) {
  3155. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3156. if (status == ANEG_DONE || status == ANEG_FAILED)
  3157. break;
  3158. udelay(1);
  3159. }
  3160. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3161. tw32_f(MAC_MODE, tp->mac_mode);
  3162. udelay(40);
  3163. *txflags = aninfo.txconfig;
  3164. *rxflags = aninfo.flags;
  3165. if (status == ANEG_DONE &&
  3166. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3167. MR_LP_ADV_FULL_DUPLEX)))
  3168. res = 1;
  3169. return res;
  3170. }
  3171. static void tg3_init_bcm8002(struct tg3 *tp)
  3172. {
  3173. u32 mac_status = tr32(MAC_STATUS);
  3174. int i;
  3175. /* Reset when initting first time or we have a link. */
  3176. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3177. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3178. return;
  3179. /* Set PLL lock range. */
  3180. tg3_writephy(tp, 0x16, 0x8007);
  3181. /* SW reset */
  3182. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3183. /* Wait for reset to complete. */
  3184. /* XXX schedule_timeout() ... */
  3185. for (i = 0; i < 500; i++)
  3186. udelay(10);
  3187. /* Config mode; select PMA/Ch 1 regs. */
  3188. tg3_writephy(tp, 0x10, 0x8411);
  3189. /* Enable auto-lock and comdet, select txclk for tx. */
  3190. tg3_writephy(tp, 0x11, 0x0a10);
  3191. tg3_writephy(tp, 0x18, 0x00a0);
  3192. tg3_writephy(tp, 0x16, 0x41ff);
  3193. /* Assert and deassert POR. */
  3194. tg3_writephy(tp, 0x13, 0x0400);
  3195. udelay(40);
  3196. tg3_writephy(tp, 0x13, 0x0000);
  3197. tg3_writephy(tp, 0x11, 0x0a50);
  3198. udelay(40);
  3199. tg3_writephy(tp, 0x11, 0x0a10);
  3200. /* Wait for signal to stabilize */
  3201. /* XXX schedule_timeout() ... */
  3202. for (i = 0; i < 15000; i++)
  3203. udelay(10);
  3204. /* Deselect the channel register so we can read the PHYID
  3205. * later.
  3206. */
  3207. tg3_writephy(tp, 0x10, 0x8011);
  3208. }
  3209. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3210. {
  3211. u16 flowctrl;
  3212. u32 sg_dig_ctrl, sg_dig_status;
  3213. u32 serdes_cfg, expected_sg_dig_ctrl;
  3214. int workaround, port_a;
  3215. int current_link_up;
  3216. serdes_cfg = 0;
  3217. expected_sg_dig_ctrl = 0;
  3218. workaround = 0;
  3219. port_a = 1;
  3220. current_link_up = 0;
  3221. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3222. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3223. workaround = 1;
  3224. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3225. port_a = 0;
  3226. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3227. /* preserve bits 20-23 for voltage regulator */
  3228. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3229. }
  3230. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3231. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3232. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3233. if (workaround) {
  3234. u32 val = serdes_cfg;
  3235. if (port_a)
  3236. val |= 0xc010000;
  3237. else
  3238. val |= 0x4010000;
  3239. tw32_f(MAC_SERDES_CFG, val);
  3240. }
  3241. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3242. }
  3243. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3244. tg3_setup_flow_control(tp, 0, 0);
  3245. current_link_up = 1;
  3246. }
  3247. goto out;
  3248. }
  3249. /* Want auto-negotiation. */
  3250. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3251. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3252. if (flowctrl & ADVERTISE_1000XPAUSE)
  3253. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3254. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3255. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3256. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3257. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3258. tp->serdes_counter &&
  3259. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3260. MAC_STATUS_RCVD_CFG)) ==
  3261. MAC_STATUS_PCS_SYNCED)) {
  3262. tp->serdes_counter--;
  3263. current_link_up = 1;
  3264. goto out;
  3265. }
  3266. restart_autoneg:
  3267. if (workaround)
  3268. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3269. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3270. udelay(5);
  3271. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3272. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3273. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3274. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3275. MAC_STATUS_SIGNAL_DET)) {
  3276. sg_dig_status = tr32(SG_DIG_STATUS);
  3277. mac_status = tr32(MAC_STATUS);
  3278. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3279. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3280. u32 local_adv = 0, remote_adv = 0;
  3281. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3282. local_adv |= ADVERTISE_1000XPAUSE;
  3283. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3284. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3285. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3286. remote_adv |= LPA_1000XPAUSE;
  3287. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3288. remote_adv |= LPA_1000XPAUSE_ASYM;
  3289. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3290. current_link_up = 1;
  3291. tp->serdes_counter = 0;
  3292. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3293. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3294. if (tp->serdes_counter)
  3295. tp->serdes_counter--;
  3296. else {
  3297. if (workaround) {
  3298. u32 val = serdes_cfg;
  3299. if (port_a)
  3300. val |= 0xc010000;
  3301. else
  3302. val |= 0x4010000;
  3303. tw32_f(MAC_SERDES_CFG, val);
  3304. }
  3305. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3306. udelay(40);
  3307. /* Link parallel detection - link is up */
  3308. /* only if we have PCS_SYNC and not */
  3309. /* receiving config code words */
  3310. mac_status = tr32(MAC_STATUS);
  3311. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3312. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3313. tg3_setup_flow_control(tp, 0, 0);
  3314. current_link_up = 1;
  3315. tp->phy_flags |=
  3316. TG3_PHYFLG_PARALLEL_DETECT;
  3317. tp->serdes_counter =
  3318. SERDES_PARALLEL_DET_TIMEOUT;
  3319. } else
  3320. goto restart_autoneg;
  3321. }
  3322. }
  3323. } else {
  3324. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3325. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3326. }
  3327. out:
  3328. return current_link_up;
  3329. }
  3330. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3331. {
  3332. int current_link_up = 0;
  3333. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3334. goto out;
  3335. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3336. u32 txflags, rxflags;
  3337. int i;
  3338. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3339. u32 local_adv = 0, remote_adv = 0;
  3340. if (txflags & ANEG_CFG_PS1)
  3341. local_adv |= ADVERTISE_1000XPAUSE;
  3342. if (txflags & ANEG_CFG_PS2)
  3343. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3344. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3345. remote_adv |= LPA_1000XPAUSE;
  3346. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3347. remote_adv |= LPA_1000XPAUSE_ASYM;
  3348. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3349. current_link_up = 1;
  3350. }
  3351. for (i = 0; i < 30; i++) {
  3352. udelay(20);
  3353. tw32_f(MAC_STATUS,
  3354. (MAC_STATUS_SYNC_CHANGED |
  3355. MAC_STATUS_CFG_CHANGED));
  3356. udelay(40);
  3357. if ((tr32(MAC_STATUS) &
  3358. (MAC_STATUS_SYNC_CHANGED |
  3359. MAC_STATUS_CFG_CHANGED)) == 0)
  3360. break;
  3361. }
  3362. mac_status = tr32(MAC_STATUS);
  3363. if (current_link_up == 0 &&
  3364. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3365. !(mac_status & MAC_STATUS_RCVD_CFG))
  3366. current_link_up = 1;
  3367. } else {
  3368. tg3_setup_flow_control(tp, 0, 0);
  3369. /* Forcing 1000FD link up. */
  3370. current_link_up = 1;
  3371. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3372. udelay(40);
  3373. tw32_f(MAC_MODE, tp->mac_mode);
  3374. udelay(40);
  3375. }
  3376. out:
  3377. return current_link_up;
  3378. }
  3379. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3380. {
  3381. u32 orig_pause_cfg;
  3382. u16 orig_active_speed;
  3383. u8 orig_active_duplex;
  3384. u32 mac_status;
  3385. int current_link_up;
  3386. int i;
  3387. orig_pause_cfg = tp->link_config.active_flowctrl;
  3388. orig_active_speed = tp->link_config.active_speed;
  3389. orig_active_duplex = tp->link_config.active_duplex;
  3390. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3391. netif_carrier_ok(tp->dev) &&
  3392. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3393. mac_status = tr32(MAC_STATUS);
  3394. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3395. MAC_STATUS_SIGNAL_DET |
  3396. MAC_STATUS_CFG_CHANGED |
  3397. MAC_STATUS_RCVD_CFG);
  3398. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3399. MAC_STATUS_SIGNAL_DET)) {
  3400. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3401. MAC_STATUS_CFG_CHANGED));
  3402. return 0;
  3403. }
  3404. }
  3405. tw32_f(MAC_TX_AUTO_NEG, 0);
  3406. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3407. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3408. tw32_f(MAC_MODE, tp->mac_mode);
  3409. udelay(40);
  3410. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3411. tg3_init_bcm8002(tp);
  3412. /* Enable link change event even when serdes polling. */
  3413. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3414. udelay(40);
  3415. current_link_up = 0;
  3416. mac_status = tr32(MAC_STATUS);
  3417. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3418. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3419. else
  3420. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3421. tp->napi[0].hw_status->status =
  3422. (SD_STATUS_UPDATED |
  3423. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3424. for (i = 0; i < 100; i++) {
  3425. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3426. MAC_STATUS_CFG_CHANGED));
  3427. udelay(5);
  3428. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3429. MAC_STATUS_CFG_CHANGED |
  3430. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3431. break;
  3432. }
  3433. mac_status = tr32(MAC_STATUS);
  3434. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3435. current_link_up = 0;
  3436. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3437. tp->serdes_counter == 0) {
  3438. tw32_f(MAC_MODE, (tp->mac_mode |
  3439. MAC_MODE_SEND_CONFIGS));
  3440. udelay(1);
  3441. tw32_f(MAC_MODE, tp->mac_mode);
  3442. }
  3443. }
  3444. if (current_link_up == 1) {
  3445. tp->link_config.active_speed = SPEED_1000;
  3446. tp->link_config.active_duplex = DUPLEX_FULL;
  3447. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3448. LED_CTRL_LNKLED_OVERRIDE |
  3449. LED_CTRL_1000MBPS_ON));
  3450. } else {
  3451. tp->link_config.active_speed = SPEED_INVALID;
  3452. tp->link_config.active_duplex = DUPLEX_INVALID;
  3453. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3454. LED_CTRL_LNKLED_OVERRIDE |
  3455. LED_CTRL_TRAFFIC_OVERRIDE));
  3456. }
  3457. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3458. if (current_link_up)
  3459. netif_carrier_on(tp->dev);
  3460. else
  3461. netif_carrier_off(tp->dev);
  3462. tg3_link_report(tp);
  3463. } else {
  3464. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3465. if (orig_pause_cfg != now_pause_cfg ||
  3466. orig_active_speed != tp->link_config.active_speed ||
  3467. orig_active_duplex != tp->link_config.active_duplex)
  3468. tg3_link_report(tp);
  3469. }
  3470. return 0;
  3471. }
  3472. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3473. {
  3474. int current_link_up, err = 0;
  3475. u32 bmsr, bmcr;
  3476. u16 current_speed;
  3477. u8 current_duplex;
  3478. u32 local_adv, remote_adv;
  3479. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3480. tw32_f(MAC_MODE, tp->mac_mode);
  3481. udelay(40);
  3482. tw32(MAC_EVENT, 0);
  3483. tw32_f(MAC_STATUS,
  3484. (MAC_STATUS_SYNC_CHANGED |
  3485. MAC_STATUS_CFG_CHANGED |
  3486. MAC_STATUS_MI_COMPLETION |
  3487. MAC_STATUS_LNKSTATE_CHANGED));
  3488. udelay(40);
  3489. if (force_reset)
  3490. tg3_phy_reset(tp);
  3491. current_link_up = 0;
  3492. current_speed = SPEED_INVALID;
  3493. current_duplex = DUPLEX_INVALID;
  3494. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3495. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3497. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3498. bmsr |= BMSR_LSTATUS;
  3499. else
  3500. bmsr &= ~BMSR_LSTATUS;
  3501. }
  3502. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3503. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3504. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3505. /* do nothing, just check for link up at the end */
  3506. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3507. u32 adv, new_adv;
  3508. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3509. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3510. ADVERTISE_1000XPAUSE |
  3511. ADVERTISE_1000XPSE_ASYM |
  3512. ADVERTISE_SLCT);
  3513. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3514. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3515. new_adv |= ADVERTISE_1000XHALF;
  3516. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3517. new_adv |= ADVERTISE_1000XFULL;
  3518. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3519. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3520. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3521. tg3_writephy(tp, MII_BMCR, bmcr);
  3522. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3523. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3524. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3525. return err;
  3526. }
  3527. } else {
  3528. u32 new_bmcr;
  3529. bmcr &= ~BMCR_SPEED1000;
  3530. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3531. if (tp->link_config.duplex == DUPLEX_FULL)
  3532. new_bmcr |= BMCR_FULLDPLX;
  3533. if (new_bmcr != bmcr) {
  3534. /* BMCR_SPEED1000 is a reserved bit that needs
  3535. * to be set on write.
  3536. */
  3537. new_bmcr |= BMCR_SPEED1000;
  3538. /* Force a linkdown */
  3539. if (netif_carrier_ok(tp->dev)) {
  3540. u32 adv;
  3541. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3542. adv &= ~(ADVERTISE_1000XFULL |
  3543. ADVERTISE_1000XHALF |
  3544. ADVERTISE_SLCT);
  3545. tg3_writephy(tp, MII_ADVERTISE, adv);
  3546. tg3_writephy(tp, MII_BMCR, bmcr |
  3547. BMCR_ANRESTART |
  3548. BMCR_ANENABLE);
  3549. udelay(10);
  3550. netif_carrier_off(tp->dev);
  3551. }
  3552. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3553. bmcr = new_bmcr;
  3554. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3555. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3556. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3557. ASIC_REV_5714) {
  3558. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3559. bmsr |= BMSR_LSTATUS;
  3560. else
  3561. bmsr &= ~BMSR_LSTATUS;
  3562. }
  3563. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3564. }
  3565. }
  3566. if (bmsr & BMSR_LSTATUS) {
  3567. current_speed = SPEED_1000;
  3568. current_link_up = 1;
  3569. if (bmcr & BMCR_FULLDPLX)
  3570. current_duplex = DUPLEX_FULL;
  3571. else
  3572. current_duplex = DUPLEX_HALF;
  3573. local_adv = 0;
  3574. remote_adv = 0;
  3575. if (bmcr & BMCR_ANENABLE) {
  3576. u32 common;
  3577. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3578. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3579. common = local_adv & remote_adv;
  3580. if (common & (ADVERTISE_1000XHALF |
  3581. ADVERTISE_1000XFULL)) {
  3582. if (common & ADVERTISE_1000XFULL)
  3583. current_duplex = DUPLEX_FULL;
  3584. else
  3585. current_duplex = DUPLEX_HALF;
  3586. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3587. /* Link is up via parallel detect */
  3588. } else {
  3589. current_link_up = 0;
  3590. }
  3591. }
  3592. }
  3593. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3594. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3595. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3596. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3597. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3598. tw32_f(MAC_MODE, tp->mac_mode);
  3599. udelay(40);
  3600. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3601. tp->link_config.active_speed = current_speed;
  3602. tp->link_config.active_duplex = current_duplex;
  3603. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3604. if (current_link_up)
  3605. netif_carrier_on(tp->dev);
  3606. else {
  3607. netif_carrier_off(tp->dev);
  3608. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3609. }
  3610. tg3_link_report(tp);
  3611. }
  3612. return err;
  3613. }
  3614. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3615. {
  3616. if (tp->serdes_counter) {
  3617. /* Give autoneg time to complete. */
  3618. tp->serdes_counter--;
  3619. return;
  3620. }
  3621. if (!netif_carrier_ok(tp->dev) &&
  3622. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3623. u32 bmcr;
  3624. tg3_readphy(tp, MII_BMCR, &bmcr);
  3625. if (bmcr & BMCR_ANENABLE) {
  3626. u32 phy1, phy2;
  3627. /* Select shadow register 0x1f */
  3628. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3629. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3630. /* Select expansion interrupt status register */
  3631. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3632. MII_TG3_DSP_EXP1_INT_STAT);
  3633. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3634. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3635. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3636. /* We have signal detect and not receiving
  3637. * config code words, link is up by parallel
  3638. * detection.
  3639. */
  3640. bmcr &= ~BMCR_ANENABLE;
  3641. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3642. tg3_writephy(tp, MII_BMCR, bmcr);
  3643. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3644. }
  3645. }
  3646. } else if (netif_carrier_ok(tp->dev) &&
  3647. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3648. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3649. u32 phy2;
  3650. /* Select expansion interrupt status register */
  3651. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3652. MII_TG3_DSP_EXP1_INT_STAT);
  3653. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3654. if (phy2 & 0x20) {
  3655. u32 bmcr;
  3656. /* Config code words received, turn on autoneg. */
  3657. tg3_readphy(tp, MII_BMCR, &bmcr);
  3658. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3659. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3660. }
  3661. }
  3662. }
  3663. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3664. {
  3665. int err;
  3666. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3667. err = tg3_setup_fiber_phy(tp, force_reset);
  3668. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3669. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3670. else
  3671. err = tg3_setup_copper_phy(tp, force_reset);
  3672. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3673. u32 val, scale;
  3674. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3675. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3676. scale = 65;
  3677. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3678. scale = 6;
  3679. else
  3680. scale = 12;
  3681. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3682. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3683. tw32(GRC_MISC_CFG, val);
  3684. }
  3685. if (tp->link_config.active_speed == SPEED_1000 &&
  3686. tp->link_config.active_duplex == DUPLEX_HALF)
  3687. tw32(MAC_TX_LENGTHS,
  3688. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3689. (6 << TX_LENGTHS_IPG_SHIFT) |
  3690. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3691. else
  3692. tw32(MAC_TX_LENGTHS,
  3693. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3694. (6 << TX_LENGTHS_IPG_SHIFT) |
  3695. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3696. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3697. if (netif_carrier_ok(tp->dev)) {
  3698. tw32(HOSTCC_STAT_COAL_TICKS,
  3699. tp->coal.stats_block_coalesce_usecs);
  3700. } else {
  3701. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3702. }
  3703. }
  3704. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3705. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3706. if (!netif_carrier_ok(tp->dev))
  3707. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3708. tp->pwrmgmt_thresh;
  3709. else
  3710. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3711. tw32(PCIE_PWR_MGMT_THRESH, val);
  3712. }
  3713. return err;
  3714. }
  3715. static inline int tg3_irq_sync(struct tg3 *tp)
  3716. {
  3717. return tp->irq_sync;
  3718. }
  3719. /* This is called whenever we suspect that the system chipset is re-
  3720. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3721. * is bogus tx completions. We try to recover by setting the
  3722. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3723. * in the workqueue.
  3724. */
  3725. static void tg3_tx_recover(struct tg3 *tp)
  3726. {
  3727. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3728. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3729. netdev_warn(tp->dev,
  3730. "The system may be re-ordering memory-mapped I/O "
  3731. "cycles to the network device, attempting to recover. "
  3732. "Please report the problem to the driver maintainer "
  3733. "and include system chipset information.\n");
  3734. spin_lock(&tp->lock);
  3735. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3736. spin_unlock(&tp->lock);
  3737. }
  3738. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3739. {
  3740. /* Tell compiler to fetch tx indices from memory. */
  3741. barrier();
  3742. return tnapi->tx_pending -
  3743. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3744. }
  3745. /* Tigon3 never reports partial packet sends. So we do not
  3746. * need special logic to handle SKBs that have not had all
  3747. * of their frags sent yet, like SunGEM does.
  3748. */
  3749. static void tg3_tx(struct tg3_napi *tnapi)
  3750. {
  3751. struct tg3 *tp = tnapi->tp;
  3752. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3753. u32 sw_idx = tnapi->tx_cons;
  3754. struct netdev_queue *txq;
  3755. int index = tnapi - tp->napi;
  3756. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3757. index--;
  3758. txq = netdev_get_tx_queue(tp->dev, index);
  3759. while (sw_idx != hw_idx) {
  3760. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3761. struct sk_buff *skb = ri->skb;
  3762. int i, tx_bug = 0;
  3763. if (unlikely(skb == NULL)) {
  3764. tg3_tx_recover(tp);
  3765. return;
  3766. }
  3767. pci_unmap_single(tp->pdev,
  3768. dma_unmap_addr(ri, mapping),
  3769. skb_headlen(skb),
  3770. PCI_DMA_TODEVICE);
  3771. ri->skb = NULL;
  3772. sw_idx = NEXT_TX(sw_idx);
  3773. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3774. ri = &tnapi->tx_buffers[sw_idx];
  3775. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3776. tx_bug = 1;
  3777. pci_unmap_page(tp->pdev,
  3778. dma_unmap_addr(ri, mapping),
  3779. skb_shinfo(skb)->frags[i].size,
  3780. PCI_DMA_TODEVICE);
  3781. sw_idx = NEXT_TX(sw_idx);
  3782. }
  3783. dev_kfree_skb(skb);
  3784. if (unlikely(tx_bug)) {
  3785. tg3_tx_recover(tp);
  3786. return;
  3787. }
  3788. }
  3789. tnapi->tx_cons = sw_idx;
  3790. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3791. * before checking for netif_queue_stopped(). Without the
  3792. * memory barrier, there is a small possibility that tg3_start_xmit()
  3793. * will miss it and cause the queue to be stopped forever.
  3794. */
  3795. smp_mb();
  3796. if (unlikely(netif_tx_queue_stopped(txq) &&
  3797. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3798. __netif_tx_lock(txq, smp_processor_id());
  3799. if (netif_tx_queue_stopped(txq) &&
  3800. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3801. netif_tx_wake_queue(txq);
  3802. __netif_tx_unlock(txq);
  3803. }
  3804. }
  3805. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3806. {
  3807. if (!ri->skb)
  3808. return;
  3809. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3810. map_sz, PCI_DMA_FROMDEVICE);
  3811. dev_kfree_skb_any(ri->skb);
  3812. ri->skb = NULL;
  3813. }
  3814. /* Returns size of skb allocated or < 0 on error.
  3815. *
  3816. * We only need to fill in the address because the other members
  3817. * of the RX descriptor are invariant, see tg3_init_rings.
  3818. *
  3819. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3820. * posting buffers we only dirty the first cache line of the RX
  3821. * descriptor (containing the address). Whereas for the RX status
  3822. * buffers the cpu only reads the last cacheline of the RX descriptor
  3823. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3824. */
  3825. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3826. u32 opaque_key, u32 dest_idx_unmasked)
  3827. {
  3828. struct tg3_rx_buffer_desc *desc;
  3829. struct ring_info *map;
  3830. struct sk_buff *skb;
  3831. dma_addr_t mapping;
  3832. int skb_size, dest_idx;
  3833. switch (opaque_key) {
  3834. case RXD_OPAQUE_RING_STD:
  3835. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3836. desc = &tpr->rx_std[dest_idx];
  3837. map = &tpr->rx_std_buffers[dest_idx];
  3838. skb_size = tp->rx_pkt_map_sz;
  3839. break;
  3840. case RXD_OPAQUE_RING_JUMBO:
  3841. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3842. desc = &tpr->rx_jmb[dest_idx].std;
  3843. map = &tpr->rx_jmb_buffers[dest_idx];
  3844. skb_size = TG3_RX_JMB_MAP_SZ;
  3845. break;
  3846. default:
  3847. return -EINVAL;
  3848. }
  3849. /* Do not overwrite any of the map or rp information
  3850. * until we are sure we can commit to a new buffer.
  3851. *
  3852. * Callers depend upon this behavior and assume that
  3853. * we leave everything unchanged if we fail.
  3854. */
  3855. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3856. if (skb == NULL)
  3857. return -ENOMEM;
  3858. skb_reserve(skb, tp->rx_offset);
  3859. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3860. PCI_DMA_FROMDEVICE);
  3861. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3862. dev_kfree_skb(skb);
  3863. return -EIO;
  3864. }
  3865. map->skb = skb;
  3866. dma_unmap_addr_set(map, mapping, mapping);
  3867. desc->addr_hi = ((u64)mapping >> 32);
  3868. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3869. return skb_size;
  3870. }
  3871. /* We only need to move over in the address because the other
  3872. * members of the RX descriptor are invariant. See notes above
  3873. * tg3_alloc_rx_skb for full details.
  3874. */
  3875. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3876. struct tg3_rx_prodring_set *dpr,
  3877. u32 opaque_key, int src_idx,
  3878. u32 dest_idx_unmasked)
  3879. {
  3880. struct tg3 *tp = tnapi->tp;
  3881. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3882. struct ring_info *src_map, *dest_map;
  3883. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3884. int dest_idx;
  3885. switch (opaque_key) {
  3886. case RXD_OPAQUE_RING_STD:
  3887. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3888. dest_desc = &dpr->rx_std[dest_idx];
  3889. dest_map = &dpr->rx_std_buffers[dest_idx];
  3890. src_desc = &spr->rx_std[src_idx];
  3891. src_map = &spr->rx_std_buffers[src_idx];
  3892. break;
  3893. case RXD_OPAQUE_RING_JUMBO:
  3894. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3895. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3896. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3897. src_desc = &spr->rx_jmb[src_idx].std;
  3898. src_map = &spr->rx_jmb_buffers[src_idx];
  3899. break;
  3900. default:
  3901. return;
  3902. }
  3903. dest_map->skb = src_map->skb;
  3904. dma_unmap_addr_set(dest_map, mapping,
  3905. dma_unmap_addr(src_map, mapping));
  3906. dest_desc->addr_hi = src_desc->addr_hi;
  3907. dest_desc->addr_lo = src_desc->addr_lo;
  3908. /* Ensure that the update to the skb happens after the physical
  3909. * addresses have been transferred to the new BD location.
  3910. */
  3911. smp_wmb();
  3912. src_map->skb = NULL;
  3913. }
  3914. /* The RX ring scheme is composed of multiple rings which post fresh
  3915. * buffers to the chip, and one special ring the chip uses to report
  3916. * status back to the host.
  3917. *
  3918. * The special ring reports the status of received packets to the
  3919. * host. The chip does not write into the original descriptor the
  3920. * RX buffer was obtained from. The chip simply takes the original
  3921. * descriptor as provided by the host, updates the status and length
  3922. * field, then writes this into the next status ring entry.
  3923. *
  3924. * Each ring the host uses to post buffers to the chip is described
  3925. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3926. * it is first placed into the on-chip ram. When the packet's length
  3927. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3928. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3929. * which is within the range of the new packet's length is chosen.
  3930. *
  3931. * The "separate ring for rx status" scheme may sound queer, but it makes
  3932. * sense from a cache coherency perspective. If only the host writes
  3933. * to the buffer post rings, and only the chip writes to the rx status
  3934. * rings, then cache lines never move beyond shared-modified state.
  3935. * If both the host and chip were to write into the same ring, cache line
  3936. * eviction could occur since both entities want it in an exclusive state.
  3937. */
  3938. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3939. {
  3940. struct tg3 *tp = tnapi->tp;
  3941. u32 work_mask, rx_std_posted = 0;
  3942. u32 std_prod_idx, jmb_prod_idx;
  3943. u32 sw_idx = tnapi->rx_rcb_ptr;
  3944. u16 hw_idx;
  3945. int received;
  3946. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  3947. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3948. /*
  3949. * We need to order the read of hw_idx and the read of
  3950. * the opaque cookie.
  3951. */
  3952. rmb();
  3953. work_mask = 0;
  3954. received = 0;
  3955. std_prod_idx = tpr->rx_std_prod_idx;
  3956. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3957. while (sw_idx != hw_idx && budget > 0) {
  3958. struct ring_info *ri;
  3959. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3960. unsigned int len;
  3961. struct sk_buff *skb;
  3962. dma_addr_t dma_addr;
  3963. u32 opaque_key, desc_idx, *post_ptr;
  3964. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3965. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3966. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3967. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  3968. dma_addr = dma_unmap_addr(ri, mapping);
  3969. skb = ri->skb;
  3970. post_ptr = &std_prod_idx;
  3971. rx_std_posted++;
  3972. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3973. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  3974. dma_addr = dma_unmap_addr(ri, mapping);
  3975. skb = ri->skb;
  3976. post_ptr = &jmb_prod_idx;
  3977. } else
  3978. goto next_pkt_nopost;
  3979. work_mask |= opaque_key;
  3980. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3981. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3982. drop_it:
  3983. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3984. desc_idx, *post_ptr);
  3985. drop_it_no_recycle:
  3986. /* Other statistics kept track of by card. */
  3987. tp->rx_dropped++;
  3988. goto next_pkt;
  3989. }
  3990. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3991. ETH_FCS_LEN;
  3992. if (len > TG3_RX_COPY_THRESH(tp)) {
  3993. int skb_size;
  3994. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3995. *post_ptr);
  3996. if (skb_size < 0)
  3997. goto drop_it;
  3998. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3999. PCI_DMA_FROMDEVICE);
  4000. /* Ensure that the update to the skb happens
  4001. * after the usage of the old DMA mapping.
  4002. */
  4003. smp_wmb();
  4004. ri->skb = NULL;
  4005. skb_put(skb, len);
  4006. } else {
  4007. struct sk_buff *copy_skb;
  4008. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4009. desc_idx, *post_ptr);
  4010. copy_skb = netdev_alloc_skb(tp->dev, len +
  4011. TG3_RAW_IP_ALIGN);
  4012. if (copy_skb == NULL)
  4013. goto drop_it_no_recycle;
  4014. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4015. skb_put(copy_skb, len);
  4016. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4017. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4018. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4019. /* We'll reuse the original ring buffer. */
  4020. skb = copy_skb;
  4021. }
  4022. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  4023. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4024. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4025. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4026. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4027. else
  4028. skb_checksum_none_assert(skb);
  4029. skb->protocol = eth_type_trans(skb, tp->dev);
  4030. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4031. skb->protocol != htons(ETH_P_8021Q)) {
  4032. dev_kfree_skb(skb);
  4033. goto drop_it_no_recycle;
  4034. }
  4035. if (desc->type_flags & RXD_FLAG_VLAN &&
  4036. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4037. __vlan_hwaccel_put_tag(skb,
  4038. desc->err_vlan & RXD_VLAN_MASK);
  4039. napi_gro_receive(&tnapi->napi, skb);
  4040. received++;
  4041. budget--;
  4042. next_pkt:
  4043. (*post_ptr)++;
  4044. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4045. tpr->rx_std_prod_idx = std_prod_idx &
  4046. tp->rx_std_ring_mask;
  4047. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4048. tpr->rx_std_prod_idx);
  4049. work_mask &= ~RXD_OPAQUE_RING_STD;
  4050. rx_std_posted = 0;
  4051. }
  4052. next_pkt_nopost:
  4053. sw_idx++;
  4054. sw_idx &= tp->rx_ret_ring_mask;
  4055. /* Refresh hw_idx to see if there is new work */
  4056. if (sw_idx == hw_idx) {
  4057. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4058. rmb();
  4059. }
  4060. }
  4061. /* ACK the status ring. */
  4062. tnapi->rx_rcb_ptr = sw_idx;
  4063. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4064. /* Refill RX ring(s). */
  4065. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4066. if (work_mask & RXD_OPAQUE_RING_STD) {
  4067. tpr->rx_std_prod_idx = std_prod_idx &
  4068. tp->rx_std_ring_mask;
  4069. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4070. tpr->rx_std_prod_idx);
  4071. }
  4072. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4073. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4074. tp->rx_jmb_ring_mask;
  4075. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4076. tpr->rx_jmb_prod_idx);
  4077. }
  4078. mmiowb();
  4079. } else if (work_mask) {
  4080. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4081. * updated before the producer indices can be updated.
  4082. */
  4083. smp_wmb();
  4084. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4085. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4086. if (tnapi != &tp->napi[1])
  4087. napi_schedule(&tp->napi[1].napi);
  4088. }
  4089. return received;
  4090. }
  4091. static void tg3_poll_link(struct tg3 *tp)
  4092. {
  4093. /* handle link change and other phy events */
  4094. if (!(tp->tg3_flags &
  4095. (TG3_FLAG_USE_LINKCHG_REG |
  4096. TG3_FLAG_POLL_SERDES))) {
  4097. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4098. if (sblk->status & SD_STATUS_LINK_CHG) {
  4099. sblk->status = SD_STATUS_UPDATED |
  4100. (sblk->status & ~SD_STATUS_LINK_CHG);
  4101. spin_lock(&tp->lock);
  4102. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4103. tw32_f(MAC_STATUS,
  4104. (MAC_STATUS_SYNC_CHANGED |
  4105. MAC_STATUS_CFG_CHANGED |
  4106. MAC_STATUS_MI_COMPLETION |
  4107. MAC_STATUS_LNKSTATE_CHANGED));
  4108. udelay(40);
  4109. } else
  4110. tg3_setup_phy(tp, 0);
  4111. spin_unlock(&tp->lock);
  4112. }
  4113. }
  4114. }
  4115. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4116. struct tg3_rx_prodring_set *dpr,
  4117. struct tg3_rx_prodring_set *spr)
  4118. {
  4119. u32 si, di, cpycnt, src_prod_idx;
  4120. int i, err = 0;
  4121. while (1) {
  4122. src_prod_idx = spr->rx_std_prod_idx;
  4123. /* Make sure updates to the rx_std_buffers[] entries and the
  4124. * standard producer index are seen in the correct order.
  4125. */
  4126. smp_rmb();
  4127. if (spr->rx_std_cons_idx == src_prod_idx)
  4128. break;
  4129. if (spr->rx_std_cons_idx < src_prod_idx)
  4130. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4131. else
  4132. cpycnt = tp->rx_std_ring_mask + 1 -
  4133. spr->rx_std_cons_idx;
  4134. cpycnt = min(cpycnt,
  4135. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4136. si = spr->rx_std_cons_idx;
  4137. di = dpr->rx_std_prod_idx;
  4138. for (i = di; i < di + cpycnt; i++) {
  4139. if (dpr->rx_std_buffers[i].skb) {
  4140. cpycnt = i - di;
  4141. err = -ENOSPC;
  4142. break;
  4143. }
  4144. }
  4145. if (!cpycnt)
  4146. break;
  4147. /* Ensure that updates to the rx_std_buffers ring and the
  4148. * shadowed hardware producer ring from tg3_recycle_skb() are
  4149. * ordered correctly WRT the skb check above.
  4150. */
  4151. smp_rmb();
  4152. memcpy(&dpr->rx_std_buffers[di],
  4153. &spr->rx_std_buffers[si],
  4154. cpycnt * sizeof(struct ring_info));
  4155. for (i = 0; i < cpycnt; i++, di++, si++) {
  4156. struct tg3_rx_buffer_desc *sbd, *dbd;
  4157. sbd = &spr->rx_std[si];
  4158. dbd = &dpr->rx_std[di];
  4159. dbd->addr_hi = sbd->addr_hi;
  4160. dbd->addr_lo = sbd->addr_lo;
  4161. }
  4162. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4163. tp->rx_std_ring_mask;
  4164. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4165. tp->rx_std_ring_mask;
  4166. }
  4167. while (1) {
  4168. src_prod_idx = spr->rx_jmb_prod_idx;
  4169. /* Make sure updates to the rx_jmb_buffers[] entries and
  4170. * the jumbo producer index are seen in the correct order.
  4171. */
  4172. smp_rmb();
  4173. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4174. break;
  4175. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4176. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4177. else
  4178. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4179. spr->rx_jmb_cons_idx;
  4180. cpycnt = min(cpycnt,
  4181. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4182. si = spr->rx_jmb_cons_idx;
  4183. di = dpr->rx_jmb_prod_idx;
  4184. for (i = di; i < di + cpycnt; i++) {
  4185. if (dpr->rx_jmb_buffers[i].skb) {
  4186. cpycnt = i - di;
  4187. err = -ENOSPC;
  4188. break;
  4189. }
  4190. }
  4191. if (!cpycnt)
  4192. break;
  4193. /* Ensure that updates to the rx_jmb_buffers ring and the
  4194. * shadowed hardware producer ring from tg3_recycle_skb() are
  4195. * ordered correctly WRT the skb check above.
  4196. */
  4197. smp_rmb();
  4198. memcpy(&dpr->rx_jmb_buffers[di],
  4199. &spr->rx_jmb_buffers[si],
  4200. cpycnt * sizeof(struct ring_info));
  4201. for (i = 0; i < cpycnt; i++, di++, si++) {
  4202. struct tg3_rx_buffer_desc *sbd, *dbd;
  4203. sbd = &spr->rx_jmb[si].std;
  4204. dbd = &dpr->rx_jmb[di].std;
  4205. dbd->addr_hi = sbd->addr_hi;
  4206. dbd->addr_lo = sbd->addr_lo;
  4207. }
  4208. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4209. tp->rx_jmb_ring_mask;
  4210. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4211. tp->rx_jmb_ring_mask;
  4212. }
  4213. return err;
  4214. }
  4215. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4216. {
  4217. struct tg3 *tp = tnapi->tp;
  4218. /* run TX completion thread */
  4219. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4220. tg3_tx(tnapi);
  4221. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4222. return work_done;
  4223. }
  4224. /* run RX thread, within the bounds set by NAPI.
  4225. * All RX "locking" is done by ensuring outside
  4226. * code synchronizes with tg3->napi.poll()
  4227. */
  4228. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4229. work_done += tg3_rx(tnapi, budget - work_done);
  4230. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4231. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4232. int i, err = 0;
  4233. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4234. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4235. for (i = 1; i < tp->irq_cnt; i++)
  4236. err |= tg3_rx_prodring_xfer(tp, dpr,
  4237. &tp->napi[i].prodring);
  4238. wmb();
  4239. if (std_prod_idx != dpr->rx_std_prod_idx)
  4240. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4241. dpr->rx_std_prod_idx);
  4242. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4243. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4244. dpr->rx_jmb_prod_idx);
  4245. mmiowb();
  4246. if (err)
  4247. tw32_f(HOSTCC_MODE, tp->coal_now);
  4248. }
  4249. return work_done;
  4250. }
  4251. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4252. {
  4253. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4254. struct tg3 *tp = tnapi->tp;
  4255. int work_done = 0;
  4256. struct tg3_hw_status *sblk = tnapi->hw_status;
  4257. while (1) {
  4258. work_done = tg3_poll_work(tnapi, work_done, budget);
  4259. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4260. goto tx_recovery;
  4261. if (unlikely(work_done >= budget))
  4262. break;
  4263. /* tp->last_tag is used in tg3_int_reenable() below
  4264. * to tell the hw how much work has been processed,
  4265. * so we must read it before checking for more work.
  4266. */
  4267. tnapi->last_tag = sblk->status_tag;
  4268. tnapi->last_irq_tag = tnapi->last_tag;
  4269. rmb();
  4270. /* check for RX/TX work to do */
  4271. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4272. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4273. napi_complete(napi);
  4274. /* Reenable interrupts. */
  4275. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4276. mmiowb();
  4277. break;
  4278. }
  4279. }
  4280. return work_done;
  4281. tx_recovery:
  4282. /* work_done is guaranteed to be less than budget. */
  4283. napi_complete(napi);
  4284. schedule_work(&tp->reset_task);
  4285. return work_done;
  4286. }
  4287. static int tg3_poll(struct napi_struct *napi, int budget)
  4288. {
  4289. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4290. struct tg3 *tp = tnapi->tp;
  4291. int work_done = 0;
  4292. struct tg3_hw_status *sblk = tnapi->hw_status;
  4293. while (1) {
  4294. tg3_poll_link(tp);
  4295. work_done = tg3_poll_work(tnapi, work_done, budget);
  4296. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4297. goto tx_recovery;
  4298. if (unlikely(work_done >= budget))
  4299. break;
  4300. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4301. /* tp->last_tag is used in tg3_int_reenable() below
  4302. * to tell the hw how much work has been processed,
  4303. * so we must read it before checking for more work.
  4304. */
  4305. tnapi->last_tag = sblk->status_tag;
  4306. tnapi->last_irq_tag = tnapi->last_tag;
  4307. rmb();
  4308. } else
  4309. sblk->status &= ~SD_STATUS_UPDATED;
  4310. if (likely(!tg3_has_work(tnapi))) {
  4311. napi_complete(napi);
  4312. tg3_int_reenable(tnapi);
  4313. break;
  4314. }
  4315. }
  4316. return work_done;
  4317. tx_recovery:
  4318. /* work_done is guaranteed to be less than budget. */
  4319. napi_complete(napi);
  4320. schedule_work(&tp->reset_task);
  4321. return work_done;
  4322. }
  4323. static void tg3_napi_disable(struct tg3 *tp)
  4324. {
  4325. int i;
  4326. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4327. napi_disable(&tp->napi[i].napi);
  4328. }
  4329. static void tg3_napi_enable(struct tg3 *tp)
  4330. {
  4331. int i;
  4332. for (i = 0; i < tp->irq_cnt; i++)
  4333. napi_enable(&tp->napi[i].napi);
  4334. }
  4335. static void tg3_napi_init(struct tg3 *tp)
  4336. {
  4337. int i;
  4338. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4339. for (i = 1; i < tp->irq_cnt; i++)
  4340. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4341. }
  4342. static void tg3_napi_fini(struct tg3 *tp)
  4343. {
  4344. int i;
  4345. for (i = 0; i < tp->irq_cnt; i++)
  4346. netif_napi_del(&tp->napi[i].napi);
  4347. }
  4348. static inline void tg3_netif_stop(struct tg3 *tp)
  4349. {
  4350. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4351. tg3_napi_disable(tp);
  4352. netif_tx_disable(tp->dev);
  4353. }
  4354. static inline void tg3_netif_start(struct tg3 *tp)
  4355. {
  4356. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4357. * appropriate so long as all callers are assured to
  4358. * have free tx slots (such as after tg3_init_hw)
  4359. */
  4360. netif_tx_wake_all_queues(tp->dev);
  4361. tg3_napi_enable(tp);
  4362. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4363. tg3_enable_ints(tp);
  4364. }
  4365. static void tg3_irq_quiesce(struct tg3 *tp)
  4366. {
  4367. int i;
  4368. BUG_ON(tp->irq_sync);
  4369. tp->irq_sync = 1;
  4370. smp_mb();
  4371. for (i = 0; i < tp->irq_cnt; i++)
  4372. synchronize_irq(tp->napi[i].irq_vec);
  4373. }
  4374. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4375. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4376. * with as well. Most of the time, this is not necessary except when
  4377. * shutting down the device.
  4378. */
  4379. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4380. {
  4381. spin_lock_bh(&tp->lock);
  4382. if (irq_sync)
  4383. tg3_irq_quiesce(tp);
  4384. }
  4385. static inline void tg3_full_unlock(struct tg3 *tp)
  4386. {
  4387. spin_unlock_bh(&tp->lock);
  4388. }
  4389. /* One-shot MSI handler - Chip automatically disables interrupt
  4390. * after sending MSI so driver doesn't have to do it.
  4391. */
  4392. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4393. {
  4394. struct tg3_napi *tnapi = dev_id;
  4395. struct tg3 *tp = tnapi->tp;
  4396. prefetch(tnapi->hw_status);
  4397. if (tnapi->rx_rcb)
  4398. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4399. if (likely(!tg3_irq_sync(tp)))
  4400. napi_schedule(&tnapi->napi);
  4401. return IRQ_HANDLED;
  4402. }
  4403. /* MSI ISR - No need to check for interrupt sharing and no need to
  4404. * flush status block and interrupt mailbox. PCI ordering rules
  4405. * guarantee that MSI will arrive after the status block.
  4406. */
  4407. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4408. {
  4409. struct tg3_napi *tnapi = dev_id;
  4410. struct tg3 *tp = tnapi->tp;
  4411. prefetch(tnapi->hw_status);
  4412. if (tnapi->rx_rcb)
  4413. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4414. /*
  4415. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4416. * chip-internal interrupt pending events.
  4417. * Writing non-zero to intr-mbox-0 additional tells the
  4418. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4419. * event coalescing.
  4420. */
  4421. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4422. if (likely(!tg3_irq_sync(tp)))
  4423. napi_schedule(&tnapi->napi);
  4424. return IRQ_RETVAL(1);
  4425. }
  4426. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4427. {
  4428. struct tg3_napi *tnapi = dev_id;
  4429. struct tg3 *tp = tnapi->tp;
  4430. struct tg3_hw_status *sblk = tnapi->hw_status;
  4431. unsigned int handled = 1;
  4432. /* In INTx mode, it is possible for the interrupt to arrive at
  4433. * the CPU before the status block posted prior to the interrupt.
  4434. * Reading the PCI State register will confirm whether the
  4435. * interrupt is ours and will flush the status block.
  4436. */
  4437. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4438. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4439. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4440. handled = 0;
  4441. goto out;
  4442. }
  4443. }
  4444. /*
  4445. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4446. * chip-internal interrupt pending events.
  4447. * Writing non-zero to intr-mbox-0 additional tells the
  4448. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4449. * event coalescing.
  4450. *
  4451. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4452. * spurious interrupts. The flush impacts performance but
  4453. * excessive spurious interrupts can be worse in some cases.
  4454. */
  4455. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4456. if (tg3_irq_sync(tp))
  4457. goto out;
  4458. sblk->status &= ~SD_STATUS_UPDATED;
  4459. if (likely(tg3_has_work(tnapi))) {
  4460. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4461. napi_schedule(&tnapi->napi);
  4462. } else {
  4463. /* No work, shared interrupt perhaps? re-enable
  4464. * interrupts, and flush that PCI write
  4465. */
  4466. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4467. 0x00000000);
  4468. }
  4469. out:
  4470. return IRQ_RETVAL(handled);
  4471. }
  4472. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4473. {
  4474. struct tg3_napi *tnapi = dev_id;
  4475. struct tg3 *tp = tnapi->tp;
  4476. struct tg3_hw_status *sblk = tnapi->hw_status;
  4477. unsigned int handled = 1;
  4478. /* In INTx mode, it is possible for the interrupt to arrive at
  4479. * the CPU before the status block posted prior to the interrupt.
  4480. * Reading the PCI State register will confirm whether the
  4481. * interrupt is ours and will flush the status block.
  4482. */
  4483. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4484. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4485. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4486. handled = 0;
  4487. goto out;
  4488. }
  4489. }
  4490. /*
  4491. * writing any value to intr-mbox-0 clears PCI INTA# and
  4492. * chip-internal interrupt pending events.
  4493. * writing non-zero to intr-mbox-0 additional tells the
  4494. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4495. * event coalescing.
  4496. *
  4497. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4498. * spurious interrupts. The flush impacts performance but
  4499. * excessive spurious interrupts can be worse in some cases.
  4500. */
  4501. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4502. /*
  4503. * In a shared interrupt configuration, sometimes other devices'
  4504. * interrupts will scream. We record the current status tag here
  4505. * so that the above check can report that the screaming interrupts
  4506. * are unhandled. Eventually they will be silenced.
  4507. */
  4508. tnapi->last_irq_tag = sblk->status_tag;
  4509. if (tg3_irq_sync(tp))
  4510. goto out;
  4511. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4512. napi_schedule(&tnapi->napi);
  4513. out:
  4514. return IRQ_RETVAL(handled);
  4515. }
  4516. /* ISR for interrupt test */
  4517. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4518. {
  4519. struct tg3_napi *tnapi = dev_id;
  4520. struct tg3 *tp = tnapi->tp;
  4521. struct tg3_hw_status *sblk = tnapi->hw_status;
  4522. if ((sblk->status & SD_STATUS_UPDATED) ||
  4523. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4524. tg3_disable_ints(tp);
  4525. return IRQ_RETVAL(1);
  4526. }
  4527. return IRQ_RETVAL(0);
  4528. }
  4529. static int tg3_init_hw(struct tg3 *, int);
  4530. static int tg3_halt(struct tg3 *, int, int);
  4531. /* Restart hardware after configuration changes, self-test, etc.
  4532. * Invoked with tp->lock held.
  4533. */
  4534. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4535. __releases(tp->lock)
  4536. __acquires(tp->lock)
  4537. {
  4538. int err;
  4539. err = tg3_init_hw(tp, reset_phy);
  4540. if (err) {
  4541. netdev_err(tp->dev,
  4542. "Failed to re-initialize device, aborting\n");
  4543. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4544. tg3_full_unlock(tp);
  4545. del_timer_sync(&tp->timer);
  4546. tp->irq_sync = 0;
  4547. tg3_napi_enable(tp);
  4548. dev_close(tp->dev);
  4549. tg3_full_lock(tp, 0);
  4550. }
  4551. return err;
  4552. }
  4553. #ifdef CONFIG_NET_POLL_CONTROLLER
  4554. static void tg3_poll_controller(struct net_device *dev)
  4555. {
  4556. int i;
  4557. struct tg3 *tp = netdev_priv(dev);
  4558. for (i = 0; i < tp->irq_cnt; i++)
  4559. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4560. }
  4561. #endif
  4562. static void tg3_reset_task(struct work_struct *work)
  4563. {
  4564. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4565. int err;
  4566. unsigned int restart_timer;
  4567. tg3_full_lock(tp, 0);
  4568. if (!netif_running(tp->dev)) {
  4569. tg3_full_unlock(tp);
  4570. return;
  4571. }
  4572. tg3_full_unlock(tp);
  4573. tg3_phy_stop(tp);
  4574. tg3_netif_stop(tp);
  4575. tg3_full_lock(tp, 1);
  4576. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4577. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4578. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4579. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4580. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4581. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4582. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4583. }
  4584. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4585. err = tg3_init_hw(tp, 1);
  4586. if (err)
  4587. goto out;
  4588. tg3_netif_start(tp);
  4589. if (restart_timer)
  4590. mod_timer(&tp->timer, jiffies + 1);
  4591. out:
  4592. tg3_full_unlock(tp);
  4593. if (!err)
  4594. tg3_phy_start(tp);
  4595. }
  4596. static void tg3_dump_short_state(struct tg3 *tp)
  4597. {
  4598. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4599. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4600. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4601. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4602. }
  4603. static void tg3_tx_timeout(struct net_device *dev)
  4604. {
  4605. struct tg3 *tp = netdev_priv(dev);
  4606. if (netif_msg_tx_err(tp)) {
  4607. netdev_err(dev, "transmit timed out, resetting\n");
  4608. tg3_dump_short_state(tp);
  4609. }
  4610. schedule_work(&tp->reset_task);
  4611. }
  4612. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4613. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4614. {
  4615. u32 base = (u32) mapping & 0xffffffff;
  4616. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4617. }
  4618. /* Test for DMA addresses > 40-bit */
  4619. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4620. int len)
  4621. {
  4622. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4623. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4624. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4625. return 0;
  4626. #else
  4627. return 0;
  4628. #endif
  4629. }
  4630. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4631. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4632. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4633. struct sk_buff *skb, u32 last_plus_one,
  4634. u32 *start, u32 base_flags, u32 mss)
  4635. {
  4636. struct tg3 *tp = tnapi->tp;
  4637. struct sk_buff *new_skb;
  4638. dma_addr_t new_addr = 0;
  4639. u32 entry = *start;
  4640. int i, ret = 0;
  4641. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4642. new_skb = skb_copy(skb, GFP_ATOMIC);
  4643. else {
  4644. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4645. new_skb = skb_copy_expand(skb,
  4646. skb_headroom(skb) + more_headroom,
  4647. skb_tailroom(skb), GFP_ATOMIC);
  4648. }
  4649. if (!new_skb) {
  4650. ret = -1;
  4651. } else {
  4652. /* New SKB is guaranteed to be linear. */
  4653. entry = *start;
  4654. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4655. PCI_DMA_TODEVICE);
  4656. /* Make sure the mapping succeeded */
  4657. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4658. ret = -1;
  4659. dev_kfree_skb(new_skb);
  4660. new_skb = NULL;
  4661. /* Make sure new skb does not cross any 4G boundaries.
  4662. * Drop the packet if it does.
  4663. */
  4664. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4665. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4666. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4667. PCI_DMA_TODEVICE);
  4668. ret = -1;
  4669. dev_kfree_skb(new_skb);
  4670. new_skb = NULL;
  4671. } else {
  4672. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4673. base_flags, 1 | (mss << 1));
  4674. *start = NEXT_TX(entry);
  4675. }
  4676. }
  4677. /* Now clean up the sw ring entries. */
  4678. i = 0;
  4679. while (entry != last_plus_one) {
  4680. int len;
  4681. if (i == 0)
  4682. len = skb_headlen(skb);
  4683. else
  4684. len = skb_shinfo(skb)->frags[i-1].size;
  4685. pci_unmap_single(tp->pdev,
  4686. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4687. mapping),
  4688. len, PCI_DMA_TODEVICE);
  4689. if (i == 0) {
  4690. tnapi->tx_buffers[entry].skb = new_skb;
  4691. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4692. new_addr);
  4693. } else {
  4694. tnapi->tx_buffers[entry].skb = NULL;
  4695. }
  4696. entry = NEXT_TX(entry);
  4697. i++;
  4698. }
  4699. dev_kfree_skb(skb);
  4700. return ret;
  4701. }
  4702. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4703. dma_addr_t mapping, int len, u32 flags,
  4704. u32 mss_and_is_end)
  4705. {
  4706. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4707. int is_end = (mss_and_is_end & 0x1);
  4708. u32 mss = (mss_and_is_end >> 1);
  4709. u32 vlan_tag = 0;
  4710. if (is_end)
  4711. flags |= TXD_FLAG_END;
  4712. if (flags & TXD_FLAG_VLAN) {
  4713. vlan_tag = flags >> 16;
  4714. flags &= 0xffff;
  4715. }
  4716. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4717. txd->addr_hi = ((u64) mapping >> 32);
  4718. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4719. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4720. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4721. }
  4722. /* hard_start_xmit for devices that don't have any bugs and
  4723. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4724. */
  4725. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4726. struct net_device *dev)
  4727. {
  4728. struct tg3 *tp = netdev_priv(dev);
  4729. u32 len, entry, base_flags, mss;
  4730. dma_addr_t mapping;
  4731. struct tg3_napi *tnapi;
  4732. struct netdev_queue *txq;
  4733. unsigned int i, last;
  4734. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4735. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4736. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4737. tnapi++;
  4738. /* We are running in BH disabled context with netif_tx_lock
  4739. * and TX reclaim runs via tp->napi.poll inside of a software
  4740. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4741. * no IRQ context deadlocks to worry about either. Rejoice!
  4742. */
  4743. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4744. if (!netif_tx_queue_stopped(txq)) {
  4745. netif_tx_stop_queue(txq);
  4746. /* This is a hard error, log it. */
  4747. netdev_err(dev,
  4748. "BUG! Tx Ring full when queue awake!\n");
  4749. }
  4750. return NETDEV_TX_BUSY;
  4751. }
  4752. entry = tnapi->tx_prod;
  4753. base_flags = 0;
  4754. mss = skb_shinfo(skb)->gso_size;
  4755. if (mss) {
  4756. int tcp_opt_len, ip_tcp_len;
  4757. u32 hdrlen;
  4758. if (skb_header_cloned(skb) &&
  4759. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4760. dev_kfree_skb(skb);
  4761. goto out_unlock;
  4762. }
  4763. if (skb_is_gso_v6(skb)) {
  4764. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4765. } else {
  4766. struct iphdr *iph = ip_hdr(skb);
  4767. tcp_opt_len = tcp_optlen(skb);
  4768. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4769. iph->check = 0;
  4770. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4771. hdrlen = ip_tcp_len + tcp_opt_len;
  4772. }
  4773. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4774. mss |= (hdrlen & 0xc) << 12;
  4775. if (hdrlen & 0x10)
  4776. base_flags |= 0x00000010;
  4777. base_flags |= (hdrlen & 0x3e0) << 5;
  4778. } else
  4779. mss |= hdrlen << 9;
  4780. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4781. TXD_FLAG_CPU_POST_DMA);
  4782. tcp_hdr(skb)->check = 0;
  4783. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4784. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4785. }
  4786. if (vlan_tx_tag_present(skb))
  4787. base_flags |= (TXD_FLAG_VLAN |
  4788. (vlan_tx_tag_get(skb) << 16));
  4789. len = skb_headlen(skb);
  4790. /* Queue skb data, a.k.a. the main skb fragment. */
  4791. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4792. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4793. dev_kfree_skb(skb);
  4794. goto out_unlock;
  4795. }
  4796. tnapi->tx_buffers[entry].skb = skb;
  4797. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4798. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4799. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4800. base_flags |= TXD_FLAG_JMB_PKT;
  4801. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4802. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4803. entry = NEXT_TX(entry);
  4804. /* Now loop through additional data fragments, and queue them. */
  4805. if (skb_shinfo(skb)->nr_frags > 0) {
  4806. last = skb_shinfo(skb)->nr_frags - 1;
  4807. for (i = 0; i <= last; i++) {
  4808. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4809. len = frag->size;
  4810. mapping = pci_map_page(tp->pdev,
  4811. frag->page,
  4812. frag->page_offset,
  4813. len, PCI_DMA_TODEVICE);
  4814. if (pci_dma_mapping_error(tp->pdev, mapping))
  4815. goto dma_error;
  4816. tnapi->tx_buffers[entry].skb = NULL;
  4817. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4818. mapping);
  4819. tg3_set_txd(tnapi, entry, mapping, len,
  4820. base_flags, (i == last) | (mss << 1));
  4821. entry = NEXT_TX(entry);
  4822. }
  4823. }
  4824. /* Packets are ready, update Tx producer idx local and on card. */
  4825. tw32_tx_mbox(tnapi->prodmbox, entry);
  4826. tnapi->tx_prod = entry;
  4827. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4828. netif_tx_stop_queue(txq);
  4829. /* netif_tx_stop_queue() must be done before checking
  4830. * checking tx index in tg3_tx_avail() below, because in
  4831. * tg3_tx(), we update tx index before checking for
  4832. * netif_tx_queue_stopped().
  4833. */
  4834. smp_mb();
  4835. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4836. netif_tx_wake_queue(txq);
  4837. }
  4838. out_unlock:
  4839. mmiowb();
  4840. return NETDEV_TX_OK;
  4841. dma_error:
  4842. last = i;
  4843. entry = tnapi->tx_prod;
  4844. tnapi->tx_buffers[entry].skb = NULL;
  4845. pci_unmap_single(tp->pdev,
  4846. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4847. skb_headlen(skb),
  4848. PCI_DMA_TODEVICE);
  4849. for (i = 0; i <= last; i++) {
  4850. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4851. entry = NEXT_TX(entry);
  4852. pci_unmap_page(tp->pdev,
  4853. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4854. mapping),
  4855. frag->size, PCI_DMA_TODEVICE);
  4856. }
  4857. dev_kfree_skb(skb);
  4858. return NETDEV_TX_OK;
  4859. }
  4860. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4861. struct net_device *);
  4862. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4863. * TSO header is greater than 80 bytes.
  4864. */
  4865. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4866. {
  4867. struct sk_buff *segs, *nskb;
  4868. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4869. /* Estimate the number of fragments in the worst case */
  4870. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4871. netif_stop_queue(tp->dev);
  4872. /* netif_tx_stop_queue() must be done before checking
  4873. * checking tx index in tg3_tx_avail() below, because in
  4874. * tg3_tx(), we update tx index before checking for
  4875. * netif_tx_queue_stopped().
  4876. */
  4877. smp_mb();
  4878. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4879. return NETDEV_TX_BUSY;
  4880. netif_wake_queue(tp->dev);
  4881. }
  4882. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4883. if (IS_ERR(segs))
  4884. goto tg3_tso_bug_end;
  4885. do {
  4886. nskb = segs;
  4887. segs = segs->next;
  4888. nskb->next = NULL;
  4889. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4890. } while (segs);
  4891. tg3_tso_bug_end:
  4892. dev_kfree_skb(skb);
  4893. return NETDEV_TX_OK;
  4894. }
  4895. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4896. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4897. */
  4898. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4899. struct net_device *dev)
  4900. {
  4901. struct tg3 *tp = netdev_priv(dev);
  4902. u32 len, entry, base_flags, mss;
  4903. int would_hit_hwbug;
  4904. dma_addr_t mapping;
  4905. struct tg3_napi *tnapi;
  4906. struct netdev_queue *txq;
  4907. unsigned int i, last;
  4908. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4909. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4910. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4911. tnapi++;
  4912. /* We are running in BH disabled context with netif_tx_lock
  4913. * and TX reclaim runs via tp->napi.poll inside of a software
  4914. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4915. * no IRQ context deadlocks to worry about either. Rejoice!
  4916. */
  4917. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4918. if (!netif_tx_queue_stopped(txq)) {
  4919. netif_tx_stop_queue(txq);
  4920. /* This is a hard error, log it. */
  4921. netdev_err(dev,
  4922. "BUG! Tx Ring full when queue awake!\n");
  4923. }
  4924. return NETDEV_TX_BUSY;
  4925. }
  4926. entry = tnapi->tx_prod;
  4927. base_flags = 0;
  4928. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4929. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4930. mss = skb_shinfo(skb)->gso_size;
  4931. if (mss) {
  4932. struct iphdr *iph;
  4933. u32 tcp_opt_len, hdr_len;
  4934. if (skb_header_cloned(skb) &&
  4935. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4936. dev_kfree_skb(skb);
  4937. goto out_unlock;
  4938. }
  4939. iph = ip_hdr(skb);
  4940. tcp_opt_len = tcp_optlen(skb);
  4941. if (skb_is_gso_v6(skb)) {
  4942. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4943. } else {
  4944. u32 ip_tcp_len;
  4945. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4946. hdr_len = ip_tcp_len + tcp_opt_len;
  4947. iph->check = 0;
  4948. iph->tot_len = htons(mss + hdr_len);
  4949. }
  4950. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4951. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4952. return tg3_tso_bug(tp, skb);
  4953. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4954. TXD_FLAG_CPU_POST_DMA);
  4955. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4956. tcp_hdr(skb)->check = 0;
  4957. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4958. } else
  4959. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4960. iph->daddr, 0,
  4961. IPPROTO_TCP,
  4962. 0);
  4963. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4964. mss |= (hdr_len & 0xc) << 12;
  4965. if (hdr_len & 0x10)
  4966. base_flags |= 0x00000010;
  4967. base_flags |= (hdr_len & 0x3e0) << 5;
  4968. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4969. mss |= hdr_len << 9;
  4970. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4972. if (tcp_opt_len || iph->ihl > 5) {
  4973. int tsflags;
  4974. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4975. mss |= (tsflags << 11);
  4976. }
  4977. } else {
  4978. if (tcp_opt_len || iph->ihl > 5) {
  4979. int tsflags;
  4980. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4981. base_flags |= tsflags << 12;
  4982. }
  4983. }
  4984. }
  4985. if (vlan_tx_tag_present(skb))
  4986. base_flags |= (TXD_FLAG_VLAN |
  4987. (vlan_tx_tag_get(skb) << 16));
  4988. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4989. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4990. base_flags |= TXD_FLAG_JMB_PKT;
  4991. len = skb_headlen(skb);
  4992. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4993. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4994. dev_kfree_skb(skb);
  4995. goto out_unlock;
  4996. }
  4997. tnapi->tx_buffers[entry].skb = skb;
  4998. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4999. would_hit_hwbug = 0;
  5000. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5001. would_hit_hwbug = 1;
  5002. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5003. tg3_4g_overflow_test(mapping, len))
  5004. would_hit_hwbug = 1;
  5005. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5006. tg3_40bit_overflow_test(tp, mapping, len))
  5007. would_hit_hwbug = 1;
  5008. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5009. would_hit_hwbug = 1;
  5010. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5011. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5012. entry = NEXT_TX(entry);
  5013. /* Now loop through additional data fragments, and queue them. */
  5014. if (skb_shinfo(skb)->nr_frags > 0) {
  5015. last = skb_shinfo(skb)->nr_frags - 1;
  5016. for (i = 0; i <= last; i++) {
  5017. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5018. len = frag->size;
  5019. mapping = pci_map_page(tp->pdev,
  5020. frag->page,
  5021. frag->page_offset,
  5022. len, PCI_DMA_TODEVICE);
  5023. tnapi->tx_buffers[entry].skb = NULL;
  5024. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5025. mapping);
  5026. if (pci_dma_mapping_error(tp->pdev, mapping))
  5027. goto dma_error;
  5028. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5029. len <= 8)
  5030. would_hit_hwbug = 1;
  5031. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5032. tg3_4g_overflow_test(mapping, len))
  5033. would_hit_hwbug = 1;
  5034. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5035. tg3_40bit_overflow_test(tp, mapping, len))
  5036. would_hit_hwbug = 1;
  5037. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5038. tg3_set_txd(tnapi, entry, mapping, len,
  5039. base_flags, (i == last)|(mss << 1));
  5040. else
  5041. tg3_set_txd(tnapi, entry, mapping, len,
  5042. base_flags, (i == last));
  5043. entry = NEXT_TX(entry);
  5044. }
  5045. }
  5046. if (would_hit_hwbug) {
  5047. u32 last_plus_one = entry;
  5048. u32 start;
  5049. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5050. start &= (TG3_TX_RING_SIZE - 1);
  5051. /* If the workaround fails due to memory/mapping
  5052. * failure, silently drop this packet.
  5053. */
  5054. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5055. &start, base_flags, mss))
  5056. goto out_unlock;
  5057. entry = start;
  5058. }
  5059. /* Packets are ready, update Tx producer idx local and on card. */
  5060. tw32_tx_mbox(tnapi->prodmbox, entry);
  5061. tnapi->tx_prod = entry;
  5062. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5063. netif_tx_stop_queue(txq);
  5064. /* netif_tx_stop_queue() must be done before checking
  5065. * checking tx index in tg3_tx_avail() below, because in
  5066. * tg3_tx(), we update tx index before checking for
  5067. * netif_tx_queue_stopped().
  5068. */
  5069. smp_mb();
  5070. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5071. netif_tx_wake_queue(txq);
  5072. }
  5073. out_unlock:
  5074. mmiowb();
  5075. return NETDEV_TX_OK;
  5076. dma_error:
  5077. last = i;
  5078. entry = tnapi->tx_prod;
  5079. tnapi->tx_buffers[entry].skb = NULL;
  5080. pci_unmap_single(tp->pdev,
  5081. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5082. skb_headlen(skb),
  5083. PCI_DMA_TODEVICE);
  5084. for (i = 0; i <= last; i++) {
  5085. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5086. entry = NEXT_TX(entry);
  5087. pci_unmap_page(tp->pdev,
  5088. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5089. mapping),
  5090. frag->size, PCI_DMA_TODEVICE);
  5091. }
  5092. dev_kfree_skb(skb);
  5093. return NETDEV_TX_OK;
  5094. }
  5095. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5096. int new_mtu)
  5097. {
  5098. dev->mtu = new_mtu;
  5099. if (new_mtu > ETH_DATA_LEN) {
  5100. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5101. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5102. ethtool_op_set_tso(dev, 0);
  5103. } else {
  5104. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5105. }
  5106. } else {
  5107. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5108. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5109. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5110. }
  5111. }
  5112. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5113. {
  5114. struct tg3 *tp = netdev_priv(dev);
  5115. int err;
  5116. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5117. return -EINVAL;
  5118. if (!netif_running(dev)) {
  5119. /* We'll just catch it later when the
  5120. * device is up'd.
  5121. */
  5122. tg3_set_mtu(dev, tp, new_mtu);
  5123. return 0;
  5124. }
  5125. tg3_phy_stop(tp);
  5126. tg3_netif_stop(tp);
  5127. tg3_full_lock(tp, 1);
  5128. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5129. tg3_set_mtu(dev, tp, new_mtu);
  5130. err = tg3_restart_hw(tp, 0);
  5131. if (!err)
  5132. tg3_netif_start(tp);
  5133. tg3_full_unlock(tp);
  5134. if (!err)
  5135. tg3_phy_start(tp);
  5136. return err;
  5137. }
  5138. static void tg3_rx_prodring_free(struct tg3 *tp,
  5139. struct tg3_rx_prodring_set *tpr)
  5140. {
  5141. int i;
  5142. if (tpr != &tp->napi[0].prodring) {
  5143. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5144. i = (i + 1) & tp->rx_std_ring_mask)
  5145. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5146. tp->rx_pkt_map_sz);
  5147. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5148. for (i = tpr->rx_jmb_cons_idx;
  5149. i != tpr->rx_jmb_prod_idx;
  5150. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5151. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5152. TG3_RX_JMB_MAP_SZ);
  5153. }
  5154. }
  5155. return;
  5156. }
  5157. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5158. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5159. tp->rx_pkt_map_sz);
  5160. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5161. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5162. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5163. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5164. TG3_RX_JMB_MAP_SZ);
  5165. }
  5166. }
  5167. /* Initialize rx rings for packet processing.
  5168. *
  5169. * The chip has been shut down and the driver detached from
  5170. * the networking, so no interrupts or new tx packets will
  5171. * end up in the driver. tp->{tx,}lock are held and thus
  5172. * we may not sleep.
  5173. */
  5174. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5175. struct tg3_rx_prodring_set *tpr)
  5176. {
  5177. u32 i, rx_pkt_dma_sz;
  5178. tpr->rx_std_cons_idx = 0;
  5179. tpr->rx_std_prod_idx = 0;
  5180. tpr->rx_jmb_cons_idx = 0;
  5181. tpr->rx_jmb_prod_idx = 0;
  5182. if (tpr != &tp->napi[0].prodring) {
  5183. memset(&tpr->rx_std_buffers[0], 0,
  5184. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5185. if (tpr->rx_jmb_buffers)
  5186. memset(&tpr->rx_jmb_buffers[0], 0,
  5187. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5188. goto done;
  5189. }
  5190. /* Zero out all descriptors. */
  5191. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5192. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5193. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5194. tp->dev->mtu > ETH_DATA_LEN)
  5195. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5196. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5197. /* Initialize invariants of the rings, we only set this
  5198. * stuff once. This works because the card does not
  5199. * write into the rx buffer posting rings.
  5200. */
  5201. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5202. struct tg3_rx_buffer_desc *rxd;
  5203. rxd = &tpr->rx_std[i];
  5204. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5205. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5206. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5207. (i << RXD_OPAQUE_INDEX_SHIFT));
  5208. }
  5209. /* Now allocate fresh SKBs for each rx ring. */
  5210. for (i = 0; i < tp->rx_pending; i++) {
  5211. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5212. netdev_warn(tp->dev,
  5213. "Using a smaller RX standard ring. Only "
  5214. "%d out of %d buffers were allocated "
  5215. "successfully\n", i, tp->rx_pending);
  5216. if (i == 0)
  5217. goto initfail;
  5218. tp->rx_pending = i;
  5219. break;
  5220. }
  5221. }
  5222. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5223. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5224. goto done;
  5225. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5226. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5227. goto done;
  5228. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5229. struct tg3_rx_buffer_desc *rxd;
  5230. rxd = &tpr->rx_jmb[i].std;
  5231. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5232. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5233. RXD_FLAG_JUMBO;
  5234. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5235. (i << RXD_OPAQUE_INDEX_SHIFT));
  5236. }
  5237. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5238. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5239. netdev_warn(tp->dev,
  5240. "Using a smaller RX jumbo ring. Only %d "
  5241. "out of %d buffers were allocated "
  5242. "successfully\n", i, tp->rx_jumbo_pending);
  5243. if (i == 0)
  5244. goto initfail;
  5245. tp->rx_jumbo_pending = i;
  5246. break;
  5247. }
  5248. }
  5249. done:
  5250. return 0;
  5251. initfail:
  5252. tg3_rx_prodring_free(tp, tpr);
  5253. return -ENOMEM;
  5254. }
  5255. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5256. struct tg3_rx_prodring_set *tpr)
  5257. {
  5258. kfree(tpr->rx_std_buffers);
  5259. tpr->rx_std_buffers = NULL;
  5260. kfree(tpr->rx_jmb_buffers);
  5261. tpr->rx_jmb_buffers = NULL;
  5262. if (tpr->rx_std) {
  5263. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5264. tpr->rx_std, tpr->rx_std_mapping);
  5265. tpr->rx_std = NULL;
  5266. }
  5267. if (tpr->rx_jmb) {
  5268. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5269. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5270. tpr->rx_jmb = NULL;
  5271. }
  5272. }
  5273. static int tg3_rx_prodring_init(struct tg3 *tp,
  5274. struct tg3_rx_prodring_set *tpr)
  5275. {
  5276. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5277. GFP_KERNEL);
  5278. if (!tpr->rx_std_buffers)
  5279. return -ENOMEM;
  5280. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5281. TG3_RX_STD_RING_BYTES(tp),
  5282. &tpr->rx_std_mapping,
  5283. GFP_KERNEL);
  5284. if (!tpr->rx_std)
  5285. goto err_out;
  5286. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5287. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5288. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5289. GFP_KERNEL);
  5290. if (!tpr->rx_jmb_buffers)
  5291. goto err_out;
  5292. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5293. TG3_RX_JMB_RING_BYTES(tp),
  5294. &tpr->rx_jmb_mapping,
  5295. GFP_KERNEL);
  5296. if (!tpr->rx_jmb)
  5297. goto err_out;
  5298. }
  5299. return 0;
  5300. err_out:
  5301. tg3_rx_prodring_fini(tp, tpr);
  5302. return -ENOMEM;
  5303. }
  5304. /* Free up pending packets in all rx/tx rings.
  5305. *
  5306. * The chip has been shut down and the driver detached from
  5307. * the networking, so no interrupts or new tx packets will
  5308. * end up in the driver. tp->{tx,}lock is not held and we are not
  5309. * in an interrupt context and thus may sleep.
  5310. */
  5311. static void tg3_free_rings(struct tg3 *tp)
  5312. {
  5313. int i, j;
  5314. for (j = 0; j < tp->irq_cnt; j++) {
  5315. struct tg3_napi *tnapi = &tp->napi[j];
  5316. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5317. if (!tnapi->tx_buffers)
  5318. continue;
  5319. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5320. struct ring_info *txp;
  5321. struct sk_buff *skb;
  5322. unsigned int k;
  5323. txp = &tnapi->tx_buffers[i];
  5324. skb = txp->skb;
  5325. if (skb == NULL) {
  5326. i++;
  5327. continue;
  5328. }
  5329. pci_unmap_single(tp->pdev,
  5330. dma_unmap_addr(txp, mapping),
  5331. skb_headlen(skb),
  5332. PCI_DMA_TODEVICE);
  5333. txp->skb = NULL;
  5334. i++;
  5335. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5336. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5337. pci_unmap_page(tp->pdev,
  5338. dma_unmap_addr(txp, mapping),
  5339. skb_shinfo(skb)->frags[k].size,
  5340. PCI_DMA_TODEVICE);
  5341. i++;
  5342. }
  5343. dev_kfree_skb_any(skb);
  5344. }
  5345. }
  5346. }
  5347. /* Initialize tx/rx rings for packet processing.
  5348. *
  5349. * The chip has been shut down and the driver detached from
  5350. * the networking, so no interrupts or new tx packets will
  5351. * end up in the driver. tp->{tx,}lock are held and thus
  5352. * we may not sleep.
  5353. */
  5354. static int tg3_init_rings(struct tg3 *tp)
  5355. {
  5356. int i;
  5357. /* Free up all the SKBs. */
  5358. tg3_free_rings(tp);
  5359. for (i = 0; i < tp->irq_cnt; i++) {
  5360. struct tg3_napi *tnapi = &tp->napi[i];
  5361. tnapi->last_tag = 0;
  5362. tnapi->last_irq_tag = 0;
  5363. tnapi->hw_status->status = 0;
  5364. tnapi->hw_status->status_tag = 0;
  5365. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5366. tnapi->tx_prod = 0;
  5367. tnapi->tx_cons = 0;
  5368. if (tnapi->tx_ring)
  5369. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5370. tnapi->rx_rcb_ptr = 0;
  5371. if (tnapi->rx_rcb)
  5372. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5373. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5374. tg3_free_rings(tp);
  5375. return -ENOMEM;
  5376. }
  5377. }
  5378. return 0;
  5379. }
  5380. /*
  5381. * Must not be invoked with interrupt sources disabled and
  5382. * the hardware shutdown down.
  5383. */
  5384. static void tg3_free_consistent(struct tg3 *tp)
  5385. {
  5386. int i;
  5387. for (i = 0; i < tp->irq_cnt; i++) {
  5388. struct tg3_napi *tnapi = &tp->napi[i];
  5389. if (tnapi->tx_ring) {
  5390. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5391. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5392. tnapi->tx_ring = NULL;
  5393. }
  5394. kfree(tnapi->tx_buffers);
  5395. tnapi->tx_buffers = NULL;
  5396. if (tnapi->rx_rcb) {
  5397. dma_free_coherent(&tp->pdev->dev,
  5398. TG3_RX_RCB_RING_BYTES(tp),
  5399. tnapi->rx_rcb,
  5400. tnapi->rx_rcb_mapping);
  5401. tnapi->rx_rcb = NULL;
  5402. }
  5403. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5404. if (tnapi->hw_status) {
  5405. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5406. tnapi->hw_status,
  5407. tnapi->status_mapping);
  5408. tnapi->hw_status = NULL;
  5409. }
  5410. }
  5411. if (tp->hw_stats) {
  5412. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5413. tp->hw_stats, tp->stats_mapping);
  5414. tp->hw_stats = NULL;
  5415. }
  5416. }
  5417. /*
  5418. * Must not be invoked with interrupt sources disabled and
  5419. * the hardware shutdown down. Can sleep.
  5420. */
  5421. static int tg3_alloc_consistent(struct tg3 *tp)
  5422. {
  5423. int i;
  5424. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5425. sizeof(struct tg3_hw_stats),
  5426. &tp->stats_mapping,
  5427. GFP_KERNEL);
  5428. if (!tp->hw_stats)
  5429. goto err_out;
  5430. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5431. for (i = 0; i < tp->irq_cnt; i++) {
  5432. struct tg3_napi *tnapi = &tp->napi[i];
  5433. struct tg3_hw_status *sblk;
  5434. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5435. TG3_HW_STATUS_SIZE,
  5436. &tnapi->status_mapping,
  5437. GFP_KERNEL);
  5438. if (!tnapi->hw_status)
  5439. goto err_out;
  5440. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5441. sblk = tnapi->hw_status;
  5442. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5443. goto err_out;
  5444. /* If multivector TSS is enabled, vector 0 does not handle
  5445. * tx interrupts. Don't allocate any resources for it.
  5446. */
  5447. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5448. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5449. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5450. TG3_TX_RING_SIZE,
  5451. GFP_KERNEL);
  5452. if (!tnapi->tx_buffers)
  5453. goto err_out;
  5454. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5455. TG3_TX_RING_BYTES,
  5456. &tnapi->tx_desc_mapping,
  5457. GFP_KERNEL);
  5458. if (!tnapi->tx_ring)
  5459. goto err_out;
  5460. }
  5461. /*
  5462. * When RSS is enabled, the status block format changes
  5463. * slightly. The "rx_jumbo_consumer", "reserved",
  5464. * and "rx_mini_consumer" members get mapped to the
  5465. * other three rx return ring producer indexes.
  5466. */
  5467. switch (i) {
  5468. default:
  5469. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5470. break;
  5471. case 2:
  5472. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5473. break;
  5474. case 3:
  5475. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5476. break;
  5477. case 4:
  5478. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5479. break;
  5480. }
  5481. /*
  5482. * If multivector RSS is enabled, vector 0 does not handle
  5483. * rx or tx interrupts. Don't allocate any resources for it.
  5484. */
  5485. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5486. continue;
  5487. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5488. TG3_RX_RCB_RING_BYTES(tp),
  5489. &tnapi->rx_rcb_mapping,
  5490. GFP_KERNEL);
  5491. if (!tnapi->rx_rcb)
  5492. goto err_out;
  5493. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5494. }
  5495. return 0;
  5496. err_out:
  5497. tg3_free_consistent(tp);
  5498. return -ENOMEM;
  5499. }
  5500. #define MAX_WAIT_CNT 1000
  5501. /* To stop a block, clear the enable bit and poll till it
  5502. * clears. tp->lock is held.
  5503. */
  5504. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5505. {
  5506. unsigned int i;
  5507. u32 val;
  5508. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5509. switch (ofs) {
  5510. case RCVLSC_MODE:
  5511. case DMAC_MODE:
  5512. case MBFREE_MODE:
  5513. case BUFMGR_MODE:
  5514. case MEMARB_MODE:
  5515. /* We can't enable/disable these bits of the
  5516. * 5705/5750, just say success.
  5517. */
  5518. return 0;
  5519. default:
  5520. break;
  5521. }
  5522. }
  5523. val = tr32(ofs);
  5524. val &= ~enable_bit;
  5525. tw32_f(ofs, val);
  5526. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5527. udelay(100);
  5528. val = tr32(ofs);
  5529. if ((val & enable_bit) == 0)
  5530. break;
  5531. }
  5532. if (i == MAX_WAIT_CNT && !silent) {
  5533. dev_err(&tp->pdev->dev,
  5534. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5535. ofs, enable_bit);
  5536. return -ENODEV;
  5537. }
  5538. return 0;
  5539. }
  5540. /* tp->lock is held. */
  5541. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5542. {
  5543. int i, err;
  5544. tg3_disable_ints(tp);
  5545. tp->rx_mode &= ~RX_MODE_ENABLE;
  5546. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5547. udelay(10);
  5548. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5549. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5550. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5551. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5552. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5553. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5554. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5555. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5556. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5557. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5558. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5559. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5560. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5561. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5562. tw32_f(MAC_MODE, tp->mac_mode);
  5563. udelay(40);
  5564. tp->tx_mode &= ~TX_MODE_ENABLE;
  5565. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5566. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5567. udelay(100);
  5568. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5569. break;
  5570. }
  5571. if (i >= MAX_WAIT_CNT) {
  5572. dev_err(&tp->pdev->dev,
  5573. "%s timed out, TX_MODE_ENABLE will not clear "
  5574. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5575. err |= -ENODEV;
  5576. }
  5577. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5578. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5579. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5580. tw32(FTQ_RESET, 0xffffffff);
  5581. tw32(FTQ_RESET, 0x00000000);
  5582. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5583. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5584. for (i = 0; i < tp->irq_cnt; i++) {
  5585. struct tg3_napi *tnapi = &tp->napi[i];
  5586. if (tnapi->hw_status)
  5587. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5588. }
  5589. if (tp->hw_stats)
  5590. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5591. return err;
  5592. }
  5593. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5594. {
  5595. int i;
  5596. u32 apedata;
  5597. /* NCSI does not support APE events */
  5598. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5599. return;
  5600. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5601. if (apedata != APE_SEG_SIG_MAGIC)
  5602. return;
  5603. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5604. if (!(apedata & APE_FW_STATUS_READY))
  5605. return;
  5606. /* Wait for up to 1 millisecond for APE to service previous event. */
  5607. for (i = 0; i < 10; i++) {
  5608. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5609. return;
  5610. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5611. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5612. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5613. event | APE_EVENT_STATUS_EVENT_PENDING);
  5614. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5615. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5616. break;
  5617. udelay(100);
  5618. }
  5619. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5620. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5621. }
  5622. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5623. {
  5624. u32 event;
  5625. u32 apedata;
  5626. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5627. return;
  5628. switch (kind) {
  5629. case RESET_KIND_INIT:
  5630. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5631. APE_HOST_SEG_SIG_MAGIC);
  5632. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5633. APE_HOST_SEG_LEN_MAGIC);
  5634. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5635. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5636. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5637. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5638. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5639. APE_HOST_BEHAV_NO_PHYLOCK);
  5640. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5641. TG3_APE_HOST_DRVR_STATE_START);
  5642. event = APE_EVENT_STATUS_STATE_START;
  5643. break;
  5644. case RESET_KIND_SHUTDOWN:
  5645. /* With the interface we are currently using,
  5646. * APE does not track driver state. Wiping
  5647. * out the HOST SEGMENT SIGNATURE forces
  5648. * the APE to assume OS absent status.
  5649. */
  5650. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5651. if (device_may_wakeup(&tp->pdev->dev) &&
  5652. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5653. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5654. TG3_APE_HOST_WOL_SPEED_AUTO);
  5655. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5656. } else
  5657. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5658. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5659. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5660. break;
  5661. case RESET_KIND_SUSPEND:
  5662. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5663. break;
  5664. default:
  5665. return;
  5666. }
  5667. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5668. tg3_ape_send_event(tp, event);
  5669. }
  5670. /* tp->lock is held. */
  5671. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5672. {
  5673. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5674. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5675. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5676. switch (kind) {
  5677. case RESET_KIND_INIT:
  5678. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5679. DRV_STATE_START);
  5680. break;
  5681. case RESET_KIND_SHUTDOWN:
  5682. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5683. DRV_STATE_UNLOAD);
  5684. break;
  5685. case RESET_KIND_SUSPEND:
  5686. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5687. DRV_STATE_SUSPEND);
  5688. break;
  5689. default:
  5690. break;
  5691. }
  5692. }
  5693. if (kind == RESET_KIND_INIT ||
  5694. kind == RESET_KIND_SUSPEND)
  5695. tg3_ape_driver_state_change(tp, kind);
  5696. }
  5697. /* tp->lock is held. */
  5698. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5699. {
  5700. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5701. switch (kind) {
  5702. case RESET_KIND_INIT:
  5703. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5704. DRV_STATE_START_DONE);
  5705. break;
  5706. case RESET_KIND_SHUTDOWN:
  5707. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5708. DRV_STATE_UNLOAD_DONE);
  5709. break;
  5710. default:
  5711. break;
  5712. }
  5713. }
  5714. if (kind == RESET_KIND_SHUTDOWN)
  5715. tg3_ape_driver_state_change(tp, kind);
  5716. }
  5717. /* tp->lock is held. */
  5718. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5719. {
  5720. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5721. switch (kind) {
  5722. case RESET_KIND_INIT:
  5723. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5724. DRV_STATE_START);
  5725. break;
  5726. case RESET_KIND_SHUTDOWN:
  5727. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5728. DRV_STATE_UNLOAD);
  5729. break;
  5730. case RESET_KIND_SUSPEND:
  5731. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5732. DRV_STATE_SUSPEND);
  5733. break;
  5734. default:
  5735. break;
  5736. }
  5737. }
  5738. }
  5739. static int tg3_poll_fw(struct tg3 *tp)
  5740. {
  5741. int i;
  5742. u32 val;
  5743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5744. /* Wait up to 20ms for init done. */
  5745. for (i = 0; i < 200; i++) {
  5746. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5747. return 0;
  5748. udelay(100);
  5749. }
  5750. return -ENODEV;
  5751. }
  5752. /* Wait for firmware initialization to complete. */
  5753. for (i = 0; i < 100000; i++) {
  5754. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5755. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5756. break;
  5757. udelay(10);
  5758. }
  5759. /* Chip might not be fitted with firmware. Some Sun onboard
  5760. * parts are configured like that. So don't signal the timeout
  5761. * of the above loop as an error, but do report the lack of
  5762. * running firmware once.
  5763. */
  5764. if (i >= 100000 &&
  5765. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5766. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5767. netdev_info(tp->dev, "No firmware running\n");
  5768. }
  5769. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5770. /* The 57765 A0 needs a little more
  5771. * time to do some important work.
  5772. */
  5773. mdelay(10);
  5774. }
  5775. return 0;
  5776. }
  5777. /* Save PCI command register before chip reset */
  5778. static void tg3_save_pci_state(struct tg3 *tp)
  5779. {
  5780. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5781. }
  5782. /* Restore PCI state after chip reset */
  5783. static void tg3_restore_pci_state(struct tg3 *tp)
  5784. {
  5785. u32 val;
  5786. /* Re-enable indirect register accesses. */
  5787. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5788. tp->misc_host_ctrl);
  5789. /* Set MAX PCI retry to zero. */
  5790. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5791. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5792. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5793. val |= PCISTATE_RETRY_SAME_DMA;
  5794. /* Allow reads and writes to the APE register and memory space. */
  5795. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5796. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5797. PCISTATE_ALLOW_APE_SHMEM_WR |
  5798. PCISTATE_ALLOW_APE_PSPACE_WR;
  5799. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5800. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5801. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5802. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5803. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5804. else {
  5805. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5806. tp->pci_cacheline_sz);
  5807. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5808. tp->pci_lat_timer);
  5809. }
  5810. }
  5811. /* Make sure PCI-X relaxed ordering bit is clear. */
  5812. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5813. u16 pcix_cmd;
  5814. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5815. &pcix_cmd);
  5816. pcix_cmd &= ~PCI_X_CMD_ERO;
  5817. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5818. pcix_cmd);
  5819. }
  5820. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5821. /* Chip reset on 5780 will reset MSI enable bit,
  5822. * so need to restore it.
  5823. */
  5824. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5825. u16 ctrl;
  5826. pci_read_config_word(tp->pdev,
  5827. tp->msi_cap + PCI_MSI_FLAGS,
  5828. &ctrl);
  5829. pci_write_config_word(tp->pdev,
  5830. tp->msi_cap + PCI_MSI_FLAGS,
  5831. ctrl | PCI_MSI_FLAGS_ENABLE);
  5832. val = tr32(MSGINT_MODE);
  5833. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5834. }
  5835. }
  5836. }
  5837. static void tg3_stop_fw(struct tg3 *);
  5838. /* tp->lock is held. */
  5839. static int tg3_chip_reset(struct tg3 *tp)
  5840. {
  5841. u32 val;
  5842. void (*write_op)(struct tg3 *, u32, u32);
  5843. int i, err;
  5844. tg3_nvram_lock(tp);
  5845. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5846. /* No matching tg3_nvram_unlock() after this because
  5847. * chip reset below will undo the nvram lock.
  5848. */
  5849. tp->nvram_lock_cnt = 0;
  5850. /* GRC_MISC_CFG core clock reset will clear the memory
  5851. * enable bit in PCI register 4 and the MSI enable bit
  5852. * on some chips, so we save relevant registers here.
  5853. */
  5854. tg3_save_pci_state(tp);
  5855. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5856. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5857. tw32(GRC_FASTBOOT_PC, 0);
  5858. /*
  5859. * We must avoid the readl() that normally takes place.
  5860. * It locks machines, causes machine checks, and other
  5861. * fun things. So, temporarily disable the 5701
  5862. * hardware workaround, while we do the reset.
  5863. */
  5864. write_op = tp->write32;
  5865. if (write_op == tg3_write_flush_reg32)
  5866. tp->write32 = tg3_write32;
  5867. /* Prevent the irq handler from reading or writing PCI registers
  5868. * during chip reset when the memory enable bit in the PCI command
  5869. * register may be cleared. The chip does not generate interrupt
  5870. * at this time, but the irq handler may still be called due to irq
  5871. * sharing or irqpoll.
  5872. */
  5873. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5874. for (i = 0; i < tp->irq_cnt; i++) {
  5875. struct tg3_napi *tnapi = &tp->napi[i];
  5876. if (tnapi->hw_status) {
  5877. tnapi->hw_status->status = 0;
  5878. tnapi->hw_status->status_tag = 0;
  5879. }
  5880. tnapi->last_tag = 0;
  5881. tnapi->last_irq_tag = 0;
  5882. }
  5883. smp_mb();
  5884. for (i = 0; i < tp->irq_cnt; i++)
  5885. synchronize_irq(tp->napi[i].irq_vec);
  5886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5887. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5888. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5889. }
  5890. /* do the reset */
  5891. val = GRC_MISC_CFG_CORECLK_RESET;
  5892. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5893. /* Force PCIe 1.0a mode */
  5894. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5895. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  5896. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5897. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5898. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5899. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5900. tw32(GRC_MISC_CFG, (1 << 29));
  5901. val |= (1 << 29);
  5902. }
  5903. }
  5904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5905. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5906. tw32(GRC_VCPU_EXT_CTRL,
  5907. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5908. }
  5909. /* Manage gphy power for all CPMU absent PCIe devices. */
  5910. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5911. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5912. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5913. tw32(GRC_MISC_CFG, val);
  5914. /* restore 5701 hardware bug workaround write method */
  5915. tp->write32 = write_op;
  5916. /* Unfortunately, we have to delay before the PCI read back.
  5917. * Some 575X chips even will not respond to a PCI cfg access
  5918. * when the reset command is given to the chip.
  5919. *
  5920. * How do these hardware designers expect things to work
  5921. * properly if the PCI write is posted for a long period
  5922. * of time? It is always necessary to have some method by
  5923. * which a register read back can occur to push the write
  5924. * out which does the reset.
  5925. *
  5926. * For most tg3 variants the trick below was working.
  5927. * Ho hum...
  5928. */
  5929. udelay(120);
  5930. /* Flush PCI posted writes. The normal MMIO registers
  5931. * are inaccessible at this time so this is the only
  5932. * way to make this reliably (actually, this is no longer
  5933. * the case, see above). I tried to use indirect
  5934. * register read/write but this upset some 5701 variants.
  5935. */
  5936. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5937. udelay(120);
  5938. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5939. u16 val16;
  5940. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5941. int i;
  5942. u32 cfg_val;
  5943. /* Wait for link training to complete. */
  5944. for (i = 0; i < 5000; i++)
  5945. udelay(100);
  5946. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5947. pci_write_config_dword(tp->pdev, 0xc4,
  5948. cfg_val | (1 << 15));
  5949. }
  5950. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5951. pci_read_config_word(tp->pdev,
  5952. tp->pcie_cap + PCI_EXP_DEVCTL,
  5953. &val16);
  5954. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5955. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5956. /*
  5957. * Older PCIe devices only support the 128 byte
  5958. * MPS setting. Enforce the restriction.
  5959. */
  5960. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5961. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5962. pci_write_config_word(tp->pdev,
  5963. tp->pcie_cap + PCI_EXP_DEVCTL,
  5964. val16);
  5965. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5966. /* Clear error status */
  5967. pci_write_config_word(tp->pdev,
  5968. tp->pcie_cap + PCI_EXP_DEVSTA,
  5969. PCI_EXP_DEVSTA_CED |
  5970. PCI_EXP_DEVSTA_NFED |
  5971. PCI_EXP_DEVSTA_FED |
  5972. PCI_EXP_DEVSTA_URD);
  5973. }
  5974. tg3_restore_pci_state(tp);
  5975. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5976. val = 0;
  5977. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5978. val = tr32(MEMARB_MODE);
  5979. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5980. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5981. tg3_stop_fw(tp);
  5982. tw32(0x5000, 0x400);
  5983. }
  5984. tw32(GRC_MODE, tp->grc_mode);
  5985. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5986. val = tr32(0xc4);
  5987. tw32(0xc4, val | (1 << 15));
  5988. }
  5989. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5991. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5992. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5993. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5994. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5995. }
  5996. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5997. tp->mac_mode = MAC_MODE_APE_TX_EN |
  5998. MAC_MODE_APE_RX_EN |
  5999. MAC_MODE_TDE_ENABLE;
  6000. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6001. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6002. val = tp->mac_mode;
  6003. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6004. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6005. val = tp->mac_mode;
  6006. } else
  6007. val = 0;
  6008. tw32_f(MAC_MODE, val);
  6009. udelay(40);
  6010. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6011. err = tg3_poll_fw(tp);
  6012. if (err)
  6013. return err;
  6014. tg3_mdio_start(tp);
  6015. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6016. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6017. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6018. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  6019. val = tr32(0x7c00);
  6020. tw32(0x7c00, val | (1 << 25));
  6021. }
  6022. /* Reprobe ASF enable state. */
  6023. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6024. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6025. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6026. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6027. u32 nic_cfg;
  6028. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6029. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6030. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6031. tp->last_event_jiffies = jiffies;
  6032. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6033. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6034. }
  6035. }
  6036. return 0;
  6037. }
  6038. /* tp->lock is held. */
  6039. static void tg3_stop_fw(struct tg3 *tp)
  6040. {
  6041. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6042. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6043. /* Wait for RX cpu to ACK the previous event. */
  6044. tg3_wait_for_event_ack(tp);
  6045. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6046. tg3_generate_fw_event(tp);
  6047. /* Wait for RX cpu to ACK this event. */
  6048. tg3_wait_for_event_ack(tp);
  6049. }
  6050. }
  6051. /* tp->lock is held. */
  6052. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6053. {
  6054. int err;
  6055. tg3_stop_fw(tp);
  6056. tg3_write_sig_pre_reset(tp, kind);
  6057. tg3_abort_hw(tp, silent);
  6058. err = tg3_chip_reset(tp);
  6059. __tg3_set_mac_addr(tp, 0);
  6060. tg3_write_sig_legacy(tp, kind);
  6061. tg3_write_sig_post_reset(tp, kind);
  6062. if (err)
  6063. return err;
  6064. return 0;
  6065. }
  6066. #define RX_CPU_SCRATCH_BASE 0x30000
  6067. #define RX_CPU_SCRATCH_SIZE 0x04000
  6068. #define TX_CPU_SCRATCH_BASE 0x34000
  6069. #define TX_CPU_SCRATCH_SIZE 0x04000
  6070. /* tp->lock is held. */
  6071. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6072. {
  6073. int i;
  6074. BUG_ON(offset == TX_CPU_BASE &&
  6075. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6077. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6078. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6079. return 0;
  6080. }
  6081. if (offset == RX_CPU_BASE) {
  6082. for (i = 0; i < 10000; i++) {
  6083. tw32(offset + CPU_STATE, 0xffffffff);
  6084. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6085. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6086. break;
  6087. }
  6088. tw32(offset + CPU_STATE, 0xffffffff);
  6089. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6090. udelay(10);
  6091. } else {
  6092. for (i = 0; i < 10000; i++) {
  6093. tw32(offset + CPU_STATE, 0xffffffff);
  6094. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6095. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6096. break;
  6097. }
  6098. }
  6099. if (i >= 10000) {
  6100. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6101. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6102. return -ENODEV;
  6103. }
  6104. /* Clear firmware's nvram arbitration. */
  6105. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6106. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6107. return 0;
  6108. }
  6109. struct fw_info {
  6110. unsigned int fw_base;
  6111. unsigned int fw_len;
  6112. const __be32 *fw_data;
  6113. };
  6114. /* tp->lock is held. */
  6115. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6116. int cpu_scratch_size, struct fw_info *info)
  6117. {
  6118. int err, lock_err, i;
  6119. void (*write_op)(struct tg3 *, u32, u32);
  6120. if (cpu_base == TX_CPU_BASE &&
  6121. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6122. netdev_err(tp->dev,
  6123. "%s: Trying to load TX cpu firmware which is 5705\n",
  6124. __func__);
  6125. return -EINVAL;
  6126. }
  6127. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6128. write_op = tg3_write_mem;
  6129. else
  6130. write_op = tg3_write_indirect_reg32;
  6131. /* It is possible that bootcode is still loading at this point.
  6132. * Get the nvram lock first before halting the cpu.
  6133. */
  6134. lock_err = tg3_nvram_lock(tp);
  6135. err = tg3_halt_cpu(tp, cpu_base);
  6136. if (!lock_err)
  6137. tg3_nvram_unlock(tp);
  6138. if (err)
  6139. goto out;
  6140. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6141. write_op(tp, cpu_scratch_base + i, 0);
  6142. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6143. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6144. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6145. write_op(tp, (cpu_scratch_base +
  6146. (info->fw_base & 0xffff) +
  6147. (i * sizeof(u32))),
  6148. be32_to_cpu(info->fw_data[i]));
  6149. err = 0;
  6150. out:
  6151. return err;
  6152. }
  6153. /* tp->lock is held. */
  6154. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6155. {
  6156. struct fw_info info;
  6157. const __be32 *fw_data;
  6158. int err, i;
  6159. fw_data = (void *)tp->fw->data;
  6160. /* Firmware blob starts with version numbers, followed by
  6161. start address and length. We are setting complete length.
  6162. length = end_address_of_bss - start_address_of_text.
  6163. Remainder is the blob to be loaded contiguously
  6164. from start address. */
  6165. info.fw_base = be32_to_cpu(fw_data[1]);
  6166. info.fw_len = tp->fw->size - 12;
  6167. info.fw_data = &fw_data[3];
  6168. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6169. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6170. &info);
  6171. if (err)
  6172. return err;
  6173. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6174. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6175. &info);
  6176. if (err)
  6177. return err;
  6178. /* Now startup only the RX cpu. */
  6179. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6180. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6181. for (i = 0; i < 5; i++) {
  6182. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6183. break;
  6184. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6185. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6186. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6187. udelay(1000);
  6188. }
  6189. if (i >= 5) {
  6190. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6191. "should be %08x\n", __func__,
  6192. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6193. return -ENODEV;
  6194. }
  6195. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6196. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6197. return 0;
  6198. }
  6199. /* 5705 needs a special version of the TSO firmware. */
  6200. /* tp->lock is held. */
  6201. static int tg3_load_tso_firmware(struct tg3 *tp)
  6202. {
  6203. struct fw_info info;
  6204. const __be32 *fw_data;
  6205. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6206. int err, i;
  6207. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6208. return 0;
  6209. fw_data = (void *)tp->fw->data;
  6210. /* Firmware blob starts with version numbers, followed by
  6211. start address and length. We are setting complete length.
  6212. length = end_address_of_bss - start_address_of_text.
  6213. Remainder is the blob to be loaded contiguously
  6214. from start address. */
  6215. info.fw_base = be32_to_cpu(fw_data[1]);
  6216. cpu_scratch_size = tp->fw_len;
  6217. info.fw_len = tp->fw->size - 12;
  6218. info.fw_data = &fw_data[3];
  6219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6220. cpu_base = RX_CPU_BASE;
  6221. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6222. } else {
  6223. cpu_base = TX_CPU_BASE;
  6224. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6225. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6226. }
  6227. err = tg3_load_firmware_cpu(tp, cpu_base,
  6228. cpu_scratch_base, cpu_scratch_size,
  6229. &info);
  6230. if (err)
  6231. return err;
  6232. /* Now startup the cpu. */
  6233. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6234. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6235. for (i = 0; i < 5; i++) {
  6236. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6237. break;
  6238. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6239. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6240. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6241. udelay(1000);
  6242. }
  6243. if (i >= 5) {
  6244. netdev_err(tp->dev,
  6245. "%s fails to set CPU PC, is %08x should be %08x\n",
  6246. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6247. return -ENODEV;
  6248. }
  6249. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6250. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6251. return 0;
  6252. }
  6253. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6254. {
  6255. struct tg3 *tp = netdev_priv(dev);
  6256. struct sockaddr *addr = p;
  6257. int err = 0, skip_mac_1 = 0;
  6258. if (!is_valid_ether_addr(addr->sa_data))
  6259. return -EINVAL;
  6260. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6261. if (!netif_running(dev))
  6262. return 0;
  6263. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6264. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6265. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6266. addr0_low = tr32(MAC_ADDR_0_LOW);
  6267. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6268. addr1_low = tr32(MAC_ADDR_1_LOW);
  6269. /* Skip MAC addr 1 if ASF is using it. */
  6270. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6271. !(addr1_high == 0 && addr1_low == 0))
  6272. skip_mac_1 = 1;
  6273. }
  6274. spin_lock_bh(&tp->lock);
  6275. __tg3_set_mac_addr(tp, skip_mac_1);
  6276. spin_unlock_bh(&tp->lock);
  6277. return err;
  6278. }
  6279. /* tp->lock is held. */
  6280. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6281. dma_addr_t mapping, u32 maxlen_flags,
  6282. u32 nic_addr)
  6283. {
  6284. tg3_write_mem(tp,
  6285. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6286. ((u64) mapping >> 32));
  6287. tg3_write_mem(tp,
  6288. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6289. ((u64) mapping & 0xffffffff));
  6290. tg3_write_mem(tp,
  6291. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6292. maxlen_flags);
  6293. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6294. tg3_write_mem(tp,
  6295. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6296. nic_addr);
  6297. }
  6298. static void __tg3_set_rx_mode(struct net_device *);
  6299. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6300. {
  6301. int i;
  6302. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6303. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6304. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6305. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6306. } else {
  6307. tw32(HOSTCC_TXCOL_TICKS, 0);
  6308. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6309. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6310. }
  6311. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6312. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6313. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6314. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6315. } else {
  6316. tw32(HOSTCC_RXCOL_TICKS, 0);
  6317. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6318. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6319. }
  6320. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6321. u32 val = ec->stats_block_coalesce_usecs;
  6322. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6323. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6324. if (!netif_carrier_ok(tp->dev))
  6325. val = 0;
  6326. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6327. }
  6328. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6329. u32 reg;
  6330. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6331. tw32(reg, ec->rx_coalesce_usecs);
  6332. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6333. tw32(reg, ec->rx_max_coalesced_frames);
  6334. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6335. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6336. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6337. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6338. tw32(reg, ec->tx_coalesce_usecs);
  6339. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6340. tw32(reg, ec->tx_max_coalesced_frames);
  6341. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6342. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6343. }
  6344. }
  6345. for (; i < tp->irq_max - 1; i++) {
  6346. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6347. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6348. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6349. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6350. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6351. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6352. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6353. }
  6354. }
  6355. }
  6356. /* tp->lock is held. */
  6357. static void tg3_rings_reset(struct tg3 *tp)
  6358. {
  6359. int i;
  6360. u32 stblk, txrcb, rxrcb, limit;
  6361. struct tg3_napi *tnapi = &tp->napi[0];
  6362. /* Disable all transmit rings but the first. */
  6363. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6364. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6365. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6366. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6367. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6368. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6369. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6370. else
  6371. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6372. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6373. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6374. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6375. BDINFO_FLAGS_DISABLED);
  6376. /* Disable all receive return rings but the first. */
  6377. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6378. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6379. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6380. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6381. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6382. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6384. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6385. else
  6386. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6387. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6388. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6389. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6390. BDINFO_FLAGS_DISABLED);
  6391. /* Disable interrupts */
  6392. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6393. /* Zero mailbox registers. */
  6394. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6395. for (i = 1; i < tp->irq_max; i++) {
  6396. tp->napi[i].tx_prod = 0;
  6397. tp->napi[i].tx_cons = 0;
  6398. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6399. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6400. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6401. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6402. }
  6403. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6404. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6405. } else {
  6406. tp->napi[0].tx_prod = 0;
  6407. tp->napi[0].tx_cons = 0;
  6408. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6409. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6410. }
  6411. /* Make sure the NIC-based send BD rings are disabled. */
  6412. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6413. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6414. for (i = 0; i < 16; i++)
  6415. tw32_tx_mbox(mbox + i * 8, 0);
  6416. }
  6417. txrcb = NIC_SRAM_SEND_RCB;
  6418. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6419. /* Clear status block in ram. */
  6420. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6421. /* Set status block DMA address */
  6422. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6423. ((u64) tnapi->status_mapping >> 32));
  6424. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6425. ((u64) tnapi->status_mapping & 0xffffffff));
  6426. if (tnapi->tx_ring) {
  6427. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6428. (TG3_TX_RING_SIZE <<
  6429. BDINFO_FLAGS_MAXLEN_SHIFT),
  6430. NIC_SRAM_TX_BUFFER_DESC);
  6431. txrcb += TG3_BDINFO_SIZE;
  6432. }
  6433. if (tnapi->rx_rcb) {
  6434. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6435. (tp->rx_ret_ring_mask + 1) <<
  6436. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6437. rxrcb += TG3_BDINFO_SIZE;
  6438. }
  6439. stblk = HOSTCC_STATBLCK_RING1;
  6440. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6441. u64 mapping = (u64)tnapi->status_mapping;
  6442. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6443. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6444. /* Clear status block in ram. */
  6445. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6446. if (tnapi->tx_ring) {
  6447. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6448. (TG3_TX_RING_SIZE <<
  6449. BDINFO_FLAGS_MAXLEN_SHIFT),
  6450. NIC_SRAM_TX_BUFFER_DESC);
  6451. txrcb += TG3_BDINFO_SIZE;
  6452. }
  6453. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6454. ((tp->rx_ret_ring_mask + 1) <<
  6455. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6456. stblk += 8;
  6457. rxrcb += TG3_BDINFO_SIZE;
  6458. }
  6459. }
  6460. /* tp->lock is held. */
  6461. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6462. {
  6463. u32 val, rdmac_mode;
  6464. int i, err, limit;
  6465. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6466. tg3_disable_ints(tp);
  6467. tg3_stop_fw(tp);
  6468. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6469. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6470. tg3_abort_hw(tp, 1);
  6471. /* Enable MAC control of LPI */
  6472. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6473. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6474. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6475. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6476. tw32_f(TG3_CPMU_EEE_CTRL,
  6477. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6478. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6479. TG3_CPMU_EEEMD_LPI_IN_TX |
  6480. TG3_CPMU_EEEMD_LPI_IN_RX |
  6481. TG3_CPMU_EEEMD_EEE_ENABLE;
  6482. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6483. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6484. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6485. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6486. tw32_f(TG3_CPMU_EEE_MODE, val);
  6487. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6488. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6489. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6490. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6491. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6492. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6493. }
  6494. if (reset_phy)
  6495. tg3_phy_reset(tp);
  6496. err = tg3_chip_reset(tp);
  6497. if (err)
  6498. return err;
  6499. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6500. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6501. val = tr32(TG3_CPMU_CTRL);
  6502. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6503. tw32(TG3_CPMU_CTRL, val);
  6504. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6505. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6506. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6507. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6508. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6509. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6510. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6511. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6512. val = tr32(TG3_CPMU_HST_ACC);
  6513. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6514. val |= CPMU_HST_ACC_MACCLK_6_25;
  6515. tw32(TG3_CPMU_HST_ACC, val);
  6516. }
  6517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6518. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6519. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6520. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6521. tw32(PCIE_PWR_MGMT_THRESH, val);
  6522. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6523. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6524. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6525. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6526. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6527. }
  6528. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6529. u32 grc_mode = tr32(GRC_MODE);
  6530. /* Access the lower 1K of PL PCIE block registers. */
  6531. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6532. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6533. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6534. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6535. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6536. tw32(GRC_MODE, grc_mode);
  6537. }
  6538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6539. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6540. u32 grc_mode = tr32(GRC_MODE);
  6541. /* Access the lower 1K of PL PCIE block registers. */
  6542. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6543. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6544. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6545. TG3_PCIE_PL_LO_PHYCTL5);
  6546. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6547. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6548. tw32(GRC_MODE, grc_mode);
  6549. }
  6550. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6551. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6552. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6553. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6554. }
  6555. /* This works around an issue with Athlon chipsets on
  6556. * B3 tigon3 silicon. This bit has no effect on any
  6557. * other revision. But do not set this on PCI Express
  6558. * chips and don't even touch the clocks if the CPMU is present.
  6559. */
  6560. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6561. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6562. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6563. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6564. }
  6565. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6566. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6567. val = tr32(TG3PCI_PCISTATE);
  6568. val |= PCISTATE_RETRY_SAME_DMA;
  6569. tw32(TG3PCI_PCISTATE, val);
  6570. }
  6571. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6572. /* Allow reads and writes to the
  6573. * APE register and memory space.
  6574. */
  6575. val = tr32(TG3PCI_PCISTATE);
  6576. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6577. PCISTATE_ALLOW_APE_SHMEM_WR |
  6578. PCISTATE_ALLOW_APE_PSPACE_WR;
  6579. tw32(TG3PCI_PCISTATE, val);
  6580. }
  6581. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6582. /* Enable some hw fixes. */
  6583. val = tr32(TG3PCI_MSI_DATA);
  6584. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6585. tw32(TG3PCI_MSI_DATA, val);
  6586. }
  6587. /* Descriptor ring init may make accesses to the
  6588. * NIC SRAM area to setup the TX descriptors, so we
  6589. * can only do this after the hardware has been
  6590. * successfully reset.
  6591. */
  6592. err = tg3_init_rings(tp);
  6593. if (err)
  6594. return err;
  6595. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6596. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6597. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6598. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6599. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6600. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6601. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6602. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6603. /* This value is determined during the probe time DMA
  6604. * engine test, tg3_test_dma.
  6605. */
  6606. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6607. }
  6608. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6609. GRC_MODE_4X_NIC_SEND_RINGS |
  6610. GRC_MODE_NO_TX_PHDR_CSUM |
  6611. GRC_MODE_NO_RX_PHDR_CSUM);
  6612. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6613. /* Pseudo-header checksum is done by hardware logic and not
  6614. * the offload processers, so make the chip do the pseudo-
  6615. * header checksums on receive. For transmit it is more
  6616. * convenient to do the pseudo-header checksum in software
  6617. * as Linux does that on transmit for us in all cases.
  6618. */
  6619. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6620. tw32(GRC_MODE,
  6621. tp->grc_mode |
  6622. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6623. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6624. val = tr32(GRC_MISC_CFG);
  6625. val &= ~0xff;
  6626. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6627. tw32(GRC_MISC_CFG, val);
  6628. /* Initialize MBUF/DESC pool. */
  6629. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6630. /* Do nothing. */
  6631. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6632. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6634. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6635. else
  6636. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6637. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6638. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6639. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6640. int fw_len;
  6641. fw_len = tp->fw_len;
  6642. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6643. tw32(BUFMGR_MB_POOL_ADDR,
  6644. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6645. tw32(BUFMGR_MB_POOL_SIZE,
  6646. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6647. }
  6648. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6649. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6650. tp->bufmgr_config.mbuf_read_dma_low_water);
  6651. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6652. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6653. tw32(BUFMGR_MB_HIGH_WATER,
  6654. tp->bufmgr_config.mbuf_high_water);
  6655. } else {
  6656. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6657. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6658. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6659. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6660. tw32(BUFMGR_MB_HIGH_WATER,
  6661. tp->bufmgr_config.mbuf_high_water_jumbo);
  6662. }
  6663. tw32(BUFMGR_DMA_LOW_WATER,
  6664. tp->bufmgr_config.dma_low_water);
  6665. tw32(BUFMGR_DMA_HIGH_WATER,
  6666. tp->bufmgr_config.dma_high_water);
  6667. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6669. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6670. tw32(BUFMGR_MODE, val);
  6671. for (i = 0; i < 2000; i++) {
  6672. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6673. break;
  6674. udelay(10);
  6675. }
  6676. if (i >= 2000) {
  6677. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6678. return -ENODEV;
  6679. }
  6680. /* Setup replenish threshold. */
  6681. val = tp->rx_pending / 8;
  6682. if (val == 0)
  6683. val = 1;
  6684. else if (val > tp->rx_std_max_post)
  6685. val = tp->rx_std_max_post;
  6686. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6687. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6688. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6689. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6690. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6691. }
  6692. tw32(RCVBDI_STD_THRESH, val);
  6693. /* Initialize TG3_BDINFO's at:
  6694. * RCVDBDI_STD_BD: standard eth size rx ring
  6695. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6696. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6697. *
  6698. * like so:
  6699. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6700. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6701. * ring attribute flags
  6702. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6703. *
  6704. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6705. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6706. *
  6707. * The size of each ring is fixed in the firmware, but the location is
  6708. * configurable.
  6709. */
  6710. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6711. ((u64) tpr->rx_std_mapping >> 32));
  6712. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6713. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6714. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6715. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6716. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6717. NIC_SRAM_RX_BUFFER_DESC);
  6718. /* Disable the mini ring */
  6719. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6720. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6721. BDINFO_FLAGS_DISABLED);
  6722. /* Program the jumbo buffer descriptor ring control
  6723. * blocks on those devices that have them.
  6724. */
  6725. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6726. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6727. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))) {
  6728. /* Setup replenish threshold. */
  6729. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6730. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6731. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6732. ((u64) tpr->rx_jmb_mapping >> 32));
  6733. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6734. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6735. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6736. BDINFO_FLAGS_MAXLEN_SHIFT;
  6737. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6738. val | BDINFO_FLAGS_USE_EXT_RECV);
  6739. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6740. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6741. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6742. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6743. } else {
  6744. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6745. BDINFO_FLAGS_DISABLED);
  6746. }
  6747. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6748. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6749. val = TG3_RX_STD_MAX_SIZE_5700;
  6750. else
  6751. val = TG3_RX_STD_MAX_SIZE_5717;
  6752. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6753. val |= (TG3_RX_STD_DMA_SZ << 2);
  6754. } else
  6755. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6756. } else
  6757. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6758. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6759. tpr->rx_std_prod_idx = tp->rx_pending;
  6760. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6761. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6762. tp->rx_jumbo_pending : 0;
  6763. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6764. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  6765. tw32(STD_REPLENISH_LWM, 32);
  6766. tw32(JMB_REPLENISH_LWM, 16);
  6767. }
  6768. tg3_rings_reset(tp);
  6769. /* Initialize MAC address and backoff seed. */
  6770. __tg3_set_mac_addr(tp, 0);
  6771. /* MTU + ethernet header + FCS + optional VLAN tag */
  6772. tw32(MAC_RX_MTU_SIZE,
  6773. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6774. /* The slot time is changed by tg3_setup_phy if we
  6775. * run at gigabit with half duplex.
  6776. */
  6777. tw32(MAC_TX_LENGTHS,
  6778. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6779. (6 << TX_LENGTHS_IPG_SHIFT) |
  6780. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6781. /* Receive rules. */
  6782. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6783. tw32(RCVLPC_CONFIG, 0x0181);
  6784. /* Calculate RDMAC_MODE setting early, we need it to determine
  6785. * the RCVLPC_STATE_ENABLE mask.
  6786. */
  6787. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6788. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6789. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6790. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6791. RDMAC_MODE_LNGREAD_ENAB);
  6792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6793. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6797. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6798. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6799. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6801. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6802. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6804. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6805. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6806. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6807. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6808. }
  6809. }
  6810. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6811. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6812. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6813. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6814. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6816. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6817. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6818. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6820. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6822. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  6823. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6824. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6825. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6826. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6827. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6828. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6829. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6830. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6831. }
  6832. tw32(TG3_RDMA_RSRVCTRL_REG,
  6833. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6834. }
  6835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6836. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6837. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6838. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6839. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6840. }
  6841. /* Receive/send statistics. */
  6842. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6843. val = tr32(RCVLPC_STATS_ENABLE);
  6844. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6845. tw32(RCVLPC_STATS_ENABLE, val);
  6846. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6847. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6848. val = tr32(RCVLPC_STATS_ENABLE);
  6849. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6850. tw32(RCVLPC_STATS_ENABLE, val);
  6851. } else {
  6852. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6853. }
  6854. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6855. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6856. tw32(SNDDATAI_STATSCTRL,
  6857. (SNDDATAI_SCTRL_ENABLE |
  6858. SNDDATAI_SCTRL_FASTUPD));
  6859. /* Setup host coalescing engine. */
  6860. tw32(HOSTCC_MODE, 0);
  6861. for (i = 0; i < 2000; i++) {
  6862. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6863. break;
  6864. udelay(10);
  6865. }
  6866. __tg3_set_coalesce(tp, &tp->coal);
  6867. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6868. /* Status/statistics block address. See tg3_timer,
  6869. * the tg3_periodic_fetch_stats call there, and
  6870. * tg3_get_stats to see how this works for 5705/5750 chips.
  6871. */
  6872. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6873. ((u64) tp->stats_mapping >> 32));
  6874. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6875. ((u64) tp->stats_mapping & 0xffffffff));
  6876. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6877. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6878. /* Clear statistics and status block memory areas */
  6879. for (i = NIC_SRAM_STATS_BLK;
  6880. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6881. i += sizeof(u32)) {
  6882. tg3_write_mem(tp, i, 0);
  6883. udelay(40);
  6884. }
  6885. }
  6886. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6887. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6888. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6889. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6890. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6891. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6892. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6893. /* reset to prevent losing 1st rx packet intermittently */
  6894. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6895. udelay(10);
  6896. }
  6897. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6898. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6899. else
  6900. tp->mac_mode = 0;
  6901. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6902. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6903. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6904. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6905. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6906. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6907. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6908. udelay(40);
  6909. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6910. * If TG3_FLG2_IS_NIC is zero, we should read the
  6911. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6912. * whether used as inputs or outputs, are set by boot code after
  6913. * reset.
  6914. */
  6915. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6916. u32 gpio_mask;
  6917. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6918. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6919. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6921. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6922. GRC_LCLCTRL_GPIO_OUTPUT3;
  6923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6924. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6925. tp->grc_local_ctrl &= ~gpio_mask;
  6926. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6927. /* GPIO1 must be driven high for eeprom write protect */
  6928. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6929. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6930. GRC_LCLCTRL_GPIO_OUTPUT1);
  6931. }
  6932. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6933. udelay(100);
  6934. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  6935. tp->irq_cnt > 1) {
  6936. val = tr32(MSGINT_MODE);
  6937. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6938. tw32(MSGINT_MODE, val);
  6939. }
  6940. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6941. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6942. udelay(40);
  6943. }
  6944. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6945. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6946. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6947. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6948. WDMAC_MODE_LNGREAD_ENAB);
  6949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6950. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6951. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6952. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6953. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6954. /* nothing */
  6955. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6956. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6957. val |= WDMAC_MODE_RX_ACCEL;
  6958. }
  6959. }
  6960. /* Enable host coalescing bug fix */
  6961. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6962. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6963. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6964. val |= WDMAC_MODE_BURST_ALL_DATA;
  6965. tw32_f(WDMAC_MODE, val);
  6966. udelay(40);
  6967. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6968. u16 pcix_cmd;
  6969. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6970. &pcix_cmd);
  6971. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6972. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6973. pcix_cmd |= PCI_X_CMD_READ_2K;
  6974. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6975. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6976. pcix_cmd |= PCI_X_CMD_READ_2K;
  6977. }
  6978. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6979. pcix_cmd);
  6980. }
  6981. tw32_f(RDMAC_MODE, rdmac_mode);
  6982. udelay(40);
  6983. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6984. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6985. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6987. tw32(SNDDATAC_MODE,
  6988. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6989. else
  6990. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6991. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6992. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6993. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  6994. if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
  6995. val |= RCVDBDI_MODE_LRG_RING_SZ;
  6996. tw32(RCVDBDI_MODE, val);
  6997. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6998. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6999. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7000. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7001. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  7002. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7003. tw32(SNDBDI_MODE, val);
  7004. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7005. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7006. err = tg3_load_5701_a0_firmware_fix(tp);
  7007. if (err)
  7008. return err;
  7009. }
  7010. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  7011. err = tg3_load_tso_firmware(tp);
  7012. if (err)
  7013. return err;
  7014. }
  7015. tp->tx_mode = TX_MODE_ENABLE;
  7016. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7018. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7019. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7020. udelay(100);
  7021. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7022. u32 reg = MAC_RSS_INDIR_TBL_0;
  7023. u8 *ent = (u8 *)&val;
  7024. /* Setup the indirection table */
  7025. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7026. int idx = i % sizeof(val);
  7027. ent[idx] = i % (tp->irq_cnt - 1);
  7028. if (idx == sizeof(val) - 1) {
  7029. tw32(reg, val);
  7030. reg += 4;
  7031. }
  7032. }
  7033. /* Setup the "secret" hash key. */
  7034. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7035. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7036. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7037. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7038. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7039. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7040. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7041. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7042. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7043. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7044. }
  7045. tp->rx_mode = RX_MODE_ENABLE;
  7046. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7047. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7048. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7049. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7050. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7051. RX_MODE_RSS_IPV6_HASH_EN |
  7052. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7053. RX_MODE_RSS_IPV4_HASH_EN |
  7054. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7055. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7056. udelay(10);
  7057. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7058. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7059. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7060. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7061. udelay(10);
  7062. }
  7063. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7064. udelay(10);
  7065. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7066. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7067. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7068. /* Set drive transmission level to 1.2V */
  7069. /* only if the signal pre-emphasis bit is not set */
  7070. val = tr32(MAC_SERDES_CFG);
  7071. val &= 0xfffff000;
  7072. val |= 0x880;
  7073. tw32(MAC_SERDES_CFG, val);
  7074. }
  7075. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7076. tw32(MAC_SERDES_CFG, 0x616000);
  7077. }
  7078. /* Prevent chip from dropping frames when flow control
  7079. * is enabled.
  7080. */
  7081. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7082. val = 1;
  7083. else
  7084. val = 2;
  7085. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7086. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7087. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7088. /* Use hardware link auto-negotiation */
  7089. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7090. }
  7091. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7092. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7093. u32 tmp;
  7094. tmp = tr32(SERDES_RX_CTRL);
  7095. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7096. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7097. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7098. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7099. }
  7100. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7101. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7102. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7103. tp->link_config.speed = tp->link_config.orig_speed;
  7104. tp->link_config.duplex = tp->link_config.orig_duplex;
  7105. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7106. }
  7107. err = tg3_setup_phy(tp, 0);
  7108. if (err)
  7109. return err;
  7110. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7111. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7112. u32 tmp;
  7113. /* Clear CRC stats. */
  7114. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7115. tg3_writephy(tp, MII_TG3_TEST1,
  7116. tmp | MII_TG3_TEST1_CRC_EN);
  7117. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7118. }
  7119. }
  7120. }
  7121. __tg3_set_rx_mode(tp->dev);
  7122. /* Initialize receive rules. */
  7123. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7124. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7125. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7126. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7127. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7128. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7129. limit = 8;
  7130. else
  7131. limit = 16;
  7132. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7133. limit -= 4;
  7134. switch (limit) {
  7135. case 16:
  7136. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7137. case 15:
  7138. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7139. case 14:
  7140. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7141. case 13:
  7142. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7143. case 12:
  7144. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7145. case 11:
  7146. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7147. case 10:
  7148. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7149. case 9:
  7150. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7151. case 8:
  7152. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7153. case 7:
  7154. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7155. case 6:
  7156. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7157. case 5:
  7158. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7159. case 4:
  7160. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7161. case 3:
  7162. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7163. case 2:
  7164. case 1:
  7165. default:
  7166. break;
  7167. }
  7168. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7169. /* Write our heartbeat update interval to APE. */
  7170. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7171. APE_HOST_HEARTBEAT_INT_DISABLE);
  7172. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7173. return 0;
  7174. }
  7175. /* Called at device open time to get the chip ready for
  7176. * packet processing. Invoked with tp->lock held.
  7177. */
  7178. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7179. {
  7180. tg3_switch_clocks(tp);
  7181. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7182. return tg3_reset_hw(tp, reset_phy);
  7183. }
  7184. #define TG3_STAT_ADD32(PSTAT, REG) \
  7185. do { u32 __val = tr32(REG); \
  7186. (PSTAT)->low += __val; \
  7187. if ((PSTAT)->low < __val) \
  7188. (PSTAT)->high += 1; \
  7189. } while (0)
  7190. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7191. {
  7192. struct tg3_hw_stats *sp = tp->hw_stats;
  7193. if (!netif_carrier_ok(tp->dev))
  7194. return;
  7195. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7196. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7197. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7198. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7199. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7200. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7201. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7202. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7203. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7204. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7205. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7206. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7207. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7208. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7209. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7210. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7211. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7212. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7213. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7214. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7215. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7216. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7217. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7218. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7219. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7220. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7221. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7222. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7223. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7224. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7225. }
  7226. static void tg3_timer(unsigned long __opaque)
  7227. {
  7228. struct tg3 *tp = (struct tg3 *) __opaque;
  7229. if (tp->irq_sync)
  7230. goto restart_timer;
  7231. spin_lock(&tp->lock);
  7232. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7233. /* All of this garbage is because when using non-tagged
  7234. * IRQ status the mailbox/status_block protocol the chip
  7235. * uses with the cpu is race prone.
  7236. */
  7237. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7238. tw32(GRC_LOCAL_CTRL,
  7239. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7240. } else {
  7241. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7242. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7243. }
  7244. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7245. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7246. spin_unlock(&tp->lock);
  7247. schedule_work(&tp->reset_task);
  7248. return;
  7249. }
  7250. }
  7251. /* This part only runs once per second. */
  7252. if (!--tp->timer_counter) {
  7253. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7254. tg3_periodic_fetch_stats(tp);
  7255. if (tp->setlpicnt && !--tp->setlpicnt) {
  7256. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7257. tw32(TG3_CPMU_EEE_MODE,
  7258. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7259. }
  7260. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7261. u32 mac_stat;
  7262. int phy_event;
  7263. mac_stat = tr32(MAC_STATUS);
  7264. phy_event = 0;
  7265. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7266. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7267. phy_event = 1;
  7268. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7269. phy_event = 1;
  7270. if (phy_event)
  7271. tg3_setup_phy(tp, 0);
  7272. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7273. u32 mac_stat = tr32(MAC_STATUS);
  7274. int need_setup = 0;
  7275. if (netif_carrier_ok(tp->dev) &&
  7276. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7277. need_setup = 1;
  7278. }
  7279. if (!netif_carrier_ok(tp->dev) &&
  7280. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7281. MAC_STATUS_SIGNAL_DET))) {
  7282. need_setup = 1;
  7283. }
  7284. if (need_setup) {
  7285. if (!tp->serdes_counter) {
  7286. tw32_f(MAC_MODE,
  7287. (tp->mac_mode &
  7288. ~MAC_MODE_PORT_MODE_MASK));
  7289. udelay(40);
  7290. tw32_f(MAC_MODE, tp->mac_mode);
  7291. udelay(40);
  7292. }
  7293. tg3_setup_phy(tp, 0);
  7294. }
  7295. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7296. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7297. tg3_serdes_parallel_detect(tp);
  7298. }
  7299. tp->timer_counter = tp->timer_multiplier;
  7300. }
  7301. /* Heartbeat is only sent once every 2 seconds.
  7302. *
  7303. * The heartbeat is to tell the ASF firmware that the host
  7304. * driver is still alive. In the event that the OS crashes,
  7305. * ASF needs to reset the hardware to free up the FIFO space
  7306. * that may be filled with rx packets destined for the host.
  7307. * If the FIFO is full, ASF will no longer function properly.
  7308. *
  7309. * Unintended resets have been reported on real time kernels
  7310. * where the timer doesn't run on time. Netpoll will also have
  7311. * same problem.
  7312. *
  7313. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7314. * to check the ring condition when the heartbeat is expiring
  7315. * before doing the reset. This will prevent most unintended
  7316. * resets.
  7317. */
  7318. if (!--tp->asf_counter) {
  7319. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7320. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7321. tg3_wait_for_event_ack(tp);
  7322. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7323. FWCMD_NICDRV_ALIVE3);
  7324. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7325. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7326. TG3_FW_UPDATE_TIMEOUT_SEC);
  7327. tg3_generate_fw_event(tp);
  7328. }
  7329. tp->asf_counter = tp->asf_multiplier;
  7330. }
  7331. spin_unlock(&tp->lock);
  7332. restart_timer:
  7333. tp->timer.expires = jiffies + tp->timer_offset;
  7334. add_timer(&tp->timer);
  7335. }
  7336. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7337. {
  7338. irq_handler_t fn;
  7339. unsigned long flags;
  7340. char *name;
  7341. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7342. if (tp->irq_cnt == 1)
  7343. name = tp->dev->name;
  7344. else {
  7345. name = &tnapi->irq_lbl[0];
  7346. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7347. name[IFNAMSIZ-1] = 0;
  7348. }
  7349. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7350. fn = tg3_msi;
  7351. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7352. fn = tg3_msi_1shot;
  7353. flags = 0;
  7354. } else {
  7355. fn = tg3_interrupt;
  7356. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7357. fn = tg3_interrupt_tagged;
  7358. flags = IRQF_SHARED;
  7359. }
  7360. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7361. }
  7362. static int tg3_test_interrupt(struct tg3 *tp)
  7363. {
  7364. struct tg3_napi *tnapi = &tp->napi[0];
  7365. struct net_device *dev = tp->dev;
  7366. int err, i, intr_ok = 0;
  7367. u32 val;
  7368. if (!netif_running(dev))
  7369. return -ENODEV;
  7370. tg3_disable_ints(tp);
  7371. free_irq(tnapi->irq_vec, tnapi);
  7372. /*
  7373. * Turn off MSI one shot mode. Otherwise this test has no
  7374. * observable way to know whether the interrupt was delivered.
  7375. */
  7376. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7377. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7378. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7379. tw32(MSGINT_MODE, val);
  7380. }
  7381. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7382. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7383. if (err)
  7384. return err;
  7385. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7386. tg3_enable_ints(tp);
  7387. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7388. tnapi->coal_now);
  7389. for (i = 0; i < 5; i++) {
  7390. u32 int_mbox, misc_host_ctrl;
  7391. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7392. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7393. if ((int_mbox != 0) ||
  7394. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7395. intr_ok = 1;
  7396. break;
  7397. }
  7398. msleep(10);
  7399. }
  7400. tg3_disable_ints(tp);
  7401. free_irq(tnapi->irq_vec, tnapi);
  7402. err = tg3_request_irq(tp, 0);
  7403. if (err)
  7404. return err;
  7405. if (intr_ok) {
  7406. /* Reenable MSI one shot mode. */
  7407. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7408. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7409. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7410. tw32(MSGINT_MODE, val);
  7411. }
  7412. return 0;
  7413. }
  7414. return -EIO;
  7415. }
  7416. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7417. * successfully restored
  7418. */
  7419. static int tg3_test_msi(struct tg3 *tp)
  7420. {
  7421. int err;
  7422. u16 pci_cmd;
  7423. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7424. return 0;
  7425. /* Turn off SERR reporting in case MSI terminates with Master
  7426. * Abort.
  7427. */
  7428. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7429. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7430. pci_cmd & ~PCI_COMMAND_SERR);
  7431. err = tg3_test_interrupt(tp);
  7432. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7433. if (!err)
  7434. return 0;
  7435. /* other failures */
  7436. if (err != -EIO)
  7437. return err;
  7438. /* MSI test failed, go back to INTx mode */
  7439. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7440. "to INTx mode. Please report this failure to the PCI "
  7441. "maintainer and include system chipset information\n");
  7442. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7443. pci_disable_msi(tp->pdev);
  7444. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7445. tp->napi[0].irq_vec = tp->pdev->irq;
  7446. err = tg3_request_irq(tp, 0);
  7447. if (err)
  7448. return err;
  7449. /* Need to reset the chip because the MSI cycle may have terminated
  7450. * with Master Abort.
  7451. */
  7452. tg3_full_lock(tp, 1);
  7453. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7454. err = tg3_init_hw(tp, 1);
  7455. tg3_full_unlock(tp);
  7456. if (err)
  7457. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7458. return err;
  7459. }
  7460. static int tg3_request_firmware(struct tg3 *tp)
  7461. {
  7462. const __be32 *fw_data;
  7463. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7464. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7465. tp->fw_needed);
  7466. return -ENOENT;
  7467. }
  7468. fw_data = (void *)tp->fw->data;
  7469. /* Firmware blob starts with version numbers, followed by
  7470. * start address and _full_ length including BSS sections
  7471. * (which must be longer than the actual data, of course
  7472. */
  7473. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7474. if (tp->fw_len < (tp->fw->size - 12)) {
  7475. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7476. tp->fw_len, tp->fw_needed);
  7477. release_firmware(tp->fw);
  7478. tp->fw = NULL;
  7479. return -EINVAL;
  7480. }
  7481. /* We no longer need firmware; we have it. */
  7482. tp->fw_needed = NULL;
  7483. return 0;
  7484. }
  7485. static bool tg3_enable_msix(struct tg3 *tp)
  7486. {
  7487. int i, rc, cpus = num_online_cpus();
  7488. struct msix_entry msix_ent[tp->irq_max];
  7489. if (cpus == 1)
  7490. /* Just fallback to the simpler MSI mode. */
  7491. return false;
  7492. /*
  7493. * We want as many rx rings enabled as there are cpus.
  7494. * The first MSIX vector only deals with link interrupts, etc,
  7495. * so we add one to the number of vectors we are requesting.
  7496. */
  7497. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7498. for (i = 0; i < tp->irq_max; i++) {
  7499. msix_ent[i].entry = i;
  7500. msix_ent[i].vector = 0;
  7501. }
  7502. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7503. if (rc < 0) {
  7504. return false;
  7505. } else if (rc != 0) {
  7506. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7507. return false;
  7508. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7509. tp->irq_cnt, rc);
  7510. tp->irq_cnt = rc;
  7511. }
  7512. for (i = 0; i < tp->irq_max; i++)
  7513. tp->napi[i].irq_vec = msix_ent[i].vector;
  7514. netif_set_real_num_tx_queues(tp->dev, 1);
  7515. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7516. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7517. pci_disable_msix(tp->pdev);
  7518. return false;
  7519. }
  7520. if (tp->irq_cnt > 1) {
  7521. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7522. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7523. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7524. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7525. }
  7526. }
  7527. return true;
  7528. }
  7529. static void tg3_ints_init(struct tg3 *tp)
  7530. {
  7531. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7532. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7533. /* All MSI supporting chips should support tagged
  7534. * status. Assert that this is the case.
  7535. */
  7536. netdev_warn(tp->dev,
  7537. "MSI without TAGGED_STATUS? Not using MSI\n");
  7538. goto defcfg;
  7539. }
  7540. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7541. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7542. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7543. pci_enable_msi(tp->pdev) == 0)
  7544. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7545. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7546. u32 msi_mode = tr32(MSGINT_MODE);
  7547. if ((tp->tg3_flags2 & TG3_FLG2_USING_MSIX) &&
  7548. tp->irq_cnt > 1)
  7549. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7550. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7551. }
  7552. defcfg:
  7553. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7554. tp->irq_cnt = 1;
  7555. tp->napi[0].irq_vec = tp->pdev->irq;
  7556. netif_set_real_num_tx_queues(tp->dev, 1);
  7557. netif_set_real_num_rx_queues(tp->dev, 1);
  7558. }
  7559. }
  7560. static void tg3_ints_fini(struct tg3 *tp)
  7561. {
  7562. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7563. pci_disable_msix(tp->pdev);
  7564. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7565. pci_disable_msi(tp->pdev);
  7566. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7567. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7568. }
  7569. static int tg3_open(struct net_device *dev)
  7570. {
  7571. struct tg3 *tp = netdev_priv(dev);
  7572. int i, err;
  7573. if (tp->fw_needed) {
  7574. err = tg3_request_firmware(tp);
  7575. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7576. if (err)
  7577. return err;
  7578. } else if (err) {
  7579. netdev_warn(tp->dev, "TSO capability disabled\n");
  7580. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7581. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7582. netdev_notice(tp->dev, "TSO capability restored\n");
  7583. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7584. }
  7585. }
  7586. netif_carrier_off(tp->dev);
  7587. err = tg3_power_up(tp);
  7588. if (err)
  7589. return err;
  7590. tg3_full_lock(tp, 0);
  7591. tg3_disable_ints(tp);
  7592. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7593. tg3_full_unlock(tp);
  7594. /*
  7595. * Setup interrupts first so we know how
  7596. * many NAPI resources to allocate
  7597. */
  7598. tg3_ints_init(tp);
  7599. /* The placement of this call is tied
  7600. * to the setup and use of Host TX descriptors.
  7601. */
  7602. err = tg3_alloc_consistent(tp);
  7603. if (err)
  7604. goto err_out1;
  7605. tg3_napi_init(tp);
  7606. tg3_napi_enable(tp);
  7607. for (i = 0; i < tp->irq_cnt; i++) {
  7608. struct tg3_napi *tnapi = &tp->napi[i];
  7609. err = tg3_request_irq(tp, i);
  7610. if (err) {
  7611. for (i--; i >= 0; i--)
  7612. free_irq(tnapi->irq_vec, tnapi);
  7613. break;
  7614. }
  7615. }
  7616. if (err)
  7617. goto err_out2;
  7618. tg3_full_lock(tp, 0);
  7619. err = tg3_init_hw(tp, 1);
  7620. if (err) {
  7621. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7622. tg3_free_rings(tp);
  7623. } else {
  7624. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7625. tp->timer_offset = HZ;
  7626. else
  7627. tp->timer_offset = HZ / 10;
  7628. BUG_ON(tp->timer_offset > HZ);
  7629. tp->timer_counter = tp->timer_multiplier =
  7630. (HZ / tp->timer_offset);
  7631. tp->asf_counter = tp->asf_multiplier =
  7632. ((HZ / tp->timer_offset) * 2);
  7633. init_timer(&tp->timer);
  7634. tp->timer.expires = jiffies + tp->timer_offset;
  7635. tp->timer.data = (unsigned long) tp;
  7636. tp->timer.function = tg3_timer;
  7637. }
  7638. tg3_full_unlock(tp);
  7639. if (err)
  7640. goto err_out3;
  7641. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7642. err = tg3_test_msi(tp);
  7643. if (err) {
  7644. tg3_full_lock(tp, 0);
  7645. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7646. tg3_free_rings(tp);
  7647. tg3_full_unlock(tp);
  7648. goto err_out2;
  7649. }
  7650. if (!(tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  7651. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7652. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7653. tw32(PCIE_TRANSACTION_CFG,
  7654. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7655. }
  7656. }
  7657. tg3_phy_start(tp);
  7658. tg3_full_lock(tp, 0);
  7659. add_timer(&tp->timer);
  7660. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7661. tg3_enable_ints(tp);
  7662. tg3_full_unlock(tp);
  7663. netif_tx_start_all_queues(dev);
  7664. return 0;
  7665. err_out3:
  7666. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7667. struct tg3_napi *tnapi = &tp->napi[i];
  7668. free_irq(tnapi->irq_vec, tnapi);
  7669. }
  7670. err_out2:
  7671. tg3_napi_disable(tp);
  7672. tg3_napi_fini(tp);
  7673. tg3_free_consistent(tp);
  7674. err_out1:
  7675. tg3_ints_fini(tp);
  7676. return err;
  7677. }
  7678. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7679. struct rtnl_link_stats64 *);
  7680. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7681. static int tg3_close(struct net_device *dev)
  7682. {
  7683. int i;
  7684. struct tg3 *tp = netdev_priv(dev);
  7685. tg3_napi_disable(tp);
  7686. cancel_work_sync(&tp->reset_task);
  7687. netif_tx_stop_all_queues(dev);
  7688. del_timer_sync(&tp->timer);
  7689. tg3_phy_stop(tp);
  7690. tg3_full_lock(tp, 1);
  7691. tg3_disable_ints(tp);
  7692. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7693. tg3_free_rings(tp);
  7694. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7695. tg3_full_unlock(tp);
  7696. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7697. struct tg3_napi *tnapi = &tp->napi[i];
  7698. free_irq(tnapi->irq_vec, tnapi);
  7699. }
  7700. tg3_ints_fini(tp);
  7701. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7702. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7703. sizeof(tp->estats_prev));
  7704. tg3_napi_fini(tp);
  7705. tg3_free_consistent(tp);
  7706. tg3_power_down(tp);
  7707. netif_carrier_off(tp->dev);
  7708. return 0;
  7709. }
  7710. static inline u64 get_stat64(tg3_stat64_t *val)
  7711. {
  7712. return ((u64)val->high << 32) | ((u64)val->low);
  7713. }
  7714. static u64 calc_crc_errors(struct tg3 *tp)
  7715. {
  7716. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7717. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7718. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7719. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7720. u32 val;
  7721. spin_lock_bh(&tp->lock);
  7722. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7723. tg3_writephy(tp, MII_TG3_TEST1,
  7724. val | MII_TG3_TEST1_CRC_EN);
  7725. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7726. } else
  7727. val = 0;
  7728. spin_unlock_bh(&tp->lock);
  7729. tp->phy_crc_errors += val;
  7730. return tp->phy_crc_errors;
  7731. }
  7732. return get_stat64(&hw_stats->rx_fcs_errors);
  7733. }
  7734. #define ESTAT_ADD(member) \
  7735. estats->member = old_estats->member + \
  7736. get_stat64(&hw_stats->member)
  7737. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7738. {
  7739. struct tg3_ethtool_stats *estats = &tp->estats;
  7740. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7741. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7742. if (!hw_stats)
  7743. return old_estats;
  7744. ESTAT_ADD(rx_octets);
  7745. ESTAT_ADD(rx_fragments);
  7746. ESTAT_ADD(rx_ucast_packets);
  7747. ESTAT_ADD(rx_mcast_packets);
  7748. ESTAT_ADD(rx_bcast_packets);
  7749. ESTAT_ADD(rx_fcs_errors);
  7750. ESTAT_ADD(rx_align_errors);
  7751. ESTAT_ADD(rx_xon_pause_rcvd);
  7752. ESTAT_ADD(rx_xoff_pause_rcvd);
  7753. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7754. ESTAT_ADD(rx_xoff_entered);
  7755. ESTAT_ADD(rx_frame_too_long_errors);
  7756. ESTAT_ADD(rx_jabbers);
  7757. ESTAT_ADD(rx_undersize_packets);
  7758. ESTAT_ADD(rx_in_length_errors);
  7759. ESTAT_ADD(rx_out_length_errors);
  7760. ESTAT_ADD(rx_64_or_less_octet_packets);
  7761. ESTAT_ADD(rx_65_to_127_octet_packets);
  7762. ESTAT_ADD(rx_128_to_255_octet_packets);
  7763. ESTAT_ADD(rx_256_to_511_octet_packets);
  7764. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7765. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7766. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7767. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7768. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7769. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7770. ESTAT_ADD(tx_octets);
  7771. ESTAT_ADD(tx_collisions);
  7772. ESTAT_ADD(tx_xon_sent);
  7773. ESTAT_ADD(tx_xoff_sent);
  7774. ESTAT_ADD(tx_flow_control);
  7775. ESTAT_ADD(tx_mac_errors);
  7776. ESTAT_ADD(tx_single_collisions);
  7777. ESTAT_ADD(tx_mult_collisions);
  7778. ESTAT_ADD(tx_deferred);
  7779. ESTAT_ADD(tx_excessive_collisions);
  7780. ESTAT_ADD(tx_late_collisions);
  7781. ESTAT_ADD(tx_collide_2times);
  7782. ESTAT_ADD(tx_collide_3times);
  7783. ESTAT_ADD(tx_collide_4times);
  7784. ESTAT_ADD(tx_collide_5times);
  7785. ESTAT_ADD(tx_collide_6times);
  7786. ESTAT_ADD(tx_collide_7times);
  7787. ESTAT_ADD(tx_collide_8times);
  7788. ESTAT_ADD(tx_collide_9times);
  7789. ESTAT_ADD(tx_collide_10times);
  7790. ESTAT_ADD(tx_collide_11times);
  7791. ESTAT_ADD(tx_collide_12times);
  7792. ESTAT_ADD(tx_collide_13times);
  7793. ESTAT_ADD(tx_collide_14times);
  7794. ESTAT_ADD(tx_collide_15times);
  7795. ESTAT_ADD(tx_ucast_packets);
  7796. ESTAT_ADD(tx_mcast_packets);
  7797. ESTAT_ADD(tx_bcast_packets);
  7798. ESTAT_ADD(tx_carrier_sense_errors);
  7799. ESTAT_ADD(tx_discards);
  7800. ESTAT_ADD(tx_errors);
  7801. ESTAT_ADD(dma_writeq_full);
  7802. ESTAT_ADD(dma_write_prioq_full);
  7803. ESTAT_ADD(rxbds_empty);
  7804. ESTAT_ADD(rx_discards);
  7805. ESTAT_ADD(rx_errors);
  7806. ESTAT_ADD(rx_threshold_hit);
  7807. ESTAT_ADD(dma_readq_full);
  7808. ESTAT_ADD(dma_read_prioq_full);
  7809. ESTAT_ADD(tx_comp_queue_full);
  7810. ESTAT_ADD(ring_set_send_prod_index);
  7811. ESTAT_ADD(ring_status_update);
  7812. ESTAT_ADD(nic_irqs);
  7813. ESTAT_ADD(nic_avoided_irqs);
  7814. ESTAT_ADD(nic_tx_threshold_hit);
  7815. return estats;
  7816. }
  7817. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7818. struct rtnl_link_stats64 *stats)
  7819. {
  7820. struct tg3 *tp = netdev_priv(dev);
  7821. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7822. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7823. if (!hw_stats)
  7824. return old_stats;
  7825. stats->rx_packets = old_stats->rx_packets +
  7826. get_stat64(&hw_stats->rx_ucast_packets) +
  7827. get_stat64(&hw_stats->rx_mcast_packets) +
  7828. get_stat64(&hw_stats->rx_bcast_packets);
  7829. stats->tx_packets = old_stats->tx_packets +
  7830. get_stat64(&hw_stats->tx_ucast_packets) +
  7831. get_stat64(&hw_stats->tx_mcast_packets) +
  7832. get_stat64(&hw_stats->tx_bcast_packets);
  7833. stats->rx_bytes = old_stats->rx_bytes +
  7834. get_stat64(&hw_stats->rx_octets);
  7835. stats->tx_bytes = old_stats->tx_bytes +
  7836. get_stat64(&hw_stats->tx_octets);
  7837. stats->rx_errors = old_stats->rx_errors +
  7838. get_stat64(&hw_stats->rx_errors);
  7839. stats->tx_errors = old_stats->tx_errors +
  7840. get_stat64(&hw_stats->tx_errors) +
  7841. get_stat64(&hw_stats->tx_mac_errors) +
  7842. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7843. get_stat64(&hw_stats->tx_discards);
  7844. stats->multicast = old_stats->multicast +
  7845. get_stat64(&hw_stats->rx_mcast_packets);
  7846. stats->collisions = old_stats->collisions +
  7847. get_stat64(&hw_stats->tx_collisions);
  7848. stats->rx_length_errors = old_stats->rx_length_errors +
  7849. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7850. get_stat64(&hw_stats->rx_undersize_packets);
  7851. stats->rx_over_errors = old_stats->rx_over_errors +
  7852. get_stat64(&hw_stats->rxbds_empty);
  7853. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7854. get_stat64(&hw_stats->rx_align_errors);
  7855. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7856. get_stat64(&hw_stats->tx_discards);
  7857. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7858. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7859. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7860. calc_crc_errors(tp);
  7861. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7862. get_stat64(&hw_stats->rx_discards);
  7863. stats->rx_dropped = tp->rx_dropped;
  7864. return stats;
  7865. }
  7866. static inline u32 calc_crc(unsigned char *buf, int len)
  7867. {
  7868. u32 reg;
  7869. u32 tmp;
  7870. int j, k;
  7871. reg = 0xffffffff;
  7872. for (j = 0; j < len; j++) {
  7873. reg ^= buf[j];
  7874. for (k = 0; k < 8; k++) {
  7875. tmp = reg & 0x01;
  7876. reg >>= 1;
  7877. if (tmp)
  7878. reg ^= 0xedb88320;
  7879. }
  7880. }
  7881. return ~reg;
  7882. }
  7883. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7884. {
  7885. /* accept or reject all multicast frames */
  7886. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7887. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7888. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7889. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7890. }
  7891. static void __tg3_set_rx_mode(struct net_device *dev)
  7892. {
  7893. struct tg3 *tp = netdev_priv(dev);
  7894. u32 rx_mode;
  7895. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7896. RX_MODE_KEEP_VLAN_TAG);
  7897. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7898. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7899. * flag clear.
  7900. */
  7901. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7902. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7903. #endif
  7904. if (dev->flags & IFF_PROMISC) {
  7905. /* Promiscuous mode. */
  7906. rx_mode |= RX_MODE_PROMISC;
  7907. } else if (dev->flags & IFF_ALLMULTI) {
  7908. /* Accept all multicast. */
  7909. tg3_set_multi(tp, 1);
  7910. } else if (netdev_mc_empty(dev)) {
  7911. /* Reject all multicast. */
  7912. tg3_set_multi(tp, 0);
  7913. } else {
  7914. /* Accept one or more multicast(s). */
  7915. struct netdev_hw_addr *ha;
  7916. u32 mc_filter[4] = { 0, };
  7917. u32 regidx;
  7918. u32 bit;
  7919. u32 crc;
  7920. netdev_for_each_mc_addr(ha, dev) {
  7921. crc = calc_crc(ha->addr, ETH_ALEN);
  7922. bit = ~crc & 0x7f;
  7923. regidx = (bit & 0x60) >> 5;
  7924. bit &= 0x1f;
  7925. mc_filter[regidx] |= (1 << bit);
  7926. }
  7927. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7928. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7929. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7930. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7931. }
  7932. if (rx_mode != tp->rx_mode) {
  7933. tp->rx_mode = rx_mode;
  7934. tw32_f(MAC_RX_MODE, rx_mode);
  7935. udelay(10);
  7936. }
  7937. }
  7938. static void tg3_set_rx_mode(struct net_device *dev)
  7939. {
  7940. struct tg3 *tp = netdev_priv(dev);
  7941. if (!netif_running(dev))
  7942. return;
  7943. tg3_full_lock(tp, 0);
  7944. __tg3_set_rx_mode(dev);
  7945. tg3_full_unlock(tp);
  7946. }
  7947. #define TG3_REGDUMP_LEN (32 * 1024)
  7948. static int tg3_get_regs_len(struct net_device *dev)
  7949. {
  7950. return TG3_REGDUMP_LEN;
  7951. }
  7952. static void tg3_get_regs(struct net_device *dev,
  7953. struct ethtool_regs *regs, void *_p)
  7954. {
  7955. u32 *p = _p;
  7956. struct tg3 *tp = netdev_priv(dev);
  7957. u8 *orig_p = _p;
  7958. int i;
  7959. regs->version = 0;
  7960. memset(p, 0, TG3_REGDUMP_LEN);
  7961. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7962. return;
  7963. tg3_full_lock(tp, 0);
  7964. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7965. #define GET_REG32_LOOP(base, len) \
  7966. do { p = (u32 *)(orig_p + (base)); \
  7967. for (i = 0; i < len; i += 4) \
  7968. __GET_REG32((base) + i); \
  7969. } while (0)
  7970. #define GET_REG32_1(reg) \
  7971. do { p = (u32 *)(orig_p + (reg)); \
  7972. __GET_REG32((reg)); \
  7973. } while (0)
  7974. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7975. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7976. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7977. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7978. GET_REG32_1(SNDDATAC_MODE);
  7979. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7980. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7981. GET_REG32_1(SNDBDC_MODE);
  7982. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7983. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7984. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7985. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7986. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7987. GET_REG32_1(RCVDCC_MODE);
  7988. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7989. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7990. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7991. GET_REG32_1(MBFREE_MODE);
  7992. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7993. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7994. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7995. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7996. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7997. GET_REG32_1(RX_CPU_MODE);
  7998. GET_REG32_1(RX_CPU_STATE);
  7999. GET_REG32_1(RX_CPU_PGMCTR);
  8000. GET_REG32_1(RX_CPU_HWBKPT);
  8001. GET_REG32_1(TX_CPU_MODE);
  8002. GET_REG32_1(TX_CPU_STATE);
  8003. GET_REG32_1(TX_CPU_PGMCTR);
  8004. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  8005. GET_REG32_LOOP(FTQ_RESET, 0x120);
  8006. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  8007. GET_REG32_1(DMAC_MODE);
  8008. GET_REG32_LOOP(GRC_MODE, 0x4c);
  8009. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  8010. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  8011. #undef __GET_REG32
  8012. #undef GET_REG32_LOOP
  8013. #undef GET_REG32_1
  8014. tg3_full_unlock(tp);
  8015. }
  8016. static int tg3_get_eeprom_len(struct net_device *dev)
  8017. {
  8018. struct tg3 *tp = netdev_priv(dev);
  8019. return tp->nvram_size;
  8020. }
  8021. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8022. {
  8023. struct tg3 *tp = netdev_priv(dev);
  8024. int ret;
  8025. u8 *pd;
  8026. u32 i, offset, len, b_offset, b_count;
  8027. __be32 val;
  8028. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8029. return -EINVAL;
  8030. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8031. return -EAGAIN;
  8032. offset = eeprom->offset;
  8033. len = eeprom->len;
  8034. eeprom->len = 0;
  8035. eeprom->magic = TG3_EEPROM_MAGIC;
  8036. if (offset & 3) {
  8037. /* adjustments to start on required 4 byte boundary */
  8038. b_offset = offset & 3;
  8039. b_count = 4 - b_offset;
  8040. if (b_count > len) {
  8041. /* i.e. offset=1 len=2 */
  8042. b_count = len;
  8043. }
  8044. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8045. if (ret)
  8046. return ret;
  8047. memcpy(data, ((char *)&val) + b_offset, b_count);
  8048. len -= b_count;
  8049. offset += b_count;
  8050. eeprom->len += b_count;
  8051. }
  8052. /* read bytes upto the last 4 byte boundary */
  8053. pd = &data[eeprom->len];
  8054. for (i = 0; i < (len - (len & 3)); i += 4) {
  8055. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8056. if (ret) {
  8057. eeprom->len += i;
  8058. return ret;
  8059. }
  8060. memcpy(pd + i, &val, 4);
  8061. }
  8062. eeprom->len += i;
  8063. if (len & 3) {
  8064. /* read last bytes not ending on 4 byte boundary */
  8065. pd = &data[eeprom->len];
  8066. b_count = len & 3;
  8067. b_offset = offset + len - b_count;
  8068. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8069. if (ret)
  8070. return ret;
  8071. memcpy(pd, &val, b_count);
  8072. eeprom->len += b_count;
  8073. }
  8074. return 0;
  8075. }
  8076. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8077. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8078. {
  8079. struct tg3 *tp = netdev_priv(dev);
  8080. int ret;
  8081. u32 offset, len, b_offset, odd_len;
  8082. u8 *buf;
  8083. __be32 start, end;
  8084. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8085. return -EAGAIN;
  8086. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8087. eeprom->magic != TG3_EEPROM_MAGIC)
  8088. return -EINVAL;
  8089. offset = eeprom->offset;
  8090. len = eeprom->len;
  8091. if ((b_offset = (offset & 3))) {
  8092. /* adjustments to start on required 4 byte boundary */
  8093. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8094. if (ret)
  8095. return ret;
  8096. len += b_offset;
  8097. offset &= ~3;
  8098. if (len < 4)
  8099. len = 4;
  8100. }
  8101. odd_len = 0;
  8102. if (len & 3) {
  8103. /* adjustments to end on required 4 byte boundary */
  8104. odd_len = 1;
  8105. len = (len + 3) & ~3;
  8106. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8107. if (ret)
  8108. return ret;
  8109. }
  8110. buf = data;
  8111. if (b_offset || odd_len) {
  8112. buf = kmalloc(len, GFP_KERNEL);
  8113. if (!buf)
  8114. return -ENOMEM;
  8115. if (b_offset)
  8116. memcpy(buf, &start, 4);
  8117. if (odd_len)
  8118. memcpy(buf+len-4, &end, 4);
  8119. memcpy(buf + b_offset, data, eeprom->len);
  8120. }
  8121. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8122. if (buf != data)
  8123. kfree(buf);
  8124. return ret;
  8125. }
  8126. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8127. {
  8128. struct tg3 *tp = netdev_priv(dev);
  8129. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8130. struct phy_device *phydev;
  8131. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8132. return -EAGAIN;
  8133. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8134. return phy_ethtool_gset(phydev, cmd);
  8135. }
  8136. cmd->supported = (SUPPORTED_Autoneg);
  8137. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8138. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8139. SUPPORTED_1000baseT_Full);
  8140. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8141. cmd->supported |= (SUPPORTED_100baseT_Half |
  8142. SUPPORTED_100baseT_Full |
  8143. SUPPORTED_10baseT_Half |
  8144. SUPPORTED_10baseT_Full |
  8145. SUPPORTED_TP);
  8146. cmd->port = PORT_TP;
  8147. } else {
  8148. cmd->supported |= SUPPORTED_FIBRE;
  8149. cmd->port = PORT_FIBRE;
  8150. }
  8151. cmd->advertising = tp->link_config.advertising;
  8152. if (netif_running(dev)) {
  8153. cmd->speed = tp->link_config.active_speed;
  8154. cmd->duplex = tp->link_config.active_duplex;
  8155. } else {
  8156. cmd->speed = SPEED_INVALID;
  8157. cmd->duplex = DUPLEX_INVALID;
  8158. }
  8159. cmd->phy_address = tp->phy_addr;
  8160. cmd->transceiver = XCVR_INTERNAL;
  8161. cmd->autoneg = tp->link_config.autoneg;
  8162. cmd->maxtxpkt = 0;
  8163. cmd->maxrxpkt = 0;
  8164. return 0;
  8165. }
  8166. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8167. {
  8168. struct tg3 *tp = netdev_priv(dev);
  8169. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8170. struct phy_device *phydev;
  8171. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8172. return -EAGAIN;
  8173. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8174. return phy_ethtool_sset(phydev, cmd);
  8175. }
  8176. if (cmd->autoneg != AUTONEG_ENABLE &&
  8177. cmd->autoneg != AUTONEG_DISABLE)
  8178. return -EINVAL;
  8179. if (cmd->autoneg == AUTONEG_DISABLE &&
  8180. cmd->duplex != DUPLEX_FULL &&
  8181. cmd->duplex != DUPLEX_HALF)
  8182. return -EINVAL;
  8183. if (cmd->autoneg == AUTONEG_ENABLE) {
  8184. u32 mask = ADVERTISED_Autoneg |
  8185. ADVERTISED_Pause |
  8186. ADVERTISED_Asym_Pause;
  8187. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8188. mask |= ADVERTISED_1000baseT_Half |
  8189. ADVERTISED_1000baseT_Full;
  8190. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8191. mask |= ADVERTISED_100baseT_Half |
  8192. ADVERTISED_100baseT_Full |
  8193. ADVERTISED_10baseT_Half |
  8194. ADVERTISED_10baseT_Full |
  8195. ADVERTISED_TP;
  8196. else
  8197. mask |= ADVERTISED_FIBRE;
  8198. if (cmd->advertising & ~mask)
  8199. return -EINVAL;
  8200. mask &= (ADVERTISED_1000baseT_Half |
  8201. ADVERTISED_1000baseT_Full |
  8202. ADVERTISED_100baseT_Half |
  8203. ADVERTISED_100baseT_Full |
  8204. ADVERTISED_10baseT_Half |
  8205. ADVERTISED_10baseT_Full);
  8206. cmd->advertising &= mask;
  8207. } else {
  8208. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8209. if (cmd->speed != SPEED_1000)
  8210. return -EINVAL;
  8211. if (cmd->duplex != DUPLEX_FULL)
  8212. return -EINVAL;
  8213. } else {
  8214. if (cmd->speed != SPEED_100 &&
  8215. cmd->speed != SPEED_10)
  8216. return -EINVAL;
  8217. }
  8218. }
  8219. tg3_full_lock(tp, 0);
  8220. tp->link_config.autoneg = cmd->autoneg;
  8221. if (cmd->autoneg == AUTONEG_ENABLE) {
  8222. tp->link_config.advertising = (cmd->advertising |
  8223. ADVERTISED_Autoneg);
  8224. tp->link_config.speed = SPEED_INVALID;
  8225. tp->link_config.duplex = DUPLEX_INVALID;
  8226. } else {
  8227. tp->link_config.advertising = 0;
  8228. tp->link_config.speed = cmd->speed;
  8229. tp->link_config.duplex = cmd->duplex;
  8230. }
  8231. tp->link_config.orig_speed = tp->link_config.speed;
  8232. tp->link_config.orig_duplex = tp->link_config.duplex;
  8233. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8234. if (netif_running(dev))
  8235. tg3_setup_phy(tp, 1);
  8236. tg3_full_unlock(tp);
  8237. return 0;
  8238. }
  8239. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8240. {
  8241. struct tg3 *tp = netdev_priv(dev);
  8242. strcpy(info->driver, DRV_MODULE_NAME);
  8243. strcpy(info->version, DRV_MODULE_VERSION);
  8244. strcpy(info->fw_version, tp->fw_ver);
  8245. strcpy(info->bus_info, pci_name(tp->pdev));
  8246. }
  8247. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8248. {
  8249. struct tg3 *tp = netdev_priv(dev);
  8250. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8251. device_can_wakeup(&tp->pdev->dev))
  8252. wol->supported = WAKE_MAGIC;
  8253. else
  8254. wol->supported = 0;
  8255. wol->wolopts = 0;
  8256. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8257. device_can_wakeup(&tp->pdev->dev))
  8258. wol->wolopts = WAKE_MAGIC;
  8259. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8260. }
  8261. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8262. {
  8263. struct tg3 *tp = netdev_priv(dev);
  8264. struct device *dp = &tp->pdev->dev;
  8265. if (wol->wolopts & ~WAKE_MAGIC)
  8266. return -EINVAL;
  8267. if ((wol->wolopts & WAKE_MAGIC) &&
  8268. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8269. return -EINVAL;
  8270. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8271. spin_lock_bh(&tp->lock);
  8272. if (device_may_wakeup(dp))
  8273. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8274. else
  8275. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8276. spin_unlock_bh(&tp->lock);
  8277. return 0;
  8278. }
  8279. static u32 tg3_get_msglevel(struct net_device *dev)
  8280. {
  8281. struct tg3 *tp = netdev_priv(dev);
  8282. return tp->msg_enable;
  8283. }
  8284. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8285. {
  8286. struct tg3 *tp = netdev_priv(dev);
  8287. tp->msg_enable = value;
  8288. }
  8289. static int tg3_set_tso(struct net_device *dev, u32 value)
  8290. {
  8291. struct tg3 *tp = netdev_priv(dev);
  8292. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8293. if (value)
  8294. return -EINVAL;
  8295. return 0;
  8296. }
  8297. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8298. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8299. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8300. if (value) {
  8301. dev->features |= NETIF_F_TSO6;
  8302. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8303. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8304. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8305. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8307. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8308. dev->features |= NETIF_F_TSO_ECN;
  8309. } else
  8310. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8311. }
  8312. return ethtool_op_set_tso(dev, value);
  8313. }
  8314. static int tg3_nway_reset(struct net_device *dev)
  8315. {
  8316. struct tg3 *tp = netdev_priv(dev);
  8317. int r;
  8318. if (!netif_running(dev))
  8319. return -EAGAIN;
  8320. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8321. return -EINVAL;
  8322. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8323. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8324. return -EAGAIN;
  8325. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8326. } else {
  8327. u32 bmcr;
  8328. spin_lock_bh(&tp->lock);
  8329. r = -EINVAL;
  8330. tg3_readphy(tp, MII_BMCR, &bmcr);
  8331. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8332. ((bmcr & BMCR_ANENABLE) ||
  8333. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8334. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8335. BMCR_ANENABLE);
  8336. r = 0;
  8337. }
  8338. spin_unlock_bh(&tp->lock);
  8339. }
  8340. return r;
  8341. }
  8342. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8343. {
  8344. struct tg3 *tp = netdev_priv(dev);
  8345. ering->rx_max_pending = tp->rx_std_ring_mask;
  8346. ering->rx_mini_max_pending = 0;
  8347. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8348. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8349. else
  8350. ering->rx_jumbo_max_pending = 0;
  8351. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8352. ering->rx_pending = tp->rx_pending;
  8353. ering->rx_mini_pending = 0;
  8354. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8355. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8356. else
  8357. ering->rx_jumbo_pending = 0;
  8358. ering->tx_pending = tp->napi[0].tx_pending;
  8359. }
  8360. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8361. {
  8362. struct tg3 *tp = netdev_priv(dev);
  8363. int i, irq_sync = 0, err = 0;
  8364. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8365. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8366. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8367. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8368. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8369. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8370. return -EINVAL;
  8371. if (netif_running(dev)) {
  8372. tg3_phy_stop(tp);
  8373. tg3_netif_stop(tp);
  8374. irq_sync = 1;
  8375. }
  8376. tg3_full_lock(tp, irq_sync);
  8377. tp->rx_pending = ering->rx_pending;
  8378. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8379. tp->rx_pending > 63)
  8380. tp->rx_pending = 63;
  8381. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8382. for (i = 0; i < tp->irq_max; i++)
  8383. tp->napi[i].tx_pending = ering->tx_pending;
  8384. if (netif_running(dev)) {
  8385. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8386. err = tg3_restart_hw(tp, 1);
  8387. if (!err)
  8388. tg3_netif_start(tp);
  8389. }
  8390. tg3_full_unlock(tp);
  8391. if (irq_sync && !err)
  8392. tg3_phy_start(tp);
  8393. return err;
  8394. }
  8395. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8396. {
  8397. struct tg3 *tp = netdev_priv(dev);
  8398. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8399. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8400. epause->rx_pause = 1;
  8401. else
  8402. epause->rx_pause = 0;
  8403. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8404. epause->tx_pause = 1;
  8405. else
  8406. epause->tx_pause = 0;
  8407. }
  8408. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8409. {
  8410. struct tg3 *tp = netdev_priv(dev);
  8411. int err = 0;
  8412. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8413. u32 newadv;
  8414. struct phy_device *phydev;
  8415. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8416. if (!(phydev->supported & SUPPORTED_Pause) ||
  8417. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8418. (epause->rx_pause != epause->tx_pause)))
  8419. return -EINVAL;
  8420. tp->link_config.flowctrl = 0;
  8421. if (epause->rx_pause) {
  8422. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8423. if (epause->tx_pause) {
  8424. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8425. newadv = ADVERTISED_Pause;
  8426. } else
  8427. newadv = ADVERTISED_Pause |
  8428. ADVERTISED_Asym_Pause;
  8429. } else if (epause->tx_pause) {
  8430. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8431. newadv = ADVERTISED_Asym_Pause;
  8432. } else
  8433. newadv = 0;
  8434. if (epause->autoneg)
  8435. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8436. else
  8437. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8438. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8439. u32 oldadv = phydev->advertising &
  8440. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8441. if (oldadv != newadv) {
  8442. phydev->advertising &=
  8443. ~(ADVERTISED_Pause |
  8444. ADVERTISED_Asym_Pause);
  8445. phydev->advertising |= newadv;
  8446. if (phydev->autoneg) {
  8447. /*
  8448. * Always renegotiate the link to
  8449. * inform our link partner of our
  8450. * flow control settings, even if the
  8451. * flow control is forced. Let
  8452. * tg3_adjust_link() do the final
  8453. * flow control setup.
  8454. */
  8455. return phy_start_aneg(phydev);
  8456. }
  8457. }
  8458. if (!epause->autoneg)
  8459. tg3_setup_flow_control(tp, 0, 0);
  8460. } else {
  8461. tp->link_config.orig_advertising &=
  8462. ~(ADVERTISED_Pause |
  8463. ADVERTISED_Asym_Pause);
  8464. tp->link_config.orig_advertising |= newadv;
  8465. }
  8466. } else {
  8467. int irq_sync = 0;
  8468. if (netif_running(dev)) {
  8469. tg3_netif_stop(tp);
  8470. irq_sync = 1;
  8471. }
  8472. tg3_full_lock(tp, irq_sync);
  8473. if (epause->autoneg)
  8474. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8475. else
  8476. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8477. if (epause->rx_pause)
  8478. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8479. else
  8480. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8481. if (epause->tx_pause)
  8482. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8483. else
  8484. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8485. if (netif_running(dev)) {
  8486. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8487. err = tg3_restart_hw(tp, 1);
  8488. if (!err)
  8489. tg3_netif_start(tp);
  8490. }
  8491. tg3_full_unlock(tp);
  8492. }
  8493. return err;
  8494. }
  8495. static u32 tg3_get_rx_csum(struct net_device *dev)
  8496. {
  8497. struct tg3 *tp = netdev_priv(dev);
  8498. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8499. }
  8500. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8501. {
  8502. struct tg3 *tp = netdev_priv(dev);
  8503. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8504. if (data != 0)
  8505. return -EINVAL;
  8506. return 0;
  8507. }
  8508. spin_lock_bh(&tp->lock);
  8509. if (data)
  8510. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8511. else
  8512. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8513. spin_unlock_bh(&tp->lock);
  8514. return 0;
  8515. }
  8516. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8517. {
  8518. struct tg3 *tp = netdev_priv(dev);
  8519. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8520. if (data != 0)
  8521. return -EINVAL;
  8522. return 0;
  8523. }
  8524. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8525. ethtool_op_set_tx_ipv6_csum(dev, data);
  8526. else
  8527. ethtool_op_set_tx_csum(dev, data);
  8528. return 0;
  8529. }
  8530. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8531. {
  8532. switch (sset) {
  8533. case ETH_SS_TEST:
  8534. return TG3_NUM_TEST;
  8535. case ETH_SS_STATS:
  8536. return TG3_NUM_STATS;
  8537. default:
  8538. return -EOPNOTSUPP;
  8539. }
  8540. }
  8541. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8542. {
  8543. switch (stringset) {
  8544. case ETH_SS_STATS:
  8545. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8546. break;
  8547. case ETH_SS_TEST:
  8548. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8549. break;
  8550. default:
  8551. WARN_ON(1); /* we need a WARN() */
  8552. break;
  8553. }
  8554. }
  8555. static int tg3_phys_id(struct net_device *dev, u32 data)
  8556. {
  8557. struct tg3 *tp = netdev_priv(dev);
  8558. int i;
  8559. if (!netif_running(tp->dev))
  8560. return -EAGAIN;
  8561. if (data == 0)
  8562. data = UINT_MAX / 2;
  8563. for (i = 0; i < (data * 2); i++) {
  8564. if ((i % 2) == 0)
  8565. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8566. LED_CTRL_1000MBPS_ON |
  8567. LED_CTRL_100MBPS_ON |
  8568. LED_CTRL_10MBPS_ON |
  8569. LED_CTRL_TRAFFIC_OVERRIDE |
  8570. LED_CTRL_TRAFFIC_BLINK |
  8571. LED_CTRL_TRAFFIC_LED);
  8572. else
  8573. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8574. LED_CTRL_TRAFFIC_OVERRIDE);
  8575. if (msleep_interruptible(500))
  8576. break;
  8577. }
  8578. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8579. return 0;
  8580. }
  8581. static void tg3_get_ethtool_stats(struct net_device *dev,
  8582. struct ethtool_stats *estats, u64 *tmp_stats)
  8583. {
  8584. struct tg3 *tp = netdev_priv(dev);
  8585. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8586. }
  8587. #define NVRAM_TEST_SIZE 0x100
  8588. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8589. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8590. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8591. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8592. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8593. static int tg3_test_nvram(struct tg3 *tp)
  8594. {
  8595. u32 csum, magic;
  8596. __be32 *buf;
  8597. int i, j, k, err = 0, size;
  8598. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8599. return 0;
  8600. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8601. return -EIO;
  8602. if (magic == TG3_EEPROM_MAGIC)
  8603. size = NVRAM_TEST_SIZE;
  8604. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8605. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8606. TG3_EEPROM_SB_FORMAT_1) {
  8607. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8608. case TG3_EEPROM_SB_REVISION_0:
  8609. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8610. break;
  8611. case TG3_EEPROM_SB_REVISION_2:
  8612. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8613. break;
  8614. case TG3_EEPROM_SB_REVISION_3:
  8615. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8616. break;
  8617. default:
  8618. return 0;
  8619. }
  8620. } else
  8621. return 0;
  8622. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8623. size = NVRAM_SELFBOOT_HW_SIZE;
  8624. else
  8625. return -EIO;
  8626. buf = kmalloc(size, GFP_KERNEL);
  8627. if (buf == NULL)
  8628. return -ENOMEM;
  8629. err = -EIO;
  8630. for (i = 0, j = 0; i < size; i += 4, j++) {
  8631. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8632. if (err)
  8633. break;
  8634. }
  8635. if (i < size)
  8636. goto out;
  8637. /* Selfboot format */
  8638. magic = be32_to_cpu(buf[0]);
  8639. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8640. TG3_EEPROM_MAGIC_FW) {
  8641. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8642. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8643. TG3_EEPROM_SB_REVISION_2) {
  8644. /* For rev 2, the csum doesn't include the MBA. */
  8645. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8646. csum8 += buf8[i];
  8647. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8648. csum8 += buf8[i];
  8649. } else {
  8650. for (i = 0; i < size; i++)
  8651. csum8 += buf8[i];
  8652. }
  8653. if (csum8 == 0) {
  8654. err = 0;
  8655. goto out;
  8656. }
  8657. err = -EIO;
  8658. goto out;
  8659. }
  8660. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8661. TG3_EEPROM_MAGIC_HW) {
  8662. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8663. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8664. u8 *buf8 = (u8 *) buf;
  8665. /* Separate the parity bits and the data bytes. */
  8666. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8667. if ((i == 0) || (i == 8)) {
  8668. int l;
  8669. u8 msk;
  8670. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8671. parity[k++] = buf8[i] & msk;
  8672. i++;
  8673. } else if (i == 16) {
  8674. int l;
  8675. u8 msk;
  8676. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8677. parity[k++] = buf8[i] & msk;
  8678. i++;
  8679. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8680. parity[k++] = buf8[i] & msk;
  8681. i++;
  8682. }
  8683. data[j++] = buf8[i];
  8684. }
  8685. err = -EIO;
  8686. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8687. u8 hw8 = hweight8(data[i]);
  8688. if ((hw8 & 0x1) && parity[i])
  8689. goto out;
  8690. else if (!(hw8 & 0x1) && !parity[i])
  8691. goto out;
  8692. }
  8693. err = 0;
  8694. goto out;
  8695. }
  8696. err = -EIO;
  8697. /* Bootstrap checksum at offset 0x10 */
  8698. csum = calc_crc((unsigned char *) buf, 0x10);
  8699. if (csum != le32_to_cpu(buf[0x10/4]))
  8700. goto out;
  8701. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8702. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8703. if (csum != le32_to_cpu(buf[0xfc/4]))
  8704. goto out;
  8705. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  8706. /* The data is in little-endian format in NVRAM.
  8707. * Use the big-endian read routines to preserve
  8708. * the byte order as it exists in NVRAM.
  8709. */
  8710. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &buf[i/4]))
  8711. goto out;
  8712. }
  8713. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8714. PCI_VPD_LRDT_RO_DATA);
  8715. if (i > 0) {
  8716. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8717. if (j < 0)
  8718. goto out;
  8719. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8720. goto out;
  8721. i += PCI_VPD_LRDT_TAG_SIZE;
  8722. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8723. PCI_VPD_RO_KEYWORD_CHKSUM);
  8724. if (j > 0) {
  8725. u8 csum8 = 0;
  8726. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8727. for (i = 0; i <= j; i++)
  8728. csum8 += ((u8 *)buf)[i];
  8729. if (csum8)
  8730. goto out;
  8731. }
  8732. }
  8733. err = 0;
  8734. out:
  8735. kfree(buf);
  8736. return err;
  8737. }
  8738. #define TG3_SERDES_TIMEOUT_SEC 2
  8739. #define TG3_COPPER_TIMEOUT_SEC 6
  8740. static int tg3_test_link(struct tg3 *tp)
  8741. {
  8742. int i, max;
  8743. if (!netif_running(tp->dev))
  8744. return -ENODEV;
  8745. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8746. max = TG3_SERDES_TIMEOUT_SEC;
  8747. else
  8748. max = TG3_COPPER_TIMEOUT_SEC;
  8749. for (i = 0; i < max; i++) {
  8750. if (netif_carrier_ok(tp->dev))
  8751. return 0;
  8752. if (msleep_interruptible(1000))
  8753. break;
  8754. }
  8755. return -EIO;
  8756. }
  8757. /* Only test the commonly used registers */
  8758. static int tg3_test_registers(struct tg3 *tp)
  8759. {
  8760. int i, is_5705, is_5750;
  8761. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8762. static struct {
  8763. u16 offset;
  8764. u16 flags;
  8765. #define TG3_FL_5705 0x1
  8766. #define TG3_FL_NOT_5705 0x2
  8767. #define TG3_FL_NOT_5788 0x4
  8768. #define TG3_FL_NOT_5750 0x8
  8769. u32 read_mask;
  8770. u32 write_mask;
  8771. } reg_tbl[] = {
  8772. /* MAC Control Registers */
  8773. { MAC_MODE, TG3_FL_NOT_5705,
  8774. 0x00000000, 0x00ef6f8c },
  8775. { MAC_MODE, TG3_FL_5705,
  8776. 0x00000000, 0x01ef6b8c },
  8777. { MAC_STATUS, TG3_FL_NOT_5705,
  8778. 0x03800107, 0x00000000 },
  8779. { MAC_STATUS, TG3_FL_5705,
  8780. 0x03800100, 0x00000000 },
  8781. { MAC_ADDR_0_HIGH, 0x0000,
  8782. 0x00000000, 0x0000ffff },
  8783. { MAC_ADDR_0_LOW, 0x0000,
  8784. 0x00000000, 0xffffffff },
  8785. { MAC_RX_MTU_SIZE, 0x0000,
  8786. 0x00000000, 0x0000ffff },
  8787. { MAC_TX_MODE, 0x0000,
  8788. 0x00000000, 0x00000070 },
  8789. { MAC_TX_LENGTHS, 0x0000,
  8790. 0x00000000, 0x00003fff },
  8791. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8792. 0x00000000, 0x000007fc },
  8793. { MAC_RX_MODE, TG3_FL_5705,
  8794. 0x00000000, 0x000007dc },
  8795. { MAC_HASH_REG_0, 0x0000,
  8796. 0x00000000, 0xffffffff },
  8797. { MAC_HASH_REG_1, 0x0000,
  8798. 0x00000000, 0xffffffff },
  8799. { MAC_HASH_REG_2, 0x0000,
  8800. 0x00000000, 0xffffffff },
  8801. { MAC_HASH_REG_3, 0x0000,
  8802. 0x00000000, 0xffffffff },
  8803. /* Receive Data and Receive BD Initiator Control Registers. */
  8804. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8805. 0x00000000, 0xffffffff },
  8806. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8807. 0x00000000, 0xffffffff },
  8808. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8809. 0x00000000, 0x00000003 },
  8810. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8811. 0x00000000, 0xffffffff },
  8812. { RCVDBDI_STD_BD+0, 0x0000,
  8813. 0x00000000, 0xffffffff },
  8814. { RCVDBDI_STD_BD+4, 0x0000,
  8815. 0x00000000, 0xffffffff },
  8816. { RCVDBDI_STD_BD+8, 0x0000,
  8817. 0x00000000, 0xffff0002 },
  8818. { RCVDBDI_STD_BD+0xc, 0x0000,
  8819. 0x00000000, 0xffffffff },
  8820. /* Receive BD Initiator Control Registers. */
  8821. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8822. 0x00000000, 0xffffffff },
  8823. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8824. 0x00000000, 0x000003ff },
  8825. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8826. 0x00000000, 0xffffffff },
  8827. /* Host Coalescing Control Registers. */
  8828. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8829. 0x00000000, 0x00000004 },
  8830. { HOSTCC_MODE, TG3_FL_5705,
  8831. 0x00000000, 0x000000f6 },
  8832. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8833. 0x00000000, 0xffffffff },
  8834. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8835. 0x00000000, 0x000003ff },
  8836. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8837. 0x00000000, 0xffffffff },
  8838. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8839. 0x00000000, 0x000003ff },
  8840. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8841. 0x00000000, 0xffffffff },
  8842. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8843. 0x00000000, 0x000000ff },
  8844. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8845. 0x00000000, 0xffffffff },
  8846. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8847. 0x00000000, 0x000000ff },
  8848. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8849. 0x00000000, 0xffffffff },
  8850. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8851. 0x00000000, 0xffffffff },
  8852. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8853. 0x00000000, 0xffffffff },
  8854. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8855. 0x00000000, 0x000000ff },
  8856. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8857. 0x00000000, 0xffffffff },
  8858. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8859. 0x00000000, 0x000000ff },
  8860. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8861. 0x00000000, 0xffffffff },
  8862. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8863. 0x00000000, 0xffffffff },
  8864. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8865. 0x00000000, 0xffffffff },
  8866. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8867. 0x00000000, 0xffffffff },
  8868. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8869. 0x00000000, 0xffffffff },
  8870. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8871. 0xffffffff, 0x00000000 },
  8872. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8873. 0xffffffff, 0x00000000 },
  8874. /* Buffer Manager Control Registers. */
  8875. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8876. 0x00000000, 0x007fff80 },
  8877. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8878. 0x00000000, 0x007fffff },
  8879. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8880. 0x00000000, 0x0000003f },
  8881. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8882. 0x00000000, 0x000001ff },
  8883. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8884. 0x00000000, 0x000001ff },
  8885. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8886. 0xffffffff, 0x00000000 },
  8887. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8888. 0xffffffff, 0x00000000 },
  8889. /* Mailbox Registers */
  8890. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8891. 0x00000000, 0x000001ff },
  8892. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8893. 0x00000000, 0x000001ff },
  8894. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8895. 0x00000000, 0x000007ff },
  8896. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8897. 0x00000000, 0x000001ff },
  8898. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8899. };
  8900. is_5705 = is_5750 = 0;
  8901. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8902. is_5705 = 1;
  8903. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8904. is_5750 = 1;
  8905. }
  8906. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8907. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8908. continue;
  8909. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8910. continue;
  8911. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8912. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8913. continue;
  8914. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8915. continue;
  8916. offset = (u32) reg_tbl[i].offset;
  8917. read_mask = reg_tbl[i].read_mask;
  8918. write_mask = reg_tbl[i].write_mask;
  8919. /* Save the original register content */
  8920. save_val = tr32(offset);
  8921. /* Determine the read-only value. */
  8922. read_val = save_val & read_mask;
  8923. /* Write zero to the register, then make sure the read-only bits
  8924. * are not changed and the read/write bits are all zeros.
  8925. */
  8926. tw32(offset, 0);
  8927. val = tr32(offset);
  8928. /* Test the read-only and read/write bits. */
  8929. if (((val & read_mask) != read_val) || (val & write_mask))
  8930. goto out;
  8931. /* Write ones to all the bits defined by RdMask and WrMask, then
  8932. * make sure the read-only bits are not changed and the
  8933. * read/write bits are all ones.
  8934. */
  8935. tw32(offset, read_mask | write_mask);
  8936. val = tr32(offset);
  8937. /* Test the read-only bits. */
  8938. if ((val & read_mask) != read_val)
  8939. goto out;
  8940. /* Test the read/write bits. */
  8941. if ((val & write_mask) != write_mask)
  8942. goto out;
  8943. tw32(offset, save_val);
  8944. }
  8945. return 0;
  8946. out:
  8947. if (netif_msg_hw(tp))
  8948. netdev_err(tp->dev,
  8949. "Register test failed at offset %x\n", offset);
  8950. tw32(offset, save_val);
  8951. return -EIO;
  8952. }
  8953. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8954. {
  8955. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8956. int i;
  8957. u32 j;
  8958. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8959. for (j = 0; j < len; j += 4) {
  8960. u32 val;
  8961. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8962. tg3_read_mem(tp, offset + j, &val);
  8963. if (val != test_pattern[i])
  8964. return -EIO;
  8965. }
  8966. }
  8967. return 0;
  8968. }
  8969. static int tg3_test_memory(struct tg3 *tp)
  8970. {
  8971. static struct mem_entry {
  8972. u32 offset;
  8973. u32 len;
  8974. } mem_tbl_570x[] = {
  8975. { 0x00000000, 0x00b50},
  8976. { 0x00002000, 0x1c000},
  8977. { 0xffffffff, 0x00000}
  8978. }, mem_tbl_5705[] = {
  8979. { 0x00000100, 0x0000c},
  8980. { 0x00000200, 0x00008},
  8981. { 0x00004000, 0x00800},
  8982. { 0x00006000, 0x01000},
  8983. { 0x00008000, 0x02000},
  8984. { 0x00010000, 0x0e000},
  8985. { 0xffffffff, 0x00000}
  8986. }, mem_tbl_5755[] = {
  8987. { 0x00000200, 0x00008},
  8988. { 0x00004000, 0x00800},
  8989. { 0x00006000, 0x00800},
  8990. { 0x00008000, 0x02000},
  8991. { 0x00010000, 0x0c000},
  8992. { 0xffffffff, 0x00000}
  8993. }, mem_tbl_5906[] = {
  8994. { 0x00000200, 0x00008},
  8995. { 0x00004000, 0x00400},
  8996. { 0x00006000, 0x00400},
  8997. { 0x00008000, 0x01000},
  8998. { 0x00010000, 0x01000},
  8999. { 0xffffffff, 0x00000}
  9000. }, mem_tbl_5717[] = {
  9001. { 0x00000200, 0x00008},
  9002. { 0x00010000, 0x0a000},
  9003. { 0x00020000, 0x13c00},
  9004. { 0xffffffff, 0x00000}
  9005. }, mem_tbl_57765[] = {
  9006. { 0x00000200, 0x00008},
  9007. { 0x00004000, 0x00800},
  9008. { 0x00006000, 0x09800},
  9009. { 0x00010000, 0x0a000},
  9010. { 0xffffffff, 0x00000}
  9011. };
  9012. struct mem_entry *mem_tbl;
  9013. int err = 0;
  9014. int i;
  9015. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9016. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9017. mem_tbl = mem_tbl_5717;
  9018. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9019. mem_tbl = mem_tbl_57765;
  9020. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9021. mem_tbl = mem_tbl_5755;
  9022. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9023. mem_tbl = mem_tbl_5906;
  9024. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  9025. mem_tbl = mem_tbl_5705;
  9026. else
  9027. mem_tbl = mem_tbl_570x;
  9028. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9029. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9030. if (err)
  9031. break;
  9032. }
  9033. return err;
  9034. }
  9035. #define TG3_MAC_LOOPBACK 0
  9036. #define TG3_PHY_LOOPBACK 1
  9037. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  9038. {
  9039. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9040. u32 desc_idx, coal_now;
  9041. struct sk_buff *skb, *rx_skb;
  9042. u8 *tx_data;
  9043. dma_addr_t map;
  9044. int num_pkts, tx_len, rx_len, i, err;
  9045. struct tg3_rx_buffer_desc *desc;
  9046. struct tg3_napi *tnapi, *rnapi;
  9047. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9048. tnapi = &tp->napi[0];
  9049. rnapi = &tp->napi[0];
  9050. if (tp->irq_cnt > 1) {
  9051. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9052. rnapi = &tp->napi[1];
  9053. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9054. tnapi = &tp->napi[1];
  9055. }
  9056. coal_now = tnapi->coal_now | rnapi->coal_now;
  9057. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9058. /* HW errata - mac loopback fails in some cases on 5780.
  9059. * Normal traffic and PHY loopback are not affected by
  9060. * errata. Also, the MAC loopback test is deprecated for
  9061. * all newer ASIC revisions.
  9062. */
  9063. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9064. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  9065. return 0;
  9066. mac_mode = tp->mac_mode &
  9067. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9068. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9069. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9070. mac_mode |= MAC_MODE_LINK_POLARITY;
  9071. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9072. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9073. else
  9074. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9075. tw32(MAC_MODE, mac_mode);
  9076. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9077. u32 val;
  9078. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9079. tg3_phy_fet_toggle_apd(tp, false);
  9080. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9081. } else
  9082. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9083. tg3_phy_toggle_automdix(tp, 0);
  9084. tg3_writephy(tp, MII_BMCR, val);
  9085. udelay(40);
  9086. mac_mode = tp->mac_mode &
  9087. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9088. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9089. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9090. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9091. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9092. /* The write needs to be flushed for the AC131 */
  9093. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9094. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9095. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9096. } else
  9097. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9098. /* reset to prevent losing 1st rx packet intermittently */
  9099. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9100. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9101. udelay(10);
  9102. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9103. }
  9104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9105. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9106. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9107. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9108. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9109. mac_mode |= MAC_MODE_LINK_POLARITY;
  9110. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9111. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9112. }
  9113. tw32(MAC_MODE, mac_mode);
  9114. /* Wait for link */
  9115. for (i = 0; i < 100; i++) {
  9116. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9117. break;
  9118. mdelay(1);
  9119. }
  9120. } else {
  9121. return -EINVAL;
  9122. }
  9123. err = -EIO;
  9124. tx_len = 1514;
  9125. skb = netdev_alloc_skb(tp->dev, tx_len);
  9126. if (!skb)
  9127. return -ENOMEM;
  9128. tx_data = skb_put(skb, tx_len);
  9129. memcpy(tx_data, tp->dev->dev_addr, 6);
  9130. memset(tx_data + 6, 0x0, 8);
  9131. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9132. for (i = 14; i < tx_len; i++)
  9133. tx_data[i] = (u8) (i & 0xff);
  9134. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9135. if (pci_dma_mapping_error(tp->pdev, map)) {
  9136. dev_kfree_skb(skb);
  9137. return -EIO;
  9138. }
  9139. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9140. rnapi->coal_now);
  9141. udelay(10);
  9142. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9143. num_pkts = 0;
  9144. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9145. tnapi->tx_prod++;
  9146. num_pkts++;
  9147. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9148. tr32_mailbox(tnapi->prodmbox);
  9149. udelay(10);
  9150. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9151. for (i = 0; i < 35; i++) {
  9152. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9153. coal_now);
  9154. udelay(10);
  9155. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9156. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9157. if ((tx_idx == tnapi->tx_prod) &&
  9158. (rx_idx == (rx_start_idx + num_pkts)))
  9159. break;
  9160. }
  9161. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9162. dev_kfree_skb(skb);
  9163. if (tx_idx != tnapi->tx_prod)
  9164. goto out;
  9165. if (rx_idx != rx_start_idx + num_pkts)
  9166. goto out;
  9167. desc = &rnapi->rx_rcb[rx_start_idx];
  9168. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9169. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9170. if (opaque_key != RXD_OPAQUE_RING_STD)
  9171. goto out;
  9172. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9173. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9174. goto out;
  9175. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9176. if (rx_len != tx_len)
  9177. goto out;
  9178. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9179. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9180. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9181. for (i = 14; i < tx_len; i++) {
  9182. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9183. goto out;
  9184. }
  9185. err = 0;
  9186. /* tg3_free_rings will unmap and free the rx_skb */
  9187. out:
  9188. return err;
  9189. }
  9190. #define TG3_MAC_LOOPBACK_FAILED 1
  9191. #define TG3_PHY_LOOPBACK_FAILED 2
  9192. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9193. TG3_PHY_LOOPBACK_FAILED)
  9194. static int tg3_test_loopback(struct tg3 *tp)
  9195. {
  9196. int err = 0;
  9197. u32 eee_cap, cpmuctrl = 0;
  9198. if (!netif_running(tp->dev))
  9199. return TG3_LOOPBACK_FAILED;
  9200. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9201. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9202. err = tg3_reset_hw(tp, 1);
  9203. if (err) {
  9204. err = TG3_LOOPBACK_FAILED;
  9205. goto done;
  9206. }
  9207. /* Turn off gphy autopowerdown. */
  9208. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9209. tg3_phy_toggle_apd(tp, false);
  9210. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9211. int i;
  9212. u32 status;
  9213. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9214. /* Wait for up to 40 microseconds to acquire lock. */
  9215. for (i = 0; i < 4; i++) {
  9216. status = tr32(TG3_CPMU_MUTEX_GNT);
  9217. if (status == CPMU_MUTEX_GNT_DRIVER)
  9218. break;
  9219. udelay(10);
  9220. }
  9221. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9222. err = TG3_LOOPBACK_FAILED;
  9223. goto done;
  9224. }
  9225. /* Turn off link-based power management. */
  9226. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9227. tw32(TG3_CPMU_CTRL,
  9228. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9229. CPMU_CTRL_LINK_AWARE_MODE));
  9230. }
  9231. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9232. err |= TG3_MAC_LOOPBACK_FAILED;
  9233. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9234. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9235. /* Release the mutex */
  9236. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9237. }
  9238. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9239. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9240. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9241. err |= TG3_PHY_LOOPBACK_FAILED;
  9242. }
  9243. /* Re-enable gphy autopowerdown. */
  9244. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9245. tg3_phy_toggle_apd(tp, true);
  9246. done:
  9247. tp->phy_flags |= eee_cap;
  9248. return err;
  9249. }
  9250. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9251. u64 *data)
  9252. {
  9253. struct tg3 *tp = netdev_priv(dev);
  9254. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9255. tg3_power_up(tp);
  9256. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9257. if (tg3_test_nvram(tp) != 0) {
  9258. etest->flags |= ETH_TEST_FL_FAILED;
  9259. data[0] = 1;
  9260. }
  9261. if (tg3_test_link(tp) != 0) {
  9262. etest->flags |= ETH_TEST_FL_FAILED;
  9263. data[1] = 1;
  9264. }
  9265. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9266. int err, err2 = 0, irq_sync = 0;
  9267. if (netif_running(dev)) {
  9268. tg3_phy_stop(tp);
  9269. tg3_netif_stop(tp);
  9270. irq_sync = 1;
  9271. }
  9272. tg3_full_lock(tp, irq_sync);
  9273. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9274. err = tg3_nvram_lock(tp);
  9275. tg3_halt_cpu(tp, RX_CPU_BASE);
  9276. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9277. tg3_halt_cpu(tp, TX_CPU_BASE);
  9278. if (!err)
  9279. tg3_nvram_unlock(tp);
  9280. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9281. tg3_phy_reset(tp);
  9282. if (tg3_test_registers(tp) != 0) {
  9283. etest->flags |= ETH_TEST_FL_FAILED;
  9284. data[2] = 1;
  9285. }
  9286. if (tg3_test_memory(tp) != 0) {
  9287. etest->flags |= ETH_TEST_FL_FAILED;
  9288. data[3] = 1;
  9289. }
  9290. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9291. etest->flags |= ETH_TEST_FL_FAILED;
  9292. tg3_full_unlock(tp);
  9293. if (tg3_test_interrupt(tp) != 0) {
  9294. etest->flags |= ETH_TEST_FL_FAILED;
  9295. data[5] = 1;
  9296. }
  9297. tg3_full_lock(tp, 0);
  9298. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9299. if (netif_running(dev)) {
  9300. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9301. err2 = tg3_restart_hw(tp, 1);
  9302. if (!err2)
  9303. tg3_netif_start(tp);
  9304. }
  9305. tg3_full_unlock(tp);
  9306. if (irq_sync && !err2)
  9307. tg3_phy_start(tp);
  9308. }
  9309. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9310. tg3_power_down(tp);
  9311. }
  9312. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9313. {
  9314. struct mii_ioctl_data *data = if_mii(ifr);
  9315. struct tg3 *tp = netdev_priv(dev);
  9316. int err;
  9317. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9318. struct phy_device *phydev;
  9319. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9320. return -EAGAIN;
  9321. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9322. return phy_mii_ioctl(phydev, ifr, cmd);
  9323. }
  9324. switch (cmd) {
  9325. case SIOCGMIIPHY:
  9326. data->phy_id = tp->phy_addr;
  9327. /* fallthru */
  9328. case SIOCGMIIREG: {
  9329. u32 mii_regval;
  9330. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9331. break; /* We have no PHY */
  9332. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9333. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9334. !netif_running(dev)))
  9335. return -EAGAIN;
  9336. spin_lock_bh(&tp->lock);
  9337. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9338. spin_unlock_bh(&tp->lock);
  9339. data->val_out = mii_regval;
  9340. return err;
  9341. }
  9342. case SIOCSMIIREG:
  9343. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9344. break; /* We have no PHY */
  9345. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) ||
  9346. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  9347. !netif_running(dev)))
  9348. return -EAGAIN;
  9349. spin_lock_bh(&tp->lock);
  9350. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9351. spin_unlock_bh(&tp->lock);
  9352. return err;
  9353. default:
  9354. /* do nothing */
  9355. break;
  9356. }
  9357. return -EOPNOTSUPP;
  9358. }
  9359. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9360. {
  9361. struct tg3 *tp = netdev_priv(dev);
  9362. memcpy(ec, &tp->coal, sizeof(*ec));
  9363. return 0;
  9364. }
  9365. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9366. {
  9367. struct tg3 *tp = netdev_priv(dev);
  9368. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9369. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9370. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9371. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9372. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9373. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9374. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9375. }
  9376. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9377. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9378. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9379. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9380. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9381. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9382. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9383. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9384. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9385. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9386. return -EINVAL;
  9387. /* No rx interrupts will be generated if both are zero */
  9388. if ((ec->rx_coalesce_usecs == 0) &&
  9389. (ec->rx_max_coalesced_frames == 0))
  9390. return -EINVAL;
  9391. /* No tx interrupts will be generated if both are zero */
  9392. if ((ec->tx_coalesce_usecs == 0) &&
  9393. (ec->tx_max_coalesced_frames == 0))
  9394. return -EINVAL;
  9395. /* Only copy relevant parameters, ignore all others. */
  9396. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9397. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9398. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9399. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9400. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9401. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9402. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9403. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9404. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9405. if (netif_running(dev)) {
  9406. tg3_full_lock(tp, 0);
  9407. __tg3_set_coalesce(tp, &tp->coal);
  9408. tg3_full_unlock(tp);
  9409. }
  9410. return 0;
  9411. }
  9412. static const struct ethtool_ops tg3_ethtool_ops = {
  9413. .get_settings = tg3_get_settings,
  9414. .set_settings = tg3_set_settings,
  9415. .get_drvinfo = tg3_get_drvinfo,
  9416. .get_regs_len = tg3_get_regs_len,
  9417. .get_regs = tg3_get_regs,
  9418. .get_wol = tg3_get_wol,
  9419. .set_wol = tg3_set_wol,
  9420. .get_msglevel = tg3_get_msglevel,
  9421. .set_msglevel = tg3_set_msglevel,
  9422. .nway_reset = tg3_nway_reset,
  9423. .get_link = ethtool_op_get_link,
  9424. .get_eeprom_len = tg3_get_eeprom_len,
  9425. .get_eeprom = tg3_get_eeprom,
  9426. .set_eeprom = tg3_set_eeprom,
  9427. .get_ringparam = tg3_get_ringparam,
  9428. .set_ringparam = tg3_set_ringparam,
  9429. .get_pauseparam = tg3_get_pauseparam,
  9430. .set_pauseparam = tg3_set_pauseparam,
  9431. .get_rx_csum = tg3_get_rx_csum,
  9432. .set_rx_csum = tg3_set_rx_csum,
  9433. .set_tx_csum = tg3_set_tx_csum,
  9434. .set_sg = ethtool_op_set_sg,
  9435. .set_tso = tg3_set_tso,
  9436. .self_test = tg3_self_test,
  9437. .get_strings = tg3_get_strings,
  9438. .phys_id = tg3_phys_id,
  9439. .get_ethtool_stats = tg3_get_ethtool_stats,
  9440. .get_coalesce = tg3_get_coalesce,
  9441. .set_coalesce = tg3_set_coalesce,
  9442. .get_sset_count = tg3_get_sset_count,
  9443. };
  9444. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9445. {
  9446. u32 cursize, val, magic;
  9447. tp->nvram_size = EEPROM_CHIP_SIZE;
  9448. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9449. return;
  9450. if ((magic != TG3_EEPROM_MAGIC) &&
  9451. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9452. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9453. return;
  9454. /*
  9455. * Size the chip by reading offsets at increasing powers of two.
  9456. * When we encounter our validation signature, we know the addressing
  9457. * has wrapped around, and thus have our chip size.
  9458. */
  9459. cursize = 0x10;
  9460. while (cursize < tp->nvram_size) {
  9461. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9462. return;
  9463. if (val == magic)
  9464. break;
  9465. cursize <<= 1;
  9466. }
  9467. tp->nvram_size = cursize;
  9468. }
  9469. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9470. {
  9471. u32 val;
  9472. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9473. tg3_nvram_read(tp, 0, &val) != 0)
  9474. return;
  9475. /* Selfboot format */
  9476. if (val != TG3_EEPROM_MAGIC) {
  9477. tg3_get_eeprom_size(tp);
  9478. return;
  9479. }
  9480. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9481. if (val != 0) {
  9482. /* This is confusing. We want to operate on the
  9483. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9484. * call will read from NVRAM and byteswap the data
  9485. * according to the byteswapping settings for all
  9486. * other register accesses. This ensures the data we
  9487. * want will always reside in the lower 16-bits.
  9488. * However, the data in NVRAM is in LE format, which
  9489. * means the data from the NVRAM read will always be
  9490. * opposite the endianness of the CPU. The 16-bit
  9491. * byteswap then brings the data to CPU endianness.
  9492. */
  9493. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9494. return;
  9495. }
  9496. }
  9497. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9498. }
  9499. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9500. {
  9501. u32 nvcfg1;
  9502. nvcfg1 = tr32(NVRAM_CFG1);
  9503. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9504. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9505. } else {
  9506. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9507. tw32(NVRAM_CFG1, nvcfg1);
  9508. }
  9509. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9510. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9511. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9512. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9513. tp->nvram_jedecnum = JEDEC_ATMEL;
  9514. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9515. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9516. break;
  9517. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9518. tp->nvram_jedecnum = JEDEC_ATMEL;
  9519. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9520. break;
  9521. case FLASH_VENDOR_ATMEL_EEPROM:
  9522. tp->nvram_jedecnum = JEDEC_ATMEL;
  9523. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9524. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9525. break;
  9526. case FLASH_VENDOR_ST:
  9527. tp->nvram_jedecnum = JEDEC_ST;
  9528. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9529. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9530. break;
  9531. case FLASH_VENDOR_SAIFUN:
  9532. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9533. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9534. break;
  9535. case FLASH_VENDOR_SST_SMALL:
  9536. case FLASH_VENDOR_SST_LARGE:
  9537. tp->nvram_jedecnum = JEDEC_SST;
  9538. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9539. break;
  9540. }
  9541. } else {
  9542. tp->nvram_jedecnum = JEDEC_ATMEL;
  9543. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9544. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9545. }
  9546. }
  9547. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9548. {
  9549. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9550. case FLASH_5752PAGE_SIZE_256:
  9551. tp->nvram_pagesize = 256;
  9552. break;
  9553. case FLASH_5752PAGE_SIZE_512:
  9554. tp->nvram_pagesize = 512;
  9555. break;
  9556. case FLASH_5752PAGE_SIZE_1K:
  9557. tp->nvram_pagesize = 1024;
  9558. break;
  9559. case FLASH_5752PAGE_SIZE_2K:
  9560. tp->nvram_pagesize = 2048;
  9561. break;
  9562. case FLASH_5752PAGE_SIZE_4K:
  9563. tp->nvram_pagesize = 4096;
  9564. break;
  9565. case FLASH_5752PAGE_SIZE_264:
  9566. tp->nvram_pagesize = 264;
  9567. break;
  9568. case FLASH_5752PAGE_SIZE_528:
  9569. tp->nvram_pagesize = 528;
  9570. break;
  9571. }
  9572. }
  9573. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9574. {
  9575. u32 nvcfg1;
  9576. nvcfg1 = tr32(NVRAM_CFG1);
  9577. /* NVRAM protection for TPM */
  9578. if (nvcfg1 & (1 << 27))
  9579. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9580. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9581. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9582. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9583. tp->nvram_jedecnum = JEDEC_ATMEL;
  9584. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9585. break;
  9586. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9587. tp->nvram_jedecnum = JEDEC_ATMEL;
  9588. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9589. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9590. break;
  9591. case FLASH_5752VENDOR_ST_M45PE10:
  9592. case FLASH_5752VENDOR_ST_M45PE20:
  9593. case FLASH_5752VENDOR_ST_M45PE40:
  9594. tp->nvram_jedecnum = JEDEC_ST;
  9595. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9596. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9597. break;
  9598. }
  9599. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9600. tg3_nvram_get_pagesize(tp, nvcfg1);
  9601. } else {
  9602. /* For eeprom, set pagesize to maximum eeprom size */
  9603. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9604. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9605. tw32(NVRAM_CFG1, nvcfg1);
  9606. }
  9607. }
  9608. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9609. {
  9610. u32 nvcfg1, protect = 0;
  9611. nvcfg1 = tr32(NVRAM_CFG1);
  9612. /* NVRAM protection for TPM */
  9613. if (nvcfg1 & (1 << 27)) {
  9614. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9615. protect = 1;
  9616. }
  9617. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9618. switch (nvcfg1) {
  9619. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9620. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9621. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9622. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9623. tp->nvram_jedecnum = JEDEC_ATMEL;
  9624. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9625. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9626. tp->nvram_pagesize = 264;
  9627. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9628. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9629. tp->nvram_size = (protect ? 0x3e200 :
  9630. TG3_NVRAM_SIZE_512KB);
  9631. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9632. tp->nvram_size = (protect ? 0x1f200 :
  9633. TG3_NVRAM_SIZE_256KB);
  9634. else
  9635. tp->nvram_size = (protect ? 0x1f200 :
  9636. TG3_NVRAM_SIZE_128KB);
  9637. break;
  9638. case FLASH_5752VENDOR_ST_M45PE10:
  9639. case FLASH_5752VENDOR_ST_M45PE20:
  9640. case FLASH_5752VENDOR_ST_M45PE40:
  9641. tp->nvram_jedecnum = JEDEC_ST;
  9642. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9643. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9644. tp->nvram_pagesize = 256;
  9645. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9646. tp->nvram_size = (protect ?
  9647. TG3_NVRAM_SIZE_64KB :
  9648. TG3_NVRAM_SIZE_128KB);
  9649. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9650. tp->nvram_size = (protect ?
  9651. TG3_NVRAM_SIZE_64KB :
  9652. TG3_NVRAM_SIZE_256KB);
  9653. else
  9654. tp->nvram_size = (protect ?
  9655. TG3_NVRAM_SIZE_128KB :
  9656. TG3_NVRAM_SIZE_512KB);
  9657. break;
  9658. }
  9659. }
  9660. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9661. {
  9662. u32 nvcfg1;
  9663. nvcfg1 = tr32(NVRAM_CFG1);
  9664. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9665. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9666. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9667. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9668. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9669. tp->nvram_jedecnum = JEDEC_ATMEL;
  9670. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9671. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9672. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9673. tw32(NVRAM_CFG1, nvcfg1);
  9674. break;
  9675. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9676. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9677. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9678. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9679. tp->nvram_jedecnum = JEDEC_ATMEL;
  9680. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9681. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9682. tp->nvram_pagesize = 264;
  9683. break;
  9684. case FLASH_5752VENDOR_ST_M45PE10:
  9685. case FLASH_5752VENDOR_ST_M45PE20:
  9686. case FLASH_5752VENDOR_ST_M45PE40:
  9687. tp->nvram_jedecnum = JEDEC_ST;
  9688. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9689. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9690. tp->nvram_pagesize = 256;
  9691. break;
  9692. }
  9693. }
  9694. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9695. {
  9696. u32 nvcfg1, protect = 0;
  9697. nvcfg1 = tr32(NVRAM_CFG1);
  9698. /* NVRAM protection for TPM */
  9699. if (nvcfg1 & (1 << 27)) {
  9700. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9701. protect = 1;
  9702. }
  9703. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9704. switch (nvcfg1) {
  9705. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9706. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9707. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9708. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9709. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9710. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9711. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9712. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9713. tp->nvram_jedecnum = JEDEC_ATMEL;
  9714. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9715. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9716. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9717. tp->nvram_pagesize = 256;
  9718. break;
  9719. case FLASH_5761VENDOR_ST_A_M45PE20:
  9720. case FLASH_5761VENDOR_ST_A_M45PE40:
  9721. case FLASH_5761VENDOR_ST_A_M45PE80:
  9722. case FLASH_5761VENDOR_ST_A_M45PE16:
  9723. case FLASH_5761VENDOR_ST_M_M45PE20:
  9724. case FLASH_5761VENDOR_ST_M_M45PE40:
  9725. case FLASH_5761VENDOR_ST_M_M45PE80:
  9726. case FLASH_5761VENDOR_ST_M_M45PE16:
  9727. tp->nvram_jedecnum = JEDEC_ST;
  9728. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9729. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9730. tp->nvram_pagesize = 256;
  9731. break;
  9732. }
  9733. if (protect) {
  9734. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9735. } else {
  9736. switch (nvcfg1) {
  9737. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9738. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9739. case FLASH_5761VENDOR_ST_A_M45PE16:
  9740. case FLASH_5761VENDOR_ST_M_M45PE16:
  9741. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9742. break;
  9743. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9744. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9745. case FLASH_5761VENDOR_ST_A_M45PE80:
  9746. case FLASH_5761VENDOR_ST_M_M45PE80:
  9747. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9748. break;
  9749. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9750. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9751. case FLASH_5761VENDOR_ST_A_M45PE40:
  9752. case FLASH_5761VENDOR_ST_M_M45PE40:
  9753. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9754. break;
  9755. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9756. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9757. case FLASH_5761VENDOR_ST_A_M45PE20:
  9758. case FLASH_5761VENDOR_ST_M_M45PE20:
  9759. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9760. break;
  9761. }
  9762. }
  9763. }
  9764. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9765. {
  9766. tp->nvram_jedecnum = JEDEC_ATMEL;
  9767. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9768. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9769. }
  9770. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9771. {
  9772. u32 nvcfg1;
  9773. nvcfg1 = tr32(NVRAM_CFG1);
  9774. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9775. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9776. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9777. tp->nvram_jedecnum = JEDEC_ATMEL;
  9778. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9779. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9780. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9781. tw32(NVRAM_CFG1, nvcfg1);
  9782. return;
  9783. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9784. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9785. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9786. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9787. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9788. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9789. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9790. tp->nvram_jedecnum = JEDEC_ATMEL;
  9791. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9792. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9793. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9794. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9795. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9796. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9797. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9798. break;
  9799. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9800. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9801. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9802. break;
  9803. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9804. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9805. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9806. break;
  9807. }
  9808. break;
  9809. case FLASH_5752VENDOR_ST_M45PE10:
  9810. case FLASH_5752VENDOR_ST_M45PE20:
  9811. case FLASH_5752VENDOR_ST_M45PE40:
  9812. tp->nvram_jedecnum = JEDEC_ST;
  9813. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9814. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9815. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9816. case FLASH_5752VENDOR_ST_M45PE10:
  9817. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9818. break;
  9819. case FLASH_5752VENDOR_ST_M45PE20:
  9820. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9821. break;
  9822. case FLASH_5752VENDOR_ST_M45PE40:
  9823. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9824. break;
  9825. }
  9826. break;
  9827. default:
  9828. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9829. return;
  9830. }
  9831. tg3_nvram_get_pagesize(tp, nvcfg1);
  9832. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9833. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9834. }
  9835. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9836. {
  9837. u32 nvcfg1;
  9838. nvcfg1 = tr32(NVRAM_CFG1);
  9839. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9840. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9841. case FLASH_5717VENDOR_MICRO_EEPROM:
  9842. tp->nvram_jedecnum = JEDEC_ATMEL;
  9843. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9844. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9845. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9846. tw32(NVRAM_CFG1, nvcfg1);
  9847. return;
  9848. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9849. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9850. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9851. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9852. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9853. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9854. case FLASH_5717VENDOR_ATMEL_45USPT:
  9855. tp->nvram_jedecnum = JEDEC_ATMEL;
  9856. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9857. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9858. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9859. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9860. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9861. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9862. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9863. break;
  9864. default:
  9865. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9866. break;
  9867. }
  9868. break;
  9869. case FLASH_5717VENDOR_ST_M_M25PE10:
  9870. case FLASH_5717VENDOR_ST_A_M25PE10:
  9871. case FLASH_5717VENDOR_ST_M_M45PE10:
  9872. case FLASH_5717VENDOR_ST_A_M45PE10:
  9873. case FLASH_5717VENDOR_ST_M_M25PE20:
  9874. case FLASH_5717VENDOR_ST_A_M25PE20:
  9875. case FLASH_5717VENDOR_ST_M_M45PE20:
  9876. case FLASH_5717VENDOR_ST_A_M45PE20:
  9877. case FLASH_5717VENDOR_ST_25USPT:
  9878. case FLASH_5717VENDOR_ST_45USPT:
  9879. tp->nvram_jedecnum = JEDEC_ST;
  9880. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9881. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9882. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9883. case FLASH_5717VENDOR_ST_M_M25PE20:
  9884. case FLASH_5717VENDOR_ST_A_M25PE20:
  9885. case FLASH_5717VENDOR_ST_M_M45PE20:
  9886. case FLASH_5717VENDOR_ST_A_M45PE20:
  9887. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9888. break;
  9889. default:
  9890. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9891. break;
  9892. }
  9893. break;
  9894. default:
  9895. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9896. return;
  9897. }
  9898. tg3_nvram_get_pagesize(tp, nvcfg1);
  9899. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9900. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9901. }
  9902. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9903. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9904. {
  9905. tw32_f(GRC_EEPROM_ADDR,
  9906. (EEPROM_ADDR_FSM_RESET |
  9907. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9908. EEPROM_ADDR_CLKPERD_SHIFT)));
  9909. msleep(1);
  9910. /* Enable seeprom accesses. */
  9911. tw32_f(GRC_LOCAL_CTRL,
  9912. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9913. udelay(100);
  9914. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9915. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9916. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9917. if (tg3_nvram_lock(tp)) {
  9918. netdev_warn(tp->dev,
  9919. "Cannot get nvram lock, %s failed\n",
  9920. __func__);
  9921. return;
  9922. }
  9923. tg3_enable_nvram_access(tp);
  9924. tp->nvram_size = 0;
  9925. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9926. tg3_get_5752_nvram_info(tp);
  9927. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9928. tg3_get_5755_nvram_info(tp);
  9929. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9930. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9931. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9932. tg3_get_5787_nvram_info(tp);
  9933. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9934. tg3_get_5761_nvram_info(tp);
  9935. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9936. tg3_get_5906_nvram_info(tp);
  9937. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9938. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9939. tg3_get_57780_nvram_info(tp);
  9940. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9942. tg3_get_5717_nvram_info(tp);
  9943. else
  9944. tg3_get_nvram_info(tp);
  9945. if (tp->nvram_size == 0)
  9946. tg3_get_nvram_size(tp);
  9947. tg3_disable_nvram_access(tp);
  9948. tg3_nvram_unlock(tp);
  9949. } else {
  9950. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9951. tg3_get_eeprom_size(tp);
  9952. }
  9953. }
  9954. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9955. u32 offset, u32 len, u8 *buf)
  9956. {
  9957. int i, j, rc = 0;
  9958. u32 val;
  9959. for (i = 0; i < len; i += 4) {
  9960. u32 addr;
  9961. __be32 data;
  9962. addr = offset + i;
  9963. memcpy(&data, buf + i, 4);
  9964. /*
  9965. * The SEEPROM interface expects the data to always be opposite
  9966. * the native endian format. We accomplish this by reversing
  9967. * all the operations that would have been performed on the
  9968. * data from a call to tg3_nvram_read_be32().
  9969. */
  9970. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9971. val = tr32(GRC_EEPROM_ADDR);
  9972. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9973. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9974. EEPROM_ADDR_READ);
  9975. tw32(GRC_EEPROM_ADDR, val |
  9976. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9977. (addr & EEPROM_ADDR_ADDR_MASK) |
  9978. EEPROM_ADDR_START |
  9979. EEPROM_ADDR_WRITE);
  9980. for (j = 0; j < 1000; j++) {
  9981. val = tr32(GRC_EEPROM_ADDR);
  9982. if (val & EEPROM_ADDR_COMPLETE)
  9983. break;
  9984. msleep(1);
  9985. }
  9986. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9987. rc = -EBUSY;
  9988. break;
  9989. }
  9990. }
  9991. return rc;
  9992. }
  9993. /* offset and length are dword aligned */
  9994. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9995. u8 *buf)
  9996. {
  9997. int ret = 0;
  9998. u32 pagesize = tp->nvram_pagesize;
  9999. u32 pagemask = pagesize - 1;
  10000. u32 nvram_cmd;
  10001. u8 *tmp;
  10002. tmp = kmalloc(pagesize, GFP_KERNEL);
  10003. if (tmp == NULL)
  10004. return -ENOMEM;
  10005. while (len) {
  10006. int j;
  10007. u32 phy_addr, page_off, size;
  10008. phy_addr = offset & ~pagemask;
  10009. for (j = 0; j < pagesize; j += 4) {
  10010. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10011. (__be32 *) (tmp + j));
  10012. if (ret)
  10013. break;
  10014. }
  10015. if (ret)
  10016. break;
  10017. page_off = offset & pagemask;
  10018. size = pagesize;
  10019. if (len < size)
  10020. size = len;
  10021. len -= size;
  10022. memcpy(tmp + page_off, buf, size);
  10023. offset = offset + (pagesize - page_off);
  10024. tg3_enable_nvram_access(tp);
  10025. /*
  10026. * Before we can erase the flash page, we need
  10027. * to issue a special "write enable" command.
  10028. */
  10029. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10030. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10031. break;
  10032. /* Erase the target page */
  10033. tw32(NVRAM_ADDR, phy_addr);
  10034. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10035. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10036. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10037. break;
  10038. /* Issue another write enable to start the write. */
  10039. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10040. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10041. break;
  10042. for (j = 0; j < pagesize; j += 4) {
  10043. __be32 data;
  10044. data = *((__be32 *) (tmp + j));
  10045. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10046. tw32(NVRAM_ADDR, phy_addr + j);
  10047. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10048. NVRAM_CMD_WR;
  10049. if (j == 0)
  10050. nvram_cmd |= NVRAM_CMD_FIRST;
  10051. else if (j == (pagesize - 4))
  10052. nvram_cmd |= NVRAM_CMD_LAST;
  10053. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10054. break;
  10055. }
  10056. if (ret)
  10057. break;
  10058. }
  10059. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10060. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10061. kfree(tmp);
  10062. return ret;
  10063. }
  10064. /* offset and length are dword aligned */
  10065. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10066. u8 *buf)
  10067. {
  10068. int i, ret = 0;
  10069. for (i = 0; i < len; i += 4, offset += 4) {
  10070. u32 page_off, phy_addr, nvram_cmd;
  10071. __be32 data;
  10072. memcpy(&data, buf + i, 4);
  10073. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10074. page_off = offset % tp->nvram_pagesize;
  10075. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10076. tw32(NVRAM_ADDR, phy_addr);
  10077. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10078. if (page_off == 0 || i == 0)
  10079. nvram_cmd |= NVRAM_CMD_FIRST;
  10080. if (page_off == (tp->nvram_pagesize - 4))
  10081. nvram_cmd |= NVRAM_CMD_LAST;
  10082. if (i == (len - 4))
  10083. nvram_cmd |= NVRAM_CMD_LAST;
  10084. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10085. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10086. (tp->nvram_jedecnum == JEDEC_ST) &&
  10087. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10088. if ((ret = tg3_nvram_exec_cmd(tp,
  10089. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10090. NVRAM_CMD_DONE)))
  10091. break;
  10092. }
  10093. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10094. /* We always do complete word writes to eeprom. */
  10095. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10096. }
  10097. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10098. break;
  10099. }
  10100. return ret;
  10101. }
  10102. /* offset and length are dword aligned */
  10103. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10104. {
  10105. int ret;
  10106. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10107. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10108. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10109. udelay(40);
  10110. }
  10111. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10112. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10113. } else {
  10114. u32 grc_mode;
  10115. ret = tg3_nvram_lock(tp);
  10116. if (ret)
  10117. return ret;
  10118. tg3_enable_nvram_access(tp);
  10119. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10120. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10121. tw32(NVRAM_WRITE1, 0x406);
  10122. grc_mode = tr32(GRC_MODE);
  10123. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10124. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10125. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10126. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10127. buf);
  10128. } else {
  10129. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10130. buf);
  10131. }
  10132. grc_mode = tr32(GRC_MODE);
  10133. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10134. tg3_disable_nvram_access(tp);
  10135. tg3_nvram_unlock(tp);
  10136. }
  10137. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10138. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10139. udelay(40);
  10140. }
  10141. return ret;
  10142. }
  10143. struct subsys_tbl_ent {
  10144. u16 subsys_vendor, subsys_devid;
  10145. u32 phy_id;
  10146. };
  10147. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10148. /* Broadcom boards. */
  10149. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10150. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10151. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10152. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10153. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10154. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10155. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10156. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10157. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10158. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10159. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10160. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10161. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10162. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10163. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10164. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10165. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10166. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10167. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10168. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10169. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10170. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10171. /* 3com boards. */
  10172. { TG3PCI_SUBVENDOR_ID_3COM,
  10173. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10174. { TG3PCI_SUBVENDOR_ID_3COM,
  10175. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10176. { TG3PCI_SUBVENDOR_ID_3COM,
  10177. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10178. { TG3PCI_SUBVENDOR_ID_3COM,
  10179. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10180. { TG3PCI_SUBVENDOR_ID_3COM,
  10181. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10182. /* DELL boards. */
  10183. { TG3PCI_SUBVENDOR_ID_DELL,
  10184. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10185. { TG3PCI_SUBVENDOR_ID_DELL,
  10186. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10187. { TG3PCI_SUBVENDOR_ID_DELL,
  10188. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10189. { TG3PCI_SUBVENDOR_ID_DELL,
  10190. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10191. /* Compaq boards. */
  10192. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10193. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10194. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10195. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10196. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10197. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10198. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10199. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10200. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10201. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10202. /* IBM boards. */
  10203. { TG3PCI_SUBVENDOR_ID_IBM,
  10204. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10205. };
  10206. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10207. {
  10208. int i;
  10209. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10210. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10211. tp->pdev->subsystem_vendor) &&
  10212. (subsys_id_to_phy_id[i].subsys_devid ==
  10213. tp->pdev->subsystem_device))
  10214. return &subsys_id_to_phy_id[i];
  10215. }
  10216. return NULL;
  10217. }
  10218. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10219. {
  10220. u32 val;
  10221. u16 pmcsr;
  10222. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10223. * so need make sure we're in D0.
  10224. */
  10225. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10226. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10227. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10228. msleep(1);
  10229. /* Make sure register accesses (indirect or otherwise)
  10230. * will function correctly.
  10231. */
  10232. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10233. tp->misc_host_ctrl);
  10234. /* The memory arbiter has to be enabled in order for SRAM accesses
  10235. * to succeed. Normally on powerup the tg3 chip firmware will make
  10236. * sure it is enabled, but other entities such as system netboot
  10237. * code might disable it.
  10238. */
  10239. val = tr32(MEMARB_MODE);
  10240. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10241. tp->phy_id = TG3_PHY_ID_INVALID;
  10242. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10243. /* Assume an onboard device and WOL capable by default. */
  10244. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10245. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10246. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10247. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10248. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10249. }
  10250. val = tr32(VCPU_CFGSHDW);
  10251. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10252. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10253. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10254. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10255. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10256. goto done;
  10257. }
  10258. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10259. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10260. u32 nic_cfg, led_cfg;
  10261. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10262. int eeprom_phy_serdes = 0;
  10263. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10264. tp->nic_sram_data_cfg = nic_cfg;
  10265. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10266. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10267. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10268. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10269. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10270. (ver > 0) && (ver < 0x100))
  10271. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10272. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10273. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10274. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10275. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10276. eeprom_phy_serdes = 1;
  10277. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10278. if (nic_phy_id != 0) {
  10279. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10280. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10281. eeprom_phy_id = (id1 >> 16) << 10;
  10282. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10283. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10284. } else
  10285. eeprom_phy_id = 0;
  10286. tp->phy_id = eeprom_phy_id;
  10287. if (eeprom_phy_serdes) {
  10288. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10289. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10290. else
  10291. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10292. }
  10293. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10294. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10295. SHASTA_EXT_LED_MODE_MASK);
  10296. else
  10297. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10298. switch (led_cfg) {
  10299. default:
  10300. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10301. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10302. break;
  10303. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10304. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10305. break;
  10306. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10307. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10308. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10309. * read on some older 5700/5701 bootcode.
  10310. */
  10311. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10312. ASIC_REV_5700 ||
  10313. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10314. ASIC_REV_5701)
  10315. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10316. break;
  10317. case SHASTA_EXT_LED_SHARED:
  10318. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10319. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10320. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10321. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10322. LED_CTRL_MODE_PHY_2);
  10323. break;
  10324. case SHASTA_EXT_LED_MAC:
  10325. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10326. break;
  10327. case SHASTA_EXT_LED_COMBO:
  10328. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10329. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10330. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10331. LED_CTRL_MODE_PHY_2);
  10332. break;
  10333. }
  10334. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10335. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10336. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10337. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10338. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10339. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10340. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10341. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10342. if ((tp->pdev->subsystem_vendor ==
  10343. PCI_VENDOR_ID_ARIMA) &&
  10344. (tp->pdev->subsystem_device == 0x205a ||
  10345. tp->pdev->subsystem_device == 0x2063))
  10346. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10347. } else {
  10348. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10349. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10350. }
  10351. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10352. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10353. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10354. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10355. }
  10356. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10357. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10358. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10359. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10360. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10361. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10362. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10363. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10364. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10365. if (cfg2 & (1 << 17))
  10366. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10367. /* serdes signal pre-emphasis in register 0x590 set by */
  10368. /* bootcode if bit 18 is set */
  10369. if (cfg2 & (1 << 18))
  10370. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10371. if (((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) ||
  10372. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10373. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX))) &&
  10374. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10375. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10376. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10377. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10378. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  10379. u32 cfg3;
  10380. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10381. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10382. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10383. }
  10384. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10385. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10386. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10387. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10388. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10389. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10390. }
  10391. done:
  10392. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  10393. device_set_wakeup_enable(&tp->pdev->dev,
  10394. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10395. else
  10396. device_set_wakeup_capable(&tp->pdev->dev, false);
  10397. }
  10398. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10399. {
  10400. int i;
  10401. u32 val;
  10402. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10403. tw32(OTP_CTRL, cmd);
  10404. /* Wait for up to 1 ms for command to execute. */
  10405. for (i = 0; i < 100; i++) {
  10406. val = tr32(OTP_STATUS);
  10407. if (val & OTP_STATUS_CMD_DONE)
  10408. break;
  10409. udelay(10);
  10410. }
  10411. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10412. }
  10413. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10414. * configuration is a 32-bit value that straddles the alignment boundary.
  10415. * We do two 32-bit reads and then shift and merge the results.
  10416. */
  10417. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10418. {
  10419. u32 bhalf_otp, thalf_otp;
  10420. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10421. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10422. return 0;
  10423. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10424. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10425. return 0;
  10426. thalf_otp = tr32(OTP_READ_DATA);
  10427. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10428. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10429. return 0;
  10430. bhalf_otp = tr32(OTP_READ_DATA);
  10431. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10432. }
  10433. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10434. {
  10435. u32 adv = ADVERTISED_Autoneg |
  10436. ADVERTISED_Pause;
  10437. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10438. adv |= ADVERTISED_1000baseT_Half |
  10439. ADVERTISED_1000baseT_Full;
  10440. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10441. adv |= ADVERTISED_100baseT_Half |
  10442. ADVERTISED_100baseT_Full |
  10443. ADVERTISED_10baseT_Half |
  10444. ADVERTISED_10baseT_Full |
  10445. ADVERTISED_TP;
  10446. else
  10447. adv |= ADVERTISED_FIBRE;
  10448. tp->link_config.advertising = adv;
  10449. tp->link_config.speed = SPEED_INVALID;
  10450. tp->link_config.duplex = DUPLEX_INVALID;
  10451. tp->link_config.autoneg = AUTONEG_ENABLE;
  10452. tp->link_config.active_speed = SPEED_INVALID;
  10453. tp->link_config.active_duplex = DUPLEX_INVALID;
  10454. tp->link_config.orig_speed = SPEED_INVALID;
  10455. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10456. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10457. }
  10458. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10459. {
  10460. u32 hw_phy_id_1, hw_phy_id_2;
  10461. u32 hw_phy_id, hw_phy_id_masked;
  10462. int err;
  10463. /* flow control autonegotiation is default behavior */
  10464. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10465. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10466. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10467. return tg3_phy_init(tp);
  10468. /* Reading the PHY ID register can conflict with ASF
  10469. * firmware access to the PHY hardware.
  10470. */
  10471. err = 0;
  10472. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10473. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10474. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10475. } else {
  10476. /* Now read the physical PHY_ID from the chip and verify
  10477. * that it is sane. If it doesn't look good, we fall back
  10478. * to either the hard-coded table based PHY_ID and failing
  10479. * that the value found in the eeprom area.
  10480. */
  10481. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10482. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10483. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10484. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10485. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10486. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10487. }
  10488. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10489. tp->phy_id = hw_phy_id;
  10490. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10491. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10492. else
  10493. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10494. } else {
  10495. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10496. /* Do nothing, phy ID already set up in
  10497. * tg3_get_eeprom_hw_cfg().
  10498. */
  10499. } else {
  10500. struct subsys_tbl_ent *p;
  10501. /* No eeprom signature? Try the hardcoded
  10502. * subsys device table.
  10503. */
  10504. p = tg3_lookup_by_subsys(tp);
  10505. if (!p)
  10506. return -ENODEV;
  10507. tp->phy_id = p->phy_id;
  10508. if (!tp->phy_id ||
  10509. tp->phy_id == TG3_PHY_ID_BCM8002)
  10510. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10511. }
  10512. }
  10513. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10514. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10515. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10516. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10517. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10518. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10519. tg3_phy_init_link_config(tp);
  10520. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10521. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10522. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10523. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10524. tg3_readphy(tp, MII_BMSR, &bmsr);
  10525. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10526. (bmsr & BMSR_LSTATUS))
  10527. goto skip_phy_reset;
  10528. err = tg3_phy_reset(tp);
  10529. if (err)
  10530. return err;
  10531. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10532. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10533. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10534. tg3_ctrl = 0;
  10535. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10536. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10537. MII_TG3_CTRL_ADV_1000_FULL);
  10538. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10539. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10540. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10541. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10542. }
  10543. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10544. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10545. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10546. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10547. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10548. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10549. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10550. tg3_writephy(tp, MII_BMCR,
  10551. BMCR_ANENABLE | BMCR_ANRESTART);
  10552. }
  10553. tg3_phy_set_wirespeed(tp);
  10554. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10555. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10556. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10557. }
  10558. skip_phy_reset:
  10559. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10560. err = tg3_init_5401phy_dsp(tp);
  10561. if (err)
  10562. return err;
  10563. err = tg3_init_5401phy_dsp(tp);
  10564. }
  10565. return err;
  10566. }
  10567. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10568. {
  10569. u8 *vpd_data;
  10570. unsigned int block_end, rosize, len;
  10571. int j, i = 0;
  10572. u32 magic;
  10573. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10574. tg3_nvram_read(tp, 0x0, &magic))
  10575. goto out_no_vpd;
  10576. vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
  10577. if (!vpd_data)
  10578. goto out_no_vpd;
  10579. if (magic == TG3_EEPROM_MAGIC) {
  10580. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10581. u32 tmp;
  10582. /* The data is in little-endian format in NVRAM.
  10583. * Use the big-endian read routines to preserve
  10584. * the byte order as it exists in NVRAM.
  10585. */
  10586. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10587. goto out_not_found;
  10588. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10589. }
  10590. } else {
  10591. ssize_t cnt;
  10592. unsigned int pos = 0;
  10593. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10594. cnt = pci_read_vpd(tp->pdev, pos,
  10595. TG3_NVM_VPD_LEN - pos,
  10596. &vpd_data[pos]);
  10597. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10598. cnt = 0;
  10599. else if (cnt < 0)
  10600. goto out_not_found;
  10601. }
  10602. if (pos != TG3_NVM_VPD_LEN)
  10603. goto out_not_found;
  10604. }
  10605. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10606. PCI_VPD_LRDT_RO_DATA);
  10607. if (i < 0)
  10608. goto out_not_found;
  10609. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10610. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10611. i += PCI_VPD_LRDT_TAG_SIZE;
  10612. if (block_end > TG3_NVM_VPD_LEN)
  10613. goto out_not_found;
  10614. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10615. PCI_VPD_RO_KEYWORD_MFR_ID);
  10616. if (j > 0) {
  10617. len = pci_vpd_info_field_size(&vpd_data[j]);
  10618. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10619. if (j + len > block_end || len != 4 ||
  10620. memcmp(&vpd_data[j], "1028", 4))
  10621. goto partno;
  10622. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10623. PCI_VPD_RO_KEYWORD_VENDOR0);
  10624. if (j < 0)
  10625. goto partno;
  10626. len = pci_vpd_info_field_size(&vpd_data[j]);
  10627. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10628. if (j + len > block_end)
  10629. goto partno;
  10630. memcpy(tp->fw_ver, &vpd_data[j], len);
  10631. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10632. }
  10633. partno:
  10634. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10635. PCI_VPD_RO_KEYWORD_PARTNO);
  10636. if (i < 0)
  10637. goto out_not_found;
  10638. len = pci_vpd_info_field_size(&vpd_data[i]);
  10639. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10640. if (len > TG3_BPN_SIZE ||
  10641. (len + i) > TG3_NVM_VPD_LEN)
  10642. goto out_not_found;
  10643. memcpy(tp->board_part_number, &vpd_data[i], len);
  10644. out_not_found:
  10645. kfree(vpd_data);
  10646. if (tp->board_part_number[0])
  10647. return;
  10648. out_no_vpd:
  10649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10650. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10651. strcpy(tp->board_part_number, "BCM5717");
  10652. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10653. strcpy(tp->board_part_number, "BCM5718");
  10654. else
  10655. goto nomatch;
  10656. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10657. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10658. strcpy(tp->board_part_number, "BCM57780");
  10659. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10660. strcpy(tp->board_part_number, "BCM57760");
  10661. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10662. strcpy(tp->board_part_number, "BCM57790");
  10663. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10664. strcpy(tp->board_part_number, "BCM57788");
  10665. else
  10666. goto nomatch;
  10667. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10668. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10669. strcpy(tp->board_part_number, "BCM57761");
  10670. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10671. strcpy(tp->board_part_number, "BCM57765");
  10672. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10673. strcpy(tp->board_part_number, "BCM57781");
  10674. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10675. strcpy(tp->board_part_number, "BCM57785");
  10676. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10677. strcpy(tp->board_part_number, "BCM57791");
  10678. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10679. strcpy(tp->board_part_number, "BCM57795");
  10680. else
  10681. goto nomatch;
  10682. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10683. strcpy(tp->board_part_number, "BCM95906");
  10684. } else {
  10685. nomatch:
  10686. strcpy(tp->board_part_number, "none");
  10687. }
  10688. }
  10689. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10690. {
  10691. u32 val;
  10692. if (tg3_nvram_read(tp, offset, &val) ||
  10693. (val & 0xfc000000) != 0x0c000000 ||
  10694. tg3_nvram_read(tp, offset + 4, &val) ||
  10695. val != 0)
  10696. return 0;
  10697. return 1;
  10698. }
  10699. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10700. {
  10701. u32 val, offset, start, ver_offset;
  10702. int i, dst_off;
  10703. bool newver = false;
  10704. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10705. tg3_nvram_read(tp, 0x4, &start))
  10706. return;
  10707. offset = tg3_nvram_logical_addr(tp, offset);
  10708. if (tg3_nvram_read(tp, offset, &val))
  10709. return;
  10710. if ((val & 0xfc000000) == 0x0c000000) {
  10711. if (tg3_nvram_read(tp, offset + 4, &val))
  10712. return;
  10713. if (val == 0)
  10714. newver = true;
  10715. }
  10716. dst_off = strlen(tp->fw_ver);
  10717. if (newver) {
  10718. if (TG3_VER_SIZE - dst_off < 16 ||
  10719. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10720. return;
  10721. offset = offset + ver_offset - start;
  10722. for (i = 0; i < 16; i += 4) {
  10723. __be32 v;
  10724. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10725. return;
  10726. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10727. }
  10728. } else {
  10729. u32 major, minor;
  10730. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10731. return;
  10732. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10733. TG3_NVM_BCVER_MAJSFT;
  10734. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10735. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10736. "v%d.%02d", major, minor);
  10737. }
  10738. }
  10739. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10740. {
  10741. u32 val, major, minor;
  10742. /* Use native endian representation */
  10743. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10744. return;
  10745. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10746. TG3_NVM_HWSB_CFG1_MAJSFT;
  10747. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10748. TG3_NVM_HWSB_CFG1_MINSFT;
  10749. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10750. }
  10751. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10752. {
  10753. u32 offset, major, minor, build;
  10754. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10755. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10756. return;
  10757. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10758. case TG3_EEPROM_SB_REVISION_0:
  10759. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10760. break;
  10761. case TG3_EEPROM_SB_REVISION_2:
  10762. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10763. break;
  10764. case TG3_EEPROM_SB_REVISION_3:
  10765. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10766. break;
  10767. case TG3_EEPROM_SB_REVISION_4:
  10768. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10769. break;
  10770. case TG3_EEPROM_SB_REVISION_5:
  10771. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10772. break;
  10773. case TG3_EEPROM_SB_REVISION_6:
  10774. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10775. break;
  10776. default:
  10777. return;
  10778. }
  10779. if (tg3_nvram_read(tp, offset, &val))
  10780. return;
  10781. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10782. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10783. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10784. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10785. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10786. if (minor > 99 || build > 26)
  10787. return;
  10788. offset = strlen(tp->fw_ver);
  10789. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10790. " v%d.%02d", major, minor);
  10791. if (build > 0) {
  10792. offset = strlen(tp->fw_ver);
  10793. if (offset < TG3_VER_SIZE - 1)
  10794. tp->fw_ver[offset] = 'a' + build - 1;
  10795. }
  10796. }
  10797. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10798. {
  10799. u32 val, offset, start;
  10800. int i, vlen;
  10801. for (offset = TG3_NVM_DIR_START;
  10802. offset < TG3_NVM_DIR_END;
  10803. offset += TG3_NVM_DIRENT_SIZE) {
  10804. if (tg3_nvram_read(tp, offset, &val))
  10805. return;
  10806. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10807. break;
  10808. }
  10809. if (offset == TG3_NVM_DIR_END)
  10810. return;
  10811. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10812. start = 0x08000000;
  10813. else if (tg3_nvram_read(tp, offset - 4, &start))
  10814. return;
  10815. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10816. !tg3_fw_img_is_valid(tp, offset) ||
  10817. tg3_nvram_read(tp, offset + 8, &val))
  10818. return;
  10819. offset += val - start;
  10820. vlen = strlen(tp->fw_ver);
  10821. tp->fw_ver[vlen++] = ',';
  10822. tp->fw_ver[vlen++] = ' ';
  10823. for (i = 0; i < 4; i++) {
  10824. __be32 v;
  10825. if (tg3_nvram_read_be32(tp, offset, &v))
  10826. return;
  10827. offset += sizeof(v);
  10828. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10829. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10830. break;
  10831. }
  10832. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10833. vlen += sizeof(v);
  10834. }
  10835. }
  10836. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10837. {
  10838. int vlen;
  10839. u32 apedata;
  10840. char *fwtype;
  10841. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10842. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10843. return;
  10844. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10845. if (apedata != APE_SEG_SIG_MAGIC)
  10846. return;
  10847. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10848. if (!(apedata & APE_FW_STATUS_READY))
  10849. return;
  10850. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10851. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  10852. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  10853. fwtype = "NCSI";
  10854. } else {
  10855. fwtype = "DASH";
  10856. }
  10857. vlen = strlen(tp->fw_ver);
  10858. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10859. fwtype,
  10860. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10861. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10862. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10863. (apedata & APE_FW_VERSION_BLDMSK));
  10864. }
  10865. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10866. {
  10867. u32 val;
  10868. bool vpd_vers = false;
  10869. if (tp->fw_ver[0] != 0)
  10870. vpd_vers = true;
  10871. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10872. strcat(tp->fw_ver, "sb");
  10873. return;
  10874. }
  10875. if (tg3_nvram_read(tp, 0, &val))
  10876. return;
  10877. if (val == TG3_EEPROM_MAGIC)
  10878. tg3_read_bc_ver(tp);
  10879. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10880. tg3_read_sb_ver(tp, val);
  10881. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10882. tg3_read_hwsb_ver(tp);
  10883. else
  10884. return;
  10885. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10886. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10887. goto done;
  10888. tg3_read_mgmtfw_ver(tp);
  10889. done:
  10890. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10891. }
  10892. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10893. static inline void vlan_features_add(struct net_device *dev, unsigned long flags)
  10894. {
  10895. dev->vlan_features |= flags;
  10896. }
  10897. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  10898. {
  10899. if (tp->tg3_flags3 & TG3_FLG3_LRG_PROD_RING_CAP)
  10900. return TG3_RX_RET_MAX_SIZE_5717;
  10901. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  10902. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10903. return TG3_RX_RET_MAX_SIZE_5700;
  10904. else
  10905. return TG3_RX_RET_MAX_SIZE_5705;
  10906. }
  10907. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  10908. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10909. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10910. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  10911. { },
  10912. };
  10913. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10914. {
  10915. u32 misc_ctrl_reg;
  10916. u32 pci_state_reg, grc_misc_cfg;
  10917. u32 val;
  10918. u16 pci_cmd;
  10919. int err;
  10920. /* Force memory write invalidate off. If we leave it on,
  10921. * then on 5700_BX chips we have to enable a workaround.
  10922. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10923. * to match the cacheline size. The Broadcom driver have this
  10924. * workaround but turns MWI off all the times so never uses
  10925. * it. This seems to suggest that the workaround is insufficient.
  10926. */
  10927. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10928. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10929. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10930. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10931. * has the register indirect write enable bit set before
  10932. * we try to access any of the MMIO registers. It is also
  10933. * critical that the PCI-X hw workaround situation is decided
  10934. * before that as well.
  10935. */
  10936. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10937. &misc_ctrl_reg);
  10938. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10939. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10940. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10941. u32 prod_id_asic_rev;
  10942. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10943. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10944. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10945. pci_read_config_dword(tp->pdev,
  10946. TG3PCI_GEN2_PRODID_ASICREV,
  10947. &prod_id_asic_rev);
  10948. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10949. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10950. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10951. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10952. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10953. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10954. pci_read_config_dword(tp->pdev,
  10955. TG3PCI_GEN15_PRODID_ASICREV,
  10956. &prod_id_asic_rev);
  10957. else
  10958. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10959. &prod_id_asic_rev);
  10960. tp->pci_chip_rev_id = prod_id_asic_rev;
  10961. }
  10962. /* Wrong chip ID in 5752 A0. This code can be removed later
  10963. * as A0 is not in production.
  10964. */
  10965. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10966. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10967. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10968. * we need to disable memory and use config. cycles
  10969. * only to access all registers. The 5702/03 chips
  10970. * can mistakenly decode the special cycles from the
  10971. * ICH chipsets as memory write cycles, causing corruption
  10972. * of register and memory space. Only certain ICH bridges
  10973. * will drive special cycles with non-zero data during the
  10974. * address phase which can fall within the 5703's address
  10975. * range. This is not an ICH bug as the PCI spec allows
  10976. * non-zero address during special cycles. However, only
  10977. * these ICH bridges are known to drive non-zero addresses
  10978. * during special cycles.
  10979. *
  10980. * Since special cycles do not cross PCI bridges, we only
  10981. * enable this workaround if the 5703 is on the secondary
  10982. * bus of these ICH bridges.
  10983. */
  10984. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10985. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10986. static struct tg3_dev_id {
  10987. u32 vendor;
  10988. u32 device;
  10989. u32 rev;
  10990. } ich_chipsets[] = {
  10991. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10992. PCI_ANY_ID },
  10993. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10994. PCI_ANY_ID },
  10995. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10996. 0xa },
  10997. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10998. PCI_ANY_ID },
  10999. { },
  11000. };
  11001. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11002. struct pci_dev *bridge = NULL;
  11003. while (pci_id->vendor != 0) {
  11004. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11005. bridge);
  11006. if (!bridge) {
  11007. pci_id++;
  11008. continue;
  11009. }
  11010. if (pci_id->rev != PCI_ANY_ID) {
  11011. if (bridge->revision > pci_id->rev)
  11012. continue;
  11013. }
  11014. if (bridge->subordinate &&
  11015. (bridge->subordinate->number ==
  11016. tp->pdev->bus->number)) {
  11017. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  11018. pci_dev_put(bridge);
  11019. break;
  11020. }
  11021. }
  11022. }
  11023. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  11024. static struct tg3_dev_id {
  11025. u32 vendor;
  11026. u32 device;
  11027. } bridge_chipsets[] = {
  11028. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11029. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11030. { },
  11031. };
  11032. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11033. struct pci_dev *bridge = NULL;
  11034. while (pci_id->vendor != 0) {
  11035. bridge = pci_get_device(pci_id->vendor,
  11036. pci_id->device,
  11037. bridge);
  11038. if (!bridge) {
  11039. pci_id++;
  11040. continue;
  11041. }
  11042. if (bridge->subordinate &&
  11043. (bridge->subordinate->number <=
  11044. tp->pdev->bus->number) &&
  11045. (bridge->subordinate->subordinate >=
  11046. tp->pdev->bus->number)) {
  11047. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  11048. pci_dev_put(bridge);
  11049. break;
  11050. }
  11051. }
  11052. }
  11053. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11054. * DMA addresses > 40-bit. This bridge may have other additional
  11055. * 57xx devices behind it in some 4-port NIC designs for example.
  11056. * Any tg3 device found behind the bridge will also need the 40-bit
  11057. * DMA workaround.
  11058. */
  11059. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11060. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11061. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  11062. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11063. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11064. } else {
  11065. struct pci_dev *bridge = NULL;
  11066. do {
  11067. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11068. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11069. bridge);
  11070. if (bridge && bridge->subordinate &&
  11071. (bridge->subordinate->number <=
  11072. tp->pdev->bus->number) &&
  11073. (bridge->subordinate->subordinate >=
  11074. tp->pdev->bus->number)) {
  11075. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11076. pci_dev_put(bridge);
  11077. break;
  11078. }
  11079. } while (bridge);
  11080. }
  11081. /* Initialize misc host control in PCI block. */
  11082. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11083. MISC_HOST_CTRL_CHIPREV);
  11084. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11085. tp->misc_host_ctrl);
  11086. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11087. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11088. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11089. tp->pdev_peer = tg3_find_peer(tp);
  11090. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11091. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11093. tp->tg3_flags3 |= TG3_FLG3_57765_PLUS;
  11094. /* Intentionally exclude ASIC_REV_5906 */
  11095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11097. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11098. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11101. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
  11102. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11103. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11104. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11106. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11107. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11108. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11109. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11110. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11111. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11112. /* 5700 B0 chips do not support checksumming correctly due
  11113. * to hardware bugs.
  11114. */
  11115. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  11116. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  11117. else {
  11118. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  11119. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11120. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11121. features |= NETIF_F_IPV6_CSUM;
  11122. tp->dev->features |= features;
  11123. vlan_features_add(tp->dev, features);
  11124. }
  11125. /* Determine TSO capabilities */
  11126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11127. ; /* Do nothing. HW bug. */
  11128. else if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  11129. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11130. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11132. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11133. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11134. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11135. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11136. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11137. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11138. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11139. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11140. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11141. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11143. tp->fw_needed = FIRMWARE_TG3TSO5;
  11144. else
  11145. tp->fw_needed = FIRMWARE_TG3TSO;
  11146. }
  11147. tp->irq_max = 1;
  11148. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11149. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11150. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11151. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11152. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11153. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11154. tp->pdev_peer == tp->pdev))
  11155. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11156. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11158. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11159. }
  11160. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  11161. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11162. tp->irq_max = TG3_IRQ_MAX_VECS;
  11163. }
  11164. }
  11165. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11168. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11169. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11170. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11171. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11172. }
  11173. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11174. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11175. tp->tg3_flags3 |= TG3_FLG3_LRG_PROD_RING_CAP;
  11176. if ((tp->tg3_flags3 & TG3_FLG3_57765_PLUS) &&
  11177. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11178. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11179. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11180. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11181. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11182. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11183. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11184. &pci_state_reg);
  11185. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11186. if (tp->pcie_cap != 0) {
  11187. u16 lnkctl;
  11188. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11189. tp->pcie_readrq = 4096;
  11190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11191. tp->pcie_readrq = 2048;
  11192. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11193. pci_read_config_word(tp->pdev,
  11194. tp->pcie_cap + PCI_EXP_LNKCTL,
  11195. &lnkctl);
  11196. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11198. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11201. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11202. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11203. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11204. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11205. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11206. }
  11207. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11208. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11209. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11210. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11211. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11212. if (!tp->pcix_cap) {
  11213. dev_err(&tp->pdev->dev,
  11214. "Cannot find PCI-X capability, aborting\n");
  11215. return -EIO;
  11216. }
  11217. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11218. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11219. }
  11220. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11221. * reordering to the mailbox registers done by the host
  11222. * controller can cause major troubles. We read back from
  11223. * every mailbox register write to force the writes to be
  11224. * posted to the chip in order.
  11225. */
  11226. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11227. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11228. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11229. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11230. &tp->pci_cacheline_sz);
  11231. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11232. &tp->pci_lat_timer);
  11233. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11234. tp->pci_lat_timer < 64) {
  11235. tp->pci_lat_timer = 64;
  11236. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11237. tp->pci_lat_timer);
  11238. }
  11239. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11240. /* 5700 BX chips need to have their TX producer index
  11241. * mailboxes written twice to workaround a bug.
  11242. */
  11243. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11244. /* If we are in PCI-X mode, enable register write workaround.
  11245. *
  11246. * The workaround is to use indirect register accesses
  11247. * for all chip writes not to mailbox registers.
  11248. */
  11249. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11250. u32 pm_reg;
  11251. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11252. /* The chip can have it's power management PCI config
  11253. * space registers clobbered due to this bug.
  11254. * So explicitly force the chip into D0 here.
  11255. */
  11256. pci_read_config_dword(tp->pdev,
  11257. tp->pm_cap + PCI_PM_CTRL,
  11258. &pm_reg);
  11259. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11260. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11261. pci_write_config_dword(tp->pdev,
  11262. tp->pm_cap + PCI_PM_CTRL,
  11263. pm_reg);
  11264. /* Also, force SERR#/PERR# in PCI command. */
  11265. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11266. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11267. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11268. }
  11269. }
  11270. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11271. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11272. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11273. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11274. /* Chip-specific fixup from Broadcom driver */
  11275. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11276. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11277. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11278. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11279. }
  11280. /* Default fast path register access methods */
  11281. tp->read32 = tg3_read32;
  11282. tp->write32 = tg3_write32;
  11283. tp->read32_mbox = tg3_read32;
  11284. tp->write32_mbox = tg3_write32;
  11285. tp->write32_tx_mbox = tg3_write32;
  11286. tp->write32_rx_mbox = tg3_write32;
  11287. /* Various workaround register access methods */
  11288. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11289. tp->write32 = tg3_write_indirect_reg32;
  11290. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11291. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11292. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11293. /*
  11294. * Back to back register writes can cause problems on these
  11295. * chips, the workaround is to read back all reg writes
  11296. * except those to mailbox regs.
  11297. *
  11298. * See tg3_write_indirect_reg32().
  11299. */
  11300. tp->write32 = tg3_write_flush_reg32;
  11301. }
  11302. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11303. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11304. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11305. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11306. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11307. }
  11308. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11309. tp->read32 = tg3_read_indirect_reg32;
  11310. tp->write32 = tg3_write_indirect_reg32;
  11311. tp->read32_mbox = tg3_read_indirect_mbox;
  11312. tp->write32_mbox = tg3_write_indirect_mbox;
  11313. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11314. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11315. iounmap(tp->regs);
  11316. tp->regs = NULL;
  11317. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11318. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11319. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11320. }
  11321. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11322. tp->read32_mbox = tg3_read32_mbox_5906;
  11323. tp->write32_mbox = tg3_write32_mbox_5906;
  11324. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11325. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11326. }
  11327. if (tp->write32 == tg3_write_indirect_reg32 ||
  11328. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11329. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11330. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11331. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11332. /* Get eeprom hw config before calling tg3_set_power_state().
  11333. * In particular, the TG3_FLG2_IS_NIC flag must be
  11334. * determined before calling tg3_set_power_state() so that
  11335. * we know whether or not to switch out of Vaux power.
  11336. * When the flag is set, it means that GPIO1 is used for eeprom
  11337. * write protect and also implies that it is a LOM where GPIOs
  11338. * are not used to switch power.
  11339. */
  11340. tg3_get_eeprom_hw_cfg(tp);
  11341. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11342. /* Allow reads and writes to the
  11343. * APE register and memory space.
  11344. */
  11345. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11346. PCISTATE_ALLOW_APE_SHMEM_WR |
  11347. PCISTATE_ALLOW_APE_PSPACE_WR;
  11348. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11349. pci_state_reg);
  11350. }
  11351. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11352. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11355. (tp->tg3_flags3 & TG3_FLG3_57765_PLUS))
  11356. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11357. /* Set up tp->grc_local_ctrl before calling tg_power_up().
  11358. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11359. * It is also used as eeprom write protect on LOMs.
  11360. */
  11361. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11362. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11363. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11364. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11365. GRC_LCLCTRL_GPIO_OUTPUT1);
  11366. /* Unused GPIO3 must be driven as output on 5752 because there
  11367. * are no pull-up resistors on unused GPIO pins.
  11368. */
  11369. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11370. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11371. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11372. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11373. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11374. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11375. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11376. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11377. /* Turn off the debug UART. */
  11378. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11379. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11380. /* Keep VMain power. */
  11381. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11382. GRC_LCLCTRL_GPIO_OUTPUT0;
  11383. }
  11384. /* Force the chip into D0. */
  11385. err = tg3_power_up(tp);
  11386. if (err) {
  11387. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11388. return err;
  11389. }
  11390. /* Derive initial jumbo mode from MTU assigned in
  11391. * ether_setup() via the alloc_etherdev() call
  11392. */
  11393. if (tp->dev->mtu > ETH_DATA_LEN &&
  11394. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11395. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11396. /* Determine WakeOnLan speed to use. */
  11397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11398. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11399. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11400. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11401. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11402. } else {
  11403. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11404. }
  11405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11406. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11407. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11408. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11409. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11410. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11411. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11412. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11413. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11414. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11415. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11416. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11417. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11418. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11419. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11420. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11421. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11422. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11423. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11424. !(tp->tg3_flags3 & TG3_FLG3_57765_PLUS)) {
  11425. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11427. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11428. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11429. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11430. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11431. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11432. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11433. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11434. } else
  11435. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11436. }
  11437. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11438. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11439. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11440. if (tp->phy_otp == 0)
  11441. tp->phy_otp = TG3_OTP_DEFAULT;
  11442. }
  11443. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11444. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11445. else
  11446. tp->mi_mode = MAC_MI_MODE_BASE;
  11447. tp->coalesce_mode = 0;
  11448. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11449. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11450. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11451. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11453. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11454. err = tg3_mdio_init(tp);
  11455. if (err)
  11456. return err;
  11457. /* Initialize data/descriptor byte/word swapping. */
  11458. val = tr32(GRC_MODE);
  11459. val &= GRC_MODE_HOST_STACKUP;
  11460. tw32(GRC_MODE, val | tp->grc_mode);
  11461. tg3_switch_clocks(tp);
  11462. /* Clear this out for sanity. */
  11463. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11464. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11465. &pci_state_reg);
  11466. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11467. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11468. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11469. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11470. chiprevid == CHIPREV_ID_5701_B0 ||
  11471. chiprevid == CHIPREV_ID_5701_B2 ||
  11472. chiprevid == CHIPREV_ID_5701_B5) {
  11473. void __iomem *sram_base;
  11474. /* Write some dummy words into the SRAM status block
  11475. * area, see if it reads back correctly. If the return
  11476. * value is bad, force enable the PCIX workaround.
  11477. */
  11478. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11479. writel(0x00000000, sram_base);
  11480. writel(0x00000000, sram_base + 4);
  11481. writel(0xffffffff, sram_base + 4);
  11482. if (readl(sram_base) != 0x00000000)
  11483. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11484. }
  11485. }
  11486. udelay(50);
  11487. tg3_nvram_init(tp);
  11488. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11489. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11490. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11491. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11492. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11493. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11494. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11495. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11496. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11497. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11498. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11499. HOSTCC_MODE_CLRTICK_TXBD);
  11500. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11501. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11502. tp->misc_host_ctrl);
  11503. }
  11504. /* Preserve the APE MAC_MODE bits */
  11505. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11506. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11507. else
  11508. tp->mac_mode = TG3_DEF_MAC_MODE;
  11509. /* these are limited to 10/100 only */
  11510. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11511. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11512. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11513. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11514. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11515. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11516. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11517. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11518. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11519. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11520. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11521. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11522. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11523. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11524. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11525. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11526. err = tg3_phy_probe(tp);
  11527. if (err) {
  11528. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11529. /* ... but do not return immediately ... */
  11530. tg3_mdio_fini(tp);
  11531. }
  11532. tg3_read_vpd(tp);
  11533. tg3_read_fw_ver(tp);
  11534. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11535. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11536. } else {
  11537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11538. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11539. else
  11540. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11541. }
  11542. /* 5700 {AX,BX} chips have a broken status block link
  11543. * change bit implementation, so we must use the
  11544. * status register in those cases.
  11545. */
  11546. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11547. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11548. else
  11549. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11550. /* The led_ctrl is set during tg3_phy_probe, here we might
  11551. * have to force the link status polling mechanism based
  11552. * upon subsystem IDs.
  11553. */
  11554. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11556. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11557. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11558. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11559. }
  11560. /* For all SERDES we poll the MAC status register. */
  11561. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11562. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11563. else
  11564. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11565. tp->rx_offset = NET_IP_ALIGN;
  11566. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11568. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11569. tp->rx_offset = 0;
  11570. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11571. tp->rx_copy_thresh = ~(u16)0;
  11572. #endif
  11573. }
  11574. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11575. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11576. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11577. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11578. /* Increment the rx prod index on the rx std ring by at most
  11579. * 8 for these chips to workaround hw errata.
  11580. */
  11581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11582. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11584. tp->rx_std_max_post = 8;
  11585. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11586. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11587. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11588. return err;
  11589. }
  11590. #ifdef CONFIG_SPARC
  11591. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11592. {
  11593. struct net_device *dev = tp->dev;
  11594. struct pci_dev *pdev = tp->pdev;
  11595. struct device_node *dp = pci_device_to_OF_node(pdev);
  11596. const unsigned char *addr;
  11597. int len;
  11598. addr = of_get_property(dp, "local-mac-address", &len);
  11599. if (addr && len == 6) {
  11600. memcpy(dev->dev_addr, addr, 6);
  11601. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11602. return 0;
  11603. }
  11604. return -ENODEV;
  11605. }
  11606. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11607. {
  11608. struct net_device *dev = tp->dev;
  11609. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11610. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11611. return 0;
  11612. }
  11613. #endif
  11614. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11615. {
  11616. struct net_device *dev = tp->dev;
  11617. u32 hi, lo, mac_offset;
  11618. int addr_ok = 0;
  11619. #ifdef CONFIG_SPARC
  11620. if (!tg3_get_macaddr_sparc(tp))
  11621. return 0;
  11622. #endif
  11623. mac_offset = 0x7c;
  11624. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11625. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11626. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11627. mac_offset = 0xcc;
  11628. if (tg3_nvram_lock(tp))
  11629. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11630. else
  11631. tg3_nvram_unlock(tp);
  11632. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11634. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11635. mac_offset = 0xcc;
  11636. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11637. mac_offset += 0x18c;
  11638. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11639. mac_offset = 0x10;
  11640. /* First try to get it from MAC address mailbox. */
  11641. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11642. if ((hi >> 16) == 0x484b) {
  11643. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11644. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11645. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11646. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11647. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11648. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11649. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11650. /* Some old bootcode may report a 0 MAC address in SRAM */
  11651. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11652. }
  11653. if (!addr_ok) {
  11654. /* Next, try NVRAM. */
  11655. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11656. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11657. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11658. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11659. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11660. }
  11661. /* Finally just fetch it out of the MAC control regs. */
  11662. else {
  11663. hi = tr32(MAC_ADDR_0_HIGH);
  11664. lo = tr32(MAC_ADDR_0_LOW);
  11665. dev->dev_addr[5] = lo & 0xff;
  11666. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11667. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11668. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11669. dev->dev_addr[1] = hi & 0xff;
  11670. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11671. }
  11672. }
  11673. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11674. #ifdef CONFIG_SPARC
  11675. if (!tg3_get_default_macaddr_sparc(tp))
  11676. return 0;
  11677. #endif
  11678. return -EINVAL;
  11679. }
  11680. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11681. return 0;
  11682. }
  11683. #define BOUNDARY_SINGLE_CACHELINE 1
  11684. #define BOUNDARY_MULTI_CACHELINE 2
  11685. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11686. {
  11687. int cacheline_size;
  11688. u8 byte;
  11689. int goal;
  11690. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11691. if (byte == 0)
  11692. cacheline_size = 1024;
  11693. else
  11694. cacheline_size = (int) byte * 4;
  11695. /* On 5703 and later chips, the boundary bits have no
  11696. * effect.
  11697. */
  11698. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11699. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11700. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11701. goto out;
  11702. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11703. goal = BOUNDARY_MULTI_CACHELINE;
  11704. #else
  11705. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11706. goal = BOUNDARY_SINGLE_CACHELINE;
  11707. #else
  11708. goal = 0;
  11709. #endif
  11710. #endif
  11711. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  11712. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11713. goto out;
  11714. }
  11715. if (!goal)
  11716. goto out;
  11717. /* PCI controllers on most RISC systems tend to disconnect
  11718. * when a device tries to burst across a cache-line boundary.
  11719. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11720. *
  11721. * Unfortunately, for PCI-E there are only limited
  11722. * write-side controls for this, and thus for reads
  11723. * we will still get the disconnects. We'll also waste
  11724. * these PCI cycles for both read and write for chips
  11725. * other than 5700 and 5701 which do not implement the
  11726. * boundary bits.
  11727. */
  11728. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11729. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11730. switch (cacheline_size) {
  11731. case 16:
  11732. case 32:
  11733. case 64:
  11734. case 128:
  11735. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11736. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11737. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11738. } else {
  11739. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11740. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11741. }
  11742. break;
  11743. case 256:
  11744. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11745. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11746. break;
  11747. default:
  11748. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11749. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11750. break;
  11751. }
  11752. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11753. switch (cacheline_size) {
  11754. case 16:
  11755. case 32:
  11756. case 64:
  11757. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11758. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11759. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11760. break;
  11761. }
  11762. /* fallthrough */
  11763. case 128:
  11764. default:
  11765. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11766. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11767. break;
  11768. }
  11769. } else {
  11770. switch (cacheline_size) {
  11771. case 16:
  11772. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11773. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11774. DMA_RWCTRL_WRITE_BNDRY_16);
  11775. break;
  11776. }
  11777. /* fallthrough */
  11778. case 32:
  11779. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11780. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11781. DMA_RWCTRL_WRITE_BNDRY_32);
  11782. break;
  11783. }
  11784. /* fallthrough */
  11785. case 64:
  11786. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11787. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11788. DMA_RWCTRL_WRITE_BNDRY_64);
  11789. break;
  11790. }
  11791. /* fallthrough */
  11792. case 128:
  11793. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11794. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11795. DMA_RWCTRL_WRITE_BNDRY_128);
  11796. break;
  11797. }
  11798. /* fallthrough */
  11799. case 256:
  11800. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11801. DMA_RWCTRL_WRITE_BNDRY_256);
  11802. break;
  11803. case 512:
  11804. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11805. DMA_RWCTRL_WRITE_BNDRY_512);
  11806. break;
  11807. case 1024:
  11808. default:
  11809. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11810. DMA_RWCTRL_WRITE_BNDRY_1024);
  11811. break;
  11812. }
  11813. }
  11814. out:
  11815. return val;
  11816. }
  11817. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11818. {
  11819. struct tg3_internal_buffer_desc test_desc;
  11820. u32 sram_dma_descs;
  11821. int i, ret;
  11822. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11823. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11824. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11825. tw32(RDMAC_STATUS, 0);
  11826. tw32(WDMAC_STATUS, 0);
  11827. tw32(BUFMGR_MODE, 0);
  11828. tw32(FTQ_RESET, 0);
  11829. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11830. test_desc.addr_lo = buf_dma & 0xffffffff;
  11831. test_desc.nic_mbuf = 0x00002100;
  11832. test_desc.len = size;
  11833. /*
  11834. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11835. * the *second* time the tg3 driver was getting loaded after an
  11836. * initial scan.
  11837. *
  11838. * Broadcom tells me:
  11839. * ...the DMA engine is connected to the GRC block and a DMA
  11840. * reset may affect the GRC block in some unpredictable way...
  11841. * The behavior of resets to individual blocks has not been tested.
  11842. *
  11843. * Broadcom noted the GRC reset will also reset all sub-components.
  11844. */
  11845. if (to_device) {
  11846. test_desc.cqid_sqid = (13 << 8) | 2;
  11847. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11848. udelay(40);
  11849. } else {
  11850. test_desc.cqid_sqid = (16 << 8) | 7;
  11851. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11852. udelay(40);
  11853. }
  11854. test_desc.flags = 0x00000005;
  11855. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11856. u32 val;
  11857. val = *(((u32 *)&test_desc) + i);
  11858. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11859. sram_dma_descs + (i * sizeof(u32)));
  11860. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11861. }
  11862. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11863. if (to_device)
  11864. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11865. else
  11866. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11867. ret = -ENODEV;
  11868. for (i = 0; i < 40; i++) {
  11869. u32 val;
  11870. if (to_device)
  11871. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11872. else
  11873. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11874. if ((val & 0xffff) == sram_dma_descs) {
  11875. ret = 0;
  11876. break;
  11877. }
  11878. udelay(100);
  11879. }
  11880. return ret;
  11881. }
  11882. #define TEST_BUFFER_SIZE 0x2000
  11883. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  11884. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11885. { },
  11886. };
  11887. static int __devinit tg3_test_dma(struct tg3 *tp)
  11888. {
  11889. dma_addr_t buf_dma;
  11890. u32 *buf, saved_dma_rwctrl;
  11891. int ret = 0;
  11892. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  11893. &buf_dma, GFP_KERNEL);
  11894. if (!buf) {
  11895. ret = -ENOMEM;
  11896. goto out_nofree;
  11897. }
  11898. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11899. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11900. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11901. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS)
  11902. goto out;
  11903. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11904. /* DMA read watermark not used on PCIE */
  11905. tp->dma_rwctrl |= 0x00180000;
  11906. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11907. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11909. tp->dma_rwctrl |= 0x003f0000;
  11910. else
  11911. tp->dma_rwctrl |= 0x003f000f;
  11912. } else {
  11913. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11914. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11915. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11916. u32 read_water = 0x7;
  11917. /* If the 5704 is behind the EPB bridge, we can
  11918. * do the less restrictive ONE_DMA workaround for
  11919. * better performance.
  11920. */
  11921. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11923. tp->dma_rwctrl |= 0x8000;
  11924. else if (ccval == 0x6 || ccval == 0x7)
  11925. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11927. read_water = 4;
  11928. /* Set bit 23 to enable PCIX hw bug fix */
  11929. tp->dma_rwctrl |=
  11930. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11931. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11932. (1 << 23);
  11933. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11934. /* 5780 always in PCIX mode */
  11935. tp->dma_rwctrl |= 0x00144000;
  11936. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11937. /* 5714 always in PCIX mode */
  11938. tp->dma_rwctrl |= 0x00148000;
  11939. } else {
  11940. tp->dma_rwctrl |= 0x001b000f;
  11941. }
  11942. }
  11943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11944. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11945. tp->dma_rwctrl &= 0xfffffff0;
  11946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11947. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11948. /* Remove this if it causes problems for some boards. */
  11949. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11950. /* On 5700/5701 chips, we need to set this bit.
  11951. * Otherwise the chip will issue cacheline transactions
  11952. * to streamable DMA memory with not all the byte
  11953. * enables turned on. This is an error on several
  11954. * RISC PCI controllers, in particular sparc64.
  11955. *
  11956. * On 5703/5704 chips, this bit has been reassigned
  11957. * a different meaning. In particular, it is used
  11958. * on those chips to enable a PCI-X workaround.
  11959. */
  11960. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11961. }
  11962. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11963. #if 0
  11964. /* Unneeded, already done by tg3_get_invariants. */
  11965. tg3_switch_clocks(tp);
  11966. #endif
  11967. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11968. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11969. goto out;
  11970. /* It is best to perform DMA test with maximum write burst size
  11971. * to expose the 5700/5701 write DMA bug.
  11972. */
  11973. saved_dma_rwctrl = tp->dma_rwctrl;
  11974. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11975. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11976. while (1) {
  11977. u32 *p = buf, i;
  11978. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11979. p[i] = i;
  11980. /* Send the buffer to the chip. */
  11981. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11982. if (ret) {
  11983. dev_err(&tp->pdev->dev,
  11984. "%s: Buffer write failed. err = %d\n",
  11985. __func__, ret);
  11986. break;
  11987. }
  11988. #if 0
  11989. /* validate data reached card RAM correctly. */
  11990. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11991. u32 val;
  11992. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11993. if (le32_to_cpu(val) != p[i]) {
  11994. dev_err(&tp->pdev->dev,
  11995. "%s: Buffer corrupted on device! "
  11996. "(%d != %d)\n", __func__, val, i);
  11997. /* ret = -ENODEV here? */
  11998. }
  11999. p[i] = 0;
  12000. }
  12001. #endif
  12002. /* Now read it back. */
  12003. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12004. if (ret) {
  12005. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12006. "err = %d\n", __func__, ret);
  12007. break;
  12008. }
  12009. /* Verify it. */
  12010. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12011. if (p[i] == i)
  12012. continue;
  12013. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12014. DMA_RWCTRL_WRITE_BNDRY_16) {
  12015. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12016. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12017. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12018. break;
  12019. } else {
  12020. dev_err(&tp->pdev->dev,
  12021. "%s: Buffer corrupted on read back! "
  12022. "(%d != %d)\n", __func__, p[i], i);
  12023. ret = -ENODEV;
  12024. goto out;
  12025. }
  12026. }
  12027. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12028. /* Success. */
  12029. ret = 0;
  12030. break;
  12031. }
  12032. }
  12033. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12034. DMA_RWCTRL_WRITE_BNDRY_16) {
  12035. /* DMA test passed without adjusting DMA boundary,
  12036. * now look for chipsets that are known to expose the
  12037. * DMA bug without failing the test.
  12038. */
  12039. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12040. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12041. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12042. } else {
  12043. /* Safe to use the calculated DMA boundary. */
  12044. tp->dma_rwctrl = saved_dma_rwctrl;
  12045. }
  12046. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12047. }
  12048. out:
  12049. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12050. out_nofree:
  12051. return ret;
  12052. }
  12053. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12054. {
  12055. if (tp->tg3_flags3 & TG3_FLG3_57765_PLUS) {
  12056. tp->bufmgr_config.mbuf_read_dma_low_water =
  12057. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12058. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12059. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12060. tp->bufmgr_config.mbuf_high_water =
  12061. DEFAULT_MB_HIGH_WATER_57765;
  12062. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12063. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12064. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12065. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12066. tp->bufmgr_config.mbuf_high_water_jumbo =
  12067. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12068. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12069. tp->bufmgr_config.mbuf_read_dma_low_water =
  12070. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12071. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12072. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12073. tp->bufmgr_config.mbuf_high_water =
  12074. DEFAULT_MB_HIGH_WATER_5705;
  12075. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12076. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12077. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12078. tp->bufmgr_config.mbuf_high_water =
  12079. DEFAULT_MB_HIGH_WATER_5906;
  12080. }
  12081. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12082. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12083. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12084. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12085. tp->bufmgr_config.mbuf_high_water_jumbo =
  12086. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12087. } else {
  12088. tp->bufmgr_config.mbuf_read_dma_low_water =
  12089. DEFAULT_MB_RDMA_LOW_WATER;
  12090. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12091. DEFAULT_MB_MACRX_LOW_WATER;
  12092. tp->bufmgr_config.mbuf_high_water =
  12093. DEFAULT_MB_HIGH_WATER;
  12094. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12095. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12096. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12097. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12098. tp->bufmgr_config.mbuf_high_water_jumbo =
  12099. DEFAULT_MB_HIGH_WATER_JUMBO;
  12100. }
  12101. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12102. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12103. }
  12104. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12105. {
  12106. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12107. case TG3_PHY_ID_BCM5400: return "5400";
  12108. case TG3_PHY_ID_BCM5401: return "5401";
  12109. case TG3_PHY_ID_BCM5411: return "5411";
  12110. case TG3_PHY_ID_BCM5701: return "5701";
  12111. case TG3_PHY_ID_BCM5703: return "5703";
  12112. case TG3_PHY_ID_BCM5704: return "5704";
  12113. case TG3_PHY_ID_BCM5705: return "5705";
  12114. case TG3_PHY_ID_BCM5750: return "5750";
  12115. case TG3_PHY_ID_BCM5752: return "5752";
  12116. case TG3_PHY_ID_BCM5714: return "5714";
  12117. case TG3_PHY_ID_BCM5780: return "5780";
  12118. case TG3_PHY_ID_BCM5755: return "5755";
  12119. case TG3_PHY_ID_BCM5787: return "5787";
  12120. case TG3_PHY_ID_BCM5784: return "5784";
  12121. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12122. case TG3_PHY_ID_BCM5906: return "5906";
  12123. case TG3_PHY_ID_BCM5761: return "5761";
  12124. case TG3_PHY_ID_BCM5718C: return "5718C";
  12125. case TG3_PHY_ID_BCM5718S: return "5718S";
  12126. case TG3_PHY_ID_BCM57765: return "57765";
  12127. case TG3_PHY_ID_BCM5719C: return "5719C";
  12128. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12129. case 0: return "serdes";
  12130. default: return "unknown";
  12131. }
  12132. }
  12133. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12134. {
  12135. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12136. strcpy(str, "PCI Express");
  12137. return str;
  12138. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12139. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12140. strcpy(str, "PCIX:");
  12141. if ((clock_ctrl == 7) ||
  12142. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12143. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12144. strcat(str, "133MHz");
  12145. else if (clock_ctrl == 0)
  12146. strcat(str, "33MHz");
  12147. else if (clock_ctrl == 2)
  12148. strcat(str, "50MHz");
  12149. else if (clock_ctrl == 4)
  12150. strcat(str, "66MHz");
  12151. else if (clock_ctrl == 6)
  12152. strcat(str, "100MHz");
  12153. } else {
  12154. strcpy(str, "PCI:");
  12155. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12156. strcat(str, "66MHz");
  12157. else
  12158. strcat(str, "33MHz");
  12159. }
  12160. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12161. strcat(str, ":32-bit");
  12162. else
  12163. strcat(str, ":64-bit");
  12164. return str;
  12165. }
  12166. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12167. {
  12168. struct pci_dev *peer;
  12169. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12170. for (func = 0; func < 8; func++) {
  12171. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12172. if (peer && peer != tp->pdev)
  12173. break;
  12174. pci_dev_put(peer);
  12175. }
  12176. /* 5704 can be configured in single-port mode, set peer to
  12177. * tp->pdev in that case.
  12178. */
  12179. if (!peer) {
  12180. peer = tp->pdev;
  12181. return peer;
  12182. }
  12183. /*
  12184. * We don't need to keep the refcount elevated; there's no way
  12185. * to remove one half of this device without removing the other
  12186. */
  12187. pci_dev_put(peer);
  12188. return peer;
  12189. }
  12190. static void __devinit tg3_init_coal(struct tg3 *tp)
  12191. {
  12192. struct ethtool_coalesce *ec = &tp->coal;
  12193. memset(ec, 0, sizeof(*ec));
  12194. ec->cmd = ETHTOOL_GCOALESCE;
  12195. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12196. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12197. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12198. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12199. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12200. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12201. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12202. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12203. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12204. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12205. HOSTCC_MODE_CLRTICK_TXBD)) {
  12206. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12207. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12208. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12209. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12210. }
  12211. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12212. ec->rx_coalesce_usecs_irq = 0;
  12213. ec->tx_coalesce_usecs_irq = 0;
  12214. ec->stats_block_coalesce_usecs = 0;
  12215. }
  12216. }
  12217. static const struct net_device_ops tg3_netdev_ops = {
  12218. .ndo_open = tg3_open,
  12219. .ndo_stop = tg3_close,
  12220. .ndo_start_xmit = tg3_start_xmit,
  12221. .ndo_get_stats64 = tg3_get_stats64,
  12222. .ndo_validate_addr = eth_validate_addr,
  12223. .ndo_set_multicast_list = tg3_set_rx_mode,
  12224. .ndo_set_mac_address = tg3_set_mac_addr,
  12225. .ndo_do_ioctl = tg3_ioctl,
  12226. .ndo_tx_timeout = tg3_tx_timeout,
  12227. .ndo_change_mtu = tg3_change_mtu,
  12228. #ifdef CONFIG_NET_POLL_CONTROLLER
  12229. .ndo_poll_controller = tg3_poll_controller,
  12230. #endif
  12231. };
  12232. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12233. .ndo_open = tg3_open,
  12234. .ndo_stop = tg3_close,
  12235. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12236. .ndo_get_stats64 = tg3_get_stats64,
  12237. .ndo_validate_addr = eth_validate_addr,
  12238. .ndo_set_multicast_list = tg3_set_rx_mode,
  12239. .ndo_set_mac_address = tg3_set_mac_addr,
  12240. .ndo_do_ioctl = tg3_ioctl,
  12241. .ndo_tx_timeout = tg3_tx_timeout,
  12242. .ndo_change_mtu = tg3_change_mtu,
  12243. #ifdef CONFIG_NET_POLL_CONTROLLER
  12244. .ndo_poll_controller = tg3_poll_controller,
  12245. #endif
  12246. };
  12247. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12248. const struct pci_device_id *ent)
  12249. {
  12250. struct net_device *dev;
  12251. struct tg3 *tp;
  12252. int i, err, pm_cap;
  12253. u32 sndmbx, rcvmbx, intmbx;
  12254. char str[40];
  12255. u64 dma_mask, persist_dma_mask;
  12256. printk_once(KERN_INFO "%s\n", version);
  12257. err = pci_enable_device(pdev);
  12258. if (err) {
  12259. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12260. return err;
  12261. }
  12262. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12263. if (err) {
  12264. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12265. goto err_out_disable_pdev;
  12266. }
  12267. pci_set_master(pdev);
  12268. /* Find power-management capability. */
  12269. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12270. if (pm_cap == 0) {
  12271. dev_err(&pdev->dev,
  12272. "Cannot find Power Management capability, aborting\n");
  12273. err = -EIO;
  12274. goto err_out_free_res;
  12275. }
  12276. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12277. if (!dev) {
  12278. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12279. err = -ENOMEM;
  12280. goto err_out_free_res;
  12281. }
  12282. SET_NETDEV_DEV(dev, &pdev->dev);
  12283. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12284. tp = netdev_priv(dev);
  12285. tp->pdev = pdev;
  12286. tp->dev = dev;
  12287. tp->pm_cap = pm_cap;
  12288. tp->rx_mode = TG3_DEF_RX_MODE;
  12289. tp->tx_mode = TG3_DEF_TX_MODE;
  12290. if (tg3_debug > 0)
  12291. tp->msg_enable = tg3_debug;
  12292. else
  12293. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12294. /* The word/byte swap controls here control register access byte
  12295. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12296. * setting below.
  12297. */
  12298. tp->misc_host_ctrl =
  12299. MISC_HOST_CTRL_MASK_PCI_INT |
  12300. MISC_HOST_CTRL_WORD_SWAP |
  12301. MISC_HOST_CTRL_INDIR_ACCESS |
  12302. MISC_HOST_CTRL_PCISTATE_RW;
  12303. /* The NONFRM (non-frame) byte/word swap controls take effect
  12304. * on descriptor entries, anything which isn't packet data.
  12305. *
  12306. * The StrongARM chips on the board (one for tx, one for rx)
  12307. * are running in big-endian mode.
  12308. */
  12309. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12310. GRC_MODE_WSWAP_NONFRM_DATA);
  12311. #ifdef __BIG_ENDIAN
  12312. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12313. #endif
  12314. spin_lock_init(&tp->lock);
  12315. spin_lock_init(&tp->indirect_lock);
  12316. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12317. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12318. if (!tp->regs) {
  12319. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12320. err = -ENOMEM;
  12321. goto err_out_free_dev;
  12322. }
  12323. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12324. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12325. dev->ethtool_ops = &tg3_ethtool_ops;
  12326. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12327. dev->irq = pdev->irq;
  12328. err = tg3_get_invariants(tp);
  12329. if (err) {
  12330. dev_err(&pdev->dev,
  12331. "Problem fetching invariants of chip, aborting\n");
  12332. goto err_out_iounmap;
  12333. }
  12334. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12335. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  12336. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12337. dev->netdev_ops = &tg3_netdev_ops;
  12338. else
  12339. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12340. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12341. * device behind the EPB cannot support DMA addresses > 40-bit.
  12342. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12343. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12344. * do DMA address check in tg3_start_xmit().
  12345. */
  12346. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12347. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12348. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12349. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12350. #ifdef CONFIG_HIGHMEM
  12351. dma_mask = DMA_BIT_MASK(64);
  12352. #endif
  12353. } else
  12354. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12355. /* Configure DMA attributes. */
  12356. if (dma_mask > DMA_BIT_MASK(32)) {
  12357. err = pci_set_dma_mask(pdev, dma_mask);
  12358. if (!err) {
  12359. dev->features |= NETIF_F_HIGHDMA;
  12360. err = pci_set_consistent_dma_mask(pdev,
  12361. persist_dma_mask);
  12362. if (err < 0) {
  12363. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12364. "DMA for consistent allocations\n");
  12365. goto err_out_iounmap;
  12366. }
  12367. }
  12368. }
  12369. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12370. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12371. if (err) {
  12372. dev_err(&pdev->dev,
  12373. "No usable DMA configuration, aborting\n");
  12374. goto err_out_iounmap;
  12375. }
  12376. }
  12377. tg3_init_bufmgr_config(tp);
  12378. /* Selectively allow TSO based on operating conditions */
  12379. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12380. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12381. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12382. else {
  12383. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12384. tp->fw_needed = NULL;
  12385. }
  12386. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12387. tp->fw_needed = FIRMWARE_TG3;
  12388. /* TSO is on by default on chips that support hardware TSO.
  12389. * Firmware TSO on older chips gives lower performance, so it
  12390. * is off by default, but can be enabled using ethtool.
  12391. */
  12392. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12393. (dev->features & NETIF_F_IP_CSUM)) {
  12394. dev->features |= NETIF_F_TSO;
  12395. vlan_features_add(dev, NETIF_F_TSO);
  12396. }
  12397. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12398. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12399. if (dev->features & NETIF_F_IPV6_CSUM) {
  12400. dev->features |= NETIF_F_TSO6;
  12401. vlan_features_add(dev, NETIF_F_TSO6);
  12402. }
  12403. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12404. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12405. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12406. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12407. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12408. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12409. dev->features |= NETIF_F_TSO_ECN;
  12410. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12411. }
  12412. }
  12413. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12414. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12415. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12416. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12417. tp->rx_pending = 63;
  12418. }
  12419. err = tg3_get_device_address(tp);
  12420. if (err) {
  12421. dev_err(&pdev->dev,
  12422. "Could not obtain valid ethernet address, aborting\n");
  12423. goto err_out_iounmap;
  12424. }
  12425. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12426. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12427. if (!tp->aperegs) {
  12428. dev_err(&pdev->dev,
  12429. "Cannot map APE registers, aborting\n");
  12430. err = -ENOMEM;
  12431. goto err_out_iounmap;
  12432. }
  12433. tg3_ape_lock_init(tp);
  12434. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12435. tg3_read_dash_ver(tp);
  12436. }
  12437. /*
  12438. * Reset chip in case UNDI or EFI driver did not shutdown
  12439. * DMA self test will enable WDMAC and we'll see (spurious)
  12440. * pending DMA on the PCI bus at that point.
  12441. */
  12442. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12443. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12444. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12445. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12446. }
  12447. err = tg3_test_dma(tp);
  12448. if (err) {
  12449. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12450. goto err_out_apeunmap;
  12451. }
  12452. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12453. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12454. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12455. for (i = 0; i < tp->irq_max; i++) {
  12456. struct tg3_napi *tnapi = &tp->napi[i];
  12457. tnapi->tp = tp;
  12458. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12459. tnapi->int_mbox = intmbx;
  12460. if (i < 4)
  12461. intmbx += 0x8;
  12462. else
  12463. intmbx += 0x4;
  12464. tnapi->consmbox = rcvmbx;
  12465. tnapi->prodmbox = sndmbx;
  12466. if (i)
  12467. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12468. else
  12469. tnapi->coal_now = HOSTCC_MODE_NOW;
  12470. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12471. break;
  12472. /*
  12473. * If we support MSIX, we'll be using RSS. If we're using
  12474. * RSS, the first vector only handles link interrupts and the
  12475. * remaining vectors handle rx and tx interrupts. Reuse the
  12476. * mailbox values for the next iteration. The values we setup
  12477. * above are still useful for the single vectored mode.
  12478. */
  12479. if (!i)
  12480. continue;
  12481. rcvmbx += 0x8;
  12482. if (sndmbx & 0x4)
  12483. sndmbx -= 0x4;
  12484. else
  12485. sndmbx += 0xc;
  12486. }
  12487. tg3_init_coal(tp);
  12488. pci_set_drvdata(pdev, dev);
  12489. err = register_netdev(dev);
  12490. if (err) {
  12491. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12492. goto err_out_apeunmap;
  12493. }
  12494. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12495. tp->board_part_number,
  12496. tp->pci_chip_rev_id,
  12497. tg3_bus_string(tp, str),
  12498. dev->dev_addr);
  12499. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12500. struct phy_device *phydev;
  12501. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12502. netdev_info(dev,
  12503. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12504. phydev->drv->name, dev_name(&phydev->dev));
  12505. } else {
  12506. char *ethtype;
  12507. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12508. ethtype = "10/100Base-TX";
  12509. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12510. ethtype = "1000Base-SX";
  12511. else
  12512. ethtype = "10/100/1000Base-T";
  12513. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12514. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12515. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12516. }
  12517. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12518. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12519. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12520. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12521. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12522. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12523. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12524. tp->dma_rwctrl,
  12525. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12526. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12527. return 0;
  12528. err_out_apeunmap:
  12529. if (tp->aperegs) {
  12530. iounmap(tp->aperegs);
  12531. tp->aperegs = NULL;
  12532. }
  12533. err_out_iounmap:
  12534. if (tp->regs) {
  12535. iounmap(tp->regs);
  12536. tp->regs = NULL;
  12537. }
  12538. err_out_free_dev:
  12539. free_netdev(dev);
  12540. err_out_free_res:
  12541. pci_release_regions(pdev);
  12542. err_out_disable_pdev:
  12543. pci_disable_device(pdev);
  12544. pci_set_drvdata(pdev, NULL);
  12545. return err;
  12546. }
  12547. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12548. {
  12549. struct net_device *dev = pci_get_drvdata(pdev);
  12550. if (dev) {
  12551. struct tg3 *tp = netdev_priv(dev);
  12552. if (tp->fw)
  12553. release_firmware(tp->fw);
  12554. cancel_work_sync(&tp->reset_task);
  12555. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12556. tg3_phy_fini(tp);
  12557. tg3_mdio_fini(tp);
  12558. }
  12559. unregister_netdev(dev);
  12560. if (tp->aperegs) {
  12561. iounmap(tp->aperegs);
  12562. tp->aperegs = NULL;
  12563. }
  12564. if (tp->regs) {
  12565. iounmap(tp->regs);
  12566. tp->regs = NULL;
  12567. }
  12568. free_netdev(dev);
  12569. pci_release_regions(pdev);
  12570. pci_disable_device(pdev);
  12571. pci_set_drvdata(pdev, NULL);
  12572. }
  12573. }
  12574. #ifdef CONFIG_PM_SLEEP
  12575. static int tg3_suspend(struct device *device)
  12576. {
  12577. struct pci_dev *pdev = to_pci_dev(device);
  12578. struct net_device *dev = pci_get_drvdata(pdev);
  12579. struct tg3 *tp = netdev_priv(dev);
  12580. int err;
  12581. if (!netif_running(dev))
  12582. return 0;
  12583. flush_work_sync(&tp->reset_task);
  12584. tg3_phy_stop(tp);
  12585. tg3_netif_stop(tp);
  12586. del_timer_sync(&tp->timer);
  12587. tg3_full_lock(tp, 1);
  12588. tg3_disable_ints(tp);
  12589. tg3_full_unlock(tp);
  12590. netif_device_detach(dev);
  12591. tg3_full_lock(tp, 0);
  12592. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12593. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12594. tg3_full_unlock(tp);
  12595. err = tg3_power_down_prepare(tp);
  12596. if (err) {
  12597. int err2;
  12598. tg3_full_lock(tp, 0);
  12599. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12600. err2 = tg3_restart_hw(tp, 1);
  12601. if (err2)
  12602. goto out;
  12603. tp->timer.expires = jiffies + tp->timer_offset;
  12604. add_timer(&tp->timer);
  12605. netif_device_attach(dev);
  12606. tg3_netif_start(tp);
  12607. out:
  12608. tg3_full_unlock(tp);
  12609. if (!err2)
  12610. tg3_phy_start(tp);
  12611. }
  12612. return err;
  12613. }
  12614. static int tg3_resume(struct device *device)
  12615. {
  12616. struct pci_dev *pdev = to_pci_dev(device);
  12617. struct net_device *dev = pci_get_drvdata(pdev);
  12618. struct tg3 *tp = netdev_priv(dev);
  12619. int err;
  12620. if (!netif_running(dev))
  12621. return 0;
  12622. netif_device_attach(dev);
  12623. tg3_full_lock(tp, 0);
  12624. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12625. err = tg3_restart_hw(tp, 1);
  12626. if (err)
  12627. goto out;
  12628. tp->timer.expires = jiffies + tp->timer_offset;
  12629. add_timer(&tp->timer);
  12630. tg3_netif_start(tp);
  12631. out:
  12632. tg3_full_unlock(tp);
  12633. if (!err)
  12634. tg3_phy_start(tp);
  12635. return err;
  12636. }
  12637. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12638. #define TG3_PM_OPS (&tg3_pm_ops)
  12639. #else
  12640. #define TG3_PM_OPS NULL
  12641. #endif /* CONFIG_PM_SLEEP */
  12642. static struct pci_driver tg3_driver = {
  12643. .name = DRV_MODULE_NAME,
  12644. .id_table = tg3_pci_tbl,
  12645. .probe = tg3_init_one,
  12646. .remove = __devexit_p(tg3_remove_one),
  12647. .driver.pm = TG3_PM_OPS,
  12648. };
  12649. static int __init tg3_init(void)
  12650. {
  12651. return pci_register_driver(&tg3_driver);
  12652. }
  12653. static void __exit tg3_cleanup(void)
  12654. {
  12655. pci_unregister_driver(&tg3_driver);
  12656. }
  12657. module_init(tg3_init);
  12658. module_exit(tg3_cleanup);