pcnet32.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975
  1. /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
  2. /*
  3. * Copyright 1996-1999 Thomas Bogendoerfer
  4. *
  5. * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
  6. *
  7. * Copyright 1993 United States Government as represented by the
  8. * Director, National Security Agency.
  9. *
  10. * This software may be used and distributed according to the terms
  11. * of the GNU General Public License, incorporated herein by reference.
  12. *
  13. * This driver is for PCnet32 and PCnetPCI based ethercards
  14. */
  15. /**************************************************************************
  16. * 23 Oct, 2000.
  17. * Fixed a few bugs, related to running the controller in 32bit mode.
  18. *
  19. * Carsten Langgaard, carstenl@mips.com
  20. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  21. *
  22. *************************************************************************/
  23. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  24. #define DRV_NAME "pcnet32"
  25. #define DRV_VERSION "1.35"
  26. #define DRV_RELDATE "21.Apr.2008"
  27. #define PFX DRV_NAME ": "
  28. static const char *const version =
  29. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " tsbogend@alpha.franken.de\n";
  30. #include <linux/module.h>
  31. #include <linux/kernel.h>
  32. #include <linux/sched.h>
  33. #include <linux/string.h>
  34. #include <linux/errno.h>
  35. #include <linux/ioport.h>
  36. #include <linux/slab.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/pci.h>
  39. #include <linux/delay.h>
  40. #include <linux/init.h>
  41. #include <linux/ethtool.h>
  42. #include <linux/mii.h>
  43. #include <linux/crc32.h>
  44. #include <linux/netdevice.h>
  45. #include <linux/etherdevice.h>
  46. #include <linux/if_ether.h>
  47. #include <linux/skbuff.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/moduleparam.h>
  50. #include <linux/bitops.h>
  51. #include <asm/dma.h>
  52. #include <asm/io.h>
  53. #include <asm/uaccess.h>
  54. #include <asm/irq.h>
  55. /*
  56. * PCI device identifiers for "new style" Linux PCI Device Drivers
  57. */
  58. static DEFINE_PCI_DEVICE_TABLE(pcnet32_pci_tbl) = {
  59. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME), },
  60. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE), },
  61. /*
  62. * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
  63. * the incorrect vendor id.
  64. */
  65. { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE),
  66. .class = (PCI_CLASS_NETWORK_ETHERNET << 8), .class_mask = 0xffff00, },
  67. { } /* terminate list */
  68. };
  69. MODULE_DEVICE_TABLE(pci, pcnet32_pci_tbl);
  70. static int cards_found;
  71. /*
  72. * VLB I/O addresses
  73. */
  74. static unsigned int pcnet32_portlist[] __initdata =
  75. { 0x300, 0x320, 0x340, 0x360, 0 };
  76. static int pcnet32_debug = 0;
  77. static int tx_start = 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
  78. static int pcnet32vlb; /* check for VLB cards ? */
  79. static struct net_device *pcnet32_dev;
  80. static int max_interrupt_work = 2;
  81. static int rx_copybreak = 200;
  82. #define PCNET32_PORT_AUI 0x00
  83. #define PCNET32_PORT_10BT 0x01
  84. #define PCNET32_PORT_GPSI 0x02
  85. #define PCNET32_PORT_MII 0x03
  86. #define PCNET32_PORT_PORTSEL 0x03
  87. #define PCNET32_PORT_ASEL 0x04
  88. #define PCNET32_PORT_100 0x40
  89. #define PCNET32_PORT_FD 0x80
  90. #define PCNET32_DMA_MASK 0xffffffff
  91. #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
  92. #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
  93. /*
  94. * table to translate option values from tulip
  95. * to internal options
  96. */
  97. static const unsigned char options_mapping[] = {
  98. PCNET32_PORT_ASEL, /* 0 Auto-select */
  99. PCNET32_PORT_AUI, /* 1 BNC/AUI */
  100. PCNET32_PORT_AUI, /* 2 AUI/BNC */
  101. PCNET32_PORT_ASEL, /* 3 not supported */
  102. PCNET32_PORT_10BT | PCNET32_PORT_FD, /* 4 10baseT-FD */
  103. PCNET32_PORT_ASEL, /* 5 not supported */
  104. PCNET32_PORT_ASEL, /* 6 not supported */
  105. PCNET32_PORT_ASEL, /* 7 not supported */
  106. PCNET32_PORT_ASEL, /* 8 not supported */
  107. PCNET32_PORT_MII, /* 9 MII 10baseT */
  108. PCNET32_PORT_MII | PCNET32_PORT_FD, /* 10 MII 10baseT-FD */
  109. PCNET32_PORT_MII, /* 11 MII (autosel) */
  110. PCNET32_PORT_10BT, /* 12 10BaseT */
  111. PCNET32_PORT_MII | PCNET32_PORT_100, /* 13 MII 100BaseTx */
  112. /* 14 MII 100BaseTx-FD */
  113. PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD,
  114. PCNET32_PORT_ASEL /* 15 not supported */
  115. };
  116. static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
  117. "Loopback test (offline)"
  118. };
  119. #define PCNET32_TEST_LEN ARRAY_SIZE(pcnet32_gstrings_test)
  120. #define PCNET32_NUM_REGS 136
  121. #define MAX_UNITS 8 /* More are supported, limit only on options */
  122. static int options[MAX_UNITS];
  123. static int full_duplex[MAX_UNITS];
  124. static int homepna[MAX_UNITS];
  125. /*
  126. * Theory of Operation
  127. *
  128. * This driver uses the same software structure as the normal lance
  129. * driver. So look for a verbose description in lance.c. The differences
  130. * to the normal lance driver is the use of the 32bit mode of PCnet32
  131. * and PCnetPCI chips. Because these chips are 32bit chips, there is no
  132. * 16MB limitation and we don't need bounce buffers.
  133. */
  134. /*
  135. * Set the number of Tx and Rx buffers, using Log_2(# buffers).
  136. * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
  137. * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
  138. */
  139. #ifndef PCNET32_LOG_TX_BUFFERS
  140. #define PCNET32_LOG_TX_BUFFERS 4
  141. #define PCNET32_LOG_RX_BUFFERS 5
  142. #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
  143. #define PCNET32_LOG_MAX_RX_BUFFERS 9
  144. #endif
  145. #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
  146. #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
  147. #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
  148. #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
  149. #define PKT_BUF_SKB 1544
  150. /* actual buffer length after being aligned */
  151. #define PKT_BUF_SIZE (PKT_BUF_SKB - NET_IP_ALIGN)
  152. /* chip wants twos complement of the (aligned) buffer length */
  153. #define NEG_BUF_SIZE (NET_IP_ALIGN - PKT_BUF_SKB)
  154. /* Offsets from base I/O address. */
  155. #define PCNET32_WIO_RDP 0x10
  156. #define PCNET32_WIO_RAP 0x12
  157. #define PCNET32_WIO_RESET 0x14
  158. #define PCNET32_WIO_BDP 0x16
  159. #define PCNET32_DWIO_RDP 0x10
  160. #define PCNET32_DWIO_RAP 0x14
  161. #define PCNET32_DWIO_RESET 0x18
  162. #define PCNET32_DWIO_BDP 0x1C
  163. #define PCNET32_TOTAL_SIZE 0x20
  164. #define CSR0 0
  165. #define CSR0_INIT 0x1
  166. #define CSR0_START 0x2
  167. #define CSR0_STOP 0x4
  168. #define CSR0_TXPOLL 0x8
  169. #define CSR0_INTEN 0x40
  170. #define CSR0_IDON 0x0100
  171. #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
  172. #define PCNET32_INIT_LOW 1
  173. #define PCNET32_INIT_HIGH 2
  174. #define CSR3 3
  175. #define CSR4 4
  176. #define CSR5 5
  177. #define CSR5_SUSPEND 0x0001
  178. #define CSR15 15
  179. #define PCNET32_MC_FILTER 8
  180. #define PCNET32_79C970A 0x2621
  181. /* The PCNET32 Rx and Tx ring descriptors. */
  182. struct pcnet32_rx_head {
  183. __le32 base;
  184. __le16 buf_length; /* two`s complement of length */
  185. __le16 status;
  186. __le32 msg_length;
  187. __le32 reserved;
  188. };
  189. struct pcnet32_tx_head {
  190. __le32 base;
  191. __le16 length; /* two`s complement of length */
  192. __le16 status;
  193. __le32 misc;
  194. __le32 reserved;
  195. };
  196. /* The PCNET32 32-Bit initialization block, described in databook. */
  197. struct pcnet32_init_block {
  198. __le16 mode;
  199. __le16 tlen_rlen;
  200. u8 phys_addr[6];
  201. __le16 reserved;
  202. __le32 filter[2];
  203. /* Receive and transmit ring base, along with extra bits. */
  204. __le32 rx_ring;
  205. __le32 tx_ring;
  206. };
  207. /* PCnet32 access functions */
  208. struct pcnet32_access {
  209. u16 (*read_csr) (unsigned long, int);
  210. void (*write_csr) (unsigned long, int, u16);
  211. u16 (*read_bcr) (unsigned long, int);
  212. void (*write_bcr) (unsigned long, int, u16);
  213. u16 (*read_rap) (unsigned long);
  214. void (*write_rap) (unsigned long, u16);
  215. void (*reset) (unsigned long);
  216. };
  217. /*
  218. * The first field of pcnet32_private is read by the ethernet device
  219. * so the structure should be allocated using pci_alloc_consistent().
  220. */
  221. struct pcnet32_private {
  222. struct pcnet32_init_block *init_block;
  223. /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
  224. struct pcnet32_rx_head *rx_ring;
  225. struct pcnet32_tx_head *tx_ring;
  226. dma_addr_t init_dma_addr;/* DMA address of beginning of the init block,
  227. returned by pci_alloc_consistent */
  228. struct pci_dev *pci_dev;
  229. const char *name;
  230. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  231. struct sk_buff **tx_skbuff;
  232. struct sk_buff **rx_skbuff;
  233. dma_addr_t *tx_dma_addr;
  234. dma_addr_t *rx_dma_addr;
  235. struct pcnet32_access a;
  236. spinlock_t lock; /* Guard lock */
  237. unsigned int cur_rx, cur_tx; /* The next free ring entry */
  238. unsigned int rx_ring_size; /* current rx ring size */
  239. unsigned int tx_ring_size; /* current tx ring size */
  240. unsigned int rx_mod_mask; /* rx ring modular mask */
  241. unsigned int tx_mod_mask; /* tx ring modular mask */
  242. unsigned short rx_len_bits;
  243. unsigned short tx_len_bits;
  244. dma_addr_t rx_ring_dma_addr;
  245. dma_addr_t tx_ring_dma_addr;
  246. unsigned int dirty_rx, /* ring entries to be freed. */
  247. dirty_tx;
  248. struct net_device *dev;
  249. struct napi_struct napi;
  250. char tx_full;
  251. char phycount; /* number of phys found */
  252. int options;
  253. unsigned int shared_irq:1, /* shared irq possible */
  254. dxsuflo:1, /* disable transmit stop on uflo */
  255. mii:1; /* mii port available */
  256. struct net_device *next;
  257. struct mii_if_info mii_if;
  258. struct timer_list watchdog_timer;
  259. struct timer_list blink_timer;
  260. u32 msg_enable; /* debug message level */
  261. /* each bit indicates an available PHY */
  262. u32 phymask;
  263. unsigned short chip_version; /* which variant this is */
  264. };
  265. static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
  266. static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
  267. static int pcnet32_open(struct net_device *);
  268. static int pcnet32_init_ring(struct net_device *);
  269. static netdev_tx_t pcnet32_start_xmit(struct sk_buff *,
  270. struct net_device *);
  271. static void pcnet32_tx_timeout(struct net_device *dev);
  272. static irqreturn_t pcnet32_interrupt(int, void *);
  273. static int pcnet32_close(struct net_device *);
  274. static struct net_device_stats *pcnet32_get_stats(struct net_device *);
  275. static void pcnet32_load_multicast(struct net_device *dev);
  276. static void pcnet32_set_multicast_list(struct net_device *);
  277. static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
  278. static void pcnet32_watchdog(struct net_device *);
  279. static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
  280. static void mdio_write(struct net_device *dev, int phy_id, int reg_num,
  281. int val);
  282. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
  283. static void pcnet32_ethtool_test(struct net_device *dev,
  284. struct ethtool_test *eth_test, u64 * data);
  285. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1);
  286. static int pcnet32_phys_id(struct net_device *dev, u32 data);
  287. static void pcnet32_led_blink_callback(struct net_device *dev);
  288. static int pcnet32_get_regs_len(struct net_device *dev);
  289. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  290. void *ptr);
  291. static void pcnet32_purge_tx_ring(struct net_device *dev);
  292. static int pcnet32_alloc_ring(struct net_device *dev, const char *name);
  293. static void pcnet32_free_ring(struct net_device *dev);
  294. static void pcnet32_check_media(struct net_device *dev, int verbose);
  295. static u16 pcnet32_wio_read_csr(unsigned long addr, int index)
  296. {
  297. outw(index, addr + PCNET32_WIO_RAP);
  298. return inw(addr + PCNET32_WIO_RDP);
  299. }
  300. static void pcnet32_wio_write_csr(unsigned long addr, int index, u16 val)
  301. {
  302. outw(index, addr + PCNET32_WIO_RAP);
  303. outw(val, addr + PCNET32_WIO_RDP);
  304. }
  305. static u16 pcnet32_wio_read_bcr(unsigned long addr, int index)
  306. {
  307. outw(index, addr + PCNET32_WIO_RAP);
  308. return inw(addr + PCNET32_WIO_BDP);
  309. }
  310. static void pcnet32_wio_write_bcr(unsigned long addr, int index, u16 val)
  311. {
  312. outw(index, addr + PCNET32_WIO_RAP);
  313. outw(val, addr + PCNET32_WIO_BDP);
  314. }
  315. static u16 pcnet32_wio_read_rap(unsigned long addr)
  316. {
  317. return inw(addr + PCNET32_WIO_RAP);
  318. }
  319. static void pcnet32_wio_write_rap(unsigned long addr, u16 val)
  320. {
  321. outw(val, addr + PCNET32_WIO_RAP);
  322. }
  323. static void pcnet32_wio_reset(unsigned long addr)
  324. {
  325. inw(addr + PCNET32_WIO_RESET);
  326. }
  327. static int pcnet32_wio_check(unsigned long addr)
  328. {
  329. outw(88, addr + PCNET32_WIO_RAP);
  330. return (inw(addr + PCNET32_WIO_RAP) == 88);
  331. }
  332. static struct pcnet32_access pcnet32_wio = {
  333. .read_csr = pcnet32_wio_read_csr,
  334. .write_csr = pcnet32_wio_write_csr,
  335. .read_bcr = pcnet32_wio_read_bcr,
  336. .write_bcr = pcnet32_wio_write_bcr,
  337. .read_rap = pcnet32_wio_read_rap,
  338. .write_rap = pcnet32_wio_write_rap,
  339. .reset = pcnet32_wio_reset
  340. };
  341. static u16 pcnet32_dwio_read_csr(unsigned long addr, int index)
  342. {
  343. outl(index, addr + PCNET32_DWIO_RAP);
  344. return (inl(addr + PCNET32_DWIO_RDP) & 0xffff);
  345. }
  346. static void pcnet32_dwio_write_csr(unsigned long addr, int index, u16 val)
  347. {
  348. outl(index, addr + PCNET32_DWIO_RAP);
  349. outl(val, addr + PCNET32_DWIO_RDP);
  350. }
  351. static u16 pcnet32_dwio_read_bcr(unsigned long addr, int index)
  352. {
  353. outl(index, addr + PCNET32_DWIO_RAP);
  354. return (inl(addr + PCNET32_DWIO_BDP) & 0xffff);
  355. }
  356. static void pcnet32_dwio_write_bcr(unsigned long addr, int index, u16 val)
  357. {
  358. outl(index, addr + PCNET32_DWIO_RAP);
  359. outl(val, addr + PCNET32_DWIO_BDP);
  360. }
  361. static u16 pcnet32_dwio_read_rap(unsigned long addr)
  362. {
  363. return (inl(addr + PCNET32_DWIO_RAP) & 0xffff);
  364. }
  365. static void pcnet32_dwio_write_rap(unsigned long addr, u16 val)
  366. {
  367. outl(val, addr + PCNET32_DWIO_RAP);
  368. }
  369. static void pcnet32_dwio_reset(unsigned long addr)
  370. {
  371. inl(addr + PCNET32_DWIO_RESET);
  372. }
  373. static int pcnet32_dwio_check(unsigned long addr)
  374. {
  375. outl(88, addr + PCNET32_DWIO_RAP);
  376. return ((inl(addr + PCNET32_DWIO_RAP) & 0xffff) == 88);
  377. }
  378. static struct pcnet32_access pcnet32_dwio = {
  379. .read_csr = pcnet32_dwio_read_csr,
  380. .write_csr = pcnet32_dwio_write_csr,
  381. .read_bcr = pcnet32_dwio_read_bcr,
  382. .write_bcr = pcnet32_dwio_write_bcr,
  383. .read_rap = pcnet32_dwio_read_rap,
  384. .write_rap = pcnet32_dwio_write_rap,
  385. .reset = pcnet32_dwio_reset
  386. };
  387. static void pcnet32_netif_stop(struct net_device *dev)
  388. {
  389. struct pcnet32_private *lp = netdev_priv(dev);
  390. dev->trans_start = jiffies;
  391. napi_disable(&lp->napi);
  392. netif_tx_disable(dev);
  393. }
  394. static void pcnet32_netif_start(struct net_device *dev)
  395. {
  396. struct pcnet32_private *lp = netdev_priv(dev);
  397. ulong ioaddr = dev->base_addr;
  398. u16 val;
  399. netif_wake_queue(dev);
  400. val = lp->a.read_csr(ioaddr, CSR3);
  401. val &= 0x00ff;
  402. lp->a.write_csr(ioaddr, CSR3, val);
  403. napi_enable(&lp->napi);
  404. }
  405. /*
  406. * Allocate space for the new sized tx ring.
  407. * Free old resources
  408. * Save new resources.
  409. * Any failure keeps old resources.
  410. * Must be called with lp->lock held.
  411. */
  412. static void pcnet32_realloc_tx_ring(struct net_device *dev,
  413. struct pcnet32_private *lp,
  414. unsigned int size)
  415. {
  416. dma_addr_t new_ring_dma_addr;
  417. dma_addr_t *new_dma_addr_list;
  418. struct pcnet32_tx_head *new_tx_ring;
  419. struct sk_buff **new_skb_list;
  420. pcnet32_purge_tx_ring(dev);
  421. new_tx_ring = pci_alloc_consistent(lp->pci_dev,
  422. sizeof(struct pcnet32_tx_head) *
  423. (1 << size),
  424. &new_ring_dma_addr);
  425. if (new_tx_ring == NULL) {
  426. netif_err(lp, drv, dev, "Consistent memory allocation failed\n");
  427. return;
  428. }
  429. memset(new_tx_ring, 0, sizeof(struct pcnet32_tx_head) * (1 << size));
  430. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  431. GFP_ATOMIC);
  432. if (!new_dma_addr_list) {
  433. netif_err(lp, drv, dev, "Memory allocation failed\n");
  434. goto free_new_tx_ring;
  435. }
  436. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  437. GFP_ATOMIC);
  438. if (!new_skb_list) {
  439. netif_err(lp, drv, dev, "Memory allocation failed\n");
  440. goto free_new_lists;
  441. }
  442. kfree(lp->tx_skbuff);
  443. kfree(lp->tx_dma_addr);
  444. pci_free_consistent(lp->pci_dev,
  445. sizeof(struct pcnet32_tx_head) *
  446. lp->tx_ring_size, lp->tx_ring,
  447. lp->tx_ring_dma_addr);
  448. lp->tx_ring_size = (1 << size);
  449. lp->tx_mod_mask = lp->tx_ring_size - 1;
  450. lp->tx_len_bits = (size << 12);
  451. lp->tx_ring = new_tx_ring;
  452. lp->tx_ring_dma_addr = new_ring_dma_addr;
  453. lp->tx_dma_addr = new_dma_addr_list;
  454. lp->tx_skbuff = new_skb_list;
  455. return;
  456. free_new_lists:
  457. kfree(new_dma_addr_list);
  458. free_new_tx_ring:
  459. pci_free_consistent(lp->pci_dev,
  460. sizeof(struct pcnet32_tx_head) *
  461. (1 << size),
  462. new_tx_ring,
  463. new_ring_dma_addr);
  464. return;
  465. }
  466. /*
  467. * Allocate space for the new sized rx ring.
  468. * Re-use old receive buffers.
  469. * alloc extra buffers
  470. * free unneeded buffers
  471. * free unneeded buffers
  472. * Save new resources.
  473. * Any failure keeps old resources.
  474. * Must be called with lp->lock held.
  475. */
  476. static void pcnet32_realloc_rx_ring(struct net_device *dev,
  477. struct pcnet32_private *lp,
  478. unsigned int size)
  479. {
  480. dma_addr_t new_ring_dma_addr;
  481. dma_addr_t *new_dma_addr_list;
  482. struct pcnet32_rx_head *new_rx_ring;
  483. struct sk_buff **new_skb_list;
  484. int new, overlap;
  485. new_rx_ring = pci_alloc_consistent(lp->pci_dev,
  486. sizeof(struct pcnet32_rx_head) *
  487. (1 << size),
  488. &new_ring_dma_addr);
  489. if (new_rx_ring == NULL) {
  490. netif_err(lp, drv, dev, "Consistent memory allocation failed\n");
  491. return;
  492. }
  493. memset(new_rx_ring, 0, sizeof(struct pcnet32_rx_head) * (1 << size));
  494. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  495. GFP_ATOMIC);
  496. if (!new_dma_addr_list) {
  497. netif_err(lp, drv, dev, "Memory allocation failed\n");
  498. goto free_new_rx_ring;
  499. }
  500. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  501. GFP_ATOMIC);
  502. if (!new_skb_list) {
  503. netif_err(lp, drv, dev, "Memory allocation failed\n");
  504. goto free_new_lists;
  505. }
  506. /* first copy the current receive buffers */
  507. overlap = min(size, lp->rx_ring_size);
  508. for (new = 0; new < overlap; new++) {
  509. new_rx_ring[new] = lp->rx_ring[new];
  510. new_dma_addr_list[new] = lp->rx_dma_addr[new];
  511. new_skb_list[new] = lp->rx_skbuff[new];
  512. }
  513. /* now allocate any new buffers needed */
  514. for (; new < size; new++ ) {
  515. struct sk_buff *rx_skbuff;
  516. new_skb_list[new] = dev_alloc_skb(PKT_BUF_SKB);
  517. if (!(rx_skbuff = new_skb_list[new])) {
  518. /* keep the original lists and buffers */
  519. netif_err(lp, drv, dev, "%s dev_alloc_skb failed\n",
  520. __func__);
  521. goto free_all_new;
  522. }
  523. skb_reserve(rx_skbuff, NET_IP_ALIGN);
  524. new_dma_addr_list[new] =
  525. pci_map_single(lp->pci_dev, rx_skbuff->data,
  526. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  527. new_rx_ring[new].base = cpu_to_le32(new_dma_addr_list[new]);
  528. new_rx_ring[new].buf_length = cpu_to_le16(NEG_BUF_SIZE);
  529. new_rx_ring[new].status = cpu_to_le16(0x8000);
  530. }
  531. /* and free any unneeded buffers */
  532. for (; new < lp->rx_ring_size; new++) {
  533. if (lp->rx_skbuff[new]) {
  534. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[new],
  535. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  536. dev_kfree_skb(lp->rx_skbuff[new]);
  537. }
  538. }
  539. kfree(lp->rx_skbuff);
  540. kfree(lp->rx_dma_addr);
  541. pci_free_consistent(lp->pci_dev,
  542. sizeof(struct pcnet32_rx_head) *
  543. lp->rx_ring_size, lp->rx_ring,
  544. lp->rx_ring_dma_addr);
  545. lp->rx_ring_size = (1 << size);
  546. lp->rx_mod_mask = lp->rx_ring_size - 1;
  547. lp->rx_len_bits = (size << 4);
  548. lp->rx_ring = new_rx_ring;
  549. lp->rx_ring_dma_addr = new_ring_dma_addr;
  550. lp->rx_dma_addr = new_dma_addr_list;
  551. lp->rx_skbuff = new_skb_list;
  552. return;
  553. free_all_new:
  554. for (; --new >= lp->rx_ring_size; ) {
  555. if (new_skb_list[new]) {
  556. pci_unmap_single(lp->pci_dev, new_dma_addr_list[new],
  557. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  558. dev_kfree_skb(new_skb_list[new]);
  559. }
  560. }
  561. kfree(new_skb_list);
  562. free_new_lists:
  563. kfree(new_dma_addr_list);
  564. free_new_rx_ring:
  565. pci_free_consistent(lp->pci_dev,
  566. sizeof(struct pcnet32_rx_head) *
  567. (1 << size),
  568. new_rx_ring,
  569. new_ring_dma_addr);
  570. return;
  571. }
  572. static void pcnet32_purge_rx_ring(struct net_device *dev)
  573. {
  574. struct pcnet32_private *lp = netdev_priv(dev);
  575. int i;
  576. /* free all allocated skbuffs */
  577. for (i = 0; i < lp->rx_ring_size; i++) {
  578. lp->rx_ring[i].status = 0; /* CPU owns buffer */
  579. wmb(); /* Make sure adapter sees owner change */
  580. if (lp->rx_skbuff[i]) {
  581. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i],
  582. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  583. dev_kfree_skb_any(lp->rx_skbuff[i]);
  584. }
  585. lp->rx_skbuff[i] = NULL;
  586. lp->rx_dma_addr[i] = 0;
  587. }
  588. }
  589. #ifdef CONFIG_NET_POLL_CONTROLLER
  590. static void pcnet32_poll_controller(struct net_device *dev)
  591. {
  592. disable_irq(dev->irq);
  593. pcnet32_interrupt(0, dev);
  594. enable_irq(dev->irq);
  595. }
  596. #endif
  597. static int pcnet32_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  598. {
  599. struct pcnet32_private *lp = netdev_priv(dev);
  600. unsigned long flags;
  601. int r = -EOPNOTSUPP;
  602. if (lp->mii) {
  603. spin_lock_irqsave(&lp->lock, flags);
  604. mii_ethtool_gset(&lp->mii_if, cmd);
  605. spin_unlock_irqrestore(&lp->lock, flags);
  606. r = 0;
  607. }
  608. return r;
  609. }
  610. static int pcnet32_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  611. {
  612. struct pcnet32_private *lp = netdev_priv(dev);
  613. unsigned long flags;
  614. int r = -EOPNOTSUPP;
  615. if (lp->mii) {
  616. spin_lock_irqsave(&lp->lock, flags);
  617. r = mii_ethtool_sset(&lp->mii_if, cmd);
  618. spin_unlock_irqrestore(&lp->lock, flags);
  619. }
  620. return r;
  621. }
  622. static void pcnet32_get_drvinfo(struct net_device *dev,
  623. struct ethtool_drvinfo *info)
  624. {
  625. struct pcnet32_private *lp = netdev_priv(dev);
  626. strcpy(info->driver, DRV_NAME);
  627. strcpy(info->version, DRV_VERSION);
  628. if (lp->pci_dev)
  629. strcpy(info->bus_info, pci_name(lp->pci_dev));
  630. else
  631. sprintf(info->bus_info, "VLB 0x%lx", dev->base_addr);
  632. }
  633. static u32 pcnet32_get_link(struct net_device *dev)
  634. {
  635. struct pcnet32_private *lp = netdev_priv(dev);
  636. unsigned long flags;
  637. int r;
  638. spin_lock_irqsave(&lp->lock, flags);
  639. if (lp->mii) {
  640. r = mii_link_ok(&lp->mii_if);
  641. } else if (lp->chip_version >= PCNET32_79C970A) {
  642. ulong ioaddr = dev->base_addr; /* card base I/O address */
  643. r = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  644. } else { /* can not detect link on really old chips */
  645. r = 1;
  646. }
  647. spin_unlock_irqrestore(&lp->lock, flags);
  648. return r;
  649. }
  650. static u32 pcnet32_get_msglevel(struct net_device *dev)
  651. {
  652. struct pcnet32_private *lp = netdev_priv(dev);
  653. return lp->msg_enable;
  654. }
  655. static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
  656. {
  657. struct pcnet32_private *lp = netdev_priv(dev);
  658. lp->msg_enable = value;
  659. }
  660. static int pcnet32_nway_reset(struct net_device *dev)
  661. {
  662. struct pcnet32_private *lp = netdev_priv(dev);
  663. unsigned long flags;
  664. int r = -EOPNOTSUPP;
  665. if (lp->mii) {
  666. spin_lock_irqsave(&lp->lock, flags);
  667. r = mii_nway_restart(&lp->mii_if);
  668. spin_unlock_irqrestore(&lp->lock, flags);
  669. }
  670. return r;
  671. }
  672. static void pcnet32_get_ringparam(struct net_device *dev,
  673. struct ethtool_ringparam *ering)
  674. {
  675. struct pcnet32_private *lp = netdev_priv(dev);
  676. ering->tx_max_pending = TX_MAX_RING_SIZE;
  677. ering->tx_pending = lp->tx_ring_size;
  678. ering->rx_max_pending = RX_MAX_RING_SIZE;
  679. ering->rx_pending = lp->rx_ring_size;
  680. }
  681. static int pcnet32_set_ringparam(struct net_device *dev,
  682. struct ethtool_ringparam *ering)
  683. {
  684. struct pcnet32_private *lp = netdev_priv(dev);
  685. unsigned long flags;
  686. unsigned int size;
  687. ulong ioaddr = dev->base_addr;
  688. int i;
  689. if (ering->rx_mini_pending || ering->rx_jumbo_pending)
  690. return -EINVAL;
  691. if (netif_running(dev))
  692. pcnet32_netif_stop(dev);
  693. spin_lock_irqsave(&lp->lock, flags);
  694. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  695. size = min(ering->tx_pending, (unsigned int)TX_MAX_RING_SIZE);
  696. /* set the minimum ring size to 4, to allow the loopback test to work
  697. * unchanged.
  698. */
  699. for (i = 2; i <= PCNET32_LOG_MAX_TX_BUFFERS; i++) {
  700. if (size <= (1 << i))
  701. break;
  702. }
  703. if ((1 << i) != lp->tx_ring_size)
  704. pcnet32_realloc_tx_ring(dev, lp, i);
  705. size = min(ering->rx_pending, (unsigned int)RX_MAX_RING_SIZE);
  706. for (i = 2; i <= PCNET32_LOG_MAX_RX_BUFFERS; i++) {
  707. if (size <= (1 << i))
  708. break;
  709. }
  710. if ((1 << i) != lp->rx_ring_size)
  711. pcnet32_realloc_rx_ring(dev, lp, i);
  712. lp->napi.weight = lp->rx_ring_size / 2;
  713. if (netif_running(dev)) {
  714. pcnet32_netif_start(dev);
  715. pcnet32_restart(dev, CSR0_NORMAL);
  716. }
  717. spin_unlock_irqrestore(&lp->lock, flags);
  718. netif_info(lp, drv, dev, "Ring Param Settings: RX: %d, TX: %d\n",
  719. lp->rx_ring_size, lp->tx_ring_size);
  720. return 0;
  721. }
  722. static void pcnet32_get_strings(struct net_device *dev, u32 stringset,
  723. u8 * data)
  724. {
  725. memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
  726. }
  727. static int pcnet32_get_sset_count(struct net_device *dev, int sset)
  728. {
  729. switch (sset) {
  730. case ETH_SS_TEST:
  731. return PCNET32_TEST_LEN;
  732. default:
  733. return -EOPNOTSUPP;
  734. }
  735. }
  736. static void pcnet32_ethtool_test(struct net_device *dev,
  737. struct ethtool_test *test, u64 * data)
  738. {
  739. struct pcnet32_private *lp = netdev_priv(dev);
  740. int rc;
  741. if (test->flags == ETH_TEST_FL_OFFLINE) {
  742. rc = pcnet32_loopback_test(dev, data);
  743. if (rc) {
  744. netif_printk(lp, hw, KERN_DEBUG, dev,
  745. "Loopback test failed\n");
  746. test->flags |= ETH_TEST_FL_FAILED;
  747. } else
  748. netif_printk(lp, hw, KERN_DEBUG, dev,
  749. "Loopback test passed\n");
  750. } else
  751. netif_printk(lp, hw, KERN_DEBUG, dev,
  752. "No tests to run (specify 'Offline' on ethtool)\n");
  753. } /* end pcnet32_ethtool_test */
  754. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1)
  755. {
  756. struct pcnet32_private *lp = netdev_priv(dev);
  757. struct pcnet32_access *a = &lp->a; /* access to registers */
  758. ulong ioaddr = dev->base_addr; /* card base I/O address */
  759. struct sk_buff *skb; /* sk buff */
  760. int x, i; /* counters */
  761. int numbuffs = 4; /* number of TX/RX buffers and descs */
  762. u16 status = 0x8300; /* TX ring status */
  763. __le16 teststatus; /* test of ring status */
  764. int rc; /* return code */
  765. int size; /* size of packets */
  766. unsigned char *packet; /* source packet data */
  767. static const int data_len = 60; /* length of source packets */
  768. unsigned long flags;
  769. unsigned long ticks;
  770. rc = 1; /* default to fail */
  771. if (netif_running(dev))
  772. pcnet32_netif_stop(dev);
  773. spin_lock_irqsave(&lp->lock, flags);
  774. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  775. numbuffs = min(numbuffs, (int)min(lp->rx_ring_size, lp->tx_ring_size));
  776. /* Reset the PCNET32 */
  777. lp->a.reset(ioaddr);
  778. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  779. /* switch pcnet32 to 32bit mode */
  780. lp->a.write_bcr(ioaddr, 20, 2);
  781. /* purge & init rings but don't actually restart */
  782. pcnet32_restart(dev, 0x0000);
  783. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  784. /* Initialize Transmit buffers. */
  785. size = data_len + 15;
  786. for (x = 0; x < numbuffs; x++) {
  787. if (!(skb = dev_alloc_skb(size))) {
  788. netif_printk(lp, hw, KERN_DEBUG, dev,
  789. "Cannot allocate skb at line: %d!\n",
  790. __LINE__);
  791. goto clean_up;
  792. } else {
  793. packet = skb->data;
  794. skb_put(skb, size); /* create space for data */
  795. lp->tx_skbuff[x] = skb;
  796. lp->tx_ring[x].length = cpu_to_le16(-skb->len);
  797. lp->tx_ring[x].misc = 0;
  798. /* put DA and SA into the skb */
  799. for (i = 0; i < 6; i++)
  800. *packet++ = dev->dev_addr[i];
  801. for (i = 0; i < 6; i++)
  802. *packet++ = dev->dev_addr[i];
  803. /* type */
  804. *packet++ = 0x08;
  805. *packet++ = 0x06;
  806. /* packet number */
  807. *packet++ = x;
  808. /* fill packet with data */
  809. for (i = 0; i < data_len; i++)
  810. *packet++ = i;
  811. lp->tx_dma_addr[x] =
  812. pci_map_single(lp->pci_dev, skb->data, skb->len,
  813. PCI_DMA_TODEVICE);
  814. lp->tx_ring[x].base = cpu_to_le32(lp->tx_dma_addr[x]);
  815. wmb(); /* Make sure owner changes after all others are visible */
  816. lp->tx_ring[x].status = cpu_to_le16(status);
  817. }
  818. }
  819. x = a->read_bcr(ioaddr, 32); /* set internal loopback in BCR32 */
  820. a->write_bcr(ioaddr, 32, x | 0x0002);
  821. /* set int loopback in CSR15 */
  822. x = a->read_csr(ioaddr, CSR15) & 0xfffc;
  823. lp->a.write_csr(ioaddr, CSR15, x | 0x0044);
  824. teststatus = cpu_to_le16(0x8000);
  825. lp->a.write_csr(ioaddr, CSR0, CSR0_START); /* Set STRT bit */
  826. /* Check status of descriptors */
  827. for (x = 0; x < numbuffs; x++) {
  828. ticks = 0;
  829. rmb();
  830. while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
  831. spin_unlock_irqrestore(&lp->lock, flags);
  832. msleep(1);
  833. spin_lock_irqsave(&lp->lock, flags);
  834. rmb();
  835. ticks++;
  836. }
  837. if (ticks == 200) {
  838. netif_err(lp, hw, dev, "Desc %d failed to reset!\n", x);
  839. break;
  840. }
  841. }
  842. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  843. wmb();
  844. if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
  845. netdev_printk(KERN_DEBUG, dev, "RX loopback packets:\n");
  846. for (x = 0; x < numbuffs; x++) {
  847. netdev_printk(KERN_DEBUG, dev, "Packet %d: ", x);
  848. skb = lp->rx_skbuff[x];
  849. for (i = 0; i < size; i++) {
  850. pr_cont(" %02x", *(skb->data + i));
  851. }
  852. pr_cont("\n");
  853. }
  854. }
  855. x = 0;
  856. rc = 0;
  857. while (x < numbuffs && !rc) {
  858. skb = lp->rx_skbuff[x];
  859. packet = lp->tx_skbuff[x]->data;
  860. for (i = 0; i < size; i++) {
  861. if (*(skb->data + i) != packet[i]) {
  862. netif_printk(lp, hw, KERN_DEBUG, dev,
  863. "Error in compare! %2x - %02x %02x\n",
  864. i, *(skb->data + i), packet[i]);
  865. rc = 1;
  866. break;
  867. }
  868. }
  869. x++;
  870. }
  871. clean_up:
  872. *data1 = rc;
  873. pcnet32_purge_tx_ring(dev);
  874. x = a->read_csr(ioaddr, CSR15);
  875. a->write_csr(ioaddr, CSR15, (x & ~0x0044)); /* reset bits 6 and 2 */
  876. x = a->read_bcr(ioaddr, 32); /* reset internal loopback */
  877. a->write_bcr(ioaddr, 32, (x & ~0x0002));
  878. if (netif_running(dev)) {
  879. pcnet32_netif_start(dev);
  880. pcnet32_restart(dev, CSR0_NORMAL);
  881. } else {
  882. pcnet32_purge_rx_ring(dev);
  883. lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
  884. }
  885. spin_unlock_irqrestore(&lp->lock, flags);
  886. return (rc);
  887. } /* end pcnet32_loopback_test */
  888. static void pcnet32_led_blink_callback(struct net_device *dev)
  889. {
  890. struct pcnet32_private *lp = netdev_priv(dev);
  891. struct pcnet32_access *a = &lp->a;
  892. ulong ioaddr = dev->base_addr;
  893. unsigned long flags;
  894. int i;
  895. spin_lock_irqsave(&lp->lock, flags);
  896. for (i = 4; i < 8; i++) {
  897. a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
  898. }
  899. spin_unlock_irqrestore(&lp->lock, flags);
  900. mod_timer(&lp->blink_timer, PCNET32_BLINK_TIMEOUT);
  901. }
  902. static int pcnet32_phys_id(struct net_device *dev, u32 data)
  903. {
  904. struct pcnet32_private *lp = netdev_priv(dev);
  905. struct pcnet32_access *a = &lp->a;
  906. ulong ioaddr = dev->base_addr;
  907. unsigned long flags;
  908. int i, regs[4];
  909. if (!lp->blink_timer.function) {
  910. init_timer(&lp->blink_timer);
  911. lp->blink_timer.function = (void *)pcnet32_led_blink_callback;
  912. lp->blink_timer.data = (unsigned long)dev;
  913. }
  914. /* Save the current value of the bcrs */
  915. spin_lock_irqsave(&lp->lock, flags);
  916. for (i = 4; i < 8; i++) {
  917. regs[i - 4] = a->read_bcr(ioaddr, i);
  918. }
  919. spin_unlock_irqrestore(&lp->lock, flags);
  920. mod_timer(&lp->blink_timer, jiffies);
  921. set_current_state(TASK_INTERRUPTIBLE);
  922. /* AV: the limit here makes no sense whatsoever */
  923. if ((!data) || (data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ)))
  924. data = (u32) (MAX_SCHEDULE_TIMEOUT / HZ);
  925. msleep_interruptible(data * 1000);
  926. del_timer_sync(&lp->blink_timer);
  927. /* Restore the original value of the bcrs */
  928. spin_lock_irqsave(&lp->lock, flags);
  929. for (i = 4; i < 8; i++) {
  930. a->write_bcr(ioaddr, i, regs[i - 4]);
  931. }
  932. spin_unlock_irqrestore(&lp->lock, flags);
  933. return 0;
  934. }
  935. /*
  936. * lp->lock must be held.
  937. */
  938. static int pcnet32_suspend(struct net_device *dev, unsigned long *flags,
  939. int can_sleep)
  940. {
  941. int csr5;
  942. struct pcnet32_private *lp = netdev_priv(dev);
  943. struct pcnet32_access *a = &lp->a;
  944. ulong ioaddr = dev->base_addr;
  945. int ticks;
  946. /* really old chips have to be stopped. */
  947. if (lp->chip_version < PCNET32_79C970A)
  948. return 0;
  949. /* set SUSPEND (SPND) - CSR5 bit 0 */
  950. csr5 = a->read_csr(ioaddr, CSR5);
  951. a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND);
  952. /* poll waiting for bit to be set */
  953. ticks = 0;
  954. while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) {
  955. spin_unlock_irqrestore(&lp->lock, *flags);
  956. if (can_sleep)
  957. msleep(1);
  958. else
  959. mdelay(1);
  960. spin_lock_irqsave(&lp->lock, *flags);
  961. ticks++;
  962. if (ticks > 200) {
  963. netif_printk(lp, hw, KERN_DEBUG, dev,
  964. "Error getting into suspend!\n");
  965. return 0;
  966. }
  967. }
  968. return 1;
  969. }
  970. /*
  971. * process one receive descriptor entry
  972. */
  973. static void pcnet32_rx_entry(struct net_device *dev,
  974. struct pcnet32_private *lp,
  975. struct pcnet32_rx_head *rxp,
  976. int entry)
  977. {
  978. int status = (short)le16_to_cpu(rxp->status) >> 8;
  979. int rx_in_place = 0;
  980. struct sk_buff *skb;
  981. short pkt_len;
  982. if (status != 0x03) { /* There was an error. */
  983. /*
  984. * There is a tricky error noted by John Murphy,
  985. * <murf@perftech.com> to Russ Nelson: Even with full-sized
  986. * buffers it's possible for a jabber packet to use two
  987. * buffers, with only the last correctly noting the error.
  988. */
  989. if (status & 0x01) /* Only count a general error at the */
  990. dev->stats.rx_errors++; /* end of a packet. */
  991. if (status & 0x20)
  992. dev->stats.rx_frame_errors++;
  993. if (status & 0x10)
  994. dev->stats.rx_over_errors++;
  995. if (status & 0x08)
  996. dev->stats.rx_crc_errors++;
  997. if (status & 0x04)
  998. dev->stats.rx_fifo_errors++;
  999. return;
  1000. }
  1001. pkt_len = (le32_to_cpu(rxp->msg_length) & 0xfff) - 4;
  1002. /* Discard oversize frames. */
  1003. if (unlikely(pkt_len > PKT_BUF_SIZE)) {
  1004. netif_err(lp, drv, dev, "Impossible packet size %d!\n",
  1005. pkt_len);
  1006. dev->stats.rx_errors++;
  1007. return;
  1008. }
  1009. if (pkt_len < 60) {
  1010. netif_err(lp, rx_err, dev, "Runt packet!\n");
  1011. dev->stats.rx_errors++;
  1012. return;
  1013. }
  1014. if (pkt_len > rx_copybreak) {
  1015. struct sk_buff *newskb;
  1016. if ((newskb = dev_alloc_skb(PKT_BUF_SKB))) {
  1017. skb_reserve(newskb, NET_IP_ALIGN);
  1018. skb = lp->rx_skbuff[entry];
  1019. pci_unmap_single(lp->pci_dev,
  1020. lp->rx_dma_addr[entry],
  1021. PKT_BUF_SIZE,
  1022. PCI_DMA_FROMDEVICE);
  1023. skb_put(skb, pkt_len);
  1024. lp->rx_skbuff[entry] = newskb;
  1025. lp->rx_dma_addr[entry] =
  1026. pci_map_single(lp->pci_dev,
  1027. newskb->data,
  1028. PKT_BUF_SIZE,
  1029. PCI_DMA_FROMDEVICE);
  1030. rxp->base = cpu_to_le32(lp->rx_dma_addr[entry]);
  1031. rx_in_place = 1;
  1032. } else
  1033. skb = NULL;
  1034. } else {
  1035. skb = dev_alloc_skb(pkt_len + NET_IP_ALIGN);
  1036. }
  1037. if (skb == NULL) {
  1038. netif_err(lp, drv, dev, "Memory squeeze, dropping packet\n");
  1039. dev->stats.rx_dropped++;
  1040. return;
  1041. }
  1042. if (!rx_in_place) {
  1043. skb_reserve(skb, NET_IP_ALIGN);
  1044. skb_put(skb, pkt_len); /* Make room */
  1045. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1046. lp->rx_dma_addr[entry],
  1047. pkt_len,
  1048. PCI_DMA_FROMDEVICE);
  1049. skb_copy_to_linear_data(skb,
  1050. (unsigned char *)(lp->rx_skbuff[entry]->data),
  1051. pkt_len);
  1052. pci_dma_sync_single_for_device(lp->pci_dev,
  1053. lp->rx_dma_addr[entry],
  1054. pkt_len,
  1055. PCI_DMA_FROMDEVICE);
  1056. }
  1057. dev->stats.rx_bytes += skb->len;
  1058. skb->protocol = eth_type_trans(skb, dev);
  1059. netif_receive_skb(skb);
  1060. dev->stats.rx_packets++;
  1061. return;
  1062. }
  1063. static int pcnet32_rx(struct net_device *dev, int budget)
  1064. {
  1065. struct pcnet32_private *lp = netdev_priv(dev);
  1066. int entry = lp->cur_rx & lp->rx_mod_mask;
  1067. struct pcnet32_rx_head *rxp = &lp->rx_ring[entry];
  1068. int npackets = 0;
  1069. /* If we own the next entry, it's a new packet. Send it up. */
  1070. while (npackets < budget && (short)le16_to_cpu(rxp->status) >= 0) {
  1071. pcnet32_rx_entry(dev, lp, rxp, entry);
  1072. npackets += 1;
  1073. /*
  1074. * The docs say that the buffer length isn't touched, but Andrew
  1075. * Boyd of QNX reports that some revs of the 79C965 clear it.
  1076. */
  1077. rxp->buf_length = cpu_to_le16(NEG_BUF_SIZE);
  1078. wmb(); /* Make sure owner changes after others are visible */
  1079. rxp->status = cpu_to_le16(0x8000);
  1080. entry = (++lp->cur_rx) & lp->rx_mod_mask;
  1081. rxp = &lp->rx_ring[entry];
  1082. }
  1083. return npackets;
  1084. }
  1085. static int pcnet32_tx(struct net_device *dev)
  1086. {
  1087. struct pcnet32_private *lp = netdev_priv(dev);
  1088. unsigned int dirty_tx = lp->dirty_tx;
  1089. int delta;
  1090. int must_restart = 0;
  1091. while (dirty_tx != lp->cur_tx) {
  1092. int entry = dirty_tx & lp->tx_mod_mask;
  1093. int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
  1094. if (status < 0)
  1095. break; /* It still hasn't been Txed */
  1096. lp->tx_ring[entry].base = 0;
  1097. if (status & 0x4000) {
  1098. /* There was a major error, log it. */
  1099. int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
  1100. dev->stats.tx_errors++;
  1101. netif_err(lp, tx_err, dev,
  1102. "Tx error status=%04x err_status=%08x\n",
  1103. status, err_status);
  1104. if (err_status & 0x04000000)
  1105. dev->stats.tx_aborted_errors++;
  1106. if (err_status & 0x08000000)
  1107. dev->stats.tx_carrier_errors++;
  1108. if (err_status & 0x10000000)
  1109. dev->stats.tx_window_errors++;
  1110. #ifndef DO_DXSUFLO
  1111. if (err_status & 0x40000000) {
  1112. dev->stats.tx_fifo_errors++;
  1113. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1114. /* Remove this verbosity later! */
  1115. netif_err(lp, tx_err, dev, "Tx FIFO error!\n");
  1116. must_restart = 1;
  1117. }
  1118. #else
  1119. if (err_status & 0x40000000) {
  1120. dev->stats.tx_fifo_errors++;
  1121. if (!lp->dxsuflo) { /* If controller doesn't recover ... */
  1122. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1123. /* Remove this verbosity later! */
  1124. netif_err(lp, tx_err, dev, "Tx FIFO error!\n");
  1125. must_restart = 1;
  1126. }
  1127. }
  1128. #endif
  1129. } else {
  1130. if (status & 0x1800)
  1131. dev->stats.collisions++;
  1132. dev->stats.tx_packets++;
  1133. }
  1134. /* We must free the original skb */
  1135. if (lp->tx_skbuff[entry]) {
  1136. pci_unmap_single(lp->pci_dev,
  1137. lp->tx_dma_addr[entry],
  1138. lp->tx_skbuff[entry]->
  1139. len, PCI_DMA_TODEVICE);
  1140. dev_kfree_skb_any(lp->tx_skbuff[entry]);
  1141. lp->tx_skbuff[entry] = NULL;
  1142. lp->tx_dma_addr[entry] = 0;
  1143. }
  1144. dirty_tx++;
  1145. }
  1146. delta = (lp->cur_tx - dirty_tx) & (lp->tx_mod_mask + lp->tx_ring_size);
  1147. if (delta > lp->tx_ring_size) {
  1148. netif_err(lp, drv, dev, "out-of-sync dirty pointer, %d vs. %d, full=%d\n",
  1149. dirty_tx, lp->cur_tx, lp->tx_full);
  1150. dirty_tx += lp->tx_ring_size;
  1151. delta -= lp->tx_ring_size;
  1152. }
  1153. if (lp->tx_full &&
  1154. netif_queue_stopped(dev) &&
  1155. delta < lp->tx_ring_size - 2) {
  1156. /* The ring is no longer full, clear tbusy. */
  1157. lp->tx_full = 0;
  1158. netif_wake_queue(dev);
  1159. }
  1160. lp->dirty_tx = dirty_tx;
  1161. return must_restart;
  1162. }
  1163. static int pcnet32_poll(struct napi_struct *napi, int budget)
  1164. {
  1165. struct pcnet32_private *lp = container_of(napi, struct pcnet32_private, napi);
  1166. struct net_device *dev = lp->dev;
  1167. unsigned long ioaddr = dev->base_addr;
  1168. unsigned long flags;
  1169. int work_done;
  1170. u16 val;
  1171. work_done = pcnet32_rx(dev, budget);
  1172. spin_lock_irqsave(&lp->lock, flags);
  1173. if (pcnet32_tx(dev)) {
  1174. /* reset the chip to clear the error condition, then restart */
  1175. lp->a.reset(ioaddr);
  1176. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1177. pcnet32_restart(dev, CSR0_START);
  1178. netif_wake_queue(dev);
  1179. }
  1180. spin_unlock_irqrestore(&lp->lock, flags);
  1181. if (work_done < budget) {
  1182. spin_lock_irqsave(&lp->lock, flags);
  1183. __napi_complete(napi);
  1184. /* clear interrupt masks */
  1185. val = lp->a.read_csr(ioaddr, CSR3);
  1186. val &= 0x00ff;
  1187. lp->a.write_csr(ioaddr, CSR3, val);
  1188. /* Set interrupt enable. */
  1189. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
  1190. spin_unlock_irqrestore(&lp->lock, flags);
  1191. }
  1192. return work_done;
  1193. }
  1194. #define PCNET32_REGS_PER_PHY 32
  1195. #define PCNET32_MAX_PHYS 32
  1196. static int pcnet32_get_regs_len(struct net_device *dev)
  1197. {
  1198. struct pcnet32_private *lp = netdev_priv(dev);
  1199. int j = lp->phycount * PCNET32_REGS_PER_PHY;
  1200. return ((PCNET32_NUM_REGS + j) * sizeof(u16));
  1201. }
  1202. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  1203. void *ptr)
  1204. {
  1205. int i, csr0;
  1206. u16 *buff = ptr;
  1207. struct pcnet32_private *lp = netdev_priv(dev);
  1208. struct pcnet32_access *a = &lp->a;
  1209. ulong ioaddr = dev->base_addr;
  1210. unsigned long flags;
  1211. spin_lock_irqsave(&lp->lock, flags);
  1212. csr0 = a->read_csr(ioaddr, CSR0);
  1213. if (!(csr0 & CSR0_STOP)) /* If not stopped */
  1214. pcnet32_suspend(dev, &flags, 1);
  1215. /* read address PROM */
  1216. for (i = 0; i < 16; i += 2)
  1217. *buff++ = inw(ioaddr + i);
  1218. /* read control and status registers */
  1219. for (i = 0; i < 90; i++) {
  1220. *buff++ = a->read_csr(ioaddr, i);
  1221. }
  1222. *buff++ = a->read_csr(ioaddr, 112);
  1223. *buff++ = a->read_csr(ioaddr, 114);
  1224. /* read bus configuration registers */
  1225. for (i = 0; i < 30; i++) {
  1226. *buff++ = a->read_bcr(ioaddr, i);
  1227. }
  1228. *buff++ = 0; /* skip bcr30 so as not to hang 79C976 */
  1229. for (i = 31; i < 36; i++) {
  1230. *buff++ = a->read_bcr(ioaddr, i);
  1231. }
  1232. /* read mii phy registers */
  1233. if (lp->mii) {
  1234. int j;
  1235. for (j = 0; j < PCNET32_MAX_PHYS; j++) {
  1236. if (lp->phymask & (1 << j)) {
  1237. for (i = 0; i < PCNET32_REGS_PER_PHY; i++) {
  1238. lp->a.write_bcr(ioaddr, 33,
  1239. (j << 5) | i);
  1240. *buff++ = lp->a.read_bcr(ioaddr, 34);
  1241. }
  1242. }
  1243. }
  1244. }
  1245. if (!(csr0 & CSR0_STOP)) { /* If not stopped */
  1246. int csr5;
  1247. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  1248. csr5 = a->read_csr(ioaddr, CSR5);
  1249. a->write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  1250. }
  1251. spin_unlock_irqrestore(&lp->lock, flags);
  1252. }
  1253. static const struct ethtool_ops pcnet32_ethtool_ops = {
  1254. .get_settings = pcnet32_get_settings,
  1255. .set_settings = pcnet32_set_settings,
  1256. .get_drvinfo = pcnet32_get_drvinfo,
  1257. .get_msglevel = pcnet32_get_msglevel,
  1258. .set_msglevel = pcnet32_set_msglevel,
  1259. .nway_reset = pcnet32_nway_reset,
  1260. .get_link = pcnet32_get_link,
  1261. .get_ringparam = pcnet32_get_ringparam,
  1262. .set_ringparam = pcnet32_set_ringparam,
  1263. .get_strings = pcnet32_get_strings,
  1264. .self_test = pcnet32_ethtool_test,
  1265. .phys_id = pcnet32_phys_id,
  1266. .get_regs_len = pcnet32_get_regs_len,
  1267. .get_regs = pcnet32_get_regs,
  1268. .get_sset_count = pcnet32_get_sset_count,
  1269. };
  1270. /* only probes for non-PCI devices, the rest are handled by
  1271. * pci_register_driver via pcnet32_probe_pci */
  1272. static void __devinit pcnet32_probe_vlbus(unsigned int *pcnet32_portlist)
  1273. {
  1274. unsigned int *port, ioaddr;
  1275. /* search for PCnet32 VLB cards at known addresses */
  1276. for (port = pcnet32_portlist; (ioaddr = *port); port++) {
  1277. if (request_region
  1278. (ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
  1279. /* check if there is really a pcnet chip on that ioaddr */
  1280. if ((inb(ioaddr + 14) == 0x57) &&
  1281. (inb(ioaddr + 15) == 0x57)) {
  1282. pcnet32_probe1(ioaddr, 0, NULL);
  1283. } else {
  1284. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1285. }
  1286. }
  1287. }
  1288. }
  1289. static int __devinit
  1290. pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
  1291. {
  1292. unsigned long ioaddr;
  1293. int err;
  1294. err = pci_enable_device(pdev);
  1295. if (err < 0) {
  1296. if (pcnet32_debug & NETIF_MSG_PROBE)
  1297. pr_err("failed to enable device -- err=%d\n", err);
  1298. return err;
  1299. }
  1300. pci_set_master(pdev);
  1301. ioaddr = pci_resource_start(pdev, 0);
  1302. if (!ioaddr) {
  1303. if (pcnet32_debug & NETIF_MSG_PROBE)
  1304. pr_err("card has no PCI IO resources, aborting\n");
  1305. return -ENODEV;
  1306. }
  1307. if (!pci_dma_supported(pdev, PCNET32_DMA_MASK)) {
  1308. if (pcnet32_debug & NETIF_MSG_PROBE)
  1309. pr_err("architecture does not support 32bit PCI busmaster DMA\n");
  1310. return -ENODEV;
  1311. }
  1312. if (request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci") ==
  1313. NULL) {
  1314. if (pcnet32_debug & NETIF_MSG_PROBE)
  1315. pr_err("io address range already allocated\n");
  1316. return -EBUSY;
  1317. }
  1318. err = pcnet32_probe1(ioaddr, 1, pdev);
  1319. if (err < 0) {
  1320. pci_disable_device(pdev);
  1321. }
  1322. return err;
  1323. }
  1324. static const struct net_device_ops pcnet32_netdev_ops = {
  1325. .ndo_open = pcnet32_open,
  1326. .ndo_stop = pcnet32_close,
  1327. .ndo_start_xmit = pcnet32_start_xmit,
  1328. .ndo_tx_timeout = pcnet32_tx_timeout,
  1329. .ndo_get_stats = pcnet32_get_stats,
  1330. .ndo_set_multicast_list = pcnet32_set_multicast_list,
  1331. .ndo_do_ioctl = pcnet32_ioctl,
  1332. .ndo_change_mtu = eth_change_mtu,
  1333. .ndo_set_mac_address = eth_mac_addr,
  1334. .ndo_validate_addr = eth_validate_addr,
  1335. #ifdef CONFIG_NET_POLL_CONTROLLER
  1336. .ndo_poll_controller = pcnet32_poll_controller,
  1337. #endif
  1338. };
  1339. /* pcnet32_probe1
  1340. * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
  1341. * pdev will be NULL when called from pcnet32_probe_vlbus.
  1342. */
  1343. static int __devinit
  1344. pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
  1345. {
  1346. struct pcnet32_private *lp;
  1347. int i, media;
  1348. int fdx, mii, fset, dxsuflo;
  1349. int chip_version;
  1350. char *chipname;
  1351. struct net_device *dev;
  1352. struct pcnet32_access *a = NULL;
  1353. u8 promaddr[6];
  1354. int ret = -ENODEV;
  1355. /* reset the chip */
  1356. pcnet32_wio_reset(ioaddr);
  1357. /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
  1358. if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
  1359. a = &pcnet32_wio;
  1360. } else {
  1361. pcnet32_dwio_reset(ioaddr);
  1362. if (pcnet32_dwio_read_csr(ioaddr, 0) == 4 &&
  1363. pcnet32_dwio_check(ioaddr)) {
  1364. a = &pcnet32_dwio;
  1365. } else {
  1366. if (pcnet32_debug & NETIF_MSG_PROBE)
  1367. pr_err("No access methods\n");
  1368. goto err_release_region;
  1369. }
  1370. }
  1371. chip_version =
  1372. a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr, 89) << 16);
  1373. if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
  1374. pr_info(" PCnet chip version is %#x\n", chip_version);
  1375. if ((chip_version & 0xfff) != 0x003) {
  1376. if (pcnet32_debug & NETIF_MSG_PROBE)
  1377. pr_info("Unsupported chip version\n");
  1378. goto err_release_region;
  1379. }
  1380. /* initialize variables */
  1381. fdx = mii = fset = dxsuflo = 0;
  1382. chip_version = (chip_version >> 12) & 0xffff;
  1383. switch (chip_version) {
  1384. case 0x2420:
  1385. chipname = "PCnet/PCI 79C970"; /* PCI */
  1386. break;
  1387. case 0x2430:
  1388. if (shared)
  1389. chipname = "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
  1390. else
  1391. chipname = "PCnet/32 79C965"; /* 486/VL bus */
  1392. break;
  1393. case 0x2621:
  1394. chipname = "PCnet/PCI II 79C970A"; /* PCI */
  1395. fdx = 1;
  1396. break;
  1397. case 0x2623:
  1398. chipname = "PCnet/FAST 79C971"; /* PCI */
  1399. fdx = 1;
  1400. mii = 1;
  1401. fset = 1;
  1402. break;
  1403. case 0x2624:
  1404. chipname = "PCnet/FAST+ 79C972"; /* PCI */
  1405. fdx = 1;
  1406. mii = 1;
  1407. fset = 1;
  1408. break;
  1409. case 0x2625:
  1410. chipname = "PCnet/FAST III 79C973"; /* PCI */
  1411. fdx = 1;
  1412. mii = 1;
  1413. break;
  1414. case 0x2626:
  1415. chipname = "PCnet/Home 79C978"; /* PCI */
  1416. fdx = 1;
  1417. /*
  1418. * This is based on specs published at www.amd.com. This section
  1419. * assumes that a card with a 79C978 wants to go into standard
  1420. * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
  1421. * and the module option homepna=1 can select this instead.
  1422. */
  1423. media = a->read_bcr(ioaddr, 49);
  1424. media &= ~3; /* default to 10Mb ethernet */
  1425. if (cards_found < MAX_UNITS && homepna[cards_found])
  1426. media |= 1; /* switch to home wiring mode */
  1427. if (pcnet32_debug & NETIF_MSG_PROBE)
  1428. printk(KERN_DEBUG PFX "media set to %sMbit mode\n",
  1429. (media & 1) ? "1" : "10");
  1430. a->write_bcr(ioaddr, 49, media);
  1431. break;
  1432. case 0x2627:
  1433. chipname = "PCnet/FAST III 79C975"; /* PCI */
  1434. fdx = 1;
  1435. mii = 1;
  1436. break;
  1437. case 0x2628:
  1438. chipname = "PCnet/PRO 79C976";
  1439. fdx = 1;
  1440. mii = 1;
  1441. break;
  1442. default:
  1443. if (pcnet32_debug & NETIF_MSG_PROBE)
  1444. pr_info("PCnet version %#x, no PCnet32 chip\n",
  1445. chip_version);
  1446. goto err_release_region;
  1447. }
  1448. /*
  1449. * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
  1450. * starting until the packet is loaded. Strike one for reliability, lose
  1451. * one for latency - although on PCI this isnt a big loss. Older chips
  1452. * have FIFO's smaller than a packet, so you can't do this.
  1453. * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
  1454. */
  1455. if (fset) {
  1456. a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
  1457. a->write_csr(ioaddr, 80,
  1458. (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
  1459. dxsuflo = 1;
  1460. }
  1461. dev = alloc_etherdev(sizeof(*lp));
  1462. if (!dev) {
  1463. if (pcnet32_debug & NETIF_MSG_PROBE)
  1464. pr_err("Memory allocation failed\n");
  1465. ret = -ENOMEM;
  1466. goto err_release_region;
  1467. }
  1468. if (pdev)
  1469. SET_NETDEV_DEV(dev, &pdev->dev);
  1470. if (pcnet32_debug & NETIF_MSG_PROBE)
  1471. pr_info("%s at %#3lx,", chipname, ioaddr);
  1472. /* In most chips, after a chip reset, the ethernet address is read from the
  1473. * station address PROM at the base address and programmed into the
  1474. * "Physical Address Registers" CSR12-14.
  1475. * As a precautionary measure, we read the PROM values and complain if
  1476. * they disagree with the CSRs. If they miscompare, and the PROM addr
  1477. * is valid, then the PROM addr is used.
  1478. */
  1479. for (i = 0; i < 3; i++) {
  1480. unsigned int val;
  1481. val = a->read_csr(ioaddr, i + 12) & 0x0ffff;
  1482. /* There may be endianness issues here. */
  1483. dev->dev_addr[2 * i] = val & 0x0ff;
  1484. dev->dev_addr[2 * i + 1] = (val >> 8) & 0x0ff;
  1485. }
  1486. /* read PROM address and compare with CSR address */
  1487. for (i = 0; i < 6; i++)
  1488. promaddr[i] = inb(ioaddr + i);
  1489. if (memcmp(promaddr, dev->dev_addr, 6) ||
  1490. !is_valid_ether_addr(dev->dev_addr)) {
  1491. if (is_valid_ether_addr(promaddr)) {
  1492. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1493. pr_cont(" warning: CSR address invalid,\n");
  1494. pr_info(" using instead PROM address of");
  1495. }
  1496. memcpy(dev->dev_addr, promaddr, 6);
  1497. }
  1498. }
  1499. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1500. /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
  1501. if (!is_valid_ether_addr(dev->perm_addr))
  1502. memset(dev->dev_addr, 0, ETH_ALEN);
  1503. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1504. pr_cont(" %pM", dev->dev_addr);
  1505. /* Version 0x2623 and 0x2624 */
  1506. if (((chip_version + 1) & 0xfffe) == 0x2624) {
  1507. i = a->read_csr(ioaddr, 80) & 0x0C00; /* Check tx_start_pt */
  1508. pr_info(" tx_start_pt(0x%04x):", i);
  1509. switch (i >> 10) {
  1510. case 0:
  1511. pr_cont(" 20 bytes,");
  1512. break;
  1513. case 1:
  1514. pr_cont(" 64 bytes,");
  1515. break;
  1516. case 2:
  1517. pr_cont(" 128 bytes,");
  1518. break;
  1519. case 3:
  1520. pr_cont("~220 bytes,");
  1521. break;
  1522. }
  1523. i = a->read_bcr(ioaddr, 18); /* Check Burst/Bus control */
  1524. pr_cont(" BCR18(%x):", i & 0xffff);
  1525. if (i & (1 << 5))
  1526. pr_cont("BurstWrEn ");
  1527. if (i & (1 << 6))
  1528. pr_cont("BurstRdEn ");
  1529. if (i & (1 << 7))
  1530. pr_cont("DWordIO ");
  1531. if (i & (1 << 11))
  1532. pr_cont("NoUFlow ");
  1533. i = a->read_bcr(ioaddr, 25);
  1534. pr_info(" SRAMSIZE=0x%04x,", i << 8);
  1535. i = a->read_bcr(ioaddr, 26);
  1536. pr_cont(" SRAM_BND=0x%04x,", i << 8);
  1537. i = a->read_bcr(ioaddr, 27);
  1538. if (i & (1 << 14))
  1539. pr_cont("LowLatRx");
  1540. }
  1541. }
  1542. dev->base_addr = ioaddr;
  1543. lp = netdev_priv(dev);
  1544. /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
  1545. if ((lp->init_block =
  1546. pci_alloc_consistent(pdev, sizeof(*lp->init_block), &lp->init_dma_addr)) == NULL) {
  1547. if (pcnet32_debug & NETIF_MSG_PROBE)
  1548. pr_err("Consistent memory allocation failed\n");
  1549. ret = -ENOMEM;
  1550. goto err_free_netdev;
  1551. }
  1552. lp->pci_dev = pdev;
  1553. lp->dev = dev;
  1554. spin_lock_init(&lp->lock);
  1555. lp->name = chipname;
  1556. lp->shared_irq = shared;
  1557. lp->tx_ring_size = TX_RING_SIZE; /* default tx ring size */
  1558. lp->rx_ring_size = RX_RING_SIZE; /* default rx ring size */
  1559. lp->tx_mod_mask = lp->tx_ring_size - 1;
  1560. lp->rx_mod_mask = lp->rx_ring_size - 1;
  1561. lp->tx_len_bits = (PCNET32_LOG_TX_BUFFERS << 12);
  1562. lp->rx_len_bits = (PCNET32_LOG_RX_BUFFERS << 4);
  1563. lp->mii_if.full_duplex = fdx;
  1564. lp->mii_if.phy_id_mask = 0x1f;
  1565. lp->mii_if.reg_num_mask = 0x1f;
  1566. lp->dxsuflo = dxsuflo;
  1567. lp->mii = mii;
  1568. lp->chip_version = chip_version;
  1569. lp->msg_enable = pcnet32_debug;
  1570. if ((cards_found >= MAX_UNITS) ||
  1571. (options[cards_found] >= sizeof(options_mapping)))
  1572. lp->options = PCNET32_PORT_ASEL;
  1573. else
  1574. lp->options = options_mapping[options[cards_found]];
  1575. lp->mii_if.dev = dev;
  1576. lp->mii_if.mdio_read = mdio_read;
  1577. lp->mii_if.mdio_write = mdio_write;
  1578. /* napi.weight is used in both the napi and non-napi cases */
  1579. lp->napi.weight = lp->rx_ring_size / 2;
  1580. netif_napi_add(dev, &lp->napi, pcnet32_poll, lp->rx_ring_size / 2);
  1581. if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
  1582. ((cards_found >= MAX_UNITS) || full_duplex[cards_found]))
  1583. lp->options |= PCNET32_PORT_FD;
  1584. lp->a = *a;
  1585. /* prior to register_netdev, dev->name is not yet correct */
  1586. if (pcnet32_alloc_ring(dev, pci_name(lp->pci_dev))) {
  1587. ret = -ENOMEM;
  1588. goto err_free_ring;
  1589. }
  1590. /* detect special T1/E1 WAN card by checking for MAC address */
  1591. if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0 &&
  1592. dev->dev_addr[2] == 0x75)
  1593. lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
  1594. lp->init_block->mode = cpu_to_le16(0x0003); /* Disable Rx and Tx. */
  1595. lp->init_block->tlen_rlen =
  1596. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  1597. for (i = 0; i < 6; i++)
  1598. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  1599. lp->init_block->filter[0] = 0x00000000;
  1600. lp->init_block->filter[1] = 0x00000000;
  1601. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  1602. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  1603. /* switch pcnet32 to 32bit mode */
  1604. a->write_bcr(ioaddr, 20, 2);
  1605. a->write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1606. a->write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1607. if (pdev) { /* use the IRQ provided by PCI */
  1608. dev->irq = pdev->irq;
  1609. if (pcnet32_debug & NETIF_MSG_PROBE)
  1610. pr_cont(" assigned IRQ %d\n", dev->irq);
  1611. } else {
  1612. unsigned long irq_mask = probe_irq_on();
  1613. /*
  1614. * To auto-IRQ we enable the initialization-done and DMA error
  1615. * interrupts. For ISA boards we get a DMA error, but VLB and PCI
  1616. * boards will work.
  1617. */
  1618. /* Trigger an initialization just for the interrupt. */
  1619. a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_INIT);
  1620. mdelay(1);
  1621. dev->irq = probe_irq_off(irq_mask);
  1622. if (!dev->irq) {
  1623. if (pcnet32_debug & NETIF_MSG_PROBE)
  1624. pr_cont(", failed to detect IRQ line\n");
  1625. ret = -ENODEV;
  1626. goto err_free_ring;
  1627. }
  1628. if (pcnet32_debug & NETIF_MSG_PROBE)
  1629. pr_cont(", probed IRQ %d\n", dev->irq);
  1630. }
  1631. /* Set the mii phy_id so that we can query the link state */
  1632. if (lp->mii) {
  1633. /* lp->phycount and lp->phymask are set to 0 by memset above */
  1634. lp->mii_if.phy_id = ((lp->a.read_bcr(ioaddr, 33)) >> 5) & 0x1f;
  1635. /* scan for PHYs */
  1636. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1637. unsigned short id1, id2;
  1638. id1 = mdio_read(dev, i, MII_PHYSID1);
  1639. if (id1 == 0xffff)
  1640. continue;
  1641. id2 = mdio_read(dev, i, MII_PHYSID2);
  1642. if (id2 == 0xffff)
  1643. continue;
  1644. if (i == 31 && ((chip_version + 1) & 0xfffe) == 0x2624)
  1645. continue; /* 79C971 & 79C972 have phantom phy at id 31 */
  1646. lp->phycount++;
  1647. lp->phymask |= (1 << i);
  1648. lp->mii_if.phy_id = i;
  1649. if (pcnet32_debug & NETIF_MSG_PROBE)
  1650. pr_info("Found PHY %04x:%04x at address %d\n",
  1651. id1, id2, i);
  1652. }
  1653. lp->a.write_bcr(ioaddr, 33, (lp->mii_if.phy_id) << 5);
  1654. if (lp->phycount > 1) {
  1655. lp->options |= PCNET32_PORT_MII;
  1656. }
  1657. }
  1658. init_timer(&lp->watchdog_timer);
  1659. lp->watchdog_timer.data = (unsigned long)dev;
  1660. lp->watchdog_timer.function = (void *)&pcnet32_watchdog;
  1661. /* The PCNET32-specific entries in the device structure. */
  1662. dev->netdev_ops = &pcnet32_netdev_ops;
  1663. dev->ethtool_ops = &pcnet32_ethtool_ops;
  1664. dev->watchdog_timeo = (5 * HZ);
  1665. /* Fill in the generic fields of the device structure. */
  1666. if (register_netdev(dev))
  1667. goto err_free_ring;
  1668. if (pdev) {
  1669. pci_set_drvdata(pdev, dev);
  1670. } else {
  1671. lp->next = pcnet32_dev;
  1672. pcnet32_dev = dev;
  1673. }
  1674. if (pcnet32_debug & NETIF_MSG_PROBE)
  1675. pr_info("%s: registered as %s\n", dev->name, lp->name);
  1676. cards_found++;
  1677. /* enable LED writes */
  1678. a->write_bcr(ioaddr, 2, a->read_bcr(ioaddr, 2) | 0x1000);
  1679. return 0;
  1680. err_free_ring:
  1681. pcnet32_free_ring(dev);
  1682. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  1683. lp->init_block, lp->init_dma_addr);
  1684. err_free_netdev:
  1685. free_netdev(dev);
  1686. err_release_region:
  1687. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1688. return ret;
  1689. }
  1690. /* if any allocation fails, caller must also call pcnet32_free_ring */
  1691. static int pcnet32_alloc_ring(struct net_device *dev, const char *name)
  1692. {
  1693. struct pcnet32_private *lp = netdev_priv(dev);
  1694. lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
  1695. sizeof(struct pcnet32_tx_head) *
  1696. lp->tx_ring_size,
  1697. &lp->tx_ring_dma_addr);
  1698. if (lp->tx_ring == NULL) {
  1699. netif_err(lp, drv, dev, "Consistent memory allocation failed\n");
  1700. return -ENOMEM;
  1701. }
  1702. lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
  1703. sizeof(struct pcnet32_rx_head) *
  1704. lp->rx_ring_size,
  1705. &lp->rx_ring_dma_addr);
  1706. if (lp->rx_ring == NULL) {
  1707. netif_err(lp, drv, dev, "Consistent memory allocation failed\n");
  1708. return -ENOMEM;
  1709. }
  1710. lp->tx_dma_addr = kcalloc(lp->tx_ring_size, sizeof(dma_addr_t),
  1711. GFP_ATOMIC);
  1712. if (!lp->tx_dma_addr) {
  1713. netif_err(lp, drv, dev, "Memory allocation failed\n");
  1714. return -ENOMEM;
  1715. }
  1716. lp->rx_dma_addr = kcalloc(lp->rx_ring_size, sizeof(dma_addr_t),
  1717. GFP_ATOMIC);
  1718. if (!lp->rx_dma_addr) {
  1719. netif_err(lp, drv, dev, "Memory allocation failed\n");
  1720. return -ENOMEM;
  1721. }
  1722. lp->tx_skbuff = kcalloc(lp->tx_ring_size, sizeof(struct sk_buff *),
  1723. GFP_ATOMIC);
  1724. if (!lp->tx_skbuff) {
  1725. netif_err(lp, drv, dev, "Memory allocation failed\n");
  1726. return -ENOMEM;
  1727. }
  1728. lp->rx_skbuff = kcalloc(lp->rx_ring_size, sizeof(struct sk_buff *),
  1729. GFP_ATOMIC);
  1730. if (!lp->rx_skbuff) {
  1731. netif_err(lp, drv, dev, "Memory allocation failed\n");
  1732. return -ENOMEM;
  1733. }
  1734. return 0;
  1735. }
  1736. static void pcnet32_free_ring(struct net_device *dev)
  1737. {
  1738. struct pcnet32_private *lp = netdev_priv(dev);
  1739. kfree(lp->tx_skbuff);
  1740. lp->tx_skbuff = NULL;
  1741. kfree(lp->rx_skbuff);
  1742. lp->rx_skbuff = NULL;
  1743. kfree(lp->tx_dma_addr);
  1744. lp->tx_dma_addr = NULL;
  1745. kfree(lp->rx_dma_addr);
  1746. lp->rx_dma_addr = NULL;
  1747. if (lp->tx_ring) {
  1748. pci_free_consistent(lp->pci_dev,
  1749. sizeof(struct pcnet32_tx_head) *
  1750. lp->tx_ring_size, lp->tx_ring,
  1751. lp->tx_ring_dma_addr);
  1752. lp->tx_ring = NULL;
  1753. }
  1754. if (lp->rx_ring) {
  1755. pci_free_consistent(lp->pci_dev,
  1756. sizeof(struct pcnet32_rx_head) *
  1757. lp->rx_ring_size, lp->rx_ring,
  1758. lp->rx_ring_dma_addr);
  1759. lp->rx_ring = NULL;
  1760. }
  1761. }
  1762. static int pcnet32_open(struct net_device *dev)
  1763. {
  1764. struct pcnet32_private *lp = netdev_priv(dev);
  1765. struct pci_dev *pdev = lp->pci_dev;
  1766. unsigned long ioaddr = dev->base_addr;
  1767. u16 val;
  1768. int i;
  1769. int rc;
  1770. unsigned long flags;
  1771. if (request_irq(dev->irq, pcnet32_interrupt,
  1772. lp->shared_irq ? IRQF_SHARED : 0, dev->name,
  1773. (void *)dev)) {
  1774. return -EAGAIN;
  1775. }
  1776. spin_lock_irqsave(&lp->lock, flags);
  1777. /* Check for a valid station address */
  1778. if (!is_valid_ether_addr(dev->dev_addr)) {
  1779. rc = -EINVAL;
  1780. goto err_free_irq;
  1781. }
  1782. /* Reset the PCNET32 */
  1783. lp->a.reset(ioaddr);
  1784. /* switch pcnet32 to 32bit mode */
  1785. lp->a.write_bcr(ioaddr, 20, 2);
  1786. netif_printk(lp, ifup, KERN_DEBUG, dev,
  1787. "%s() irq %d tx/rx rings %#x/%#x init %#x\n",
  1788. __func__, dev->irq, (u32) (lp->tx_ring_dma_addr),
  1789. (u32) (lp->rx_ring_dma_addr),
  1790. (u32) (lp->init_dma_addr));
  1791. /* set/reset autoselect bit */
  1792. val = lp->a.read_bcr(ioaddr, 2) & ~2;
  1793. if (lp->options & PCNET32_PORT_ASEL)
  1794. val |= 2;
  1795. lp->a.write_bcr(ioaddr, 2, val);
  1796. /* handle full duplex setting */
  1797. if (lp->mii_if.full_duplex) {
  1798. val = lp->a.read_bcr(ioaddr, 9) & ~3;
  1799. if (lp->options & PCNET32_PORT_FD) {
  1800. val |= 1;
  1801. if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
  1802. val |= 2;
  1803. } else if (lp->options & PCNET32_PORT_ASEL) {
  1804. /* workaround of xSeries250, turn on for 79C975 only */
  1805. if (lp->chip_version == 0x2627)
  1806. val |= 3;
  1807. }
  1808. lp->a.write_bcr(ioaddr, 9, val);
  1809. }
  1810. /* set/reset GPSI bit in test register */
  1811. val = lp->a.read_csr(ioaddr, 124) & ~0x10;
  1812. if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
  1813. val |= 0x10;
  1814. lp->a.write_csr(ioaddr, 124, val);
  1815. /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
  1816. if (pdev && pdev->subsystem_vendor == PCI_VENDOR_ID_AT &&
  1817. (pdev->subsystem_device == PCI_SUBDEVICE_ID_AT_2700FX ||
  1818. pdev->subsystem_device == PCI_SUBDEVICE_ID_AT_2701FX)) {
  1819. if (lp->options & PCNET32_PORT_ASEL) {
  1820. lp->options = PCNET32_PORT_FD | PCNET32_PORT_100;
  1821. netif_printk(lp, link, KERN_DEBUG, dev,
  1822. "Setting 100Mb-Full Duplex\n");
  1823. }
  1824. }
  1825. if (lp->phycount < 2) {
  1826. /*
  1827. * 24 Jun 2004 according AMD, in order to change the PHY,
  1828. * DANAS (or DISPM for 79C976) must be set; then select the speed,
  1829. * duplex, and/or enable auto negotiation, and clear DANAS
  1830. */
  1831. if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
  1832. lp->a.write_bcr(ioaddr, 32,
  1833. lp->a.read_bcr(ioaddr, 32) | 0x0080);
  1834. /* disable Auto Negotiation, set 10Mpbs, HD */
  1835. val = lp->a.read_bcr(ioaddr, 32) & ~0xb8;
  1836. if (lp->options & PCNET32_PORT_FD)
  1837. val |= 0x10;
  1838. if (lp->options & PCNET32_PORT_100)
  1839. val |= 0x08;
  1840. lp->a.write_bcr(ioaddr, 32, val);
  1841. } else {
  1842. if (lp->options & PCNET32_PORT_ASEL) {
  1843. lp->a.write_bcr(ioaddr, 32,
  1844. lp->a.read_bcr(ioaddr,
  1845. 32) | 0x0080);
  1846. /* enable auto negotiate, setup, disable fd */
  1847. val = lp->a.read_bcr(ioaddr, 32) & ~0x98;
  1848. val |= 0x20;
  1849. lp->a.write_bcr(ioaddr, 32, val);
  1850. }
  1851. }
  1852. } else {
  1853. int first_phy = -1;
  1854. u16 bmcr;
  1855. u32 bcr9;
  1856. struct ethtool_cmd ecmd;
  1857. /*
  1858. * There is really no good other way to handle multiple PHYs
  1859. * other than turning off all automatics
  1860. */
  1861. val = lp->a.read_bcr(ioaddr, 2);
  1862. lp->a.write_bcr(ioaddr, 2, val & ~2);
  1863. val = lp->a.read_bcr(ioaddr, 32);
  1864. lp->a.write_bcr(ioaddr, 32, val & ~(1 << 7)); /* stop MII manager */
  1865. if (!(lp->options & PCNET32_PORT_ASEL)) {
  1866. /* setup ecmd */
  1867. ecmd.port = PORT_MII;
  1868. ecmd.transceiver = XCVR_INTERNAL;
  1869. ecmd.autoneg = AUTONEG_DISABLE;
  1870. ecmd.speed =
  1871. lp->
  1872. options & PCNET32_PORT_100 ? SPEED_100 : SPEED_10;
  1873. bcr9 = lp->a.read_bcr(ioaddr, 9);
  1874. if (lp->options & PCNET32_PORT_FD) {
  1875. ecmd.duplex = DUPLEX_FULL;
  1876. bcr9 |= (1 << 0);
  1877. } else {
  1878. ecmd.duplex = DUPLEX_HALF;
  1879. bcr9 |= ~(1 << 0);
  1880. }
  1881. lp->a.write_bcr(ioaddr, 9, bcr9);
  1882. }
  1883. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1884. if (lp->phymask & (1 << i)) {
  1885. /* isolate all but the first PHY */
  1886. bmcr = mdio_read(dev, i, MII_BMCR);
  1887. if (first_phy == -1) {
  1888. first_phy = i;
  1889. mdio_write(dev, i, MII_BMCR,
  1890. bmcr & ~BMCR_ISOLATE);
  1891. } else {
  1892. mdio_write(dev, i, MII_BMCR,
  1893. bmcr | BMCR_ISOLATE);
  1894. }
  1895. /* use mii_ethtool_sset to setup PHY */
  1896. lp->mii_if.phy_id = i;
  1897. ecmd.phy_address = i;
  1898. if (lp->options & PCNET32_PORT_ASEL) {
  1899. mii_ethtool_gset(&lp->mii_if, &ecmd);
  1900. ecmd.autoneg = AUTONEG_ENABLE;
  1901. }
  1902. mii_ethtool_sset(&lp->mii_if, &ecmd);
  1903. }
  1904. }
  1905. lp->mii_if.phy_id = first_phy;
  1906. netif_info(lp, link, dev, "Using PHY number %d\n", first_phy);
  1907. }
  1908. #ifdef DO_DXSUFLO
  1909. if (lp->dxsuflo) { /* Disable transmit stop on underflow */
  1910. val = lp->a.read_csr(ioaddr, CSR3);
  1911. val |= 0x40;
  1912. lp->a.write_csr(ioaddr, CSR3, val);
  1913. }
  1914. #endif
  1915. lp->init_block->mode =
  1916. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  1917. pcnet32_load_multicast(dev);
  1918. if (pcnet32_init_ring(dev)) {
  1919. rc = -ENOMEM;
  1920. goto err_free_ring;
  1921. }
  1922. napi_enable(&lp->napi);
  1923. /* Re-initialize the PCNET32, and start it when done. */
  1924. lp->a.write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1925. lp->a.write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1926. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1927. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  1928. netif_start_queue(dev);
  1929. if (lp->chip_version >= PCNET32_79C970A) {
  1930. /* Print the link status and start the watchdog */
  1931. pcnet32_check_media(dev, 1);
  1932. mod_timer(&lp->watchdog_timer, PCNET32_WATCHDOG_TIMEOUT);
  1933. }
  1934. i = 0;
  1935. while (i++ < 100)
  1936. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  1937. break;
  1938. /*
  1939. * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
  1940. * reports that doing so triggers a bug in the '974.
  1941. */
  1942. lp->a.write_csr(ioaddr, CSR0, CSR0_NORMAL);
  1943. netif_printk(lp, ifup, KERN_DEBUG, dev,
  1944. "pcnet32 open after %d ticks, init block %#x csr0 %4.4x\n",
  1945. i,
  1946. (u32) (lp->init_dma_addr),
  1947. lp->a.read_csr(ioaddr, CSR0));
  1948. spin_unlock_irqrestore(&lp->lock, flags);
  1949. return 0; /* Always succeed */
  1950. err_free_ring:
  1951. /* free any allocated skbuffs */
  1952. pcnet32_purge_rx_ring(dev);
  1953. /*
  1954. * Switch back to 16bit mode to avoid problems with dumb
  1955. * DOS packet driver after a warm reboot
  1956. */
  1957. lp->a.write_bcr(ioaddr, 20, 4);
  1958. err_free_irq:
  1959. spin_unlock_irqrestore(&lp->lock, flags);
  1960. free_irq(dev->irq, dev);
  1961. return rc;
  1962. }
  1963. /*
  1964. * The LANCE has been halted for one reason or another (busmaster memory
  1965. * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
  1966. * etc.). Modern LANCE variants always reload their ring-buffer
  1967. * configuration when restarted, so we must reinitialize our ring
  1968. * context before restarting. As part of this reinitialization,
  1969. * find all packets still on the Tx ring and pretend that they had been
  1970. * sent (in effect, drop the packets on the floor) - the higher-level
  1971. * protocols will time out and retransmit. It'd be better to shuffle
  1972. * these skbs to a temp list and then actually re-Tx them after
  1973. * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
  1974. */
  1975. static void pcnet32_purge_tx_ring(struct net_device *dev)
  1976. {
  1977. struct pcnet32_private *lp = netdev_priv(dev);
  1978. int i;
  1979. for (i = 0; i < lp->tx_ring_size; i++) {
  1980. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  1981. wmb(); /* Make sure adapter sees owner change */
  1982. if (lp->tx_skbuff[i]) {
  1983. pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
  1984. lp->tx_skbuff[i]->len,
  1985. PCI_DMA_TODEVICE);
  1986. dev_kfree_skb_any(lp->tx_skbuff[i]);
  1987. }
  1988. lp->tx_skbuff[i] = NULL;
  1989. lp->tx_dma_addr[i] = 0;
  1990. }
  1991. }
  1992. /* Initialize the PCNET32 Rx and Tx rings. */
  1993. static int pcnet32_init_ring(struct net_device *dev)
  1994. {
  1995. struct pcnet32_private *lp = netdev_priv(dev);
  1996. int i;
  1997. lp->tx_full = 0;
  1998. lp->cur_rx = lp->cur_tx = 0;
  1999. lp->dirty_rx = lp->dirty_tx = 0;
  2000. for (i = 0; i < lp->rx_ring_size; i++) {
  2001. struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
  2002. if (rx_skbuff == NULL) {
  2003. if (!
  2004. (rx_skbuff = lp->rx_skbuff[i] =
  2005. dev_alloc_skb(PKT_BUF_SKB))) {
  2006. /* there is not much, we can do at this point */
  2007. netif_err(lp, drv, dev, "%s dev_alloc_skb failed\n",
  2008. __func__);
  2009. return -1;
  2010. }
  2011. skb_reserve(rx_skbuff, NET_IP_ALIGN);
  2012. }
  2013. rmb();
  2014. if (lp->rx_dma_addr[i] == 0)
  2015. lp->rx_dma_addr[i] =
  2016. pci_map_single(lp->pci_dev, rx_skbuff->data,
  2017. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  2018. lp->rx_ring[i].base = cpu_to_le32(lp->rx_dma_addr[i]);
  2019. lp->rx_ring[i].buf_length = cpu_to_le16(NEG_BUF_SIZE);
  2020. wmb(); /* Make sure owner changes after all others are visible */
  2021. lp->rx_ring[i].status = cpu_to_le16(0x8000);
  2022. }
  2023. /* The Tx buffer address is filled in as needed, but we do need to clear
  2024. * the upper ownership bit. */
  2025. for (i = 0; i < lp->tx_ring_size; i++) {
  2026. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2027. wmb(); /* Make sure adapter sees owner change */
  2028. lp->tx_ring[i].base = 0;
  2029. lp->tx_dma_addr[i] = 0;
  2030. }
  2031. lp->init_block->tlen_rlen =
  2032. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  2033. for (i = 0; i < 6; i++)
  2034. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  2035. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  2036. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  2037. wmb(); /* Make sure all changes are visible */
  2038. return 0;
  2039. }
  2040. /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
  2041. * then flush the pending transmit operations, re-initialize the ring,
  2042. * and tell the chip to initialize.
  2043. */
  2044. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
  2045. {
  2046. struct pcnet32_private *lp = netdev_priv(dev);
  2047. unsigned long ioaddr = dev->base_addr;
  2048. int i;
  2049. /* wait for stop */
  2050. for (i = 0; i < 100; i++)
  2051. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_STOP)
  2052. break;
  2053. if (i >= 100)
  2054. netif_err(lp, drv, dev, "%s timed out waiting for stop\n",
  2055. __func__);
  2056. pcnet32_purge_tx_ring(dev);
  2057. if (pcnet32_init_ring(dev))
  2058. return;
  2059. /* ReInit Ring */
  2060. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  2061. i = 0;
  2062. while (i++ < 1000)
  2063. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2064. break;
  2065. lp->a.write_csr(ioaddr, CSR0, csr0_bits);
  2066. }
  2067. static void pcnet32_tx_timeout(struct net_device *dev)
  2068. {
  2069. struct pcnet32_private *lp = netdev_priv(dev);
  2070. unsigned long ioaddr = dev->base_addr, flags;
  2071. spin_lock_irqsave(&lp->lock, flags);
  2072. /* Transmitter timeout, serious problems. */
  2073. if (pcnet32_debug & NETIF_MSG_DRV)
  2074. pr_err("%s: transmit timed out, status %4.4x, resetting\n",
  2075. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2076. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2077. dev->stats.tx_errors++;
  2078. if (netif_msg_tx_err(lp)) {
  2079. int i;
  2080. printk(KERN_DEBUG
  2081. " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
  2082. lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
  2083. lp->cur_rx);
  2084. for (i = 0; i < lp->rx_ring_size; i++)
  2085. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2086. le32_to_cpu(lp->rx_ring[i].base),
  2087. (-le16_to_cpu(lp->rx_ring[i].buf_length)) &
  2088. 0xffff, le32_to_cpu(lp->rx_ring[i].msg_length),
  2089. le16_to_cpu(lp->rx_ring[i].status));
  2090. for (i = 0; i < lp->tx_ring_size; i++)
  2091. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2092. le32_to_cpu(lp->tx_ring[i].base),
  2093. (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
  2094. le32_to_cpu(lp->tx_ring[i].misc),
  2095. le16_to_cpu(lp->tx_ring[i].status));
  2096. printk("\n");
  2097. }
  2098. pcnet32_restart(dev, CSR0_NORMAL);
  2099. dev->trans_start = jiffies;
  2100. netif_wake_queue(dev);
  2101. spin_unlock_irqrestore(&lp->lock, flags);
  2102. }
  2103. static netdev_tx_t pcnet32_start_xmit(struct sk_buff *skb,
  2104. struct net_device *dev)
  2105. {
  2106. struct pcnet32_private *lp = netdev_priv(dev);
  2107. unsigned long ioaddr = dev->base_addr;
  2108. u16 status;
  2109. int entry;
  2110. unsigned long flags;
  2111. spin_lock_irqsave(&lp->lock, flags);
  2112. netif_printk(lp, tx_queued, KERN_DEBUG, dev,
  2113. "%s() called, csr0 %4.4x\n",
  2114. __func__, lp->a.read_csr(ioaddr, CSR0));
  2115. /* Default status -- will not enable Successful-TxDone
  2116. * interrupt when that option is available to us.
  2117. */
  2118. status = 0x8300;
  2119. /* Fill in a Tx ring entry */
  2120. /* Mask to ring buffer boundary. */
  2121. entry = lp->cur_tx & lp->tx_mod_mask;
  2122. /* Caution: the write order is important here, set the status
  2123. * with the "ownership" bits last. */
  2124. lp->tx_ring[entry].length = cpu_to_le16(-skb->len);
  2125. lp->tx_ring[entry].misc = 0x00000000;
  2126. lp->tx_skbuff[entry] = skb;
  2127. lp->tx_dma_addr[entry] =
  2128. pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  2129. lp->tx_ring[entry].base = cpu_to_le32(lp->tx_dma_addr[entry]);
  2130. wmb(); /* Make sure owner changes after all others are visible */
  2131. lp->tx_ring[entry].status = cpu_to_le16(status);
  2132. lp->cur_tx++;
  2133. dev->stats.tx_bytes += skb->len;
  2134. /* Trigger an immediate send poll. */
  2135. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_TXPOLL);
  2136. dev->trans_start = jiffies;
  2137. if (lp->tx_ring[(entry + 1) & lp->tx_mod_mask].base != 0) {
  2138. lp->tx_full = 1;
  2139. netif_stop_queue(dev);
  2140. }
  2141. spin_unlock_irqrestore(&lp->lock, flags);
  2142. return NETDEV_TX_OK;
  2143. }
  2144. /* The PCNET32 interrupt handler. */
  2145. static irqreturn_t
  2146. pcnet32_interrupt(int irq, void *dev_id)
  2147. {
  2148. struct net_device *dev = dev_id;
  2149. struct pcnet32_private *lp;
  2150. unsigned long ioaddr;
  2151. u16 csr0;
  2152. int boguscnt = max_interrupt_work;
  2153. ioaddr = dev->base_addr;
  2154. lp = netdev_priv(dev);
  2155. spin_lock(&lp->lock);
  2156. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2157. while ((csr0 & 0x8f00) && --boguscnt >= 0) {
  2158. if (csr0 == 0xffff) {
  2159. break; /* PCMCIA remove happened */
  2160. }
  2161. /* Acknowledge all of the current interrupt sources ASAP. */
  2162. lp->a.write_csr(ioaddr, CSR0, csr0 & ~0x004f);
  2163. netif_printk(lp, intr, KERN_DEBUG, dev,
  2164. "interrupt csr0=%#2.2x new csr=%#2.2x\n",
  2165. csr0, lp->a.read_csr(ioaddr, CSR0));
  2166. /* Log misc errors. */
  2167. if (csr0 & 0x4000)
  2168. dev->stats.tx_errors++; /* Tx babble. */
  2169. if (csr0 & 0x1000) {
  2170. /*
  2171. * This happens when our receive ring is full. This
  2172. * shouldn't be a problem as we will see normal rx
  2173. * interrupts for the frames in the receive ring. But
  2174. * there are some PCI chipsets (I can reproduce this
  2175. * on SP3G with Intel saturn chipset) which have
  2176. * sometimes problems and will fill up the receive
  2177. * ring with error descriptors. In this situation we
  2178. * don't get a rx interrupt, but a missed frame
  2179. * interrupt sooner or later.
  2180. */
  2181. dev->stats.rx_errors++; /* Missed a Rx frame. */
  2182. }
  2183. if (csr0 & 0x0800) {
  2184. netif_err(lp, drv, dev, "Bus master arbitration failure, status %4.4x\n",
  2185. csr0);
  2186. /* unlike for the lance, there is no restart needed */
  2187. }
  2188. if (napi_schedule_prep(&lp->napi)) {
  2189. u16 val;
  2190. /* set interrupt masks */
  2191. val = lp->a.read_csr(ioaddr, CSR3);
  2192. val |= 0x5f00;
  2193. lp->a.write_csr(ioaddr, CSR3, val);
  2194. __napi_schedule(&lp->napi);
  2195. break;
  2196. }
  2197. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2198. }
  2199. netif_printk(lp, intr, KERN_DEBUG, dev,
  2200. "exiting interrupt, csr0=%#4.4x\n",
  2201. lp->a.read_csr(ioaddr, CSR0));
  2202. spin_unlock(&lp->lock);
  2203. return IRQ_HANDLED;
  2204. }
  2205. static int pcnet32_close(struct net_device *dev)
  2206. {
  2207. unsigned long ioaddr = dev->base_addr;
  2208. struct pcnet32_private *lp = netdev_priv(dev);
  2209. unsigned long flags;
  2210. del_timer_sync(&lp->watchdog_timer);
  2211. netif_stop_queue(dev);
  2212. napi_disable(&lp->napi);
  2213. spin_lock_irqsave(&lp->lock, flags);
  2214. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2215. netif_printk(lp, ifdown, KERN_DEBUG, dev,
  2216. "Shutting down ethercard, status was %2.2x\n",
  2217. lp->a.read_csr(ioaddr, CSR0));
  2218. /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
  2219. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2220. /*
  2221. * Switch back to 16bit mode to avoid problems with dumb
  2222. * DOS packet driver after a warm reboot
  2223. */
  2224. lp->a.write_bcr(ioaddr, 20, 4);
  2225. spin_unlock_irqrestore(&lp->lock, flags);
  2226. free_irq(dev->irq, dev);
  2227. spin_lock_irqsave(&lp->lock, flags);
  2228. pcnet32_purge_rx_ring(dev);
  2229. pcnet32_purge_tx_ring(dev);
  2230. spin_unlock_irqrestore(&lp->lock, flags);
  2231. return 0;
  2232. }
  2233. static struct net_device_stats *pcnet32_get_stats(struct net_device *dev)
  2234. {
  2235. struct pcnet32_private *lp = netdev_priv(dev);
  2236. unsigned long ioaddr = dev->base_addr;
  2237. unsigned long flags;
  2238. spin_lock_irqsave(&lp->lock, flags);
  2239. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2240. spin_unlock_irqrestore(&lp->lock, flags);
  2241. return &dev->stats;
  2242. }
  2243. /* taken from the sunlance driver, which it took from the depca driver */
  2244. static void pcnet32_load_multicast(struct net_device *dev)
  2245. {
  2246. struct pcnet32_private *lp = netdev_priv(dev);
  2247. volatile struct pcnet32_init_block *ib = lp->init_block;
  2248. volatile __le16 *mcast_table = (__le16 *)ib->filter;
  2249. struct dev_mc_list *dmi = dev->mc_list;
  2250. unsigned long ioaddr = dev->base_addr;
  2251. char *addrs;
  2252. int i;
  2253. u32 crc;
  2254. /* set all multicast bits */
  2255. if (dev->flags & IFF_ALLMULTI) {
  2256. ib->filter[0] = cpu_to_le32(~0U);
  2257. ib->filter[1] = cpu_to_le32(~0U);
  2258. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER, 0xffff);
  2259. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+1, 0xffff);
  2260. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+2, 0xffff);
  2261. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+3, 0xffff);
  2262. return;
  2263. }
  2264. /* clear the multicast filter */
  2265. ib->filter[0] = 0;
  2266. ib->filter[1] = 0;
  2267. /* Add addresses */
  2268. for (i = 0; i < netdev_mc_count(dev); i++) {
  2269. addrs = dmi->dmi_addr;
  2270. dmi = dmi->next;
  2271. /* multicast address? */
  2272. if (!(*addrs & 1))
  2273. continue;
  2274. crc = ether_crc_le(6, addrs);
  2275. crc = crc >> 26;
  2276. mcast_table[crc >> 4] |= cpu_to_le16(1 << (crc & 0xf));
  2277. }
  2278. for (i = 0; i < 4; i++)
  2279. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER + i,
  2280. le16_to_cpu(mcast_table[i]));
  2281. return;
  2282. }
  2283. /*
  2284. * Set or clear the multicast filter for this adaptor.
  2285. */
  2286. static void pcnet32_set_multicast_list(struct net_device *dev)
  2287. {
  2288. unsigned long ioaddr = dev->base_addr, flags;
  2289. struct pcnet32_private *lp = netdev_priv(dev);
  2290. int csr15, suspended;
  2291. spin_lock_irqsave(&lp->lock, flags);
  2292. suspended = pcnet32_suspend(dev, &flags, 0);
  2293. csr15 = lp->a.read_csr(ioaddr, CSR15);
  2294. if (dev->flags & IFF_PROMISC) {
  2295. /* Log any net taps. */
  2296. netif_info(lp, hw, dev, "Promiscuous mode enabled\n");
  2297. lp->init_block->mode =
  2298. cpu_to_le16(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) <<
  2299. 7);
  2300. lp->a.write_csr(ioaddr, CSR15, csr15 | 0x8000);
  2301. } else {
  2302. lp->init_block->mode =
  2303. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  2304. lp->a.write_csr(ioaddr, CSR15, csr15 & 0x7fff);
  2305. pcnet32_load_multicast(dev);
  2306. }
  2307. if (suspended) {
  2308. int csr5;
  2309. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  2310. csr5 = lp->a.read_csr(ioaddr, CSR5);
  2311. lp->a.write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  2312. } else {
  2313. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2314. pcnet32_restart(dev, CSR0_NORMAL);
  2315. netif_wake_queue(dev);
  2316. }
  2317. spin_unlock_irqrestore(&lp->lock, flags);
  2318. }
  2319. /* This routine assumes that the lp->lock is held */
  2320. static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
  2321. {
  2322. struct pcnet32_private *lp = netdev_priv(dev);
  2323. unsigned long ioaddr = dev->base_addr;
  2324. u16 val_out;
  2325. if (!lp->mii)
  2326. return 0;
  2327. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2328. val_out = lp->a.read_bcr(ioaddr, 34);
  2329. return val_out;
  2330. }
  2331. /* This routine assumes that the lp->lock is held */
  2332. static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
  2333. {
  2334. struct pcnet32_private *lp = netdev_priv(dev);
  2335. unsigned long ioaddr = dev->base_addr;
  2336. if (!lp->mii)
  2337. return;
  2338. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2339. lp->a.write_bcr(ioaddr, 34, val);
  2340. }
  2341. static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2342. {
  2343. struct pcnet32_private *lp = netdev_priv(dev);
  2344. int rc;
  2345. unsigned long flags;
  2346. /* SIOC[GS]MIIxxx ioctls */
  2347. if (lp->mii) {
  2348. spin_lock_irqsave(&lp->lock, flags);
  2349. rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
  2350. spin_unlock_irqrestore(&lp->lock, flags);
  2351. } else {
  2352. rc = -EOPNOTSUPP;
  2353. }
  2354. return rc;
  2355. }
  2356. static int pcnet32_check_otherphy(struct net_device *dev)
  2357. {
  2358. struct pcnet32_private *lp = netdev_priv(dev);
  2359. struct mii_if_info mii = lp->mii_if;
  2360. u16 bmcr;
  2361. int i;
  2362. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  2363. if (i == lp->mii_if.phy_id)
  2364. continue; /* skip active phy */
  2365. if (lp->phymask & (1 << i)) {
  2366. mii.phy_id = i;
  2367. if (mii_link_ok(&mii)) {
  2368. /* found PHY with active link */
  2369. netif_info(lp, link, dev, "Using PHY number %d\n",
  2370. i);
  2371. /* isolate inactive phy */
  2372. bmcr =
  2373. mdio_read(dev, lp->mii_if.phy_id, MII_BMCR);
  2374. mdio_write(dev, lp->mii_if.phy_id, MII_BMCR,
  2375. bmcr | BMCR_ISOLATE);
  2376. /* de-isolate new phy */
  2377. bmcr = mdio_read(dev, i, MII_BMCR);
  2378. mdio_write(dev, i, MII_BMCR,
  2379. bmcr & ~BMCR_ISOLATE);
  2380. /* set new phy address */
  2381. lp->mii_if.phy_id = i;
  2382. return 1;
  2383. }
  2384. }
  2385. }
  2386. return 0;
  2387. }
  2388. /*
  2389. * Show the status of the media. Similar to mii_check_media however it
  2390. * correctly shows the link speed for all (tested) pcnet32 variants.
  2391. * Devices with no mii just report link state without speed.
  2392. *
  2393. * Caller is assumed to hold and release the lp->lock.
  2394. */
  2395. static void pcnet32_check_media(struct net_device *dev, int verbose)
  2396. {
  2397. struct pcnet32_private *lp = netdev_priv(dev);
  2398. int curr_link;
  2399. int prev_link = netif_carrier_ok(dev) ? 1 : 0;
  2400. u32 bcr9;
  2401. if (lp->mii) {
  2402. curr_link = mii_link_ok(&lp->mii_if);
  2403. } else {
  2404. ulong ioaddr = dev->base_addr; /* card base I/O address */
  2405. curr_link = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  2406. }
  2407. if (!curr_link) {
  2408. if (prev_link || verbose) {
  2409. netif_carrier_off(dev);
  2410. netif_info(lp, link, dev, "link down\n");
  2411. }
  2412. if (lp->phycount > 1) {
  2413. curr_link = pcnet32_check_otherphy(dev);
  2414. prev_link = 0;
  2415. }
  2416. } else if (verbose || !prev_link) {
  2417. netif_carrier_on(dev);
  2418. if (lp->mii) {
  2419. if (netif_msg_link(lp)) {
  2420. struct ethtool_cmd ecmd;
  2421. mii_ethtool_gset(&lp->mii_if, &ecmd);
  2422. netdev_info(dev, "link up, %sMbps, %s-duplex\n",
  2423. (ecmd.speed == SPEED_100)
  2424. ? "100" : "10",
  2425. (ecmd.duplex == DUPLEX_FULL)
  2426. ? "full" : "half");
  2427. }
  2428. bcr9 = lp->a.read_bcr(dev->base_addr, 9);
  2429. if ((bcr9 & (1 << 0)) != lp->mii_if.full_duplex) {
  2430. if (lp->mii_if.full_duplex)
  2431. bcr9 |= (1 << 0);
  2432. else
  2433. bcr9 &= ~(1 << 0);
  2434. lp->a.write_bcr(dev->base_addr, 9, bcr9);
  2435. }
  2436. } else {
  2437. netif_info(lp, link, dev, "link up\n");
  2438. }
  2439. }
  2440. }
  2441. /*
  2442. * Check for loss of link and link establishment.
  2443. * Can not use mii_check_media because it does nothing if mode is forced.
  2444. */
  2445. static void pcnet32_watchdog(struct net_device *dev)
  2446. {
  2447. struct pcnet32_private *lp = netdev_priv(dev);
  2448. unsigned long flags;
  2449. /* Print the link status if it has changed */
  2450. spin_lock_irqsave(&lp->lock, flags);
  2451. pcnet32_check_media(dev, 0);
  2452. spin_unlock_irqrestore(&lp->lock, flags);
  2453. mod_timer(&lp->watchdog_timer, round_jiffies(PCNET32_WATCHDOG_TIMEOUT));
  2454. }
  2455. static int pcnet32_pm_suspend(struct pci_dev *pdev, pm_message_t state)
  2456. {
  2457. struct net_device *dev = pci_get_drvdata(pdev);
  2458. if (netif_running(dev)) {
  2459. netif_device_detach(dev);
  2460. pcnet32_close(dev);
  2461. }
  2462. pci_save_state(pdev);
  2463. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2464. return 0;
  2465. }
  2466. static int pcnet32_pm_resume(struct pci_dev *pdev)
  2467. {
  2468. struct net_device *dev = pci_get_drvdata(pdev);
  2469. pci_set_power_state(pdev, PCI_D0);
  2470. pci_restore_state(pdev);
  2471. if (netif_running(dev)) {
  2472. pcnet32_open(dev);
  2473. netif_device_attach(dev);
  2474. }
  2475. return 0;
  2476. }
  2477. static void __devexit pcnet32_remove_one(struct pci_dev *pdev)
  2478. {
  2479. struct net_device *dev = pci_get_drvdata(pdev);
  2480. if (dev) {
  2481. struct pcnet32_private *lp = netdev_priv(dev);
  2482. unregister_netdev(dev);
  2483. pcnet32_free_ring(dev);
  2484. release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
  2485. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2486. lp->init_block, lp->init_dma_addr);
  2487. free_netdev(dev);
  2488. pci_disable_device(pdev);
  2489. pci_set_drvdata(pdev, NULL);
  2490. }
  2491. }
  2492. static struct pci_driver pcnet32_driver = {
  2493. .name = DRV_NAME,
  2494. .probe = pcnet32_probe_pci,
  2495. .remove = __devexit_p(pcnet32_remove_one),
  2496. .id_table = pcnet32_pci_tbl,
  2497. .suspend = pcnet32_pm_suspend,
  2498. .resume = pcnet32_pm_resume,
  2499. };
  2500. /* An additional parameter that may be passed in... */
  2501. static int debug = -1;
  2502. static int tx_start_pt = -1;
  2503. static int pcnet32_have_pci;
  2504. module_param(debug, int, 0);
  2505. MODULE_PARM_DESC(debug, DRV_NAME " debug level");
  2506. module_param(max_interrupt_work, int, 0);
  2507. MODULE_PARM_DESC(max_interrupt_work,
  2508. DRV_NAME " maximum events handled per interrupt");
  2509. module_param(rx_copybreak, int, 0);
  2510. MODULE_PARM_DESC(rx_copybreak,
  2511. DRV_NAME " copy breakpoint for copy-only-tiny-frames");
  2512. module_param(tx_start_pt, int, 0);
  2513. MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
  2514. module_param(pcnet32vlb, int, 0);
  2515. MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
  2516. module_param_array(options, int, NULL, 0);
  2517. MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
  2518. module_param_array(full_duplex, int, NULL, 0);
  2519. MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
  2520. /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
  2521. module_param_array(homepna, int, NULL, 0);
  2522. MODULE_PARM_DESC(homepna,
  2523. DRV_NAME
  2524. " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
  2525. MODULE_AUTHOR("Thomas Bogendoerfer");
  2526. MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
  2527. MODULE_LICENSE("GPL");
  2528. #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  2529. static int __init pcnet32_init_module(void)
  2530. {
  2531. pr_info("%s", version);
  2532. pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
  2533. if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
  2534. tx_start = tx_start_pt;
  2535. /* find the PCI devices */
  2536. if (!pci_register_driver(&pcnet32_driver))
  2537. pcnet32_have_pci = 1;
  2538. /* should we find any remaining VLbus devices ? */
  2539. if (pcnet32vlb)
  2540. pcnet32_probe_vlbus(pcnet32_portlist);
  2541. if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
  2542. pr_info("%d cards_found\n", cards_found);
  2543. return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
  2544. }
  2545. static void __exit pcnet32_cleanup_module(void)
  2546. {
  2547. struct net_device *next_dev;
  2548. while (pcnet32_dev) {
  2549. struct pcnet32_private *lp = netdev_priv(pcnet32_dev);
  2550. next_dev = lp->next;
  2551. unregister_netdev(pcnet32_dev);
  2552. pcnet32_free_ring(pcnet32_dev);
  2553. release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
  2554. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2555. lp->init_block, lp->init_dma_addr);
  2556. free_netdev(pcnet32_dev);
  2557. pcnet32_dev = next_dev;
  2558. }
  2559. if (pcnet32_have_pci)
  2560. pci_unregister_driver(&pcnet32_driver);
  2561. }
  2562. module_init(pcnet32_init_module);
  2563. module_exit(pcnet32_cleanup_module);
  2564. /*
  2565. * Local variables:
  2566. * c-indent-level: 4
  2567. * tab-width: 8
  2568. * End:
  2569. */