rv515.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include "rv515d.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "atom.h"
  35. #include "rv515_reg_safe.h"
  36. /* This files gather functions specifics to: rv515 */
  37. static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
  38. static int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
  39. static void rv515_gpu_init(struct radeon_device *rdev);
  40. int rv515_mc_wait_for_idle(struct radeon_device *rdev);
  41. void rv515_debugfs(struct radeon_device *rdev)
  42. {
  43. if (r100_debugfs_rbbm_init(rdev)) {
  44. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  45. }
  46. if (rv515_debugfs_pipes_info_init(rdev)) {
  47. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  48. }
  49. if (rv515_debugfs_ga_info_init(rdev)) {
  50. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  51. }
  52. }
  53. void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  54. {
  55. int r;
  56. r = radeon_ring_lock(rdev, ring, 64);
  57. if (r) {
  58. return;
  59. }
  60. radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0));
  61. radeon_ring_write(ring,
  62. ISYNC_ANY2D_IDLE3D |
  63. ISYNC_ANY3D_IDLE2D |
  64. ISYNC_WAIT_IDLEGUI |
  65. ISYNC_CPSCRATCH_IDLEGUI);
  66. radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
  67. radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  68. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  69. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  70. radeon_ring_write(ring, PACKET0(GB_SELECT, 0));
  71. radeon_ring_write(ring, 0);
  72. radeon_ring_write(ring, PACKET0(GB_ENABLE, 0));
  73. radeon_ring_write(ring, 0);
  74. radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0));
  75. radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1);
  76. radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0));
  77. radeon_ring_write(ring, 0);
  78. radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  79. radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
  80. radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  81. radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
  82. radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
  83. radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  84. radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0));
  85. radeon_ring_write(ring, 0);
  86. radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  87. radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
  88. radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  89. radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
  90. radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0));
  91. radeon_ring_write(ring,
  92. ((6 << MS_X0_SHIFT) |
  93. (6 << MS_Y0_SHIFT) |
  94. (6 << MS_X1_SHIFT) |
  95. (6 << MS_Y1_SHIFT) |
  96. (6 << MS_X2_SHIFT) |
  97. (6 << MS_Y2_SHIFT) |
  98. (6 << MSBD0_Y_SHIFT) |
  99. (6 << MSBD0_X_SHIFT)));
  100. radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0));
  101. radeon_ring_write(ring,
  102. ((6 << MS_X3_SHIFT) |
  103. (6 << MS_Y3_SHIFT) |
  104. (6 << MS_X4_SHIFT) |
  105. (6 << MS_Y4_SHIFT) |
  106. (6 << MS_X5_SHIFT) |
  107. (6 << MS_Y5_SHIFT) |
  108. (6 << MSBD1_SHIFT)));
  109. radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0));
  110. radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
  111. radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0));
  112. radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
  113. radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0));
  114. radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
  115. radeon_ring_write(ring, PACKET0(0x20C8, 0));
  116. radeon_ring_write(ring, 0);
  117. radeon_ring_unlock_commit(rdev, ring);
  118. }
  119. int rv515_mc_wait_for_idle(struct radeon_device *rdev)
  120. {
  121. unsigned i;
  122. uint32_t tmp;
  123. for (i = 0; i < rdev->usec_timeout; i++) {
  124. /* read MC_STATUS */
  125. tmp = RREG32_MC(MC_STATUS);
  126. if (tmp & MC_STATUS_IDLE) {
  127. return 0;
  128. }
  129. DRM_UDELAY(1);
  130. }
  131. return -1;
  132. }
  133. void rv515_vga_render_disable(struct radeon_device *rdev)
  134. {
  135. WREG32(R_000300_VGA_RENDER_CONTROL,
  136. RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
  137. }
  138. static void rv515_gpu_init(struct radeon_device *rdev)
  139. {
  140. unsigned pipe_select_current, gb_pipe_select, tmp;
  141. if (r100_gui_wait_for_idle(rdev)) {
  142. printk(KERN_WARNING "Failed to wait GUI idle while "
  143. "resetting GPU. Bad things might happen.\n");
  144. }
  145. rv515_vga_render_disable(rdev);
  146. r420_pipes_init(rdev);
  147. gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
  148. tmp = RREG32(R300_DST_PIPE_CONFIG);
  149. pipe_select_current = (tmp >> 2) & 3;
  150. tmp = (1 << pipe_select_current) |
  151. (((gb_pipe_select >> 8) & 0xF) << 4);
  152. WREG32_PLL(0x000D, tmp);
  153. if (r100_gui_wait_for_idle(rdev)) {
  154. printk(KERN_WARNING "Failed to wait GUI idle while "
  155. "resetting GPU. Bad things might happen.\n");
  156. }
  157. if (rv515_mc_wait_for_idle(rdev)) {
  158. printk(KERN_WARNING "Failed to wait MC idle while "
  159. "programming pipes. Bad things might happen.\n");
  160. }
  161. }
  162. static void rv515_vram_get_type(struct radeon_device *rdev)
  163. {
  164. uint32_t tmp;
  165. rdev->mc.vram_width = 128;
  166. rdev->mc.vram_is_ddr = true;
  167. tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
  168. switch (tmp) {
  169. case 0:
  170. rdev->mc.vram_width = 64;
  171. break;
  172. case 1:
  173. rdev->mc.vram_width = 128;
  174. break;
  175. default:
  176. rdev->mc.vram_width = 128;
  177. break;
  178. }
  179. }
  180. static void rv515_mc_init(struct radeon_device *rdev)
  181. {
  182. rv515_vram_get_type(rdev);
  183. r100_vram_init_sizes(rdev);
  184. radeon_vram_location(rdev, &rdev->mc, 0);
  185. rdev->mc.gtt_base_align = 0;
  186. if (!(rdev->flags & RADEON_IS_AGP))
  187. radeon_gtt_location(rdev, &rdev->mc);
  188. radeon_update_bandwidth_info(rdev);
  189. }
  190. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  191. {
  192. uint32_t r;
  193. WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
  194. r = RREG32(MC_IND_DATA);
  195. WREG32(MC_IND_INDEX, 0);
  196. return r;
  197. }
  198. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  199. {
  200. WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
  201. WREG32(MC_IND_DATA, (v));
  202. WREG32(MC_IND_INDEX, 0);
  203. }
  204. #if defined(CONFIG_DEBUG_FS)
  205. static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
  206. {
  207. struct drm_info_node *node = (struct drm_info_node *) m->private;
  208. struct drm_device *dev = node->minor->dev;
  209. struct radeon_device *rdev = dev->dev_private;
  210. uint32_t tmp;
  211. tmp = RREG32(GB_PIPE_SELECT);
  212. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  213. tmp = RREG32(SU_REG_DEST);
  214. seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
  215. tmp = RREG32(GB_TILE_CONFIG);
  216. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  217. tmp = RREG32(DST_PIPE_CONFIG);
  218. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  219. return 0;
  220. }
  221. static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
  222. {
  223. struct drm_info_node *node = (struct drm_info_node *) m->private;
  224. struct drm_device *dev = node->minor->dev;
  225. struct radeon_device *rdev = dev->dev_private;
  226. uint32_t tmp;
  227. tmp = RREG32(0x2140);
  228. seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
  229. radeon_asic_reset(rdev);
  230. tmp = RREG32(0x425C);
  231. seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
  232. return 0;
  233. }
  234. static struct drm_info_list rv515_pipes_info_list[] = {
  235. {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
  236. };
  237. static struct drm_info_list rv515_ga_info_list[] = {
  238. {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
  239. };
  240. #endif
  241. static int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
  242. {
  243. #if defined(CONFIG_DEBUG_FS)
  244. return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
  245. #else
  246. return 0;
  247. #endif
  248. }
  249. static int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
  250. {
  251. #if defined(CONFIG_DEBUG_FS)
  252. return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
  253. #else
  254. return 0;
  255. #endif
  256. }
  257. void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
  258. {
  259. save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
  260. save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
  261. /* Stop all video */
  262. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  263. WREG32(R_000300_VGA_RENDER_CONTROL, 0);
  264. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
  265. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
  266. WREG32(R_006080_D1CRTC_CONTROL, 0);
  267. WREG32(R_006880_D2CRTC_CONTROL, 0);
  268. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
  269. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  270. WREG32(R_000330_D1VGA_CONTROL, 0);
  271. WREG32(R_000338_D2VGA_CONTROL, 0);
  272. }
  273. void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
  274. {
  275. WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  276. WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  277. WREG32(R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  278. WREG32(R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  279. WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
  280. /* Unlock host access */
  281. WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
  282. mdelay(1);
  283. WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
  284. }
  285. static void rv515_mc_program(struct radeon_device *rdev)
  286. {
  287. struct rv515_mc_save save;
  288. /* Stops all mc clients */
  289. rv515_mc_stop(rdev, &save);
  290. /* Wait for mc idle */
  291. if (rv515_mc_wait_for_idle(rdev))
  292. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  293. /* Write VRAM size in case we are limiting it */
  294. WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  295. /* Program MC, should be a 32bits limited address space */
  296. WREG32_MC(R_000001_MC_FB_LOCATION,
  297. S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
  298. S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
  299. WREG32(R_000134_HDP_FB_LOCATION,
  300. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  301. if (rdev->flags & RADEON_IS_AGP) {
  302. WREG32_MC(R_000002_MC_AGP_LOCATION,
  303. S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  304. S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  305. WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  306. WREG32_MC(R_000004_MC_AGP_BASE_2,
  307. S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
  308. } else {
  309. WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
  310. WREG32_MC(R_000003_MC_AGP_BASE, 0);
  311. WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
  312. }
  313. rv515_mc_resume(rdev, &save);
  314. }
  315. void rv515_clock_startup(struct radeon_device *rdev)
  316. {
  317. if (radeon_dynclks != -1 && radeon_dynclks)
  318. radeon_atom_set_clock_gating(rdev, 1);
  319. /* We need to force on some of the block */
  320. WREG32_PLL(R_00000F_CP_DYN_CNTL,
  321. RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
  322. WREG32_PLL(R_000011_E2_DYN_CNTL,
  323. RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
  324. WREG32_PLL(R_000013_IDCT_DYN_CNTL,
  325. RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
  326. }
  327. static int rv515_startup(struct radeon_device *rdev)
  328. {
  329. int r;
  330. rv515_mc_program(rdev);
  331. /* Resume clock */
  332. rv515_clock_startup(rdev);
  333. /* Initialize GPU configuration (# pipes, ...) */
  334. rv515_gpu_init(rdev);
  335. /* Initialize GART (initialize after TTM so we can allocate
  336. * memory through TTM but finalize after TTM) */
  337. if (rdev->flags & RADEON_IS_PCIE) {
  338. r = rv370_pcie_gart_enable(rdev);
  339. if (r)
  340. return r;
  341. }
  342. /* allocate wb buffer */
  343. r = radeon_wb_init(rdev);
  344. if (r)
  345. return r;
  346. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  347. if (r) {
  348. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  349. return r;
  350. }
  351. /* Enable IRQ */
  352. rs600_irq_set(rdev);
  353. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  354. /* 1M ring buffer */
  355. r = r100_cp_init(rdev, 1024 * 1024);
  356. if (r) {
  357. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  358. return r;
  359. }
  360. r = radeon_ib_pool_init(rdev);
  361. if (r) {
  362. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  363. return r;
  364. }
  365. return 0;
  366. }
  367. int rv515_resume(struct radeon_device *rdev)
  368. {
  369. int r;
  370. /* Make sur GART are not working */
  371. if (rdev->flags & RADEON_IS_PCIE)
  372. rv370_pcie_gart_disable(rdev);
  373. /* Resume clock before doing reset */
  374. rv515_clock_startup(rdev);
  375. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  376. if (radeon_asic_reset(rdev)) {
  377. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  378. RREG32(R_000E40_RBBM_STATUS),
  379. RREG32(R_0007C0_CP_STAT));
  380. }
  381. /* post */
  382. atom_asic_init(rdev->mode_info.atom_context);
  383. /* Resume clock after posting */
  384. rv515_clock_startup(rdev);
  385. /* Initialize surface registers */
  386. radeon_surface_init(rdev);
  387. rdev->accel_working = true;
  388. r = rv515_startup(rdev);
  389. if (r) {
  390. rdev->accel_working = false;
  391. }
  392. return r;
  393. }
  394. int rv515_suspend(struct radeon_device *rdev)
  395. {
  396. r100_cp_disable(rdev);
  397. radeon_wb_disable(rdev);
  398. rs600_irq_disable(rdev);
  399. if (rdev->flags & RADEON_IS_PCIE)
  400. rv370_pcie_gart_disable(rdev);
  401. return 0;
  402. }
  403. void rv515_set_safe_registers(struct radeon_device *rdev)
  404. {
  405. rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
  406. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
  407. }
  408. void rv515_fini(struct radeon_device *rdev)
  409. {
  410. r100_cp_fini(rdev);
  411. radeon_wb_fini(rdev);
  412. radeon_ib_pool_fini(rdev);
  413. radeon_gem_fini(rdev);
  414. rv370_pcie_gart_fini(rdev);
  415. radeon_agp_fini(rdev);
  416. radeon_irq_kms_fini(rdev);
  417. radeon_fence_driver_fini(rdev);
  418. radeon_bo_fini(rdev);
  419. radeon_atombios_fini(rdev);
  420. kfree(rdev->bios);
  421. rdev->bios = NULL;
  422. }
  423. int rv515_init(struct radeon_device *rdev)
  424. {
  425. int r;
  426. /* Initialize scratch registers */
  427. radeon_scratch_init(rdev);
  428. /* Initialize surface registers */
  429. radeon_surface_init(rdev);
  430. /* TODO: disable VGA need to use VGA request */
  431. /* restore some register to sane defaults */
  432. r100_restore_sanity(rdev);
  433. /* BIOS*/
  434. if (!radeon_get_bios(rdev)) {
  435. if (ASIC_IS_AVIVO(rdev))
  436. return -EINVAL;
  437. }
  438. if (rdev->is_atom_bios) {
  439. r = radeon_atombios_init(rdev);
  440. if (r)
  441. return r;
  442. } else {
  443. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  444. return -EINVAL;
  445. }
  446. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  447. if (radeon_asic_reset(rdev)) {
  448. dev_warn(rdev->dev,
  449. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  450. RREG32(R_000E40_RBBM_STATUS),
  451. RREG32(R_0007C0_CP_STAT));
  452. }
  453. /* check if cards are posted or not */
  454. if (radeon_boot_test_post_card(rdev) == false)
  455. return -EINVAL;
  456. /* Initialize clocks */
  457. radeon_get_clock_info(rdev->ddev);
  458. /* initialize AGP */
  459. if (rdev->flags & RADEON_IS_AGP) {
  460. r = radeon_agp_init(rdev);
  461. if (r) {
  462. radeon_agp_disable(rdev);
  463. }
  464. }
  465. /* initialize memory controller */
  466. rv515_mc_init(rdev);
  467. rv515_debugfs(rdev);
  468. /* Fence driver */
  469. r = radeon_fence_driver_init(rdev);
  470. if (r)
  471. return r;
  472. r = radeon_irq_kms_init(rdev);
  473. if (r)
  474. return r;
  475. /* Memory manager */
  476. r = radeon_bo_init(rdev);
  477. if (r)
  478. return r;
  479. r = rv370_pcie_gart_init(rdev);
  480. if (r)
  481. return r;
  482. rv515_set_safe_registers(rdev);
  483. rdev->accel_working = true;
  484. r = rv515_startup(rdev);
  485. if (r) {
  486. /* Somethings want wront with the accel init stop accel */
  487. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  488. r100_cp_fini(rdev);
  489. radeon_wb_fini(rdev);
  490. radeon_ib_pool_fini(rdev);
  491. radeon_irq_kms_fini(rdev);
  492. rv370_pcie_gart_fini(rdev);
  493. radeon_agp_fini(rdev);
  494. rdev->accel_working = false;
  495. }
  496. return 0;
  497. }
  498. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
  499. {
  500. int index_reg = 0x6578 + crtc->crtc_offset;
  501. int data_reg = 0x657c + crtc->crtc_offset;
  502. WREG32(0x659C + crtc->crtc_offset, 0x0);
  503. WREG32(0x6594 + crtc->crtc_offset, 0x705);
  504. WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
  505. WREG32(0x65D8 + crtc->crtc_offset, 0x0);
  506. WREG32(0x65B0 + crtc->crtc_offset, 0x0);
  507. WREG32(0x65C0 + crtc->crtc_offset, 0x0);
  508. WREG32(0x65D4 + crtc->crtc_offset, 0x0);
  509. WREG32(index_reg, 0x0);
  510. WREG32(data_reg, 0x841880A8);
  511. WREG32(index_reg, 0x1);
  512. WREG32(data_reg, 0x84208680);
  513. WREG32(index_reg, 0x2);
  514. WREG32(data_reg, 0xBFF880B0);
  515. WREG32(index_reg, 0x100);
  516. WREG32(data_reg, 0x83D88088);
  517. WREG32(index_reg, 0x101);
  518. WREG32(data_reg, 0x84608680);
  519. WREG32(index_reg, 0x102);
  520. WREG32(data_reg, 0xBFF080D0);
  521. WREG32(index_reg, 0x200);
  522. WREG32(data_reg, 0x83988068);
  523. WREG32(index_reg, 0x201);
  524. WREG32(data_reg, 0x84A08680);
  525. WREG32(index_reg, 0x202);
  526. WREG32(data_reg, 0xBFF080F8);
  527. WREG32(index_reg, 0x300);
  528. WREG32(data_reg, 0x83588058);
  529. WREG32(index_reg, 0x301);
  530. WREG32(data_reg, 0x84E08660);
  531. WREG32(index_reg, 0x302);
  532. WREG32(data_reg, 0xBFF88120);
  533. WREG32(index_reg, 0x400);
  534. WREG32(data_reg, 0x83188040);
  535. WREG32(index_reg, 0x401);
  536. WREG32(data_reg, 0x85008660);
  537. WREG32(index_reg, 0x402);
  538. WREG32(data_reg, 0xBFF88150);
  539. WREG32(index_reg, 0x500);
  540. WREG32(data_reg, 0x82D88030);
  541. WREG32(index_reg, 0x501);
  542. WREG32(data_reg, 0x85408640);
  543. WREG32(index_reg, 0x502);
  544. WREG32(data_reg, 0xBFF88180);
  545. WREG32(index_reg, 0x600);
  546. WREG32(data_reg, 0x82A08018);
  547. WREG32(index_reg, 0x601);
  548. WREG32(data_reg, 0x85808620);
  549. WREG32(index_reg, 0x602);
  550. WREG32(data_reg, 0xBFF081B8);
  551. WREG32(index_reg, 0x700);
  552. WREG32(data_reg, 0x82608010);
  553. WREG32(index_reg, 0x701);
  554. WREG32(data_reg, 0x85A08600);
  555. WREG32(index_reg, 0x702);
  556. WREG32(data_reg, 0x800081F0);
  557. WREG32(index_reg, 0x800);
  558. WREG32(data_reg, 0x8228BFF8);
  559. WREG32(index_reg, 0x801);
  560. WREG32(data_reg, 0x85E085E0);
  561. WREG32(index_reg, 0x802);
  562. WREG32(data_reg, 0xBFF88228);
  563. WREG32(index_reg, 0x10000);
  564. WREG32(data_reg, 0x82A8BF00);
  565. WREG32(index_reg, 0x10001);
  566. WREG32(data_reg, 0x82A08CC0);
  567. WREG32(index_reg, 0x10002);
  568. WREG32(data_reg, 0x8008BEF8);
  569. WREG32(index_reg, 0x10100);
  570. WREG32(data_reg, 0x81F0BF28);
  571. WREG32(index_reg, 0x10101);
  572. WREG32(data_reg, 0x83608CA0);
  573. WREG32(index_reg, 0x10102);
  574. WREG32(data_reg, 0x8018BED0);
  575. WREG32(index_reg, 0x10200);
  576. WREG32(data_reg, 0x8148BF38);
  577. WREG32(index_reg, 0x10201);
  578. WREG32(data_reg, 0x84408C80);
  579. WREG32(index_reg, 0x10202);
  580. WREG32(data_reg, 0x8008BEB8);
  581. WREG32(index_reg, 0x10300);
  582. WREG32(data_reg, 0x80B0BF78);
  583. WREG32(index_reg, 0x10301);
  584. WREG32(data_reg, 0x85008C20);
  585. WREG32(index_reg, 0x10302);
  586. WREG32(data_reg, 0x8020BEA0);
  587. WREG32(index_reg, 0x10400);
  588. WREG32(data_reg, 0x8028BF90);
  589. WREG32(index_reg, 0x10401);
  590. WREG32(data_reg, 0x85E08BC0);
  591. WREG32(index_reg, 0x10402);
  592. WREG32(data_reg, 0x8018BE90);
  593. WREG32(index_reg, 0x10500);
  594. WREG32(data_reg, 0xBFB8BFB0);
  595. WREG32(index_reg, 0x10501);
  596. WREG32(data_reg, 0x86C08B40);
  597. WREG32(index_reg, 0x10502);
  598. WREG32(data_reg, 0x8010BE90);
  599. WREG32(index_reg, 0x10600);
  600. WREG32(data_reg, 0xBF58BFC8);
  601. WREG32(index_reg, 0x10601);
  602. WREG32(data_reg, 0x87A08AA0);
  603. WREG32(index_reg, 0x10602);
  604. WREG32(data_reg, 0x8010BE98);
  605. WREG32(index_reg, 0x10700);
  606. WREG32(data_reg, 0xBF10BFF0);
  607. WREG32(index_reg, 0x10701);
  608. WREG32(data_reg, 0x886089E0);
  609. WREG32(index_reg, 0x10702);
  610. WREG32(data_reg, 0x8018BEB0);
  611. WREG32(index_reg, 0x10800);
  612. WREG32(data_reg, 0xBED8BFE8);
  613. WREG32(index_reg, 0x10801);
  614. WREG32(data_reg, 0x89408940);
  615. WREG32(index_reg, 0x10802);
  616. WREG32(data_reg, 0xBFE8BED8);
  617. WREG32(index_reg, 0x20000);
  618. WREG32(data_reg, 0x80008000);
  619. WREG32(index_reg, 0x20001);
  620. WREG32(data_reg, 0x90008000);
  621. WREG32(index_reg, 0x20002);
  622. WREG32(data_reg, 0x80008000);
  623. WREG32(index_reg, 0x20003);
  624. WREG32(data_reg, 0x80008000);
  625. WREG32(index_reg, 0x20100);
  626. WREG32(data_reg, 0x80108000);
  627. WREG32(index_reg, 0x20101);
  628. WREG32(data_reg, 0x8FE0BF70);
  629. WREG32(index_reg, 0x20102);
  630. WREG32(data_reg, 0xBFE880C0);
  631. WREG32(index_reg, 0x20103);
  632. WREG32(data_reg, 0x80008000);
  633. WREG32(index_reg, 0x20200);
  634. WREG32(data_reg, 0x8018BFF8);
  635. WREG32(index_reg, 0x20201);
  636. WREG32(data_reg, 0x8F80BF08);
  637. WREG32(index_reg, 0x20202);
  638. WREG32(data_reg, 0xBFD081A0);
  639. WREG32(index_reg, 0x20203);
  640. WREG32(data_reg, 0xBFF88000);
  641. WREG32(index_reg, 0x20300);
  642. WREG32(data_reg, 0x80188000);
  643. WREG32(index_reg, 0x20301);
  644. WREG32(data_reg, 0x8EE0BEC0);
  645. WREG32(index_reg, 0x20302);
  646. WREG32(data_reg, 0xBFB082A0);
  647. WREG32(index_reg, 0x20303);
  648. WREG32(data_reg, 0x80008000);
  649. WREG32(index_reg, 0x20400);
  650. WREG32(data_reg, 0x80188000);
  651. WREG32(index_reg, 0x20401);
  652. WREG32(data_reg, 0x8E00BEA0);
  653. WREG32(index_reg, 0x20402);
  654. WREG32(data_reg, 0xBF8883C0);
  655. WREG32(index_reg, 0x20403);
  656. WREG32(data_reg, 0x80008000);
  657. WREG32(index_reg, 0x20500);
  658. WREG32(data_reg, 0x80188000);
  659. WREG32(index_reg, 0x20501);
  660. WREG32(data_reg, 0x8D00BE90);
  661. WREG32(index_reg, 0x20502);
  662. WREG32(data_reg, 0xBF588500);
  663. WREG32(index_reg, 0x20503);
  664. WREG32(data_reg, 0x80008008);
  665. WREG32(index_reg, 0x20600);
  666. WREG32(data_reg, 0x80188000);
  667. WREG32(index_reg, 0x20601);
  668. WREG32(data_reg, 0x8BC0BE98);
  669. WREG32(index_reg, 0x20602);
  670. WREG32(data_reg, 0xBF308660);
  671. WREG32(index_reg, 0x20603);
  672. WREG32(data_reg, 0x80008008);
  673. WREG32(index_reg, 0x20700);
  674. WREG32(data_reg, 0x80108000);
  675. WREG32(index_reg, 0x20701);
  676. WREG32(data_reg, 0x8A80BEB0);
  677. WREG32(index_reg, 0x20702);
  678. WREG32(data_reg, 0xBF0087C0);
  679. WREG32(index_reg, 0x20703);
  680. WREG32(data_reg, 0x80008008);
  681. WREG32(index_reg, 0x20800);
  682. WREG32(data_reg, 0x80108000);
  683. WREG32(index_reg, 0x20801);
  684. WREG32(data_reg, 0x8920BED0);
  685. WREG32(index_reg, 0x20802);
  686. WREG32(data_reg, 0xBED08920);
  687. WREG32(index_reg, 0x20803);
  688. WREG32(data_reg, 0x80008010);
  689. WREG32(index_reg, 0x30000);
  690. WREG32(data_reg, 0x90008000);
  691. WREG32(index_reg, 0x30001);
  692. WREG32(data_reg, 0x80008000);
  693. WREG32(index_reg, 0x30100);
  694. WREG32(data_reg, 0x8FE0BF90);
  695. WREG32(index_reg, 0x30101);
  696. WREG32(data_reg, 0xBFF880A0);
  697. WREG32(index_reg, 0x30200);
  698. WREG32(data_reg, 0x8F60BF40);
  699. WREG32(index_reg, 0x30201);
  700. WREG32(data_reg, 0xBFE88180);
  701. WREG32(index_reg, 0x30300);
  702. WREG32(data_reg, 0x8EC0BF00);
  703. WREG32(index_reg, 0x30301);
  704. WREG32(data_reg, 0xBFC88280);
  705. WREG32(index_reg, 0x30400);
  706. WREG32(data_reg, 0x8DE0BEE0);
  707. WREG32(index_reg, 0x30401);
  708. WREG32(data_reg, 0xBFA083A0);
  709. WREG32(index_reg, 0x30500);
  710. WREG32(data_reg, 0x8CE0BED0);
  711. WREG32(index_reg, 0x30501);
  712. WREG32(data_reg, 0xBF7884E0);
  713. WREG32(index_reg, 0x30600);
  714. WREG32(data_reg, 0x8BA0BED8);
  715. WREG32(index_reg, 0x30601);
  716. WREG32(data_reg, 0xBF508640);
  717. WREG32(index_reg, 0x30700);
  718. WREG32(data_reg, 0x8A60BEE8);
  719. WREG32(index_reg, 0x30701);
  720. WREG32(data_reg, 0xBF2087A0);
  721. WREG32(index_reg, 0x30800);
  722. WREG32(data_reg, 0x8900BF00);
  723. WREG32(index_reg, 0x30801);
  724. WREG32(data_reg, 0xBF008900);
  725. }
  726. struct rv515_watermark {
  727. u32 lb_request_fifo_depth;
  728. fixed20_12 num_line_pair;
  729. fixed20_12 estimated_width;
  730. fixed20_12 worst_case_latency;
  731. fixed20_12 consumption_rate;
  732. fixed20_12 active_time;
  733. fixed20_12 dbpp;
  734. fixed20_12 priority_mark_max;
  735. fixed20_12 priority_mark;
  736. fixed20_12 sclk;
  737. };
  738. static void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
  739. struct radeon_crtc *crtc,
  740. struct rv515_watermark *wm)
  741. {
  742. struct drm_display_mode *mode = &crtc->base.mode;
  743. fixed20_12 a, b, c;
  744. fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
  745. fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
  746. if (!crtc->base.enabled) {
  747. /* FIXME: wouldn't it better to set priority mark to maximum */
  748. wm->lb_request_fifo_depth = 4;
  749. return;
  750. }
  751. if (crtc->vsc.full > dfixed_const(2))
  752. wm->num_line_pair.full = dfixed_const(2);
  753. else
  754. wm->num_line_pair.full = dfixed_const(1);
  755. b.full = dfixed_const(mode->crtc_hdisplay);
  756. c.full = dfixed_const(256);
  757. a.full = dfixed_div(b, c);
  758. request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
  759. request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
  760. if (a.full < dfixed_const(4)) {
  761. wm->lb_request_fifo_depth = 4;
  762. } else {
  763. wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
  764. }
  765. /* Determine consumption rate
  766. * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
  767. * vtaps = number of vertical taps,
  768. * vsc = vertical scaling ratio, defined as source/destination
  769. * hsc = horizontal scaling ration, defined as source/destination
  770. */
  771. a.full = dfixed_const(mode->clock);
  772. b.full = dfixed_const(1000);
  773. a.full = dfixed_div(a, b);
  774. pclk.full = dfixed_div(b, a);
  775. if (crtc->rmx_type != RMX_OFF) {
  776. b.full = dfixed_const(2);
  777. if (crtc->vsc.full > b.full)
  778. b.full = crtc->vsc.full;
  779. b.full = dfixed_mul(b, crtc->hsc);
  780. c.full = dfixed_const(2);
  781. b.full = dfixed_div(b, c);
  782. consumption_time.full = dfixed_div(pclk, b);
  783. } else {
  784. consumption_time.full = pclk.full;
  785. }
  786. a.full = dfixed_const(1);
  787. wm->consumption_rate.full = dfixed_div(a, consumption_time);
  788. /* Determine line time
  789. * LineTime = total time for one line of displayhtotal
  790. * LineTime = total number of horizontal pixels
  791. * pclk = pixel clock period(ns)
  792. */
  793. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  794. line_time.full = dfixed_mul(a, pclk);
  795. /* Determine active time
  796. * ActiveTime = time of active region of display within one line,
  797. * hactive = total number of horizontal active pixels
  798. * htotal = total number of horizontal pixels
  799. */
  800. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  801. b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  802. wm->active_time.full = dfixed_mul(line_time, b);
  803. wm->active_time.full = dfixed_div(wm->active_time, a);
  804. /* Determine chunk time
  805. * ChunkTime = the time it takes the DCP to send one chunk of data
  806. * to the LB which consists of pipeline delay and inter chunk gap
  807. * sclk = system clock(Mhz)
  808. */
  809. a.full = dfixed_const(600 * 1000);
  810. chunk_time.full = dfixed_div(a, rdev->pm.sclk);
  811. read_delay_latency.full = dfixed_const(1000);
  812. /* Determine the worst case latency
  813. * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
  814. * WorstCaseLatency = worst case time from urgent to when the MC starts
  815. * to return data
  816. * READ_DELAY_IDLE_MAX = constant of 1us
  817. * ChunkTime = time it takes the DCP to send one chunk of data to the LB
  818. * which consists of pipeline delay and inter chunk gap
  819. */
  820. if (dfixed_trunc(wm->num_line_pair) > 1) {
  821. a.full = dfixed_const(3);
  822. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  823. wm->worst_case_latency.full += read_delay_latency.full;
  824. } else {
  825. wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
  826. }
  827. /* Determine the tolerable latency
  828. * TolerableLatency = Any given request has only 1 line time
  829. * for the data to be returned
  830. * LBRequestFifoDepth = Number of chunk requests the LB can
  831. * put into the request FIFO for a display
  832. * LineTime = total time for one line of display
  833. * ChunkTime = the time it takes the DCP to send one chunk
  834. * of data to the LB which consists of
  835. * pipeline delay and inter chunk gap
  836. */
  837. if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
  838. tolerable_latency.full = line_time.full;
  839. } else {
  840. tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
  841. tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
  842. tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
  843. tolerable_latency.full = line_time.full - tolerable_latency.full;
  844. }
  845. /* We assume worst case 32bits (4 bytes) */
  846. wm->dbpp.full = dfixed_const(2 * 16);
  847. /* Determine the maximum priority mark
  848. * width = viewport width in pixels
  849. */
  850. a.full = dfixed_const(16);
  851. wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  852. wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
  853. wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
  854. /* Determine estimated width */
  855. estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
  856. estimated_width.full = dfixed_div(estimated_width, consumption_time);
  857. if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
  858. wm->priority_mark.full = wm->priority_mark_max.full;
  859. } else {
  860. a.full = dfixed_const(16);
  861. wm->priority_mark.full = dfixed_div(estimated_width, a);
  862. wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
  863. wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
  864. }
  865. }
  866. void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
  867. {
  868. struct drm_display_mode *mode0 = NULL;
  869. struct drm_display_mode *mode1 = NULL;
  870. struct rv515_watermark wm0;
  871. struct rv515_watermark wm1;
  872. u32 tmp;
  873. u32 d1mode_priority_a_cnt = MODE_PRIORITY_OFF;
  874. u32 d2mode_priority_a_cnt = MODE_PRIORITY_OFF;
  875. fixed20_12 priority_mark02, priority_mark12, fill_rate;
  876. fixed20_12 a, b;
  877. if (rdev->mode_info.crtcs[0]->base.enabled)
  878. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  879. if (rdev->mode_info.crtcs[1]->base.enabled)
  880. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  881. rs690_line_buffer_adjust(rdev, mode0, mode1);
  882. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
  883. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
  884. tmp = wm0.lb_request_fifo_depth;
  885. tmp |= wm1.lb_request_fifo_depth << 16;
  886. WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
  887. if (mode0 && mode1) {
  888. if (dfixed_trunc(wm0.dbpp) > 64)
  889. a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
  890. else
  891. a.full = wm0.num_line_pair.full;
  892. if (dfixed_trunc(wm1.dbpp) > 64)
  893. b.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
  894. else
  895. b.full = wm1.num_line_pair.full;
  896. a.full += b.full;
  897. fill_rate.full = dfixed_div(wm0.sclk, a);
  898. if (wm0.consumption_rate.full > fill_rate.full) {
  899. b.full = wm0.consumption_rate.full - fill_rate.full;
  900. b.full = dfixed_mul(b, wm0.active_time);
  901. a.full = dfixed_const(16);
  902. b.full = dfixed_div(b, a);
  903. a.full = dfixed_mul(wm0.worst_case_latency,
  904. wm0.consumption_rate);
  905. priority_mark02.full = a.full + b.full;
  906. } else {
  907. a.full = dfixed_mul(wm0.worst_case_latency,
  908. wm0.consumption_rate);
  909. b.full = dfixed_const(16 * 1000);
  910. priority_mark02.full = dfixed_div(a, b);
  911. }
  912. if (wm1.consumption_rate.full > fill_rate.full) {
  913. b.full = wm1.consumption_rate.full - fill_rate.full;
  914. b.full = dfixed_mul(b, wm1.active_time);
  915. a.full = dfixed_const(16);
  916. b.full = dfixed_div(b, a);
  917. a.full = dfixed_mul(wm1.worst_case_latency,
  918. wm1.consumption_rate);
  919. priority_mark12.full = a.full + b.full;
  920. } else {
  921. a.full = dfixed_mul(wm1.worst_case_latency,
  922. wm1.consumption_rate);
  923. b.full = dfixed_const(16 * 1000);
  924. priority_mark12.full = dfixed_div(a, b);
  925. }
  926. if (wm0.priority_mark.full > priority_mark02.full)
  927. priority_mark02.full = wm0.priority_mark.full;
  928. if (dfixed_trunc(priority_mark02) < 0)
  929. priority_mark02.full = 0;
  930. if (wm0.priority_mark_max.full > priority_mark02.full)
  931. priority_mark02.full = wm0.priority_mark_max.full;
  932. if (wm1.priority_mark.full > priority_mark12.full)
  933. priority_mark12.full = wm1.priority_mark.full;
  934. if (dfixed_trunc(priority_mark12) < 0)
  935. priority_mark12.full = 0;
  936. if (wm1.priority_mark_max.full > priority_mark12.full)
  937. priority_mark12.full = wm1.priority_mark_max.full;
  938. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  939. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  940. if (rdev->disp_priority == 2) {
  941. d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  942. d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  943. }
  944. } else if (mode0) {
  945. if (dfixed_trunc(wm0.dbpp) > 64)
  946. a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
  947. else
  948. a.full = wm0.num_line_pair.full;
  949. fill_rate.full = dfixed_div(wm0.sclk, a);
  950. if (wm0.consumption_rate.full > fill_rate.full) {
  951. b.full = wm0.consumption_rate.full - fill_rate.full;
  952. b.full = dfixed_mul(b, wm0.active_time);
  953. a.full = dfixed_const(16);
  954. b.full = dfixed_div(b, a);
  955. a.full = dfixed_mul(wm0.worst_case_latency,
  956. wm0.consumption_rate);
  957. priority_mark02.full = a.full + b.full;
  958. } else {
  959. a.full = dfixed_mul(wm0.worst_case_latency,
  960. wm0.consumption_rate);
  961. b.full = dfixed_const(16);
  962. priority_mark02.full = dfixed_div(a, b);
  963. }
  964. if (wm0.priority_mark.full > priority_mark02.full)
  965. priority_mark02.full = wm0.priority_mark.full;
  966. if (dfixed_trunc(priority_mark02) < 0)
  967. priority_mark02.full = 0;
  968. if (wm0.priority_mark_max.full > priority_mark02.full)
  969. priority_mark02.full = wm0.priority_mark_max.full;
  970. d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  971. if (rdev->disp_priority == 2)
  972. d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  973. } else if (mode1) {
  974. if (dfixed_trunc(wm1.dbpp) > 64)
  975. a.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
  976. else
  977. a.full = wm1.num_line_pair.full;
  978. fill_rate.full = dfixed_div(wm1.sclk, a);
  979. if (wm1.consumption_rate.full > fill_rate.full) {
  980. b.full = wm1.consumption_rate.full - fill_rate.full;
  981. b.full = dfixed_mul(b, wm1.active_time);
  982. a.full = dfixed_const(16);
  983. b.full = dfixed_div(b, a);
  984. a.full = dfixed_mul(wm1.worst_case_latency,
  985. wm1.consumption_rate);
  986. priority_mark12.full = a.full + b.full;
  987. } else {
  988. a.full = dfixed_mul(wm1.worst_case_latency,
  989. wm1.consumption_rate);
  990. b.full = dfixed_const(16 * 1000);
  991. priority_mark12.full = dfixed_div(a, b);
  992. }
  993. if (wm1.priority_mark.full > priority_mark12.full)
  994. priority_mark12.full = wm1.priority_mark.full;
  995. if (dfixed_trunc(priority_mark12) < 0)
  996. priority_mark12.full = 0;
  997. if (wm1.priority_mark_max.full > priority_mark12.full)
  998. priority_mark12.full = wm1.priority_mark_max.full;
  999. d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  1000. if (rdev->disp_priority == 2)
  1001. d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1002. }
  1003. WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  1004. WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  1005. WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  1006. WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  1007. }
  1008. void rv515_bandwidth_update(struct radeon_device *rdev)
  1009. {
  1010. uint32_t tmp;
  1011. struct drm_display_mode *mode0 = NULL;
  1012. struct drm_display_mode *mode1 = NULL;
  1013. radeon_update_display_priority(rdev);
  1014. if (rdev->mode_info.crtcs[0]->base.enabled)
  1015. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  1016. if (rdev->mode_info.crtcs[1]->base.enabled)
  1017. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  1018. /*
  1019. * Set display0/1 priority up in the memory controller for
  1020. * modes if the user specifies HIGH for displaypriority
  1021. * option.
  1022. */
  1023. if ((rdev->disp_priority == 2) &&
  1024. (rdev->family == CHIP_RV515)) {
  1025. tmp = RREG32_MC(MC_MISC_LAT_TIMER);
  1026. tmp &= ~MC_DISP1R_INIT_LAT_MASK;
  1027. tmp &= ~MC_DISP0R_INIT_LAT_MASK;
  1028. if (mode1)
  1029. tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
  1030. if (mode0)
  1031. tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
  1032. WREG32_MC(MC_MISC_LAT_TIMER, tmp);
  1033. }
  1034. rv515_bandwidth_avivo_update(rdev);
  1035. }