radeon_object.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/radeon_drm.h>
  36. #include "radeon.h"
  37. #include "radeon_trace.h"
  38. int radeon_ttm_init(struct radeon_device *rdev);
  39. void radeon_ttm_fini(struct radeon_device *rdev);
  40. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
  41. /*
  42. * To exclude mutual BO access we rely on bo_reserve exclusion, as all
  43. * function are calling it.
  44. */
  45. void radeon_bo_clear_va(struct radeon_bo *bo)
  46. {
  47. struct radeon_bo_va *bo_va, *tmp;
  48. list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
  49. /* remove from all vm address space */
  50. radeon_vm_bo_rmv(bo->rdev, bo_va);
  51. }
  52. }
  53. static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  54. {
  55. struct radeon_bo *bo;
  56. bo = container_of(tbo, struct radeon_bo, tbo);
  57. mutex_lock(&bo->rdev->gem.mutex);
  58. list_del_init(&bo->list);
  59. mutex_unlock(&bo->rdev->gem.mutex);
  60. radeon_bo_clear_surface_reg(bo);
  61. radeon_bo_clear_va(bo);
  62. drm_gem_object_release(&bo->gem_base);
  63. kfree(bo);
  64. }
  65. bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
  66. {
  67. if (bo->destroy == &radeon_ttm_bo_destroy)
  68. return true;
  69. return false;
  70. }
  71. void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
  72. {
  73. u32 c = 0;
  74. rbo->placement.fpfn = 0;
  75. rbo->placement.lpfn = 0;
  76. rbo->placement.placement = rbo->placements;
  77. rbo->placement.busy_placement = rbo->placements;
  78. if (domain & RADEON_GEM_DOMAIN_VRAM)
  79. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  80. TTM_PL_FLAG_VRAM;
  81. if (domain & RADEON_GEM_DOMAIN_GTT)
  82. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  83. if (domain & RADEON_GEM_DOMAIN_CPU)
  84. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  85. if (!c)
  86. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  87. rbo->placement.num_placement = c;
  88. rbo->placement.num_busy_placement = c;
  89. }
  90. int radeon_bo_create(struct radeon_device *rdev,
  91. unsigned long size, int byte_align, bool kernel, u32 domain,
  92. struct sg_table *sg, struct radeon_bo **bo_ptr)
  93. {
  94. struct radeon_bo *bo;
  95. enum ttm_bo_type type;
  96. unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  97. unsigned long max_size = 0;
  98. size_t acc_size;
  99. int r;
  100. size = ALIGN(size, PAGE_SIZE);
  101. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  102. if (kernel) {
  103. type = ttm_bo_type_kernel;
  104. } else if (sg) {
  105. type = ttm_bo_type_sg;
  106. } else {
  107. type = ttm_bo_type_device;
  108. }
  109. *bo_ptr = NULL;
  110. /* maximun bo size is the minimun btw visible vram and gtt size */
  111. max_size = min(rdev->mc.visible_vram_size, rdev->mc.gtt_size);
  112. if ((page_align << PAGE_SHIFT) >= max_size) {
  113. printk(KERN_WARNING "%s:%d alloc size %ldM bigger than %ldMb limit\n",
  114. __func__, __LINE__, page_align >> (20 - PAGE_SHIFT), max_size >> 20);
  115. return -ENOMEM;
  116. }
  117. acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
  118. sizeof(struct radeon_bo));
  119. retry:
  120. bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
  121. if (bo == NULL)
  122. return -ENOMEM;
  123. r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
  124. if (unlikely(r)) {
  125. kfree(bo);
  126. return r;
  127. }
  128. bo->rdev = rdev;
  129. bo->gem_base.driver_private = NULL;
  130. bo->surface_reg = -1;
  131. INIT_LIST_HEAD(&bo->list);
  132. INIT_LIST_HEAD(&bo->va);
  133. radeon_ttm_placement_from_domain(bo, domain);
  134. /* Kernel allocation are uninterruptible */
  135. down_read(&rdev->pm.mclk_lock);
  136. r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
  137. &bo->placement, page_align, 0, !kernel, NULL,
  138. acc_size, sg, &radeon_ttm_bo_destroy);
  139. up_read(&rdev->pm.mclk_lock);
  140. if (unlikely(r != 0)) {
  141. if (r != -ERESTARTSYS) {
  142. if (domain == RADEON_GEM_DOMAIN_VRAM) {
  143. domain |= RADEON_GEM_DOMAIN_GTT;
  144. goto retry;
  145. }
  146. dev_err(rdev->dev,
  147. "object_init failed for (%lu, 0x%08X)\n",
  148. size, domain);
  149. }
  150. return r;
  151. }
  152. *bo_ptr = bo;
  153. trace_radeon_bo_create(bo);
  154. return 0;
  155. }
  156. int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
  157. {
  158. bool is_iomem;
  159. int r;
  160. if (bo->kptr) {
  161. if (ptr) {
  162. *ptr = bo->kptr;
  163. }
  164. return 0;
  165. }
  166. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  167. if (r) {
  168. return r;
  169. }
  170. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  171. if (ptr) {
  172. *ptr = bo->kptr;
  173. }
  174. radeon_bo_check_tiling(bo, 0, 0);
  175. return 0;
  176. }
  177. void radeon_bo_kunmap(struct radeon_bo *bo)
  178. {
  179. if (bo->kptr == NULL)
  180. return;
  181. bo->kptr = NULL;
  182. radeon_bo_check_tiling(bo, 0, 0);
  183. ttm_bo_kunmap(&bo->kmap);
  184. }
  185. void radeon_bo_unref(struct radeon_bo **bo)
  186. {
  187. struct ttm_buffer_object *tbo;
  188. struct radeon_device *rdev;
  189. if ((*bo) == NULL)
  190. return;
  191. rdev = (*bo)->rdev;
  192. tbo = &((*bo)->tbo);
  193. down_read(&rdev->pm.mclk_lock);
  194. ttm_bo_unref(&tbo);
  195. up_read(&rdev->pm.mclk_lock);
  196. if (tbo == NULL)
  197. *bo = NULL;
  198. }
  199. int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
  200. u64 *gpu_addr)
  201. {
  202. int r, i;
  203. if (bo->pin_count) {
  204. bo->pin_count++;
  205. if (gpu_addr)
  206. *gpu_addr = radeon_bo_gpu_offset(bo);
  207. if (max_offset != 0) {
  208. u64 domain_start;
  209. if (domain == RADEON_GEM_DOMAIN_VRAM)
  210. domain_start = bo->rdev->mc.vram_start;
  211. else
  212. domain_start = bo->rdev->mc.gtt_start;
  213. WARN_ON_ONCE(max_offset <
  214. (radeon_bo_gpu_offset(bo) - domain_start));
  215. }
  216. return 0;
  217. }
  218. radeon_ttm_placement_from_domain(bo, domain);
  219. if (domain == RADEON_GEM_DOMAIN_VRAM) {
  220. /* force to pin into visible video ram */
  221. bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  222. }
  223. if (max_offset) {
  224. u64 lpfn = max_offset >> PAGE_SHIFT;
  225. if (!bo->placement.lpfn)
  226. bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
  227. if (lpfn < bo->placement.lpfn)
  228. bo->placement.lpfn = lpfn;
  229. }
  230. for (i = 0; i < bo->placement.num_placement; i++)
  231. bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
  232. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
  233. if (likely(r == 0)) {
  234. bo->pin_count = 1;
  235. if (gpu_addr != NULL)
  236. *gpu_addr = radeon_bo_gpu_offset(bo);
  237. }
  238. if (unlikely(r != 0))
  239. dev_err(bo->rdev->dev, "%p pin failed\n", bo);
  240. return r;
  241. }
  242. int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
  243. {
  244. return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
  245. }
  246. int radeon_bo_unpin(struct radeon_bo *bo)
  247. {
  248. int r, i;
  249. if (!bo->pin_count) {
  250. dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
  251. return 0;
  252. }
  253. bo->pin_count--;
  254. if (bo->pin_count)
  255. return 0;
  256. for (i = 0; i < bo->placement.num_placement; i++)
  257. bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
  258. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
  259. if (unlikely(r != 0))
  260. dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
  261. return r;
  262. }
  263. int radeon_bo_evict_vram(struct radeon_device *rdev)
  264. {
  265. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  266. if (0 && (rdev->flags & RADEON_IS_IGP)) {
  267. if (rdev->mc.igp_sideport_enabled == false)
  268. /* Useless to evict on IGP chips */
  269. return 0;
  270. }
  271. return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  272. }
  273. void radeon_bo_force_delete(struct radeon_device *rdev)
  274. {
  275. struct radeon_bo *bo, *n;
  276. if (list_empty(&rdev->gem.objects)) {
  277. return;
  278. }
  279. dev_err(rdev->dev, "Userspace still has active objects !\n");
  280. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  281. mutex_lock(&rdev->ddev->struct_mutex);
  282. dev_err(rdev->dev, "%p %p %lu %lu force free\n",
  283. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  284. *((unsigned long *)&bo->gem_base.refcount));
  285. mutex_lock(&bo->rdev->gem.mutex);
  286. list_del_init(&bo->list);
  287. mutex_unlock(&bo->rdev->gem.mutex);
  288. /* this should unref the ttm bo */
  289. drm_gem_object_unreference(&bo->gem_base);
  290. mutex_unlock(&rdev->ddev->struct_mutex);
  291. }
  292. }
  293. int radeon_bo_init(struct radeon_device *rdev)
  294. {
  295. /* Add an MTRR for the VRAM */
  296. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  297. MTRR_TYPE_WRCOMB, 1);
  298. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  299. rdev->mc.mc_vram_size >> 20,
  300. (unsigned long long)rdev->mc.aper_size >> 20);
  301. DRM_INFO("RAM width %dbits %cDR\n",
  302. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  303. return radeon_ttm_init(rdev);
  304. }
  305. void radeon_bo_fini(struct radeon_device *rdev)
  306. {
  307. radeon_ttm_fini(rdev);
  308. }
  309. void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
  310. struct list_head *head)
  311. {
  312. if (lobj->wdomain) {
  313. list_add(&lobj->tv.head, head);
  314. } else {
  315. list_add_tail(&lobj->tv.head, head);
  316. }
  317. }
  318. int radeon_bo_list_validate(struct list_head *head)
  319. {
  320. struct radeon_bo_list *lobj;
  321. struct radeon_bo *bo;
  322. u32 domain;
  323. int r;
  324. r = ttm_eu_reserve_buffers(head);
  325. if (unlikely(r != 0)) {
  326. return r;
  327. }
  328. list_for_each_entry(lobj, head, tv.head) {
  329. bo = lobj->bo;
  330. if (!bo->pin_count) {
  331. domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
  332. retry:
  333. radeon_ttm_placement_from_domain(bo, domain);
  334. r = ttm_bo_validate(&bo->tbo, &bo->placement,
  335. true, false, false);
  336. if (unlikely(r)) {
  337. if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
  338. domain |= RADEON_GEM_DOMAIN_GTT;
  339. goto retry;
  340. }
  341. return r;
  342. }
  343. }
  344. lobj->gpu_offset = radeon_bo_gpu_offset(bo);
  345. lobj->tiling_flags = bo->tiling_flags;
  346. }
  347. return 0;
  348. }
  349. int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
  350. struct vm_area_struct *vma)
  351. {
  352. return ttm_fbdev_mmap(vma, &bo->tbo);
  353. }
  354. int radeon_bo_get_surface_reg(struct radeon_bo *bo)
  355. {
  356. struct radeon_device *rdev = bo->rdev;
  357. struct radeon_surface_reg *reg;
  358. struct radeon_bo *old_object;
  359. int steal;
  360. int i;
  361. BUG_ON(!atomic_read(&bo->tbo.reserved));
  362. if (!bo->tiling_flags)
  363. return 0;
  364. if (bo->surface_reg >= 0) {
  365. reg = &rdev->surface_regs[bo->surface_reg];
  366. i = bo->surface_reg;
  367. goto out;
  368. }
  369. steal = -1;
  370. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  371. reg = &rdev->surface_regs[i];
  372. if (!reg->bo)
  373. break;
  374. old_object = reg->bo;
  375. if (old_object->pin_count == 0)
  376. steal = i;
  377. }
  378. /* if we are all out */
  379. if (i == RADEON_GEM_MAX_SURFACES) {
  380. if (steal == -1)
  381. return -ENOMEM;
  382. /* find someone with a surface reg and nuke their BO */
  383. reg = &rdev->surface_regs[steal];
  384. old_object = reg->bo;
  385. /* blow away the mapping */
  386. DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
  387. ttm_bo_unmap_virtual(&old_object->tbo);
  388. old_object->surface_reg = -1;
  389. i = steal;
  390. }
  391. bo->surface_reg = i;
  392. reg->bo = bo;
  393. out:
  394. radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
  395. bo->tbo.mem.start << PAGE_SHIFT,
  396. bo->tbo.num_pages << PAGE_SHIFT);
  397. return 0;
  398. }
  399. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
  400. {
  401. struct radeon_device *rdev = bo->rdev;
  402. struct radeon_surface_reg *reg;
  403. if (bo->surface_reg == -1)
  404. return;
  405. reg = &rdev->surface_regs[bo->surface_reg];
  406. radeon_clear_surface_reg(rdev, bo->surface_reg);
  407. reg->bo = NULL;
  408. bo->surface_reg = -1;
  409. }
  410. int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
  411. uint32_t tiling_flags, uint32_t pitch)
  412. {
  413. struct radeon_device *rdev = bo->rdev;
  414. int r;
  415. if (rdev->family >= CHIP_CEDAR) {
  416. unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
  417. bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  418. bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  419. mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  420. tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  421. stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
  422. switch (bankw) {
  423. case 0:
  424. case 1:
  425. case 2:
  426. case 4:
  427. case 8:
  428. break;
  429. default:
  430. return -EINVAL;
  431. }
  432. switch (bankh) {
  433. case 0:
  434. case 1:
  435. case 2:
  436. case 4:
  437. case 8:
  438. break;
  439. default:
  440. return -EINVAL;
  441. }
  442. switch (mtaspect) {
  443. case 0:
  444. case 1:
  445. case 2:
  446. case 4:
  447. case 8:
  448. break;
  449. default:
  450. return -EINVAL;
  451. }
  452. if (tilesplit > 6) {
  453. return -EINVAL;
  454. }
  455. if (stilesplit > 6) {
  456. return -EINVAL;
  457. }
  458. }
  459. r = radeon_bo_reserve(bo, false);
  460. if (unlikely(r != 0))
  461. return r;
  462. bo->tiling_flags = tiling_flags;
  463. bo->pitch = pitch;
  464. radeon_bo_unreserve(bo);
  465. return 0;
  466. }
  467. void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
  468. uint32_t *tiling_flags,
  469. uint32_t *pitch)
  470. {
  471. BUG_ON(!atomic_read(&bo->tbo.reserved));
  472. if (tiling_flags)
  473. *tiling_flags = bo->tiling_flags;
  474. if (pitch)
  475. *pitch = bo->pitch;
  476. }
  477. int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
  478. bool force_drop)
  479. {
  480. BUG_ON(!atomic_read(&bo->tbo.reserved));
  481. if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
  482. return 0;
  483. if (force_drop) {
  484. radeon_bo_clear_surface_reg(bo);
  485. return 0;
  486. }
  487. if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
  488. if (!has_moved)
  489. return 0;
  490. if (bo->surface_reg >= 0)
  491. radeon_bo_clear_surface_reg(bo);
  492. return 0;
  493. }
  494. if ((bo->surface_reg >= 0) && !has_moved)
  495. return 0;
  496. return radeon_bo_get_surface_reg(bo);
  497. }
  498. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  499. struct ttm_mem_reg *mem)
  500. {
  501. struct radeon_bo *rbo;
  502. if (!radeon_ttm_bo_is_radeon_bo(bo))
  503. return;
  504. rbo = container_of(bo, struct radeon_bo, tbo);
  505. radeon_bo_check_tiling(rbo, 0, 1);
  506. radeon_vm_bo_invalidate(rbo->rdev, rbo);
  507. }
  508. int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  509. {
  510. struct radeon_device *rdev;
  511. struct radeon_bo *rbo;
  512. unsigned long offset, size;
  513. int r;
  514. if (!radeon_ttm_bo_is_radeon_bo(bo))
  515. return 0;
  516. rbo = container_of(bo, struct radeon_bo, tbo);
  517. radeon_bo_check_tiling(rbo, 0, 0);
  518. rdev = rbo->rdev;
  519. if (bo->mem.mem_type == TTM_PL_VRAM) {
  520. size = bo->mem.num_pages << PAGE_SHIFT;
  521. offset = bo->mem.start << PAGE_SHIFT;
  522. if ((offset + size) > rdev->mc.visible_vram_size) {
  523. /* hurrah the memory is not visible ! */
  524. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
  525. rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
  526. r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
  527. if (unlikely(r != 0))
  528. return r;
  529. offset = bo->mem.start << PAGE_SHIFT;
  530. /* this should not happen */
  531. if ((offset + size) > rdev->mc.visible_vram_size)
  532. return -EINVAL;
  533. }
  534. }
  535. return 0;
  536. }
  537. int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
  538. {
  539. int r;
  540. r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
  541. if (unlikely(r != 0))
  542. return r;
  543. spin_lock(&bo->tbo.bdev->fence_lock);
  544. if (mem_type)
  545. *mem_type = bo->tbo.mem.mem_type;
  546. if (bo->tbo.sync_obj)
  547. r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
  548. spin_unlock(&bo->tbo.bdev->fence_lock);
  549. ttm_bo_unreserve(&bo->tbo);
  550. return r;
  551. }
  552. /**
  553. * radeon_bo_reserve - reserve bo
  554. * @bo: bo structure
  555. * @no_intr: don't return -ERESTARTSYS on pending signal
  556. *
  557. * Returns:
  558. * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
  559. * a signal. Release all buffer reservations and return to user-space.
  560. */
  561. int radeon_bo_reserve(struct radeon_bo *bo, bool no_intr)
  562. {
  563. int r;
  564. r = ttm_bo_reserve(&bo->tbo, !no_intr, false, false, 0);
  565. if (unlikely(r != 0)) {
  566. if (r != -ERESTARTSYS)
  567. dev_err(bo->rdev->dev, "%p reserve failed\n", bo);
  568. return r;
  569. }
  570. return 0;
  571. }