radeon_kms.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include <drm/radeon_drm.h>
  31. #include "radeon_asic.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. /**
  35. * radeon_driver_unload_kms - Main unload function for KMS.
  36. *
  37. * @dev: drm dev pointer
  38. *
  39. * This is the main unload function for KMS (all asics).
  40. * It calls radeon_modeset_fini() to tear down the
  41. * displays, and radeon_device_fini() to tear down
  42. * the rest of the device (CP, writeback, etc.).
  43. * Returns 0 on success.
  44. */
  45. int radeon_driver_unload_kms(struct drm_device *dev)
  46. {
  47. struct radeon_device *rdev = dev->dev_private;
  48. if (rdev == NULL)
  49. return 0;
  50. radeon_acpi_fini(rdev);
  51. radeon_modeset_fini(rdev);
  52. radeon_device_fini(rdev);
  53. kfree(rdev);
  54. dev->dev_private = NULL;
  55. return 0;
  56. }
  57. /**
  58. * radeon_driver_load_kms - Main load function for KMS.
  59. *
  60. * @dev: drm dev pointer
  61. * @flags: device flags
  62. *
  63. * This is the main load function for KMS (all asics).
  64. * It calls radeon_device_init() to set up the non-display
  65. * parts of the chip (asic init, CP, writeback, etc.), and
  66. * radeon_modeset_init() to set up the display parts
  67. * (crtcs, encoders, hotplug detect, etc.).
  68. * Returns 0 on success, error on failure.
  69. */
  70. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  71. {
  72. struct radeon_device *rdev;
  73. int r, acpi_status;
  74. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  75. if (rdev == NULL) {
  76. return -ENOMEM;
  77. }
  78. dev->dev_private = (void *)rdev;
  79. /* update BUS flag */
  80. if (drm_pci_device_is_agp(dev)) {
  81. flags |= RADEON_IS_AGP;
  82. } else if (pci_is_pcie(dev->pdev)) {
  83. flags |= RADEON_IS_PCIE;
  84. } else {
  85. flags |= RADEON_IS_PCI;
  86. }
  87. /* radeon_device_init should report only fatal error
  88. * like memory allocation failure or iomapping failure,
  89. * or memory manager initialization failure, it must
  90. * properly initialize the GPU MC controller and permit
  91. * VRAM allocation
  92. */
  93. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  94. if (r) {
  95. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  96. goto out;
  97. }
  98. /* Again modeset_init should fail only on fatal error
  99. * otherwise it should provide enough functionalities
  100. * for shadowfb to run
  101. */
  102. r = radeon_modeset_init(rdev);
  103. if (r)
  104. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  105. /* Call ACPI methods: require modeset init
  106. * but failure is not fatal
  107. */
  108. if (!r) {
  109. acpi_status = radeon_acpi_init(rdev);
  110. if (acpi_status)
  111. dev_dbg(&dev->pdev->dev,
  112. "Error during ACPI methods call\n");
  113. }
  114. out:
  115. if (r)
  116. radeon_driver_unload_kms(dev);
  117. return r;
  118. }
  119. /**
  120. * radeon_set_filp_rights - Set filp right.
  121. *
  122. * @dev: drm dev pointer
  123. * @owner: drm file
  124. * @applier: drm file
  125. * @value: value
  126. *
  127. * Sets the filp rights for the device (all asics).
  128. */
  129. static void radeon_set_filp_rights(struct drm_device *dev,
  130. struct drm_file **owner,
  131. struct drm_file *applier,
  132. uint32_t *value)
  133. {
  134. mutex_lock(&dev->struct_mutex);
  135. if (*value == 1) {
  136. /* wants rights */
  137. if (!*owner)
  138. *owner = applier;
  139. } else if (*value == 0) {
  140. /* revokes rights */
  141. if (*owner == applier)
  142. *owner = NULL;
  143. }
  144. *value = *owner == applier ? 1 : 0;
  145. mutex_unlock(&dev->struct_mutex);
  146. }
  147. /*
  148. * Userspace get information ioctl
  149. */
  150. /**
  151. * radeon_info_ioctl - answer a device specific request.
  152. *
  153. * @rdev: radeon device pointer
  154. * @data: request object
  155. * @filp: drm filp
  156. *
  157. * This function is used to pass device specific parameters to the userspace
  158. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  159. * etc. (all asics).
  160. * Returns 0 on success, -EINVAL on failure.
  161. */
  162. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  163. {
  164. struct radeon_device *rdev = dev->dev_private;
  165. struct drm_radeon_info *info = data;
  166. struct radeon_mode_info *minfo = &rdev->mode_info;
  167. uint32_t value, *value_ptr;
  168. uint64_t value64, *value_ptr64;
  169. struct drm_crtc *crtc;
  170. int i, found;
  171. /* TIMESTAMP is a 64-bit value, needs special handling. */
  172. if (info->request == RADEON_INFO_TIMESTAMP) {
  173. if (rdev->family >= CHIP_R600) {
  174. value_ptr64 = (uint64_t*)((unsigned long)info->value);
  175. if (rdev->family >= CHIP_TAHITI) {
  176. value64 = si_get_gpu_clock(rdev);
  177. } else {
  178. value64 = r600_get_gpu_clock(rdev);
  179. }
  180. if (DRM_COPY_TO_USER(value_ptr64, &value64, sizeof(value64))) {
  181. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  182. return -EFAULT;
  183. }
  184. return 0;
  185. } else {
  186. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  187. return -EINVAL;
  188. }
  189. }
  190. value_ptr = (uint32_t *)((unsigned long)info->value);
  191. if (DRM_COPY_FROM_USER(&value, value_ptr, sizeof(value))) {
  192. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  193. return -EFAULT;
  194. }
  195. switch (info->request) {
  196. case RADEON_INFO_DEVICE_ID:
  197. value = dev->pci_device;
  198. break;
  199. case RADEON_INFO_NUM_GB_PIPES:
  200. value = rdev->num_gb_pipes;
  201. break;
  202. case RADEON_INFO_NUM_Z_PIPES:
  203. value = rdev->num_z_pipes;
  204. break;
  205. case RADEON_INFO_ACCEL_WORKING:
  206. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  207. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  208. value = false;
  209. else
  210. value = rdev->accel_working;
  211. break;
  212. case RADEON_INFO_CRTC_FROM_ID:
  213. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  214. crtc = (struct drm_crtc *)minfo->crtcs[i];
  215. if (crtc && crtc->base.id == value) {
  216. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  217. value = radeon_crtc->crtc_id;
  218. found = 1;
  219. break;
  220. }
  221. }
  222. if (!found) {
  223. DRM_DEBUG_KMS("unknown crtc id %d\n", value);
  224. return -EINVAL;
  225. }
  226. break;
  227. case RADEON_INFO_ACCEL_WORKING2:
  228. value = rdev->accel_working;
  229. break;
  230. case RADEON_INFO_TILING_CONFIG:
  231. if (rdev->family >= CHIP_TAHITI)
  232. value = rdev->config.si.tile_config;
  233. else if (rdev->family >= CHIP_CAYMAN)
  234. value = rdev->config.cayman.tile_config;
  235. else if (rdev->family >= CHIP_CEDAR)
  236. value = rdev->config.evergreen.tile_config;
  237. else if (rdev->family >= CHIP_RV770)
  238. value = rdev->config.rv770.tile_config;
  239. else if (rdev->family >= CHIP_R600)
  240. value = rdev->config.r600.tile_config;
  241. else {
  242. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  243. return -EINVAL;
  244. }
  245. break;
  246. case RADEON_INFO_WANT_HYPERZ:
  247. /* The "value" here is both an input and output parameter.
  248. * If the input value is 1, filp requests hyper-z access.
  249. * If the input value is 0, filp revokes its hyper-z access.
  250. *
  251. * When returning, the value is 1 if filp owns hyper-z access,
  252. * 0 otherwise. */
  253. if (value >= 2) {
  254. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", value);
  255. return -EINVAL;
  256. }
  257. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, &value);
  258. break;
  259. case RADEON_INFO_WANT_CMASK:
  260. /* The same logic as Hyper-Z. */
  261. if (value >= 2) {
  262. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", value);
  263. return -EINVAL;
  264. }
  265. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, &value);
  266. break;
  267. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  268. /* return clock value in KHz */
  269. value = rdev->clock.spll.reference_freq * 10;
  270. break;
  271. case RADEON_INFO_NUM_BACKENDS:
  272. if (rdev->family >= CHIP_TAHITI)
  273. value = rdev->config.si.max_backends_per_se *
  274. rdev->config.si.max_shader_engines;
  275. else if (rdev->family >= CHIP_CAYMAN)
  276. value = rdev->config.cayman.max_backends_per_se *
  277. rdev->config.cayman.max_shader_engines;
  278. else if (rdev->family >= CHIP_CEDAR)
  279. value = rdev->config.evergreen.max_backends;
  280. else if (rdev->family >= CHIP_RV770)
  281. value = rdev->config.rv770.max_backends;
  282. else if (rdev->family >= CHIP_R600)
  283. value = rdev->config.r600.max_backends;
  284. else {
  285. return -EINVAL;
  286. }
  287. break;
  288. case RADEON_INFO_NUM_TILE_PIPES:
  289. if (rdev->family >= CHIP_TAHITI)
  290. value = rdev->config.si.max_tile_pipes;
  291. else if (rdev->family >= CHIP_CAYMAN)
  292. value = rdev->config.cayman.max_tile_pipes;
  293. else if (rdev->family >= CHIP_CEDAR)
  294. value = rdev->config.evergreen.max_tile_pipes;
  295. else if (rdev->family >= CHIP_RV770)
  296. value = rdev->config.rv770.max_tile_pipes;
  297. else if (rdev->family >= CHIP_R600)
  298. value = rdev->config.r600.max_tile_pipes;
  299. else {
  300. return -EINVAL;
  301. }
  302. break;
  303. case RADEON_INFO_FUSION_GART_WORKING:
  304. value = 1;
  305. break;
  306. case RADEON_INFO_BACKEND_MAP:
  307. if (rdev->family >= CHIP_TAHITI)
  308. value = rdev->config.si.backend_map;
  309. else if (rdev->family >= CHIP_CAYMAN)
  310. value = rdev->config.cayman.backend_map;
  311. else if (rdev->family >= CHIP_CEDAR)
  312. value = rdev->config.evergreen.backend_map;
  313. else if (rdev->family >= CHIP_RV770)
  314. value = rdev->config.rv770.backend_map;
  315. else if (rdev->family >= CHIP_R600)
  316. value = rdev->config.r600.backend_map;
  317. else {
  318. return -EINVAL;
  319. }
  320. break;
  321. case RADEON_INFO_VA_START:
  322. /* this is where we report if vm is supported or not */
  323. if (rdev->family < CHIP_CAYMAN)
  324. return -EINVAL;
  325. value = RADEON_VA_RESERVED_SIZE;
  326. break;
  327. case RADEON_INFO_IB_VM_MAX_SIZE:
  328. /* this is where we report if vm is supported or not */
  329. if (rdev->family < CHIP_CAYMAN)
  330. return -EINVAL;
  331. value = RADEON_IB_VM_MAX_SIZE;
  332. break;
  333. case RADEON_INFO_MAX_PIPES:
  334. if (rdev->family >= CHIP_TAHITI)
  335. value = rdev->config.si.max_cu_per_sh;
  336. else if (rdev->family >= CHIP_CAYMAN)
  337. value = rdev->config.cayman.max_pipes_per_simd;
  338. else if (rdev->family >= CHIP_CEDAR)
  339. value = rdev->config.evergreen.max_pipes;
  340. else if (rdev->family >= CHIP_RV770)
  341. value = rdev->config.rv770.max_pipes;
  342. else if (rdev->family >= CHIP_R600)
  343. value = rdev->config.r600.max_pipes;
  344. else {
  345. return -EINVAL;
  346. }
  347. break;
  348. default:
  349. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  350. return -EINVAL;
  351. }
  352. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  353. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  354. return -EFAULT;
  355. }
  356. return 0;
  357. }
  358. /*
  359. * Outdated mess for old drm with Xorg being in charge (void function now).
  360. */
  361. /**
  362. * radeon_driver_firstopen_kms - drm callback for first open
  363. *
  364. * @dev: drm dev pointer
  365. *
  366. * Nothing to be done for KMS (all asics).
  367. * Returns 0 on success.
  368. */
  369. int radeon_driver_firstopen_kms(struct drm_device *dev)
  370. {
  371. return 0;
  372. }
  373. /**
  374. * radeon_driver_firstopen_kms - drm callback for last close
  375. *
  376. * @dev: drm dev pointer
  377. *
  378. * Switch vga switcheroo state after last close (all asics).
  379. */
  380. void radeon_driver_lastclose_kms(struct drm_device *dev)
  381. {
  382. vga_switcheroo_process_delayed_switch();
  383. }
  384. /**
  385. * radeon_driver_open_kms - drm callback for open
  386. *
  387. * @dev: drm dev pointer
  388. * @file_priv: drm file
  389. *
  390. * On device open, init vm on cayman+ (all asics).
  391. * Returns 0 on success, error on failure.
  392. */
  393. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  394. {
  395. struct radeon_device *rdev = dev->dev_private;
  396. file_priv->driver_priv = NULL;
  397. /* new gpu have virtual address space support */
  398. if (rdev->family >= CHIP_CAYMAN) {
  399. struct radeon_fpriv *fpriv;
  400. struct radeon_bo_va *bo_va;
  401. int r;
  402. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  403. if (unlikely(!fpriv)) {
  404. return -ENOMEM;
  405. }
  406. radeon_vm_init(rdev, &fpriv->vm);
  407. /* map the ib pool buffer read only into
  408. * virtual address space */
  409. bo_va = radeon_vm_bo_add(rdev, &fpriv->vm,
  410. rdev->ring_tmp_bo.bo);
  411. r = radeon_vm_bo_set_addr(rdev, bo_va, RADEON_VA_IB_OFFSET,
  412. RADEON_VM_PAGE_READABLE |
  413. RADEON_VM_PAGE_SNOOPED);
  414. if (r) {
  415. radeon_vm_fini(rdev, &fpriv->vm);
  416. kfree(fpriv);
  417. return r;
  418. }
  419. file_priv->driver_priv = fpriv;
  420. }
  421. return 0;
  422. }
  423. /**
  424. * radeon_driver_postclose_kms - drm callback for post close
  425. *
  426. * @dev: drm dev pointer
  427. * @file_priv: drm file
  428. *
  429. * On device post close, tear down vm on cayman+ (all asics).
  430. */
  431. void radeon_driver_postclose_kms(struct drm_device *dev,
  432. struct drm_file *file_priv)
  433. {
  434. struct radeon_device *rdev = dev->dev_private;
  435. /* new gpu have virtual address space support */
  436. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  437. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  438. struct radeon_bo_va *bo_va;
  439. int r;
  440. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  441. if (!r) {
  442. bo_va = radeon_vm_bo_find(&fpriv->vm,
  443. rdev->ring_tmp_bo.bo);
  444. if (bo_va)
  445. radeon_vm_bo_rmv(rdev, bo_va);
  446. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  447. }
  448. radeon_vm_fini(rdev, &fpriv->vm);
  449. kfree(fpriv);
  450. file_priv->driver_priv = NULL;
  451. }
  452. }
  453. /**
  454. * radeon_driver_preclose_kms - drm callback for pre close
  455. *
  456. * @dev: drm dev pointer
  457. * @file_priv: drm file
  458. *
  459. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  460. * (all asics).
  461. */
  462. void radeon_driver_preclose_kms(struct drm_device *dev,
  463. struct drm_file *file_priv)
  464. {
  465. struct radeon_device *rdev = dev->dev_private;
  466. if (rdev->hyperz_filp == file_priv)
  467. rdev->hyperz_filp = NULL;
  468. if (rdev->cmask_filp == file_priv)
  469. rdev->cmask_filp = NULL;
  470. }
  471. /*
  472. * VBlank related functions.
  473. */
  474. /**
  475. * radeon_get_vblank_counter_kms - get frame count
  476. *
  477. * @dev: drm dev pointer
  478. * @crtc: crtc to get the frame count from
  479. *
  480. * Gets the frame count on the requested crtc (all asics).
  481. * Returns frame count on success, -EINVAL on failure.
  482. */
  483. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  484. {
  485. struct radeon_device *rdev = dev->dev_private;
  486. if (crtc < 0 || crtc >= rdev->num_crtc) {
  487. DRM_ERROR("Invalid crtc %d\n", crtc);
  488. return -EINVAL;
  489. }
  490. return radeon_get_vblank_counter(rdev, crtc);
  491. }
  492. /**
  493. * radeon_enable_vblank_kms - enable vblank interrupt
  494. *
  495. * @dev: drm dev pointer
  496. * @crtc: crtc to enable vblank interrupt for
  497. *
  498. * Enable the interrupt on the requested crtc (all asics).
  499. * Returns 0 on success, -EINVAL on failure.
  500. */
  501. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  502. {
  503. struct radeon_device *rdev = dev->dev_private;
  504. unsigned long irqflags;
  505. int r;
  506. if (crtc < 0 || crtc >= rdev->num_crtc) {
  507. DRM_ERROR("Invalid crtc %d\n", crtc);
  508. return -EINVAL;
  509. }
  510. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  511. rdev->irq.crtc_vblank_int[crtc] = true;
  512. r = radeon_irq_set(rdev);
  513. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  514. return r;
  515. }
  516. /**
  517. * radeon_disable_vblank_kms - disable vblank interrupt
  518. *
  519. * @dev: drm dev pointer
  520. * @crtc: crtc to disable vblank interrupt for
  521. *
  522. * Disable the interrupt on the requested crtc (all asics).
  523. */
  524. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  525. {
  526. struct radeon_device *rdev = dev->dev_private;
  527. unsigned long irqflags;
  528. if (crtc < 0 || crtc >= rdev->num_crtc) {
  529. DRM_ERROR("Invalid crtc %d\n", crtc);
  530. return;
  531. }
  532. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  533. rdev->irq.crtc_vblank_int[crtc] = false;
  534. radeon_irq_set(rdev);
  535. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  536. }
  537. /**
  538. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  539. *
  540. * @dev: drm dev pointer
  541. * @crtc: crtc to get the timestamp for
  542. * @max_error: max error
  543. * @vblank_time: time value
  544. * @flags: flags passed to the driver
  545. *
  546. * Gets the timestamp on the requested crtc based on the
  547. * scanout position. (all asics).
  548. * Returns postive status flags on success, negative error on failure.
  549. */
  550. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  551. int *max_error,
  552. struct timeval *vblank_time,
  553. unsigned flags)
  554. {
  555. struct drm_crtc *drmcrtc;
  556. struct radeon_device *rdev = dev->dev_private;
  557. if (crtc < 0 || crtc >= dev->num_crtcs) {
  558. DRM_ERROR("Invalid crtc %d\n", crtc);
  559. return -EINVAL;
  560. }
  561. /* Get associated drm_crtc: */
  562. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  563. /* Helper routine in DRM core does all the work: */
  564. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  565. vblank_time, flags,
  566. drmcrtc);
  567. }
  568. /*
  569. * IOCTL.
  570. */
  571. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  572. struct drm_file *file_priv)
  573. {
  574. /* Not valid in KMS. */
  575. return -EINVAL;
  576. }
  577. #define KMS_INVALID_IOCTL(name) \
  578. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  579. { \
  580. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  581. return -EINVAL; \
  582. }
  583. /*
  584. * All these ioctls are invalid in kms world.
  585. */
  586. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  587. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  588. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  589. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  590. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  591. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  592. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  593. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  594. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  595. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  596. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  597. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  598. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  599. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  600. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  601. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  602. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  603. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  604. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  605. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  606. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  607. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  608. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  609. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  610. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  611. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  612. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  613. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  614. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  615. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  616. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  617. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  618. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  619. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  620. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  621. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  622. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  623. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  624. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  625. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  626. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  627. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  628. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  629. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  630. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  631. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  632. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  633. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  634. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  635. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  636. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  637. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  638. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  639. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  640. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  641. /* KMS */
  642. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  643. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  644. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  645. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  646. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  647. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  648. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  649. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  650. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  651. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  652. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  653. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  654. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
  655. };
  656. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);