radeon_gart.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon.h"
  31. #include "radeon_reg.h"
  32. /*
  33. * GART
  34. * The GART (Graphics Aperture Remapping Table) is an aperture
  35. * in the GPU's address space. System pages can be mapped into
  36. * the aperture and look like contiguous pages from the GPU's
  37. * perspective. A page table maps the pages in the aperture
  38. * to the actual backing pages in system memory.
  39. *
  40. * Radeon GPUs support both an internal GART, as described above,
  41. * and AGP. AGP works similarly, but the GART table is configured
  42. * and maintained by the northbridge rather than the driver.
  43. * Radeon hw has a separate AGP aperture that is programmed to
  44. * point to the AGP aperture provided by the northbridge and the
  45. * requests are passed through to the northbridge aperture.
  46. * Both AGP and internal GART can be used at the same time, however
  47. * that is not currently supported by the driver.
  48. *
  49. * This file handles the common internal GART management.
  50. */
  51. /*
  52. * Common GART table functions.
  53. */
  54. /**
  55. * radeon_gart_table_ram_alloc - allocate system ram for gart page table
  56. *
  57. * @rdev: radeon_device pointer
  58. *
  59. * Allocate system memory for GART page table
  60. * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
  61. * gart table to be in system memory.
  62. * Returns 0 for success, -ENOMEM for failure.
  63. */
  64. int radeon_gart_table_ram_alloc(struct radeon_device *rdev)
  65. {
  66. void *ptr;
  67. ptr = pci_alloc_consistent(rdev->pdev, rdev->gart.table_size,
  68. &rdev->gart.table_addr);
  69. if (ptr == NULL) {
  70. return -ENOMEM;
  71. }
  72. #ifdef CONFIG_X86
  73. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
  74. rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  75. set_memory_uc((unsigned long)ptr,
  76. rdev->gart.table_size >> PAGE_SHIFT);
  77. }
  78. #endif
  79. rdev->gart.ptr = ptr;
  80. memset((void *)rdev->gart.ptr, 0, rdev->gart.table_size);
  81. return 0;
  82. }
  83. /**
  84. * radeon_gart_table_ram_free - free system ram for gart page table
  85. *
  86. * @rdev: radeon_device pointer
  87. *
  88. * Free system memory for GART page table
  89. * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
  90. * gart table to be in system memory.
  91. */
  92. void radeon_gart_table_ram_free(struct radeon_device *rdev)
  93. {
  94. if (rdev->gart.ptr == NULL) {
  95. return;
  96. }
  97. #ifdef CONFIG_X86
  98. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
  99. rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  100. set_memory_wb((unsigned long)rdev->gart.ptr,
  101. rdev->gart.table_size >> PAGE_SHIFT);
  102. }
  103. #endif
  104. pci_free_consistent(rdev->pdev, rdev->gart.table_size,
  105. (void *)rdev->gart.ptr,
  106. rdev->gart.table_addr);
  107. rdev->gart.ptr = NULL;
  108. rdev->gart.table_addr = 0;
  109. }
  110. /**
  111. * radeon_gart_table_vram_alloc - allocate vram for gart page table
  112. *
  113. * @rdev: radeon_device pointer
  114. *
  115. * Allocate video memory for GART page table
  116. * (pcie r4xx, r5xx+). These asics require the
  117. * gart table to be in video memory.
  118. * Returns 0 for success, error for failure.
  119. */
  120. int radeon_gart_table_vram_alloc(struct radeon_device *rdev)
  121. {
  122. int r;
  123. if (rdev->gart.robj == NULL) {
  124. r = radeon_bo_create(rdev, rdev->gart.table_size,
  125. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  126. NULL, &rdev->gart.robj);
  127. if (r) {
  128. return r;
  129. }
  130. }
  131. return 0;
  132. }
  133. /**
  134. * radeon_gart_table_vram_pin - pin gart page table in vram
  135. *
  136. * @rdev: radeon_device pointer
  137. *
  138. * Pin the GART page table in vram so it will not be moved
  139. * by the memory manager (pcie r4xx, r5xx+). These asics require the
  140. * gart table to be in video memory.
  141. * Returns 0 for success, error for failure.
  142. */
  143. int radeon_gart_table_vram_pin(struct radeon_device *rdev)
  144. {
  145. uint64_t gpu_addr;
  146. int r;
  147. r = radeon_bo_reserve(rdev->gart.robj, false);
  148. if (unlikely(r != 0))
  149. return r;
  150. r = radeon_bo_pin(rdev->gart.robj,
  151. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  152. if (r) {
  153. radeon_bo_unreserve(rdev->gart.robj);
  154. return r;
  155. }
  156. r = radeon_bo_kmap(rdev->gart.robj, &rdev->gart.ptr);
  157. if (r)
  158. radeon_bo_unpin(rdev->gart.robj);
  159. radeon_bo_unreserve(rdev->gart.robj);
  160. rdev->gart.table_addr = gpu_addr;
  161. return r;
  162. }
  163. /**
  164. * radeon_gart_table_vram_unpin - unpin gart page table in vram
  165. *
  166. * @rdev: radeon_device pointer
  167. *
  168. * Unpin the GART page table in vram (pcie r4xx, r5xx+).
  169. * These asics require the gart table to be in video memory.
  170. */
  171. void radeon_gart_table_vram_unpin(struct radeon_device *rdev)
  172. {
  173. int r;
  174. if (rdev->gart.robj == NULL) {
  175. return;
  176. }
  177. r = radeon_bo_reserve(rdev->gart.robj, false);
  178. if (likely(r == 0)) {
  179. radeon_bo_kunmap(rdev->gart.robj);
  180. radeon_bo_unpin(rdev->gart.robj);
  181. radeon_bo_unreserve(rdev->gart.robj);
  182. rdev->gart.ptr = NULL;
  183. }
  184. }
  185. /**
  186. * radeon_gart_table_vram_free - free gart page table vram
  187. *
  188. * @rdev: radeon_device pointer
  189. *
  190. * Free the video memory used for the GART page table
  191. * (pcie r4xx, r5xx+). These asics require the gart table to
  192. * be in video memory.
  193. */
  194. void radeon_gart_table_vram_free(struct radeon_device *rdev)
  195. {
  196. if (rdev->gart.robj == NULL) {
  197. return;
  198. }
  199. radeon_gart_table_vram_unpin(rdev);
  200. radeon_bo_unref(&rdev->gart.robj);
  201. }
  202. /*
  203. * Common gart functions.
  204. */
  205. /**
  206. * radeon_gart_unbind - unbind pages from the gart page table
  207. *
  208. * @rdev: radeon_device pointer
  209. * @offset: offset into the GPU's gart aperture
  210. * @pages: number of pages to unbind
  211. *
  212. * Unbinds the requested pages from the gart page table and
  213. * replaces them with the dummy page (all asics).
  214. */
  215. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  216. int pages)
  217. {
  218. unsigned t;
  219. unsigned p;
  220. int i, j;
  221. u64 page_base;
  222. if (!rdev->gart.ready) {
  223. WARN(1, "trying to unbind memory from uninitialized GART !\n");
  224. return;
  225. }
  226. t = offset / RADEON_GPU_PAGE_SIZE;
  227. p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  228. for (i = 0; i < pages; i++, p++) {
  229. if (rdev->gart.pages[p]) {
  230. rdev->gart.pages[p] = NULL;
  231. rdev->gart.pages_addr[p] = rdev->dummy_page.addr;
  232. page_base = rdev->gart.pages_addr[p];
  233. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  234. if (rdev->gart.ptr) {
  235. radeon_gart_set_page(rdev, t, page_base);
  236. }
  237. page_base += RADEON_GPU_PAGE_SIZE;
  238. }
  239. }
  240. }
  241. mb();
  242. radeon_gart_tlb_flush(rdev);
  243. }
  244. /**
  245. * radeon_gart_bind - bind pages into the gart page table
  246. *
  247. * @rdev: radeon_device pointer
  248. * @offset: offset into the GPU's gart aperture
  249. * @pages: number of pages to bind
  250. * @pagelist: pages to bind
  251. * @dma_addr: DMA addresses of pages
  252. *
  253. * Binds the requested pages to the gart page table
  254. * (all asics).
  255. * Returns 0 for success, -EINVAL for failure.
  256. */
  257. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  258. int pages, struct page **pagelist, dma_addr_t *dma_addr)
  259. {
  260. unsigned t;
  261. unsigned p;
  262. uint64_t page_base;
  263. int i, j;
  264. if (!rdev->gart.ready) {
  265. WARN(1, "trying to bind memory to uninitialized GART !\n");
  266. return -EINVAL;
  267. }
  268. t = offset / RADEON_GPU_PAGE_SIZE;
  269. p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  270. for (i = 0; i < pages; i++, p++) {
  271. rdev->gart.pages_addr[p] = dma_addr[i];
  272. rdev->gart.pages[p] = pagelist[i];
  273. if (rdev->gart.ptr) {
  274. page_base = rdev->gart.pages_addr[p];
  275. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  276. radeon_gart_set_page(rdev, t, page_base);
  277. page_base += RADEON_GPU_PAGE_SIZE;
  278. }
  279. }
  280. }
  281. mb();
  282. radeon_gart_tlb_flush(rdev);
  283. return 0;
  284. }
  285. /**
  286. * radeon_gart_restore - bind all pages in the gart page table
  287. *
  288. * @rdev: radeon_device pointer
  289. *
  290. * Binds all pages in the gart page table (all asics).
  291. * Used to rebuild the gart table on device startup or resume.
  292. */
  293. void radeon_gart_restore(struct radeon_device *rdev)
  294. {
  295. int i, j, t;
  296. u64 page_base;
  297. if (!rdev->gart.ptr) {
  298. return;
  299. }
  300. for (i = 0, t = 0; i < rdev->gart.num_cpu_pages; i++) {
  301. page_base = rdev->gart.pages_addr[i];
  302. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  303. radeon_gart_set_page(rdev, t, page_base);
  304. page_base += RADEON_GPU_PAGE_SIZE;
  305. }
  306. }
  307. mb();
  308. radeon_gart_tlb_flush(rdev);
  309. }
  310. /**
  311. * radeon_gart_init - init the driver info for managing the gart
  312. *
  313. * @rdev: radeon_device pointer
  314. *
  315. * Allocate the dummy page and init the gart driver info (all asics).
  316. * Returns 0 for success, error for failure.
  317. */
  318. int radeon_gart_init(struct radeon_device *rdev)
  319. {
  320. int r, i;
  321. if (rdev->gart.pages) {
  322. return 0;
  323. }
  324. /* We need PAGE_SIZE >= RADEON_GPU_PAGE_SIZE */
  325. if (PAGE_SIZE < RADEON_GPU_PAGE_SIZE) {
  326. DRM_ERROR("Page size is smaller than GPU page size!\n");
  327. return -EINVAL;
  328. }
  329. r = radeon_dummy_page_init(rdev);
  330. if (r)
  331. return r;
  332. /* Compute table size */
  333. rdev->gart.num_cpu_pages = rdev->mc.gtt_size / PAGE_SIZE;
  334. rdev->gart.num_gpu_pages = rdev->mc.gtt_size / RADEON_GPU_PAGE_SIZE;
  335. DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n",
  336. rdev->gart.num_cpu_pages, rdev->gart.num_gpu_pages);
  337. /* Allocate pages table */
  338. rdev->gart.pages = kzalloc(sizeof(void *) * rdev->gart.num_cpu_pages,
  339. GFP_KERNEL);
  340. if (rdev->gart.pages == NULL) {
  341. radeon_gart_fini(rdev);
  342. return -ENOMEM;
  343. }
  344. rdev->gart.pages_addr = kzalloc(sizeof(dma_addr_t) *
  345. rdev->gart.num_cpu_pages, GFP_KERNEL);
  346. if (rdev->gart.pages_addr == NULL) {
  347. radeon_gart_fini(rdev);
  348. return -ENOMEM;
  349. }
  350. /* set GART entry to point to the dummy page by default */
  351. for (i = 0; i < rdev->gart.num_cpu_pages; i++) {
  352. rdev->gart.pages_addr[i] = rdev->dummy_page.addr;
  353. }
  354. return 0;
  355. }
  356. /**
  357. * radeon_gart_fini - tear down the driver info for managing the gart
  358. *
  359. * @rdev: radeon_device pointer
  360. *
  361. * Tear down the gart driver info and free the dummy page (all asics).
  362. */
  363. void radeon_gart_fini(struct radeon_device *rdev)
  364. {
  365. if (rdev->gart.pages && rdev->gart.pages_addr && rdev->gart.ready) {
  366. /* unbind pages */
  367. radeon_gart_unbind(rdev, 0, rdev->gart.num_cpu_pages);
  368. }
  369. rdev->gart.ready = false;
  370. kfree(rdev->gart.pages);
  371. kfree(rdev->gart.pages_addr);
  372. rdev->gart.pages = NULL;
  373. rdev->gart.pages_addr = NULL;
  374. radeon_dummy_page_fini(rdev);
  375. }
  376. /*
  377. * GPUVM
  378. * GPUVM is similar to the legacy gart on older asics, however
  379. * rather than there being a single global gart table
  380. * for the entire GPU, there are multiple VM page tables active
  381. * at any given time. The VM page tables can contain a mix
  382. * vram pages and system memory pages and system memory pages
  383. * can be mapped as snooped (cached system pages) or unsnooped
  384. * (uncached system pages).
  385. * Each VM has an ID associated with it and there is a page table
  386. * associated with each VMID. When execting a command buffer,
  387. * the kernel tells the the ring what VMID to use for that command
  388. * buffer. VMIDs are allocated dynamically as commands are submitted.
  389. * The userspace drivers maintain their own address space and the kernel
  390. * sets up their pages tables accordingly when they submit their
  391. * command buffers and a VMID is assigned.
  392. * Cayman/Trinity support up to 8 active VMs at any given time;
  393. * SI supports 16.
  394. */
  395. /*
  396. * vm helpers
  397. *
  398. * TODO bind a default page at vm initialization for default address
  399. */
  400. /**
  401. * radeon_vm_num_pde - return the number of page directory entries
  402. *
  403. * @rdev: radeon_device pointer
  404. *
  405. * Calculate the number of page directory entries (cayman+).
  406. */
  407. static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
  408. {
  409. return rdev->vm_manager.max_pfn >> RADEON_VM_BLOCK_SIZE;
  410. }
  411. /**
  412. * radeon_vm_directory_size - returns the size of the page directory in bytes
  413. *
  414. * @rdev: radeon_device pointer
  415. *
  416. * Calculate the size of the page directory in bytes (cayman+).
  417. */
  418. static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
  419. {
  420. return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
  421. }
  422. /**
  423. * radeon_vm_manager_init - init the vm manager
  424. *
  425. * @rdev: radeon_device pointer
  426. *
  427. * Init the vm manager (cayman+).
  428. * Returns 0 for success, error for failure.
  429. */
  430. int radeon_vm_manager_init(struct radeon_device *rdev)
  431. {
  432. struct radeon_vm *vm;
  433. struct radeon_bo_va *bo_va;
  434. int r;
  435. unsigned size;
  436. if (!rdev->vm_manager.enabled) {
  437. /* allocate enough for 2 full VM pts */
  438. size = radeon_vm_directory_size(rdev);
  439. size += rdev->vm_manager.max_pfn * 8;
  440. size *= 2;
  441. r = radeon_sa_bo_manager_init(rdev, &rdev->vm_manager.sa_manager,
  442. RADEON_GPU_PAGE_ALIGN(size),
  443. RADEON_GEM_DOMAIN_VRAM);
  444. if (r) {
  445. dev_err(rdev->dev, "failed to allocate vm bo (%dKB)\n",
  446. (rdev->vm_manager.max_pfn * 8) >> 10);
  447. return r;
  448. }
  449. r = radeon_asic_vm_init(rdev);
  450. if (r)
  451. return r;
  452. rdev->vm_manager.enabled = true;
  453. r = radeon_sa_bo_manager_start(rdev, &rdev->vm_manager.sa_manager);
  454. if (r)
  455. return r;
  456. }
  457. /* restore page table */
  458. list_for_each_entry(vm, &rdev->vm_manager.lru_vm, list) {
  459. if (vm->page_directory == NULL)
  460. continue;
  461. list_for_each_entry(bo_va, &vm->va, vm_list) {
  462. bo_va->valid = false;
  463. }
  464. }
  465. return 0;
  466. }
  467. /**
  468. * radeon_vm_free_pt - free the page table for a specific vm
  469. *
  470. * @rdev: radeon_device pointer
  471. * @vm: vm to unbind
  472. *
  473. * Free the page table of a specific vm (cayman+).
  474. *
  475. * Global and local mutex must be lock!
  476. */
  477. static void radeon_vm_free_pt(struct radeon_device *rdev,
  478. struct radeon_vm *vm)
  479. {
  480. struct radeon_bo_va *bo_va;
  481. int i;
  482. if (!vm->page_directory)
  483. return;
  484. list_del_init(&vm->list);
  485. radeon_sa_bo_free(rdev, &vm->page_directory, vm->fence);
  486. list_for_each_entry(bo_va, &vm->va, vm_list) {
  487. bo_va->valid = false;
  488. }
  489. if (vm->page_tables == NULL)
  490. return;
  491. for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
  492. radeon_sa_bo_free(rdev, &vm->page_tables[i], vm->fence);
  493. kfree(vm->page_tables);
  494. }
  495. /**
  496. * radeon_vm_manager_fini - tear down the vm manager
  497. *
  498. * @rdev: radeon_device pointer
  499. *
  500. * Tear down the VM manager (cayman+).
  501. */
  502. void radeon_vm_manager_fini(struct radeon_device *rdev)
  503. {
  504. struct radeon_vm *vm, *tmp;
  505. int i;
  506. if (!rdev->vm_manager.enabled)
  507. return;
  508. mutex_lock(&rdev->vm_manager.lock);
  509. /* free all allocated page tables */
  510. list_for_each_entry_safe(vm, tmp, &rdev->vm_manager.lru_vm, list) {
  511. mutex_lock(&vm->mutex);
  512. radeon_vm_free_pt(rdev, vm);
  513. mutex_unlock(&vm->mutex);
  514. }
  515. for (i = 0; i < RADEON_NUM_VM; ++i) {
  516. radeon_fence_unref(&rdev->vm_manager.active[i]);
  517. }
  518. radeon_asic_vm_fini(rdev);
  519. mutex_unlock(&rdev->vm_manager.lock);
  520. radeon_sa_bo_manager_suspend(rdev, &rdev->vm_manager.sa_manager);
  521. radeon_sa_bo_manager_fini(rdev, &rdev->vm_manager.sa_manager);
  522. rdev->vm_manager.enabled = false;
  523. }
  524. /**
  525. * radeon_vm_evict - evict page table to make room for new one
  526. *
  527. * @rdev: radeon_device pointer
  528. * @vm: VM we want to allocate something for
  529. *
  530. * Evict a VM from the lru, making sure that it isn't @vm. (cayman+).
  531. * Returns 0 for success, -ENOMEM for failure.
  532. *
  533. * Global and local mutex must be locked!
  534. */
  535. int radeon_vm_evict(struct radeon_device *rdev, struct radeon_vm *vm)
  536. {
  537. struct radeon_vm *vm_evict;
  538. if (list_empty(&rdev->vm_manager.lru_vm))
  539. return -ENOMEM;
  540. vm_evict = list_first_entry(&rdev->vm_manager.lru_vm,
  541. struct radeon_vm, list);
  542. if (vm_evict == vm)
  543. return -ENOMEM;
  544. mutex_lock(&vm_evict->mutex);
  545. radeon_vm_free_pt(rdev, vm_evict);
  546. mutex_unlock(&vm_evict->mutex);
  547. return 0;
  548. }
  549. /**
  550. * radeon_vm_alloc_pt - allocates a page table for a VM
  551. *
  552. * @rdev: radeon_device pointer
  553. * @vm: vm to bind
  554. *
  555. * Allocate a page table for the requested vm (cayman+).
  556. * Returns 0 for success, error for failure.
  557. *
  558. * Global and local mutex must be locked!
  559. */
  560. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm)
  561. {
  562. unsigned pd_size, pts_size;
  563. u64 *pd_addr;
  564. int r;
  565. if (vm == NULL) {
  566. return -EINVAL;
  567. }
  568. if (vm->page_directory != NULL) {
  569. return 0;
  570. }
  571. retry:
  572. pd_size = RADEON_GPU_PAGE_ALIGN(radeon_vm_directory_size(rdev));
  573. r = radeon_sa_bo_new(rdev, &rdev->vm_manager.sa_manager,
  574. &vm->page_directory, pd_size,
  575. RADEON_GPU_PAGE_SIZE, false);
  576. if (r == -ENOMEM) {
  577. r = radeon_vm_evict(rdev, vm);
  578. if (r)
  579. return r;
  580. goto retry;
  581. } else if (r) {
  582. return r;
  583. }
  584. vm->pd_gpu_addr = radeon_sa_bo_gpu_addr(vm->page_directory);
  585. /* Initially clear the page directory */
  586. pd_addr = radeon_sa_bo_cpu_addr(vm->page_directory);
  587. memset(pd_addr, 0, pd_size);
  588. pts_size = radeon_vm_num_pdes(rdev) * sizeof(struct radeon_sa_bo *);
  589. vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
  590. if (vm->page_tables == NULL) {
  591. DRM_ERROR("Cannot allocate memory for page table array\n");
  592. radeon_sa_bo_free(rdev, &vm->page_directory, vm->fence);
  593. return -ENOMEM;
  594. }
  595. return 0;
  596. }
  597. /**
  598. * radeon_vm_add_to_lru - add VMs page table to LRU list
  599. *
  600. * @rdev: radeon_device pointer
  601. * @vm: vm to add to LRU
  602. *
  603. * Add the allocated page table to the LRU list (cayman+).
  604. *
  605. * Global mutex must be locked!
  606. */
  607. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm)
  608. {
  609. list_del_init(&vm->list);
  610. list_add_tail(&vm->list, &rdev->vm_manager.lru_vm);
  611. }
  612. /**
  613. * radeon_vm_grab_id - allocate the next free VMID
  614. *
  615. * @rdev: radeon_device pointer
  616. * @vm: vm to allocate id for
  617. * @ring: ring we want to submit job to
  618. *
  619. * Allocate an id for the vm (cayman+).
  620. * Returns the fence we need to sync to (if any).
  621. *
  622. * Global and local mutex must be locked!
  623. */
  624. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  625. struct radeon_vm *vm, int ring)
  626. {
  627. struct radeon_fence *best[RADEON_NUM_RINGS] = {};
  628. unsigned choices[2] = {};
  629. unsigned i;
  630. /* check if the id is still valid */
  631. if (vm->fence && vm->fence == rdev->vm_manager.active[vm->id])
  632. return NULL;
  633. /* we definately need to flush */
  634. radeon_fence_unref(&vm->last_flush);
  635. /* skip over VMID 0, since it is the system VM */
  636. for (i = 1; i < rdev->vm_manager.nvm; ++i) {
  637. struct radeon_fence *fence = rdev->vm_manager.active[i];
  638. if (fence == NULL) {
  639. /* found a free one */
  640. vm->id = i;
  641. return NULL;
  642. }
  643. if (radeon_fence_is_earlier(fence, best[fence->ring])) {
  644. best[fence->ring] = fence;
  645. choices[fence->ring == ring ? 0 : 1] = i;
  646. }
  647. }
  648. for (i = 0; i < 2; ++i) {
  649. if (choices[i]) {
  650. vm->id = choices[i];
  651. return rdev->vm_manager.active[choices[i]];
  652. }
  653. }
  654. /* should never happen */
  655. BUG();
  656. return NULL;
  657. }
  658. /**
  659. * radeon_vm_fence - remember fence for vm
  660. *
  661. * @rdev: radeon_device pointer
  662. * @vm: vm we want to fence
  663. * @fence: fence to remember
  664. *
  665. * Fence the vm (cayman+).
  666. * Set the fence used to protect page table and id.
  667. *
  668. * Global and local mutex must be locked!
  669. */
  670. void radeon_vm_fence(struct radeon_device *rdev,
  671. struct radeon_vm *vm,
  672. struct radeon_fence *fence)
  673. {
  674. radeon_fence_unref(&rdev->vm_manager.active[vm->id]);
  675. rdev->vm_manager.active[vm->id] = radeon_fence_ref(fence);
  676. radeon_fence_unref(&vm->fence);
  677. vm->fence = radeon_fence_ref(fence);
  678. }
  679. /**
  680. * radeon_vm_bo_find - find the bo_va for a specific vm & bo
  681. *
  682. * @vm: requested vm
  683. * @bo: requested buffer object
  684. *
  685. * Find @bo inside the requested vm (cayman+).
  686. * Search inside the @bos vm list for the requested vm
  687. * Returns the found bo_va or NULL if none is found
  688. *
  689. * Object has to be reserved!
  690. */
  691. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  692. struct radeon_bo *bo)
  693. {
  694. struct radeon_bo_va *bo_va;
  695. list_for_each_entry(bo_va, &bo->va, bo_list) {
  696. if (bo_va->vm == vm) {
  697. return bo_va;
  698. }
  699. }
  700. return NULL;
  701. }
  702. /**
  703. * radeon_vm_bo_add - add a bo to a specific vm
  704. *
  705. * @rdev: radeon_device pointer
  706. * @vm: requested vm
  707. * @bo: radeon buffer object
  708. *
  709. * Add @bo into the requested vm (cayman+).
  710. * Add @bo to the list of bos associated with the vm
  711. * Returns newly added bo_va or NULL for failure
  712. *
  713. * Object has to be reserved!
  714. */
  715. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  716. struct radeon_vm *vm,
  717. struct radeon_bo *bo)
  718. {
  719. struct radeon_bo_va *bo_va;
  720. bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
  721. if (bo_va == NULL) {
  722. return NULL;
  723. }
  724. bo_va->vm = vm;
  725. bo_va->bo = bo;
  726. bo_va->soffset = 0;
  727. bo_va->eoffset = 0;
  728. bo_va->flags = 0;
  729. bo_va->valid = false;
  730. bo_va->ref_count = 1;
  731. INIT_LIST_HEAD(&bo_va->bo_list);
  732. INIT_LIST_HEAD(&bo_va->vm_list);
  733. mutex_lock(&vm->mutex);
  734. list_add(&bo_va->vm_list, &vm->va);
  735. list_add_tail(&bo_va->bo_list, &bo->va);
  736. mutex_unlock(&vm->mutex);
  737. return bo_va;
  738. }
  739. /**
  740. * radeon_vm_bo_set_addr - set bos virtual address inside a vm
  741. *
  742. * @rdev: radeon_device pointer
  743. * @bo_va: bo_va to store the address
  744. * @soffset: requested offset of the buffer in the VM address space
  745. * @flags: attributes of pages (read/write/valid/etc.)
  746. *
  747. * Set offset of @bo_va (cayman+).
  748. * Validate and set the offset requested within the vm address space.
  749. * Returns 0 for success, error for failure.
  750. *
  751. * Object has to be reserved!
  752. */
  753. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  754. struct radeon_bo_va *bo_va,
  755. uint64_t soffset,
  756. uint32_t flags)
  757. {
  758. uint64_t size = radeon_bo_size(bo_va->bo);
  759. uint64_t eoffset, last_offset = 0;
  760. struct radeon_vm *vm = bo_va->vm;
  761. struct radeon_bo_va *tmp;
  762. struct list_head *head;
  763. unsigned last_pfn;
  764. if (soffset) {
  765. /* make sure object fit at this offset */
  766. eoffset = soffset + size;
  767. if (soffset >= eoffset) {
  768. return -EINVAL;
  769. }
  770. last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
  771. if (last_pfn > rdev->vm_manager.max_pfn) {
  772. dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
  773. last_pfn, rdev->vm_manager.max_pfn);
  774. return -EINVAL;
  775. }
  776. } else {
  777. eoffset = last_pfn = 0;
  778. }
  779. mutex_lock(&vm->mutex);
  780. head = &vm->va;
  781. last_offset = 0;
  782. list_for_each_entry(tmp, &vm->va, vm_list) {
  783. if (bo_va == tmp) {
  784. /* skip over currently modified bo */
  785. continue;
  786. }
  787. if (soffset >= last_offset && eoffset <= tmp->soffset) {
  788. /* bo can be added before this one */
  789. break;
  790. }
  791. if (eoffset > tmp->soffset && soffset < tmp->eoffset) {
  792. /* bo and tmp overlap, invalid offset */
  793. dev_err(rdev->dev, "bo %p va 0x%08X conflict with (bo %p 0x%08X 0x%08X)\n",
  794. bo_va->bo, (unsigned)bo_va->soffset, tmp->bo,
  795. (unsigned)tmp->soffset, (unsigned)tmp->eoffset);
  796. mutex_unlock(&vm->mutex);
  797. return -EINVAL;
  798. }
  799. last_offset = tmp->eoffset;
  800. head = &tmp->vm_list;
  801. }
  802. bo_va->soffset = soffset;
  803. bo_va->eoffset = eoffset;
  804. bo_va->flags = flags;
  805. bo_va->valid = false;
  806. list_move(&bo_va->vm_list, head);
  807. mutex_unlock(&vm->mutex);
  808. return 0;
  809. }
  810. /**
  811. * radeon_vm_map_gart - get the physical address of a gart page
  812. *
  813. * @rdev: radeon_device pointer
  814. * @addr: the unmapped addr
  815. *
  816. * Look up the physical address of the page that the pte resolves
  817. * to (cayman+).
  818. * Returns the physical address of the page.
  819. */
  820. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
  821. {
  822. uint64_t result;
  823. /* page table offset */
  824. result = rdev->gart.pages_addr[addr >> PAGE_SHIFT];
  825. /* in case cpu page size != gpu page size*/
  826. result |= addr & (~PAGE_MASK);
  827. return result;
  828. }
  829. /**
  830. * radeon_vm_update_pdes - make sure that page directory is valid
  831. *
  832. * @rdev: radeon_device pointer
  833. * @vm: requested vm
  834. * @start: start of GPU address range
  835. * @end: end of GPU address range
  836. *
  837. * Allocates new page tables if necessary
  838. * and updates the page directory (cayman+).
  839. * Returns 0 for success, error for failure.
  840. *
  841. * Global and local mutex must be locked!
  842. */
  843. static int radeon_vm_update_pdes(struct radeon_device *rdev,
  844. struct radeon_vm *vm,
  845. uint64_t start, uint64_t end)
  846. {
  847. static const uint32_t incr = RADEON_VM_PTE_COUNT * 8;
  848. uint64_t last_pde = ~0, last_pt = ~0;
  849. unsigned count = 0;
  850. uint64_t pt_idx;
  851. int r;
  852. start = (start / RADEON_GPU_PAGE_SIZE) >> RADEON_VM_BLOCK_SIZE;
  853. end = (end / RADEON_GPU_PAGE_SIZE) >> RADEON_VM_BLOCK_SIZE;
  854. /* walk over the address space and update the page directory */
  855. for (pt_idx = start; pt_idx <= end; ++pt_idx) {
  856. uint64_t pde, pt;
  857. if (vm->page_tables[pt_idx])
  858. continue;
  859. retry:
  860. r = radeon_sa_bo_new(rdev, &rdev->vm_manager.sa_manager,
  861. &vm->page_tables[pt_idx],
  862. RADEON_VM_PTE_COUNT * 8,
  863. RADEON_GPU_PAGE_SIZE, false);
  864. if (r == -ENOMEM) {
  865. r = radeon_vm_evict(rdev, vm);
  866. if (r)
  867. return r;
  868. goto retry;
  869. } else if (r) {
  870. return r;
  871. }
  872. pde = vm->pd_gpu_addr + pt_idx * 8;
  873. pt = radeon_sa_bo_gpu_addr(vm->page_tables[pt_idx]);
  874. if (((last_pde + 8 * count) != pde) ||
  875. ((last_pt + incr * count) != pt)) {
  876. if (count) {
  877. radeon_asic_vm_set_page(rdev, last_pde,
  878. last_pt, count, incr,
  879. RADEON_VM_PAGE_VALID);
  880. }
  881. count = 1;
  882. last_pde = pde;
  883. last_pt = pt;
  884. } else {
  885. ++count;
  886. }
  887. }
  888. if (count) {
  889. radeon_asic_vm_set_page(rdev, last_pde, last_pt, count,
  890. incr, RADEON_VM_PAGE_VALID);
  891. }
  892. return 0;
  893. }
  894. /**
  895. * radeon_vm_update_ptes - make sure that page tables are valid
  896. *
  897. * @rdev: radeon_device pointer
  898. * @vm: requested vm
  899. * @start: start of GPU address range
  900. * @end: end of GPU address range
  901. * @dst: destination address to map to
  902. * @flags: mapping flags
  903. *
  904. * Update the page tables in the range @start - @end (cayman+).
  905. *
  906. * Global and local mutex must be locked!
  907. */
  908. static void radeon_vm_update_ptes(struct radeon_device *rdev,
  909. struct radeon_vm *vm,
  910. uint64_t start, uint64_t end,
  911. uint64_t dst, uint32_t flags)
  912. {
  913. static const uint64_t mask = RADEON_VM_PTE_COUNT - 1;
  914. uint64_t last_pte = ~0, last_dst = ~0;
  915. unsigned count = 0;
  916. uint64_t addr;
  917. start = start / RADEON_GPU_PAGE_SIZE;
  918. end = end / RADEON_GPU_PAGE_SIZE;
  919. /* walk over the address space and update the page tables */
  920. for (addr = start; addr < end; ) {
  921. uint64_t pt_idx = addr >> RADEON_VM_BLOCK_SIZE;
  922. unsigned nptes;
  923. uint64_t pte;
  924. if ((addr & ~mask) == (end & ~mask))
  925. nptes = end - addr;
  926. else
  927. nptes = RADEON_VM_PTE_COUNT - (addr & mask);
  928. pte = radeon_sa_bo_gpu_addr(vm->page_tables[pt_idx]);
  929. pte += (addr & mask) * 8;
  930. if (((last_pte + 8 * count) != pte) ||
  931. ((count + nptes) > 1 << 11)) {
  932. if (count) {
  933. radeon_asic_vm_set_page(rdev, last_pte,
  934. last_dst, count,
  935. RADEON_GPU_PAGE_SIZE,
  936. flags);
  937. }
  938. count = nptes;
  939. last_pte = pte;
  940. last_dst = dst;
  941. } else {
  942. count += nptes;
  943. }
  944. addr += nptes;
  945. dst += nptes * RADEON_GPU_PAGE_SIZE;
  946. }
  947. if (count) {
  948. radeon_asic_vm_set_page(rdev, last_pte, last_dst, count,
  949. RADEON_GPU_PAGE_SIZE, flags);
  950. }
  951. }
  952. /**
  953. * radeon_vm_bo_update_pte - map a bo into the vm page table
  954. *
  955. * @rdev: radeon_device pointer
  956. * @vm: requested vm
  957. * @bo: radeon buffer object
  958. * @mem: ttm mem
  959. *
  960. * Fill in the page table entries for @bo (cayman+).
  961. * Returns 0 for success, -EINVAL for failure.
  962. *
  963. * Object have to be reserved & global and local mutex must be locked!
  964. */
  965. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  966. struct radeon_vm *vm,
  967. struct radeon_bo *bo,
  968. struct ttm_mem_reg *mem)
  969. {
  970. unsigned ridx = rdev->asic->vm.pt_ring_index;
  971. struct radeon_ring *ring = &rdev->ring[ridx];
  972. struct radeon_semaphore *sem = NULL;
  973. struct radeon_bo_va *bo_va;
  974. unsigned nptes, npdes, ndw;
  975. uint64_t addr;
  976. int r;
  977. /* nothing to do if vm isn't bound */
  978. if (vm->page_directory == NULL)
  979. return 0;
  980. bo_va = radeon_vm_bo_find(vm, bo);
  981. if (bo_va == NULL) {
  982. dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
  983. return -EINVAL;
  984. }
  985. if (!bo_va->soffset) {
  986. dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
  987. bo, vm);
  988. return -EINVAL;
  989. }
  990. if ((bo_va->valid && mem) || (!bo_va->valid && mem == NULL))
  991. return 0;
  992. bo_va->flags &= ~RADEON_VM_PAGE_VALID;
  993. bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
  994. if (mem) {
  995. addr = mem->start << PAGE_SHIFT;
  996. if (mem->mem_type != TTM_PL_SYSTEM) {
  997. bo_va->flags |= RADEON_VM_PAGE_VALID;
  998. bo_va->valid = true;
  999. }
  1000. if (mem->mem_type == TTM_PL_TT) {
  1001. bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
  1002. } else {
  1003. addr += rdev->vm_manager.vram_base_offset;
  1004. }
  1005. } else {
  1006. addr = 0;
  1007. bo_va->valid = false;
  1008. }
  1009. if (vm->fence && radeon_fence_signaled(vm->fence)) {
  1010. radeon_fence_unref(&vm->fence);
  1011. }
  1012. if (vm->fence && vm->fence->ring != ridx) {
  1013. r = radeon_semaphore_create(rdev, &sem);
  1014. if (r) {
  1015. return r;
  1016. }
  1017. }
  1018. nptes = radeon_bo_ngpu_pages(bo);
  1019. /* assume two extra pdes in case the mapping overlaps the borders */
  1020. npdes = (nptes >> RADEON_VM_BLOCK_SIZE) + 2;
  1021. /* estimate number of dw needed */
  1022. /* semaphore, fence and padding */
  1023. ndw = 32;
  1024. if (RADEON_VM_BLOCK_SIZE > 11)
  1025. /* reserve space for one header for every 2k dwords */
  1026. ndw += (nptes >> 11) * 3;
  1027. else
  1028. /* reserve space for one header for
  1029. every (1 << BLOCK_SIZE) entries */
  1030. ndw += (nptes >> RADEON_VM_BLOCK_SIZE) * 3;
  1031. /* reserve space for pte addresses */
  1032. ndw += nptes * 2;
  1033. /* reserve space for one header for every 2k dwords */
  1034. ndw += (npdes >> 11) * 3;
  1035. /* reserve space for pde addresses */
  1036. ndw += npdes * 2;
  1037. r = radeon_ring_lock(rdev, ring, ndw);
  1038. if (r) {
  1039. return r;
  1040. }
  1041. if (sem && radeon_fence_need_sync(vm->fence, ridx)) {
  1042. radeon_semaphore_sync_rings(rdev, sem, vm->fence->ring, ridx);
  1043. radeon_fence_note_sync(vm->fence, ridx);
  1044. }
  1045. r = radeon_vm_update_pdes(rdev, vm, bo_va->soffset, bo_va->eoffset);
  1046. if (r) {
  1047. radeon_ring_unlock_undo(rdev, ring);
  1048. return r;
  1049. }
  1050. radeon_vm_update_ptes(rdev, vm, bo_va->soffset, bo_va->eoffset,
  1051. addr, bo_va->flags);
  1052. radeon_fence_unref(&vm->fence);
  1053. r = radeon_fence_emit(rdev, &vm->fence, ridx);
  1054. if (r) {
  1055. radeon_ring_unlock_undo(rdev, ring);
  1056. return r;
  1057. }
  1058. radeon_ring_unlock_commit(rdev, ring);
  1059. radeon_semaphore_free(rdev, &sem, vm->fence);
  1060. radeon_fence_unref(&vm->last_flush);
  1061. return 0;
  1062. }
  1063. /**
  1064. * radeon_vm_bo_rmv - remove a bo to a specific vm
  1065. *
  1066. * @rdev: radeon_device pointer
  1067. * @bo_va: requested bo_va
  1068. *
  1069. * Remove @bo_va->bo from the requested vm (cayman+).
  1070. * Remove @bo_va->bo from the list of bos associated with the bo_va->vm and
  1071. * remove the ptes for @bo_va in the page table.
  1072. * Returns 0 for success.
  1073. *
  1074. * Object have to be reserved!
  1075. */
  1076. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  1077. struct radeon_bo_va *bo_va)
  1078. {
  1079. int r;
  1080. mutex_lock(&rdev->vm_manager.lock);
  1081. mutex_lock(&bo_va->vm->mutex);
  1082. r = radeon_vm_bo_update_pte(rdev, bo_va->vm, bo_va->bo, NULL);
  1083. mutex_unlock(&rdev->vm_manager.lock);
  1084. list_del(&bo_va->vm_list);
  1085. mutex_unlock(&bo_va->vm->mutex);
  1086. list_del(&bo_va->bo_list);
  1087. kfree(bo_va);
  1088. return r;
  1089. }
  1090. /**
  1091. * radeon_vm_bo_invalidate - mark the bo as invalid
  1092. *
  1093. * @rdev: radeon_device pointer
  1094. * @vm: requested vm
  1095. * @bo: radeon buffer object
  1096. *
  1097. * Mark @bo as invalid (cayman+).
  1098. */
  1099. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  1100. struct radeon_bo *bo)
  1101. {
  1102. struct radeon_bo_va *bo_va;
  1103. BUG_ON(!atomic_read(&bo->tbo.reserved));
  1104. list_for_each_entry(bo_va, &bo->va, bo_list) {
  1105. bo_va->valid = false;
  1106. }
  1107. }
  1108. /**
  1109. * radeon_vm_init - initialize a vm instance
  1110. *
  1111. * @rdev: radeon_device pointer
  1112. * @vm: requested vm
  1113. *
  1114. * Init @vm fields (cayman+).
  1115. */
  1116. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
  1117. {
  1118. vm->id = 0;
  1119. vm->fence = NULL;
  1120. mutex_init(&vm->mutex);
  1121. INIT_LIST_HEAD(&vm->list);
  1122. INIT_LIST_HEAD(&vm->va);
  1123. }
  1124. /**
  1125. * radeon_vm_fini - tear down a vm instance
  1126. *
  1127. * @rdev: radeon_device pointer
  1128. * @vm: requested vm
  1129. *
  1130. * Tear down @vm (cayman+).
  1131. * Unbind the VM and remove all bos from the vm bo list
  1132. */
  1133. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
  1134. {
  1135. struct radeon_bo_va *bo_va, *tmp;
  1136. int r;
  1137. mutex_lock(&rdev->vm_manager.lock);
  1138. mutex_lock(&vm->mutex);
  1139. radeon_vm_free_pt(rdev, vm);
  1140. mutex_unlock(&rdev->vm_manager.lock);
  1141. if (!list_empty(&vm->va)) {
  1142. dev_err(rdev->dev, "still active bo inside vm\n");
  1143. }
  1144. list_for_each_entry_safe(bo_va, tmp, &vm->va, vm_list) {
  1145. list_del_init(&bo_va->vm_list);
  1146. r = radeon_bo_reserve(bo_va->bo, false);
  1147. if (!r) {
  1148. list_del_init(&bo_va->bo_list);
  1149. radeon_bo_unreserve(bo_va->bo);
  1150. kfree(bo_va);
  1151. }
  1152. }
  1153. radeon_fence_unref(&vm->fence);
  1154. radeon_fence_unref(&vm->last_flush);
  1155. mutex_unlock(&vm->mutex);
  1156. }