radeon_cursor.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/radeon_drm.h>
  28. #include "radeon.h"
  29. #define CURSOR_WIDTH 64
  30. #define CURSOR_HEIGHT 64
  31. static void radeon_lock_cursor(struct drm_crtc *crtc, bool lock)
  32. {
  33. struct radeon_device *rdev = crtc->dev->dev_private;
  34. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  35. uint32_t cur_lock;
  36. if (ASIC_IS_DCE4(rdev)) {
  37. cur_lock = RREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset);
  38. if (lock)
  39. cur_lock |= EVERGREEN_CURSOR_UPDATE_LOCK;
  40. else
  41. cur_lock &= ~EVERGREEN_CURSOR_UPDATE_LOCK;
  42. WREG32(EVERGREEN_CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
  43. } else if (ASIC_IS_AVIVO(rdev)) {
  44. cur_lock = RREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset);
  45. if (lock)
  46. cur_lock |= AVIVO_D1CURSOR_UPDATE_LOCK;
  47. else
  48. cur_lock &= ~AVIVO_D1CURSOR_UPDATE_LOCK;
  49. WREG32(AVIVO_D1CUR_UPDATE + radeon_crtc->crtc_offset, cur_lock);
  50. } else {
  51. cur_lock = RREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset);
  52. if (lock)
  53. cur_lock |= RADEON_CUR_LOCK;
  54. else
  55. cur_lock &= ~RADEON_CUR_LOCK;
  56. WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, cur_lock);
  57. }
  58. }
  59. static void radeon_hide_cursor(struct drm_crtc *crtc)
  60. {
  61. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  62. struct radeon_device *rdev = crtc->dev->dev_private;
  63. if (ASIC_IS_DCE4(rdev)) {
  64. WREG32(RADEON_MM_INDEX, EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset);
  65. WREG32(RADEON_MM_DATA, EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
  66. EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
  67. } else if (ASIC_IS_AVIVO(rdev)) {
  68. WREG32(RADEON_MM_INDEX, AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset);
  69. WREG32(RADEON_MM_DATA, (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
  70. } else {
  71. switch (radeon_crtc->crtc_id) {
  72. case 0:
  73. WREG32(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
  74. break;
  75. case 1:
  76. WREG32(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
  77. break;
  78. default:
  79. return;
  80. }
  81. WREG32_P(RADEON_MM_DATA, 0, ~RADEON_CRTC_CUR_EN);
  82. }
  83. }
  84. static void radeon_show_cursor(struct drm_crtc *crtc)
  85. {
  86. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  87. struct radeon_device *rdev = crtc->dev->dev_private;
  88. if (ASIC_IS_DCE4(rdev)) {
  89. WREG32(RADEON_MM_INDEX, EVERGREEN_CUR_CONTROL + radeon_crtc->crtc_offset);
  90. WREG32(RADEON_MM_DATA, EVERGREEN_CURSOR_EN |
  91. EVERGREEN_CURSOR_MODE(EVERGREEN_CURSOR_24_8_PRE_MULT) |
  92. EVERGREEN_CURSOR_URGENT_CONTROL(EVERGREEN_CURSOR_URGENT_1_2));
  93. } else if (ASIC_IS_AVIVO(rdev)) {
  94. WREG32(RADEON_MM_INDEX, AVIVO_D1CUR_CONTROL + radeon_crtc->crtc_offset);
  95. WREG32(RADEON_MM_DATA, AVIVO_D1CURSOR_EN |
  96. (AVIVO_D1CURSOR_MODE_24BPP << AVIVO_D1CURSOR_MODE_SHIFT));
  97. } else {
  98. switch (radeon_crtc->crtc_id) {
  99. case 0:
  100. WREG32(RADEON_MM_INDEX, RADEON_CRTC_GEN_CNTL);
  101. break;
  102. case 1:
  103. WREG32(RADEON_MM_INDEX, RADEON_CRTC2_GEN_CNTL);
  104. break;
  105. default:
  106. return;
  107. }
  108. WREG32_P(RADEON_MM_DATA, (RADEON_CRTC_CUR_EN |
  109. (RADEON_CRTC_CUR_MODE_24BPP << RADEON_CRTC_CUR_MODE_SHIFT)),
  110. ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_CUR_MODE_MASK));
  111. }
  112. }
  113. static void radeon_set_cursor(struct drm_crtc *crtc, struct drm_gem_object *obj,
  114. uint64_t gpu_addr)
  115. {
  116. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  117. struct radeon_device *rdev = crtc->dev->dev_private;
  118. if (ASIC_IS_DCE4(rdev)) {
  119. WREG32(EVERGREEN_CUR_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  120. upper_32_bits(gpu_addr));
  121. WREG32(EVERGREEN_CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  122. gpu_addr & 0xffffffff);
  123. } else if (ASIC_IS_AVIVO(rdev)) {
  124. if (rdev->family >= CHIP_RV770) {
  125. if (radeon_crtc->crtc_id)
  126. WREG32(R700_D2CUR_SURFACE_ADDRESS_HIGH, upper_32_bits(gpu_addr));
  127. else
  128. WREG32(R700_D1CUR_SURFACE_ADDRESS_HIGH, upper_32_bits(gpu_addr));
  129. }
  130. WREG32(AVIVO_D1CUR_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  131. gpu_addr & 0xffffffff);
  132. } else {
  133. radeon_crtc->legacy_cursor_offset = gpu_addr - radeon_crtc->legacy_display_base_addr;
  134. /* offset is from DISP(2)_BASE_ADDRESS */
  135. WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, radeon_crtc->legacy_cursor_offset);
  136. }
  137. }
  138. int radeon_crtc_cursor_set(struct drm_crtc *crtc,
  139. struct drm_file *file_priv,
  140. uint32_t handle,
  141. uint32_t width,
  142. uint32_t height)
  143. {
  144. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  145. struct radeon_device *rdev = crtc->dev->dev_private;
  146. struct drm_gem_object *obj;
  147. struct radeon_bo *robj;
  148. uint64_t gpu_addr;
  149. int ret;
  150. if (!handle) {
  151. /* turn off cursor */
  152. radeon_hide_cursor(crtc);
  153. obj = NULL;
  154. goto unpin;
  155. }
  156. if ((width > CURSOR_WIDTH) || (height > CURSOR_HEIGHT)) {
  157. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  158. return -EINVAL;
  159. }
  160. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  161. if (!obj) {
  162. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, radeon_crtc->crtc_id);
  163. return -ENOENT;
  164. }
  165. robj = gem_to_radeon_bo(obj);
  166. ret = radeon_bo_reserve(robj, false);
  167. if (unlikely(ret != 0))
  168. goto fail;
  169. /* Only 27 bit offset for legacy cursor */
  170. ret = radeon_bo_pin_restricted(robj, RADEON_GEM_DOMAIN_VRAM,
  171. ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27,
  172. &gpu_addr);
  173. radeon_bo_unreserve(robj);
  174. if (ret)
  175. goto fail;
  176. radeon_crtc->cursor_width = width;
  177. radeon_crtc->cursor_height = height;
  178. radeon_lock_cursor(crtc, true);
  179. radeon_set_cursor(crtc, obj, gpu_addr);
  180. radeon_show_cursor(crtc);
  181. radeon_lock_cursor(crtc, false);
  182. unpin:
  183. if (radeon_crtc->cursor_bo) {
  184. robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
  185. ret = radeon_bo_reserve(robj, false);
  186. if (likely(ret == 0)) {
  187. radeon_bo_unpin(robj);
  188. radeon_bo_unreserve(robj);
  189. }
  190. drm_gem_object_unreference_unlocked(radeon_crtc->cursor_bo);
  191. }
  192. radeon_crtc->cursor_bo = obj;
  193. return 0;
  194. fail:
  195. drm_gem_object_unreference_unlocked(obj);
  196. return ret;
  197. }
  198. int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  199. int x, int y)
  200. {
  201. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  202. struct radeon_device *rdev = crtc->dev->dev_private;
  203. int xorigin = 0, yorigin = 0;
  204. int w = radeon_crtc->cursor_width;
  205. if (ASIC_IS_AVIVO(rdev)) {
  206. /* avivo cursor are offset into the total surface */
  207. x += crtc->x;
  208. y += crtc->y;
  209. }
  210. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  211. if (x < 0) {
  212. xorigin = min(-x, CURSOR_WIDTH - 1);
  213. x = 0;
  214. }
  215. if (y < 0) {
  216. yorigin = min(-y, CURSOR_HEIGHT - 1);
  217. y = 0;
  218. }
  219. if (ASIC_IS_AVIVO(rdev)) {
  220. int i = 0;
  221. struct drm_crtc *crtc_p;
  222. /* avivo cursor image can't end on 128 pixel boundary or
  223. * go past the end of the frame if both crtcs are enabled
  224. */
  225. list_for_each_entry(crtc_p, &crtc->dev->mode_config.crtc_list, head) {
  226. if (crtc_p->enabled)
  227. i++;
  228. }
  229. if (i > 1) {
  230. int cursor_end, frame_end;
  231. cursor_end = x - xorigin + w;
  232. frame_end = crtc->x + crtc->mode.crtc_hdisplay;
  233. if (cursor_end >= frame_end) {
  234. w = w - (cursor_end - frame_end);
  235. if (!(frame_end & 0x7f))
  236. w--;
  237. } else {
  238. if (!(cursor_end & 0x7f))
  239. w--;
  240. }
  241. if (w <= 0) {
  242. w = 1;
  243. cursor_end = x - xorigin + w;
  244. if (!(cursor_end & 0x7f)) {
  245. x--;
  246. WARN_ON_ONCE(x < 0);
  247. }
  248. }
  249. }
  250. }
  251. radeon_lock_cursor(crtc, true);
  252. if (ASIC_IS_DCE4(rdev)) {
  253. WREG32(EVERGREEN_CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
  254. WREG32(EVERGREEN_CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
  255. WREG32(EVERGREEN_CUR_SIZE + radeon_crtc->crtc_offset,
  256. ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
  257. } else if (ASIC_IS_AVIVO(rdev)) {
  258. WREG32(AVIVO_D1CUR_POSITION + radeon_crtc->crtc_offset, (x << 16) | y);
  259. WREG32(AVIVO_D1CUR_HOT_SPOT + radeon_crtc->crtc_offset, (xorigin << 16) | yorigin);
  260. WREG32(AVIVO_D1CUR_SIZE + radeon_crtc->crtc_offset,
  261. ((w - 1) << 16) | (radeon_crtc->cursor_height - 1));
  262. } else {
  263. if (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)
  264. y *= 2;
  265. WREG32(RADEON_CUR_HORZ_VERT_OFF + radeon_crtc->crtc_offset,
  266. (RADEON_CUR_LOCK
  267. | (xorigin << 16)
  268. | yorigin));
  269. WREG32(RADEON_CUR_HORZ_VERT_POSN + radeon_crtc->crtc_offset,
  270. (RADEON_CUR_LOCK
  271. | (x << 16)
  272. | y));
  273. /* offset is from DISP(2)_BASE_ADDRESS */
  274. WREG32(RADEON_CUR_OFFSET + radeon_crtc->crtc_offset, (radeon_crtc->legacy_cursor_offset +
  275. (yorigin * 256)));
  276. }
  277. radeon_lock_cursor(crtc, false);
  278. return 0;
  279. }