radeon_cs.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634
  1. /*
  2. * Copyright 2008 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Jerome Glisse <glisse@freedesktop.org>
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  32. struct radeon_cs_packet *pkt);
  33. static int radeon_cs_parser_relocs(struct radeon_cs_parser *p)
  34. {
  35. struct drm_device *ddev = p->rdev->ddev;
  36. struct radeon_cs_chunk *chunk;
  37. unsigned i, j;
  38. bool duplicate;
  39. if (p->chunk_relocs_idx == -1) {
  40. return 0;
  41. }
  42. chunk = &p->chunks[p->chunk_relocs_idx];
  43. /* FIXME: we assume that each relocs use 4 dwords */
  44. p->nrelocs = chunk->length_dw / 4;
  45. p->relocs_ptr = kcalloc(p->nrelocs, sizeof(void *), GFP_KERNEL);
  46. if (p->relocs_ptr == NULL) {
  47. return -ENOMEM;
  48. }
  49. p->relocs = kcalloc(p->nrelocs, sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  50. if (p->relocs == NULL) {
  51. return -ENOMEM;
  52. }
  53. for (i = 0; i < p->nrelocs; i++) {
  54. struct drm_radeon_cs_reloc *r;
  55. duplicate = false;
  56. r = (struct drm_radeon_cs_reloc *)&chunk->kdata[i*4];
  57. for (j = 0; j < i; j++) {
  58. if (r->handle == p->relocs[j].handle) {
  59. p->relocs_ptr[i] = &p->relocs[j];
  60. duplicate = true;
  61. break;
  62. }
  63. }
  64. if (!duplicate) {
  65. p->relocs[i].gobj = drm_gem_object_lookup(ddev,
  66. p->filp,
  67. r->handle);
  68. if (p->relocs[i].gobj == NULL) {
  69. DRM_ERROR("gem object lookup failed 0x%x\n",
  70. r->handle);
  71. return -ENOENT;
  72. }
  73. p->relocs_ptr[i] = &p->relocs[i];
  74. p->relocs[i].robj = gem_to_radeon_bo(p->relocs[i].gobj);
  75. p->relocs[i].lobj.bo = p->relocs[i].robj;
  76. p->relocs[i].lobj.wdomain = r->write_domain;
  77. p->relocs[i].lobj.rdomain = r->read_domains;
  78. p->relocs[i].lobj.tv.bo = &p->relocs[i].robj->tbo;
  79. p->relocs[i].handle = r->handle;
  80. p->relocs[i].flags = r->flags;
  81. radeon_bo_list_add_object(&p->relocs[i].lobj,
  82. &p->validated);
  83. } else
  84. p->relocs[i].handle = 0;
  85. }
  86. return radeon_bo_list_validate(&p->validated);
  87. }
  88. static int radeon_cs_get_ring(struct radeon_cs_parser *p, u32 ring, s32 priority)
  89. {
  90. p->priority = priority;
  91. switch (ring) {
  92. default:
  93. DRM_ERROR("unknown ring id: %d\n", ring);
  94. return -EINVAL;
  95. case RADEON_CS_RING_GFX:
  96. p->ring = RADEON_RING_TYPE_GFX_INDEX;
  97. break;
  98. case RADEON_CS_RING_COMPUTE:
  99. if (p->rdev->family >= CHIP_TAHITI) {
  100. if (p->priority > 0)
  101. p->ring = CAYMAN_RING_TYPE_CP1_INDEX;
  102. else
  103. p->ring = CAYMAN_RING_TYPE_CP2_INDEX;
  104. } else
  105. p->ring = RADEON_RING_TYPE_GFX_INDEX;
  106. break;
  107. }
  108. return 0;
  109. }
  110. static void radeon_cs_sync_to(struct radeon_cs_parser *p,
  111. struct radeon_fence *fence)
  112. {
  113. struct radeon_fence *other;
  114. if (!fence)
  115. return;
  116. other = p->ib.sync_to[fence->ring];
  117. p->ib.sync_to[fence->ring] = radeon_fence_later(fence, other);
  118. }
  119. static void radeon_cs_sync_rings(struct radeon_cs_parser *p)
  120. {
  121. int i;
  122. for (i = 0; i < p->nrelocs; i++) {
  123. if (!p->relocs[i].robj)
  124. continue;
  125. radeon_cs_sync_to(p, p->relocs[i].robj->tbo.sync_obj);
  126. }
  127. }
  128. /* XXX: note that this is called from the legacy UMS CS ioctl as well */
  129. int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data)
  130. {
  131. struct drm_radeon_cs *cs = data;
  132. uint64_t *chunk_array_ptr;
  133. unsigned size, i;
  134. u32 ring = RADEON_CS_RING_GFX;
  135. s32 priority = 0;
  136. if (!cs->num_chunks) {
  137. return 0;
  138. }
  139. /* get chunks */
  140. INIT_LIST_HEAD(&p->validated);
  141. p->idx = 0;
  142. p->ib.sa_bo = NULL;
  143. p->ib.semaphore = NULL;
  144. p->const_ib.sa_bo = NULL;
  145. p->const_ib.semaphore = NULL;
  146. p->chunk_ib_idx = -1;
  147. p->chunk_relocs_idx = -1;
  148. p->chunk_flags_idx = -1;
  149. p->chunk_const_ib_idx = -1;
  150. p->chunks_array = kcalloc(cs->num_chunks, sizeof(uint64_t), GFP_KERNEL);
  151. if (p->chunks_array == NULL) {
  152. return -ENOMEM;
  153. }
  154. chunk_array_ptr = (uint64_t *)(unsigned long)(cs->chunks);
  155. if (DRM_COPY_FROM_USER(p->chunks_array, chunk_array_ptr,
  156. sizeof(uint64_t)*cs->num_chunks)) {
  157. return -EFAULT;
  158. }
  159. p->cs_flags = 0;
  160. p->nchunks = cs->num_chunks;
  161. p->chunks = kcalloc(p->nchunks, sizeof(struct radeon_cs_chunk), GFP_KERNEL);
  162. if (p->chunks == NULL) {
  163. return -ENOMEM;
  164. }
  165. for (i = 0; i < p->nchunks; i++) {
  166. struct drm_radeon_cs_chunk __user **chunk_ptr = NULL;
  167. struct drm_radeon_cs_chunk user_chunk;
  168. uint32_t __user *cdata;
  169. chunk_ptr = (void __user*)(unsigned long)p->chunks_array[i];
  170. if (DRM_COPY_FROM_USER(&user_chunk, chunk_ptr,
  171. sizeof(struct drm_radeon_cs_chunk))) {
  172. return -EFAULT;
  173. }
  174. p->chunks[i].length_dw = user_chunk.length_dw;
  175. p->chunks[i].kdata = NULL;
  176. p->chunks[i].chunk_id = user_chunk.chunk_id;
  177. if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_RELOCS) {
  178. p->chunk_relocs_idx = i;
  179. }
  180. if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_IB) {
  181. p->chunk_ib_idx = i;
  182. /* zero length IB isn't useful */
  183. if (p->chunks[i].length_dw == 0)
  184. return -EINVAL;
  185. }
  186. if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_CONST_IB) {
  187. p->chunk_const_ib_idx = i;
  188. /* zero length CONST IB isn't useful */
  189. if (p->chunks[i].length_dw == 0)
  190. return -EINVAL;
  191. }
  192. if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_FLAGS) {
  193. p->chunk_flags_idx = i;
  194. /* zero length flags aren't useful */
  195. if (p->chunks[i].length_dw == 0)
  196. return -EINVAL;
  197. }
  198. p->chunks[i].length_dw = user_chunk.length_dw;
  199. p->chunks[i].user_ptr = (void __user *)(unsigned long)user_chunk.chunk_data;
  200. cdata = (uint32_t *)(unsigned long)user_chunk.chunk_data;
  201. if ((p->chunks[i].chunk_id == RADEON_CHUNK_ID_RELOCS) ||
  202. (p->chunks[i].chunk_id == RADEON_CHUNK_ID_FLAGS)) {
  203. size = p->chunks[i].length_dw * sizeof(uint32_t);
  204. p->chunks[i].kdata = kmalloc(size, GFP_KERNEL);
  205. if (p->chunks[i].kdata == NULL) {
  206. return -ENOMEM;
  207. }
  208. if (DRM_COPY_FROM_USER(p->chunks[i].kdata,
  209. p->chunks[i].user_ptr, size)) {
  210. return -EFAULT;
  211. }
  212. if (p->chunks[i].chunk_id == RADEON_CHUNK_ID_FLAGS) {
  213. p->cs_flags = p->chunks[i].kdata[0];
  214. if (p->chunks[i].length_dw > 1)
  215. ring = p->chunks[i].kdata[1];
  216. if (p->chunks[i].length_dw > 2)
  217. priority = (s32)p->chunks[i].kdata[2];
  218. }
  219. }
  220. }
  221. /* these are KMS only */
  222. if (p->rdev) {
  223. if ((p->cs_flags & RADEON_CS_USE_VM) &&
  224. !p->rdev->vm_manager.enabled) {
  225. DRM_ERROR("VM not active on asic!\n");
  226. return -EINVAL;
  227. }
  228. /* we only support VM on SI+ */
  229. if ((p->rdev->family >= CHIP_TAHITI) &&
  230. ((p->cs_flags & RADEON_CS_USE_VM) == 0)) {
  231. DRM_ERROR("VM required on SI+!\n");
  232. return -EINVAL;
  233. }
  234. if (radeon_cs_get_ring(p, ring, priority))
  235. return -EINVAL;
  236. }
  237. /* deal with non-vm */
  238. if ((p->chunk_ib_idx != -1) &&
  239. ((p->cs_flags & RADEON_CS_USE_VM) == 0) &&
  240. (p->chunks[p->chunk_ib_idx].chunk_id == RADEON_CHUNK_ID_IB)) {
  241. if (p->chunks[p->chunk_ib_idx].length_dw > (16 * 1024)) {
  242. DRM_ERROR("cs IB too big: %d\n",
  243. p->chunks[p->chunk_ib_idx].length_dw);
  244. return -EINVAL;
  245. }
  246. if ((p->rdev->flags & RADEON_IS_AGP)) {
  247. p->chunks[p->chunk_ib_idx].kpage[0] = kmalloc(PAGE_SIZE, GFP_KERNEL);
  248. p->chunks[p->chunk_ib_idx].kpage[1] = kmalloc(PAGE_SIZE, GFP_KERNEL);
  249. if (p->chunks[p->chunk_ib_idx].kpage[0] == NULL ||
  250. p->chunks[p->chunk_ib_idx].kpage[1] == NULL) {
  251. kfree(p->chunks[i].kpage[0]);
  252. kfree(p->chunks[i].kpage[1]);
  253. return -ENOMEM;
  254. }
  255. }
  256. p->chunks[p->chunk_ib_idx].kpage_idx[0] = -1;
  257. p->chunks[p->chunk_ib_idx].kpage_idx[1] = -1;
  258. p->chunks[p->chunk_ib_idx].last_copied_page = -1;
  259. p->chunks[p->chunk_ib_idx].last_page_index =
  260. ((p->chunks[p->chunk_ib_idx].length_dw * 4) - 1) / PAGE_SIZE;
  261. }
  262. return 0;
  263. }
  264. /**
  265. * cs_parser_fini() - clean parser states
  266. * @parser: parser structure holding parsing context.
  267. * @error: error number
  268. *
  269. * If error is set than unvalidate buffer, otherwise just free memory
  270. * used by parsing context.
  271. **/
  272. static void radeon_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  273. {
  274. unsigned i;
  275. if (!error) {
  276. ttm_eu_fence_buffer_objects(&parser->validated,
  277. parser->ib.fence);
  278. } else {
  279. ttm_eu_backoff_reservation(&parser->validated);
  280. }
  281. if (parser->relocs != NULL) {
  282. for (i = 0; i < parser->nrelocs; i++) {
  283. if (parser->relocs[i].gobj)
  284. drm_gem_object_unreference_unlocked(parser->relocs[i].gobj);
  285. }
  286. }
  287. kfree(parser->track);
  288. kfree(parser->relocs);
  289. kfree(parser->relocs_ptr);
  290. for (i = 0; i < parser->nchunks; i++) {
  291. kfree(parser->chunks[i].kdata);
  292. if ((parser->rdev->flags & RADEON_IS_AGP)) {
  293. kfree(parser->chunks[i].kpage[0]);
  294. kfree(parser->chunks[i].kpage[1]);
  295. }
  296. }
  297. kfree(parser->chunks);
  298. kfree(parser->chunks_array);
  299. radeon_ib_free(parser->rdev, &parser->ib);
  300. radeon_ib_free(parser->rdev, &parser->const_ib);
  301. }
  302. static int radeon_cs_ib_chunk(struct radeon_device *rdev,
  303. struct radeon_cs_parser *parser)
  304. {
  305. struct radeon_cs_chunk *ib_chunk;
  306. int r;
  307. if (parser->chunk_ib_idx == -1)
  308. return 0;
  309. if (parser->cs_flags & RADEON_CS_USE_VM)
  310. return 0;
  311. ib_chunk = &parser->chunks[parser->chunk_ib_idx];
  312. /* Copy the packet into the IB, the parser will read from the
  313. * input memory (cached) and write to the IB (which can be
  314. * uncached).
  315. */
  316. r = radeon_ib_get(rdev, parser->ring, &parser->ib,
  317. NULL, ib_chunk->length_dw * 4);
  318. if (r) {
  319. DRM_ERROR("Failed to get ib !\n");
  320. return r;
  321. }
  322. parser->ib.length_dw = ib_chunk->length_dw;
  323. r = radeon_cs_parse(rdev, parser->ring, parser);
  324. if (r || parser->parser_error) {
  325. DRM_ERROR("Invalid command stream !\n");
  326. return r;
  327. }
  328. r = radeon_cs_finish_pages(parser);
  329. if (r) {
  330. DRM_ERROR("Invalid command stream !\n");
  331. return r;
  332. }
  333. radeon_cs_sync_rings(parser);
  334. r = radeon_ib_schedule(rdev, &parser->ib, NULL);
  335. if (r) {
  336. DRM_ERROR("Failed to schedule IB !\n");
  337. }
  338. return r;
  339. }
  340. static int radeon_bo_vm_update_pte(struct radeon_cs_parser *parser,
  341. struct radeon_vm *vm)
  342. {
  343. struct radeon_device *rdev = parser->rdev;
  344. struct radeon_bo_list *lobj;
  345. struct radeon_bo *bo;
  346. int r;
  347. r = radeon_vm_bo_update_pte(rdev, vm, rdev->ring_tmp_bo.bo, &rdev->ring_tmp_bo.bo->tbo.mem);
  348. if (r) {
  349. return r;
  350. }
  351. list_for_each_entry(lobj, &parser->validated, tv.head) {
  352. bo = lobj->bo;
  353. r = radeon_vm_bo_update_pte(parser->rdev, vm, bo, &bo->tbo.mem);
  354. if (r) {
  355. return r;
  356. }
  357. }
  358. return 0;
  359. }
  360. static int radeon_cs_ib_vm_chunk(struct radeon_device *rdev,
  361. struct radeon_cs_parser *parser)
  362. {
  363. struct radeon_cs_chunk *ib_chunk;
  364. struct radeon_fpriv *fpriv = parser->filp->driver_priv;
  365. struct radeon_vm *vm = &fpriv->vm;
  366. int r;
  367. if (parser->chunk_ib_idx == -1)
  368. return 0;
  369. if ((parser->cs_flags & RADEON_CS_USE_VM) == 0)
  370. return 0;
  371. if ((rdev->family >= CHIP_TAHITI) &&
  372. (parser->chunk_const_ib_idx != -1)) {
  373. ib_chunk = &parser->chunks[parser->chunk_const_ib_idx];
  374. if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
  375. DRM_ERROR("cs IB CONST too big: %d\n", ib_chunk->length_dw);
  376. return -EINVAL;
  377. }
  378. r = radeon_ib_get(rdev, parser->ring, &parser->const_ib,
  379. vm, ib_chunk->length_dw * 4);
  380. if (r) {
  381. DRM_ERROR("Failed to get const ib !\n");
  382. return r;
  383. }
  384. parser->const_ib.is_const_ib = true;
  385. parser->const_ib.length_dw = ib_chunk->length_dw;
  386. /* Copy the packet into the IB */
  387. if (DRM_COPY_FROM_USER(parser->const_ib.ptr, ib_chunk->user_ptr,
  388. ib_chunk->length_dw * 4)) {
  389. return -EFAULT;
  390. }
  391. r = radeon_ring_ib_parse(rdev, parser->ring, &parser->const_ib);
  392. if (r) {
  393. return r;
  394. }
  395. }
  396. ib_chunk = &parser->chunks[parser->chunk_ib_idx];
  397. if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
  398. DRM_ERROR("cs IB too big: %d\n", ib_chunk->length_dw);
  399. return -EINVAL;
  400. }
  401. r = radeon_ib_get(rdev, parser->ring, &parser->ib,
  402. vm, ib_chunk->length_dw * 4);
  403. if (r) {
  404. DRM_ERROR("Failed to get ib !\n");
  405. return r;
  406. }
  407. parser->ib.length_dw = ib_chunk->length_dw;
  408. /* Copy the packet into the IB */
  409. if (DRM_COPY_FROM_USER(parser->ib.ptr, ib_chunk->user_ptr,
  410. ib_chunk->length_dw * 4)) {
  411. return -EFAULT;
  412. }
  413. r = radeon_ring_ib_parse(rdev, parser->ring, &parser->ib);
  414. if (r) {
  415. return r;
  416. }
  417. mutex_lock(&rdev->vm_manager.lock);
  418. mutex_lock(&vm->mutex);
  419. r = radeon_vm_alloc_pt(rdev, vm);
  420. if (r) {
  421. goto out;
  422. }
  423. r = radeon_bo_vm_update_pte(parser, vm);
  424. if (r) {
  425. goto out;
  426. }
  427. radeon_cs_sync_rings(parser);
  428. radeon_cs_sync_to(parser, vm->fence);
  429. radeon_cs_sync_to(parser, radeon_vm_grab_id(rdev, vm, parser->ring));
  430. if ((rdev->family >= CHIP_TAHITI) &&
  431. (parser->chunk_const_ib_idx != -1)) {
  432. r = radeon_ib_schedule(rdev, &parser->ib, &parser->const_ib);
  433. } else {
  434. r = radeon_ib_schedule(rdev, &parser->ib, NULL);
  435. }
  436. if (!r) {
  437. radeon_vm_fence(rdev, vm, parser->ib.fence);
  438. }
  439. out:
  440. radeon_vm_add_to_lru(rdev, vm);
  441. mutex_unlock(&vm->mutex);
  442. mutex_unlock(&rdev->vm_manager.lock);
  443. return r;
  444. }
  445. static int radeon_cs_handle_lockup(struct radeon_device *rdev, int r)
  446. {
  447. if (r == -EDEADLK) {
  448. r = radeon_gpu_reset(rdev);
  449. if (!r)
  450. r = -EAGAIN;
  451. }
  452. return r;
  453. }
  454. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  455. {
  456. struct radeon_device *rdev = dev->dev_private;
  457. struct radeon_cs_parser parser;
  458. int r;
  459. down_read(&rdev->exclusive_lock);
  460. if (!rdev->accel_working) {
  461. up_read(&rdev->exclusive_lock);
  462. return -EBUSY;
  463. }
  464. /* initialize parser */
  465. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  466. parser.filp = filp;
  467. parser.rdev = rdev;
  468. parser.dev = rdev->dev;
  469. parser.family = rdev->family;
  470. r = radeon_cs_parser_init(&parser, data);
  471. if (r) {
  472. DRM_ERROR("Failed to initialize parser !\n");
  473. radeon_cs_parser_fini(&parser, r);
  474. up_read(&rdev->exclusive_lock);
  475. r = radeon_cs_handle_lockup(rdev, r);
  476. return r;
  477. }
  478. r = radeon_cs_parser_relocs(&parser);
  479. if (r) {
  480. if (r != -ERESTARTSYS)
  481. DRM_ERROR("Failed to parse relocation %d!\n", r);
  482. radeon_cs_parser_fini(&parser, r);
  483. up_read(&rdev->exclusive_lock);
  484. r = radeon_cs_handle_lockup(rdev, r);
  485. return r;
  486. }
  487. r = radeon_cs_ib_chunk(rdev, &parser);
  488. if (r) {
  489. goto out;
  490. }
  491. r = radeon_cs_ib_vm_chunk(rdev, &parser);
  492. if (r) {
  493. goto out;
  494. }
  495. out:
  496. radeon_cs_parser_fini(&parser, r);
  497. up_read(&rdev->exclusive_lock);
  498. r = radeon_cs_handle_lockup(rdev, r);
  499. return r;
  500. }
  501. int radeon_cs_finish_pages(struct radeon_cs_parser *p)
  502. {
  503. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  504. int i;
  505. int size = PAGE_SIZE;
  506. for (i = ibc->last_copied_page + 1; i <= ibc->last_page_index; i++) {
  507. if (i == ibc->last_page_index) {
  508. size = (ibc->length_dw * 4) % PAGE_SIZE;
  509. if (size == 0)
  510. size = PAGE_SIZE;
  511. }
  512. if (DRM_COPY_FROM_USER(p->ib.ptr + (i * (PAGE_SIZE/4)),
  513. ibc->user_ptr + (i * PAGE_SIZE),
  514. size))
  515. return -EFAULT;
  516. }
  517. return 0;
  518. }
  519. static int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx)
  520. {
  521. int new_page;
  522. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  523. int i;
  524. int size = PAGE_SIZE;
  525. bool copy1 = (p->rdev->flags & RADEON_IS_AGP) ? false : true;
  526. for (i = ibc->last_copied_page + 1; i < pg_idx; i++) {
  527. if (DRM_COPY_FROM_USER(p->ib.ptr + (i * (PAGE_SIZE/4)),
  528. ibc->user_ptr + (i * PAGE_SIZE),
  529. PAGE_SIZE)) {
  530. p->parser_error = -EFAULT;
  531. return 0;
  532. }
  533. }
  534. if (pg_idx == ibc->last_page_index) {
  535. size = (ibc->length_dw * 4) % PAGE_SIZE;
  536. if (size == 0)
  537. size = PAGE_SIZE;
  538. }
  539. new_page = ibc->kpage_idx[0] < ibc->kpage_idx[1] ? 0 : 1;
  540. if (copy1)
  541. ibc->kpage[new_page] = p->ib.ptr + (pg_idx * (PAGE_SIZE / 4));
  542. if (DRM_COPY_FROM_USER(ibc->kpage[new_page],
  543. ibc->user_ptr + (pg_idx * PAGE_SIZE),
  544. size)) {
  545. p->parser_error = -EFAULT;
  546. return 0;
  547. }
  548. /* copy to IB for non single case */
  549. if (!copy1)
  550. memcpy((void *)(p->ib.ptr+(pg_idx*(PAGE_SIZE/4))), ibc->kpage[new_page], size);
  551. ibc->last_copied_page = pg_idx;
  552. ibc->kpage_idx[new_page] = pg_idx;
  553. return new_page;
  554. }
  555. u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  556. {
  557. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  558. u32 pg_idx, pg_offset;
  559. u32 idx_value = 0;
  560. int new_page;
  561. pg_idx = (idx * 4) / PAGE_SIZE;
  562. pg_offset = (idx * 4) % PAGE_SIZE;
  563. if (ibc->kpage_idx[0] == pg_idx)
  564. return ibc->kpage[0][pg_offset/4];
  565. if (ibc->kpage_idx[1] == pg_idx)
  566. return ibc->kpage[1][pg_offset/4];
  567. new_page = radeon_cs_update_pages(p, pg_idx);
  568. if (new_page < 0) {
  569. p->parser_error = new_page;
  570. return 0;
  571. }
  572. idx_value = ibc->kpage[new_page][pg_offset/4];
  573. return idx_value;
  574. }