radeon_cp.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon_drv.h"
  35. #include "r300_reg.h"
  36. #define RADEON_FIFO_DEBUG 0
  37. /* Firmware Names */
  38. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  39. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  40. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  41. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  42. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  43. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  44. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  45. MODULE_FIRMWARE(FIRMWARE_R100);
  46. MODULE_FIRMWARE(FIRMWARE_R200);
  47. MODULE_FIRMWARE(FIRMWARE_R300);
  48. MODULE_FIRMWARE(FIRMWARE_R420);
  49. MODULE_FIRMWARE(FIRMWARE_RS690);
  50. MODULE_FIRMWARE(FIRMWARE_RS600);
  51. MODULE_FIRMWARE(FIRMWARE_R520);
  52. static int radeon_do_cleanup_cp(struct drm_device * dev);
  53. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  54. u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  55. {
  56. u32 val;
  57. if (dev_priv->flags & RADEON_IS_AGP) {
  58. val = DRM_READ32(dev_priv->ring_rptr, off);
  59. } else {
  60. val = *(((volatile u32 *)
  61. dev_priv->ring_rptr->handle) +
  62. (off / sizeof(u32)));
  63. val = le32_to_cpu(val);
  64. }
  65. return val;
  66. }
  67. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  68. {
  69. if (dev_priv->writeback_works)
  70. return radeon_read_ring_rptr(dev_priv, 0);
  71. else {
  72. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  73. return RADEON_READ(R600_CP_RB_RPTR);
  74. else
  75. return RADEON_READ(RADEON_CP_RB_RPTR);
  76. }
  77. }
  78. void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  79. {
  80. if (dev_priv->flags & RADEON_IS_AGP)
  81. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  82. else
  83. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  84. (off / sizeof(u32))) = cpu_to_le32(val);
  85. }
  86. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  87. {
  88. radeon_write_ring_rptr(dev_priv, 0, val);
  89. }
  90. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  91. {
  92. if (dev_priv->writeback_works) {
  93. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  94. return radeon_read_ring_rptr(dev_priv,
  95. R600_SCRATCHOFF(index));
  96. else
  97. return radeon_read_ring_rptr(dev_priv,
  98. RADEON_SCRATCHOFF(index));
  99. } else {
  100. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  101. return RADEON_READ(R600_SCRATCH_REG0 + 4*index);
  102. else
  103. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  104. }
  105. }
  106. u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr)
  107. {
  108. u32 ret;
  109. if (addr < 0x10000)
  110. ret = DRM_READ32(dev_priv->mmio, addr);
  111. else {
  112. DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, addr);
  113. ret = DRM_READ32(dev_priv->mmio, RADEON_MM_DATA);
  114. }
  115. return ret;
  116. }
  117. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  118. {
  119. u32 ret;
  120. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  121. ret = RADEON_READ(R520_MC_IND_DATA);
  122. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  123. return ret;
  124. }
  125. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  126. {
  127. u32 ret;
  128. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  129. ret = RADEON_READ(RS480_NB_MC_DATA);
  130. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  131. return ret;
  132. }
  133. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  134. {
  135. u32 ret;
  136. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  137. ret = RADEON_READ(RS690_MC_DATA);
  138. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  139. return ret;
  140. }
  141. static u32 RS600_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  142. {
  143. u32 ret;
  144. RADEON_WRITE(RS600_MC_INDEX, ((addr & RS600_MC_ADDR_MASK) |
  145. RS600_MC_IND_CITF_ARB0));
  146. ret = RADEON_READ(RS600_MC_DATA);
  147. return ret;
  148. }
  149. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  150. {
  151. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  152. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  153. return RS690_READ_MCIND(dev_priv, addr);
  154. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  155. return RS600_READ_MCIND(dev_priv, addr);
  156. else
  157. return RS480_READ_MCIND(dev_priv, addr);
  158. }
  159. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  160. {
  161. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  162. return RADEON_READ(R700_MC_VM_FB_LOCATION);
  163. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  164. return RADEON_READ(R600_MC_VM_FB_LOCATION);
  165. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  166. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  167. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  168. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  169. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  170. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  171. return RS600_READ_MCIND(dev_priv, RS600_MC_FB_LOCATION);
  172. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  173. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  174. else
  175. return RADEON_READ(RADEON_MC_FB_LOCATION);
  176. }
  177. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  178. {
  179. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  180. RADEON_WRITE(R700_MC_VM_FB_LOCATION, fb_loc);
  181. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  182. RADEON_WRITE(R600_MC_VM_FB_LOCATION, fb_loc);
  183. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  184. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  185. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  186. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  187. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  188. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  189. RS600_WRITE_MCIND(RS600_MC_FB_LOCATION, fb_loc);
  190. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  191. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  192. else
  193. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  194. }
  195. void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  196. {
  197. /*R6xx/R7xx: AGP_TOP and BOT are actually 18 bits each */
  198. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  199. RADEON_WRITE(R700_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  200. RADEON_WRITE(R700_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  201. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  202. RADEON_WRITE(R600_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  203. RADEON_WRITE(R600_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  204. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  205. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  206. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  207. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  208. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  209. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  210. RS600_WRITE_MCIND(RS600_MC_AGP_LOCATION, agp_loc);
  211. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  212. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  213. else
  214. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  215. }
  216. void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  217. {
  218. u32 agp_base_hi = upper_32_bits(agp_base);
  219. u32 agp_base_lo = agp_base & 0xffffffff;
  220. u32 r6xx_agp_base = (agp_base >> 22) & 0x3ffff;
  221. /* R6xx/R7xx must be aligned to a 4MB boundary */
  222. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  223. RADEON_WRITE(R700_MC_VM_AGP_BASE, r6xx_agp_base);
  224. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  225. RADEON_WRITE(R600_MC_VM_AGP_BASE, r6xx_agp_base);
  226. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  227. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  228. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  229. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  230. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  231. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  232. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  233. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  234. RS600_WRITE_MCIND(RS600_AGP_BASE, agp_base_lo);
  235. RS600_WRITE_MCIND(RS600_AGP_BASE_2, agp_base_hi);
  236. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  237. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  238. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  239. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  240. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  241. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  242. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  243. } else {
  244. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  245. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  246. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  247. }
  248. }
  249. void radeon_enable_bm(struct drm_radeon_private *dev_priv)
  250. {
  251. u32 tmp;
  252. /* Turn on bus mastering */
  253. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  254. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  255. /* rs600/rs690/rs740 */
  256. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  257. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  258. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  259. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  260. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  261. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  262. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  263. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  264. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  265. } /* PCIE cards appears to not need this */
  266. }
  267. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  268. {
  269. drm_radeon_private_t *dev_priv = dev->dev_private;
  270. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  271. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  272. }
  273. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  274. {
  275. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  276. return RADEON_READ(RADEON_PCIE_DATA);
  277. }
  278. #if RADEON_FIFO_DEBUG
  279. static void radeon_status(drm_radeon_private_t * dev_priv)
  280. {
  281. printk("%s:\n", __func__);
  282. printk("RBBM_STATUS = 0x%08x\n",
  283. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  284. printk("CP_RB_RTPR = 0x%08x\n",
  285. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  286. printk("CP_RB_WTPR = 0x%08x\n",
  287. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  288. printk("AIC_CNTL = 0x%08x\n",
  289. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  290. printk("AIC_STAT = 0x%08x\n",
  291. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  292. printk("AIC_PT_BASE = 0x%08x\n",
  293. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  294. printk("TLB_ADDR = 0x%08x\n",
  295. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  296. printk("TLB_DATA = 0x%08x\n",
  297. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  298. }
  299. #endif
  300. /* ================================================================
  301. * Engine, FIFO control
  302. */
  303. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  304. {
  305. u32 tmp;
  306. int i;
  307. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  308. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  309. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  310. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  311. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  312. for (i = 0; i < dev_priv->usec_timeout; i++) {
  313. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  314. & RADEON_RB3D_DC_BUSY)) {
  315. return 0;
  316. }
  317. DRM_UDELAY(1);
  318. }
  319. } else {
  320. /* don't flush or purge cache here or lockup */
  321. return 0;
  322. }
  323. #if RADEON_FIFO_DEBUG
  324. DRM_ERROR("failed!\n");
  325. radeon_status(dev_priv);
  326. #endif
  327. return -EBUSY;
  328. }
  329. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  330. {
  331. int i;
  332. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  333. for (i = 0; i < dev_priv->usec_timeout; i++) {
  334. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  335. & RADEON_RBBM_FIFOCNT_MASK);
  336. if (slots >= entries)
  337. return 0;
  338. DRM_UDELAY(1);
  339. }
  340. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  341. RADEON_READ(RADEON_RBBM_STATUS),
  342. RADEON_READ(R300_VAP_CNTL_STATUS));
  343. #if RADEON_FIFO_DEBUG
  344. DRM_ERROR("failed!\n");
  345. radeon_status(dev_priv);
  346. #endif
  347. return -EBUSY;
  348. }
  349. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  350. {
  351. int i, ret;
  352. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  353. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  354. if (ret)
  355. return ret;
  356. for (i = 0; i < dev_priv->usec_timeout; i++) {
  357. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  358. & RADEON_RBBM_ACTIVE)) {
  359. radeon_do_pixcache_flush(dev_priv);
  360. return 0;
  361. }
  362. DRM_UDELAY(1);
  363. }
  364. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  365. RADEON_READ(RADEON_RBBM_STATUS),
  366. RADEON_READ(R300_VAP_CNTL_STATUS));
  367. #if RADEON_FIFO_DEBUG
  368. DRM_ERROR("failed!\n");
  369. radeon_status(dev_priv);
  370. #endif
  371. return -EBUSY;
  372. }
  373. static void radeon_init_pipes(struct drm_device *dev)
  374. {
  375. drm_radeon_private_t *dev_priv = dev->dev_private;
  376. uint32_t gb_tile_config, gb_pipe_sel = 0;
  377. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) {
  378. uint32_t z_pipe_sel = RADEON_READ(RV530_GB_PIPE_SELECT2);
  379. if ((z_pipe_sel & 3) == 3)
  380. dev_priv->num_z_pipes = 2;
  381. else
  382. dev_priv->num_z_pipes = 1;
  383. } else
  384. dev_priv->num_z_pipes = 1;
  385. /* RS4xx/RS6xx/R4xx/R5xx */
  386. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  387. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  388. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  389. /* SE cards have 1 pipe */
  390. if ((dev->pdev->device == 0x5e4c) ||
  391. (dev->pdev->device == 0x5e4f))
  392. dev_priv->num_gb_pipes = 1;
  393. } else {
  394. /* R3xx */
  395. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300 &&
  396. dev->pdev->device != 0x4144) ||
  397. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350 &&
  398. dev->pdev->device != 0x4148)) {
  399. dev_priv->num_gb_pipes = 2;
  400. } else {
  401. /* RV3xx/R300 AD/R350 AH */
  402. dev_priv->num_gb_pipes = 1;
  403. }
  404. }
  405. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  406. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  407. switch (dev_priv->num_gb_pipes) {
  408. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  409. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  410. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  411. default:
  412. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  413. }
  414. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  415. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  416. RADEON_WRITE(R300_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  417. }
  418. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  419. radeon_do_wait_for_idle(dev_priv);
  420. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  421. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  422. R300_DC_AUTOFLUSH_ENABLE |
  423. R300_DC_DC_DISABLE_IGNORE_PE));
  424. }
  425. /* ================================================================
  426. * CP control, initialization
  427. */
  428. /* Load the microcode for the CP */
  429. static int radeon_cp_init_microcode(drm_radeon_private_t *dev_priv)
  430. {
  431. struct platform_device *pdev;
  432. const char *fw_name = NULL;
  433. int err;
  434. DRM_DEBUG("\n");
  435. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  436. err = IS_ERR(pdev);
  437. if (err) {
  438. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  439. return -EINVAL;
  440. }
  441. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  442. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  443. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  444. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  445. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  446. DRM_INFO("Loading R100 Microcode\n");
  447. fw_name = FIRMWARE_R100;
  448. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  449. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  450. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  451. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  452. DRM_INFO("Loading R200 Microcode\n");
  453. fw_name = FIRMWARE_R200;
  454. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  455. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  456. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  457. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  458. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  459. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  460. DRM_INFO("Loading R300 Microcode\n");
  461. fw_name = FIRMWARE_R300;
  462. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  463. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  464. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  465. DRM_INFO("Loading R400 Microcode\n");
  466. fw_name = FIRMWARE_R420;
  467. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  468. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  469. DRM_INFO("Loading RS690/RS740 Microcode\n");
  470. fw_name = FIRMWARE_RS690;
  471. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  472. DRM_INFO("Loading RS600 Microcode\n");
  473. fw_name = FIRMWARE_RS600;
  474. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  475. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  476. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  477. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  478. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  479. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  480. DRM_INFO("Loading R500 Microcode\n");
  481. fw_name = FIRMWARE_R520;
  482. }
  483. err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
  484. platform_device_unregister(pdev);
  485. if (err) {
  486. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  487. fw_name);
  488. } else if (dev_priv->me_fw->size % 8) {
  489. printk(KERN_ERR
  490. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  491. dev_priv->me_fw->size, fw_name);
  492. err = -EINVAL;
  493. release_firmware(dev_priv->me_fw);
  494. dev_priv->me_fw = NULL;
  495. }
  496. return err;
  497. }
  498. static void radeon_cp_load_microcode(drm_radeon_private_t *dev_priv)
  499. {
  500. const __be32 *fw_data;
  501. int i, size;
  502. radeon_do_wait_for_idle(dev_priv);
  503. if (dev_priv->me_fw) {
  504. size = dev_priv->me_fw->size / 4;
  505. fw_data = (const __be32 *)&dev_priv->me_fw->data[0];
  506. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  507. for (i = 0; i < size; i += 2) {
  508. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  509. be32_to_cpup(&fw_data[i]));
  510. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  511. be32_to_cpup(&fw_data[i + 1]));
  512. }
  513. }
  514. }
  515. /* Flush any pending commands to the CP. This should only be used just
  516. * prior to a wait for idle, as it informs the engine that the command
  517. * stream is ending.
  518. */
  519. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  520. {
  521. DRM_DEBUG("\n");
  522. #if 0
  523. u32 tmp;
  524. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  525. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  526. #endif
  527. }
  528. /* Wait for the CP to go idle.
  529. */
  530. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  531. {
  532. RING_LOCALS;
  533. DRM_DEBUG("\n");
  534. BEGIN_RING(6);
  535. RADEON_PURGE_CACHE();
  536. RADEON_PURGE_ZCACHE();
  537. RADEON_WAIT_UNTIL_IDLE();
  538. ADVANCE_RING();
  539. COMMIT_RING();
  540. return radeon_do_wait_for_idle(dev_priv);
  541. }
  542. /* Start the Command Processor.
  543. */
  544. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  545. {
  546. RING_LOCALS;
  547. DRM_DEBUG("\n");
  548. radeon_do_wait_for_idle(dev_priv);
  549. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  550. dev_priv->cp_running = 1;
  551. /* on r420, any DMA from CP to system memory while 2D is active
  552. * can cause a hang. workaround is to queue a CP RESYNC token
  553. */
  554. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) {
  555. BEGIN_RING(3);
  556. OUT_RING(CP_PACKET0(R300_CP_RESYNC_ADDR, 1));
  557. OUT_RING(5); /* scratch reg 5 */
  558. OUT_RING(0xdeadbeef);
  559. ADVANCE_RING();
  560. COMMIT_RING();
  561. }
  562. BEGIN_RING(8);
  563. /* isync can only be written through cp on r5xx write it here */
  564. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  565. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  566. RADEON_ISYNC_ANY3D_IDLE2D |
  567. RADEON_ISYNC_WAIT_IDLEGUI |
  568. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  569. RADEON_PURGE_CACHE();
  570. RADEON_PURGE_ZCACHE();
  571. RADEON_WAIT_UNTIL_IDLE();
  572. ADVANCE_RING();
  573. COMMIT_RING();
  574. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  575. }
  576. /* Reset the Command Processor. This will not flush any pending
  577. * commands, so you must wait for the CP command stream to complete
  578. * before calling this routine.
  579. */
  580. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  581. {
  582. u32 cur_read_ptr;
  583. DRM_DEBUG("\n");
  584. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  585. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  586. SET_RING_HEAD(dev_priv, cur_read_ptr);
  587. dev_priv->ring.tail = cur_read_ptr;
  588. }
  589. /* Stop the Command Processor. This will not flush any pending
  590. * commands, so you must flush the command stream and wait for the CP
  591. * to go idle before calling this routine.
  592. */
  593. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  594. {
  595. RING_LOCALS;
  596. DRM_DEBUG("\n");
  597. /* finish the pending CP_RESYNC token */
  598. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) {
  599. BEGIN_RING(2);
  600. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  601. OUT_RING(R300_RB3D_DC_FINISH);
  602. ADVANCE_RING();
  603. COMMIT_RING();
  604. radeon_do_wait_for_idle(dev_priv);
  605. }
  606. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  607. dev_priv->cp_running = 0;
  608. }
  609. /* Reset the engine. This will stop the CP if it is running.
  610. */
  611. static int radeon_do_engine_reset(struct drm_device * dev)
  612. {
  613. drm_radeon_private_t *dev_priv = dev->dev_private;
  614. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  615. DRM_DEBUG("\n");
  616. radeon_do_pixcache_flush(dev_priv);
  617. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  618. /* may need something similar for newer chips */
  619. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  620. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  621. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  622. RADEON_FORCEON_MCLKA |
  623. RADEON_FORCEON_MCLKB |
  624. RADEON_FORCEON_YCLKA |
  625. RADEON_FORCEON_YCLKB |
  626. RADEON_FORCEON_MC |
  627. RADEON_FORCEON_AIC));
  628. }
  629. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  630. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  631. RADEON_SOFT_RESET_CP |
  632. RADEON_SOFT_RESET_HI |
  633. RADEON_SOFT_RESET_SE |
  634. RADEON_SOFT_RESET_RE |
  635. RADEON_SOFT_RESET_PP |
  636. RADEON_SOFT_RESET_E2 |
  637. RADEON_SOFT_RESET_RB));
  638. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  639. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  640. ~(RADEON_SOFT_RESET_CP |
  641. RADEON_SOFT_RESET_HI |
  642. RADEON_SOFT_RESET_SE |
  643. RADEON_SOFT_RESET_RE |
  644. RADEON_SOFT_RESET_PP |
  645. RADEON_SOFT_RESET_E2 |
  646. RADEON_SOFT_RESET_RB)));
  647. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  648. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  649. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  650. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  651. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  652. }
  653. /* setup the raster pipes */
  654. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  655. radeon_init_pipes(dev);
  656. /* Reset the CP ring */
  657. radeon_do_cp_reset(dev_priv);
  658. /* The CP is no longer running after an engine reset */
  659. dev_priv->cp_running = 0;
  660. /* Reset any pending vertex, indirect buffers */
  661. radeon_freelist_reset(dev);
  662. return 0;
  663. }
  664. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  665. drm_radeon_private_t *dev_priv,
  666. struct drm_file *file_priv)
  667. {
  668. struct drm_radeon_master_private *master_priv;
  669. u32 ring_start, cur_read_ptr;
  670. /* Initialize the memory controller. With new memory map, the fb location
  671. * is not changed, it should have been properly initialized already. Part
  672. * of the problem is that the code below is bogus, assuming the GART is
  673. * always appended to the fb which is not necessarily the case
  674. */
  675. if (!dev_priv->new_memmap)
  676. radeon_write_fb_location(dev_priv,
  677. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  678. | (dev_priv->fb_location >> 16));
  679. #if __OS_HAS_AGP
  680. if (dev_priv->flags & RADEON_IS_AGP) {
  681. radeon_write_agp_base(dev_priv, dev->agp->base);
  682. radeon_write_agp_location(dev_priv,
  683. (((dev_priv->gart_vm_start - 1 +
  684. dev_priv->gart_size) & 0xffff0000) |
  685. (dev_priv->gart_vm_start >> 16)));
  686. ring_start = (dev_priv->cp_ring->offset
  687. - dev->agp->base
  688. + dev_priv->gart_vm_start);
  689. } else
  690. #endif
  691. ring_start = (dev_priv->cp_ring->offset
  692. - (unsigned long)dev->sg->virtual
  693. + dev_priv->gart_vm_start);
  694. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  695. /* Set the write pointer delay */
  696. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  697. /* Initialize the ring buffer's read and write pointers */
  698. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  699. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  700. SET_RING_HEAD(dev_priv, cur_read_ptr);
  701. dev_priv->ring.tail = cur_read_ptr;
  702. #if __OS_HAS_AGP
  703. if (dev_priv->flags & RADEON_IS_AGP) {
  704. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  705. dev_priv->ring_rptr->offset
  706. - dev->agp->base + dev_priv->gart_vm_start);
  707. } else
  708. #endif
  709. {
  710. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  711. dev_priv->ring_rptr->offset
  712. - ((unsigned long) dev->sg->virtual)
  713. + dev_priv->gart_vm_start);
  714. }
  715. /* Set ring buffer size */
  716. #ifdef __BIG_ENDIAN
  717. RADEON_WRITE(RADEON_CP_RB_CNTL,
  718. RADEON_BUF_SWAP_32BIT |
  719. (dev_priv->ring.fetch_size_l2ow << 18) |
  720. (dev_priv->ring.rptr_update_l2qw << 8) |
  721. dev_priv->ring.size_l2qw);
  722. #else
  723. RADEON_WRITE(RADEON_CP_RB_CNTL,
  724. (dev_priv->ring.fetch_size_l2ow << 18) |
  725. (dev_priv->ring.rptr_update_l2qw << 8) |
  726. dev_priv->ring.size_l2qw);
  727. #endif
  728. /* Initialize the scratch register pointer. This will cause
  729. * the scratch register values to be written out to memory
  730. * whenever they are updated.
  731. *
  732. * We simply put this behind the ring read pointer, this works
  733. * with PCI GART as well as (whatever kind of) AGP GART
  734. */
  735. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  736. + RADEON_SCRATCH_REG_OFFSET);
  737. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  738. radeon_enable_bm(dev_priv);
  739. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  740. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  741. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  742. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  743. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  744. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  745. /* reset sarea copies of these */
  746. master_priv = file_priv->master->driver_priv;
  747. if (master_priv->sarea_priv) {
  748. master_priv->sarea_priv->last_frame = 0;
  749. master_priv->sarea_priv->last_dispatch = 0;
  750. master_priv->sarea_priv->last_clear = 0;
  751. }
  752. radeon_do_wait_for_idle(dev_priv);
  753. /* Sync everything up */
  754. RADEON_WRITE(RADEON_ISYNC_CNTL,
  755. (RADEON_ISYNC_ANY2D_IDLE3D |
  756. RADEON_ISYNC_ANY3D_IDLE2D |
  757. RADEON_ISYNC_WAIT_IDLEGUI |
  758. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  759. }
  760. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  761. {
  762. u32 tmp;
  763. /* Start with assuming that writeback doesn't work */
  764. dev_priv->writeback_works = 0;
  765. /* Writeback doesn't seem to work everywhere, test it here and possibly
  766. * enable it if it appears to work
  767. */
  768. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  769. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  770. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  771. u32 val;
  772. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  773. if (val == 0xdeadbeef)
  774. break;
  775. DRM_UDELAY(1);
  776. }
  777. if (tmp < dev_priv->usec_timeout) {
  778. dev_priv->writeback_works = 1;
  779. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  780. } else {
  781. dev_priv->writeback_works = 0;
  782. DRM_INFO("writeback test failed\n");
  783. }
  784. if (radeon_no_wb == 1) {
  785. dev_priv->writeback_works = 0;
  786. DRM_INFO("writeback forced off\n");
  787. }
  788. if (!dev_priv->writeback_works) {
  789. /* Disable writeback to avoid unnecessary bus master transfer */
  790. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  791. RADEON_RB_NO_UPDATE);
  792. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  793. }
  794. }
  795. /* Enable or disable IGP GART on the chip */
  796. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  797. {
  798. u32 temp;
  799. if (on) {
  800. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  801. dev_priv->gart_vm_start,
  802. (long)dev_priv->gart_info.bus_addr,
  803. dev_priv->gart_size);
  804. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  805. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  806. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  807. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  808. RS690_BLOCK_GFX_D3_EN));
  809. else
  810. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  811. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  812. RS480_VA_SIZE_32MB));
  813. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  814. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  815. RS480_TLB_ENABLE |
  816. RS480_GTW_LAC_EN |
  817. RS480_1LEVEL_GART));
  818. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  819. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  820. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  821. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  822. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  823. RS480_REQ_TYPE_SNOOP_DIS));
  824. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  825. dev_priv->gart_size = 32*1024*1024;
  826. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  827. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  828. radeon_write_agp_location(dev_priv, temp);
  829. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  830. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  831. RS480_VA_SIZE_32MB));
  832. do {
  833. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  834. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  835. break;
  836. DRM_UDELAY(1);
  837. } while (1);
  838. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  839. RS480_GART_CACHE_INVALIDATE);
  840. do {
  841. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  842. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  843. break;
  844. DRM_UDELAY(1);
  845. } while (1);
  846. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  847. } else {
  848. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  849. }
  850. }
  851. /* Enable or disable IGP GART on the chip */
  852. static void rs600_set_igpgart(drm_radeon_private_t *dev_priv, int on)
  853. {
  854. u32 temp;
  855. int i;
  856. if (on) {
  857. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  858. dev_priv->gart_vm_start,
  859. (long)dev_priv->gart_info.bus_addr,
  860. dev_priv->gart_size);
  861. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (RS600_EFFECTIVE_L2_CACHE_SIZE(6) |
  862. RS600_EFFECTIVE_L2_QUEUE_SIZE(6)));
  863. for (i = 0; i < 19; i++)
  864. IGP_WRITE_MCIND(RS600_MC_PT0_CLIENT0_CNTL + i,
  865. (RS600_ENABLE_TRANSLATION_MODE_OVERRIDE |
  866. RS600_SYSTEM_ACCESS_MODE_IN_SYS |
  867. RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH |
  868. RS600_EFFECTIVE_L1_CACHE_SIZE(3) |
  869. RS600_ENABLE_FRAGMENT_PROCESSING |
  870. RS600_EFFECTIVE_L1_QUEUE_SIZE(3)));
  871. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL, (RS600_ENABLE_PAGE_TABLE |
  872. RS600_PAGE_TABLE_TYPE_FLAT));
  873. /* disable all other contexts */
  874. for (i = 1; i < 8; i++)
  875. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL + i, 0);
  876. /* setup the page table aperture */
  877. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  878. dev_priv->gart_info.bus_addr);
  879. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR,
  880. dev_priv->gart_vm_start);
  881. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR,
  882. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  883. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  884. /* setup the system aperture */
  885. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR,
  886. dev_priv->gart_vm_start);
  887. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR,
  888. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  889. /* enable page tables */
  890. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  891. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (temp | RS600_ENABLE_PT));
  892. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  893. IGP_WRITE_MCIND(RS600_MC_CNTL1, (temp | RS600_ENABLE_PAGE_TABLES));
  894. /* invalidate the cache */
  895. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  896. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  897. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  898. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  899. temp |= RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE;
  900. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  901. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  902. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  903. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  904. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  905. } else {
  906. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, 0);
  907. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  908. temp &= ~RS600_ENABLE_PAGE_TABLES;
  909. IGP_WRITE_MCIND(RS600_MC_CNTL1, temp);
  910. }
  911. }
  912. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  913. {
  914. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  915. if (on) {
  916. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  917. dev_priv->gart_vm_start,
  918. (long)dev_priv->gart_info.bus_addr,
  919. dev_priv->gart_size);
  920. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  921. dev_priv->gart_vm_start);
  922. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  923. dev_priv->gart_info.bus_addr);
  924. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  925. dev_priv->gart_vm_start);
  926. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  927. dev_priv->gart_vm_start +
  928. dev_priv->gart_size - 1);
  929. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  930. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  931. RADEON_PCIE_TX_GART_EN);
  932. } else {
  933. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  934. tmp & ~RADEON_PCIE_TX_GART_EN);
  935. }
  936. }
  937. /* Enable or disable PCI GART on the chip */
  938. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  939. {
  940. u32 tmp;
  941. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  942. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  943. (dev_priv->flags & RADEON_IS_IGPGART)) {
  944. radeon_set_igpgart(dev_priv, on);
  945. return;
  946. }
  947. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  948. rs600_set_igpgart(dev_priv, on);
  949. return;
  950. }
  951. if (dev_priv->flags & RADEON_IS_PCIE) {
  952. radeon_set_pciegart(dev_priv, on);
  953. return;
  954. }
  955. tmp = RADEON_READ(RADEON_AIC_CNTL);
  956. if (on) {
  957. RADEON_WRITE(RADEON_AIC_CNTL,
  958. tmp | RADEON_PCIGART_TRANSLATE_EN);
  959. /* set PCI GART page-table base address
  960. */
  961. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  962. /* set address range for PCI address translate
  963. */
  964. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  965. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  966. + dev_priv->gart_size - 1);
  967. /* Turn off AGP aperture -- is this required for PCI GART?
  968. */
  969. radeon_write_agp_location(dev_priv, 0xffffffc0);
  970. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  971. } else {
  972. RADEON_WRITE(RADEON_AIC_CNTL,
  973. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  974. }
  975. }
  976. static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
  977. {
  978. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  979. struct radeon_virt_surface *vp;
  980. int i;
  981. for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
  982. if (!dev_priv->virt_surfaces[i].file_priv ||
  983. dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
  984. break;
  985. }
  986. if (i >= 2 * RADEON_MAX_SURFACES)
  987. return -ENOMEM;
  988. vp = &dev_priv->virt_surfaces[i];
  989. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  990. struct radeon_surface *sp = &dev_priv->surfaces[i];
  991. if (sp->refcount)
  992. continue;
  993. vp->surface_index = i;
  994. vp->lower = gart_info->bus_addr;
  995. vp->upper = vp->lower + gart_info->table_size;
  996. vp->flags = 0;
  997. vp->file_priv = PCIGART_FILE_PRIV;
  998. sp->refcount = 1;
  999. sp->lower = vp->lower;
  1000. sp->upper = vp->upper;
  1001. sp->flags = 0;
  1002. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
  1003. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
  1004. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
  1005. return 0;
  1006. }
  1007. return -ENOMEM;
  1008. }
  1009. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1010. struct drm_file *file_priv)
  1011. {
  1012. drm_radeon_private_t *dev_priv = dev->dev_private;
  1013. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1014. DRM_DEBUG("\n");
  1015. /* if we require new memory map but we don't have it fail */
  1016. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1017. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1018. radeon_do_cleanup_cp(dev);
  1019. return -EINVAL;
  1020. }
  1021. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1022. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1023. dev_priv->flags &= ~RADEON_IS_AGP;
  1024. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1025. && !init->is_pci) {
  1026. DRM_DEBUG("Restoring AGP flag\n");
  1027. dev_priv->flags |= RADEON_IS_AGP;
  1028. }
  1029. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  1030. DRM_ERROR("PCI GART memory not allocated!\n");
  1031. radeon_do_cleanup_cp(dev);
  1032. return -EINVAL;
  1033. }
  1034. dev_priv->usec_timeout = init->usec_timeout;
  1035. if (dev_priv->usec_timeout < 1 ||
  1036. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1037. DRM_DEBUG("TIMEOUT problem!\n");
  1038. radeon_do_cleanup_cp(dev);
  1039. return -EINVAL;
  1040. }
  1041. /* Enable vblank on CRTC1 for older X servers
  1042. */
  1043. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1044. switch(init->func) {
  1045. case RADEON_INIT_R200_CP:
  1046. dev_priv->microcode_version = UCODE_R200;
  1047. break;
  1048. case RADEON_INIT_R300_CP:
  1049. dev_priv->microcode_version = UCODE_R300;
  1050. break;
  1051. default:
  1052. dev_priv->microcode_version = UCODE_R100;
  1053. }
  1054. dev_priv->do_boxes = 0;
  1055. dev_priv->cp_mode = init->cp_mode;
  1056. /* We don't support anything other than bus-mastering ring mode,
  1057. * but the ring can be in either AGP or PCI space for the ring
  1058. * read pointer.
  1059. */
  1060. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1061. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1062. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1063. radeon_do_cleanup_cp(dev);
  1064. return -EINVAL;
  1065. }
  1066. switch (init->fb_bpp) {
  1067. case 16:
  1068. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1069. break;
  1070. case 32:
  1071. default:
  1072. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1073. break;
  1074. }
  1075. dev_priv->front_offset = init->front_offset;
  1076. dev_priv->front_pitch = init->front_pitch;
  1077. dev_priv->back_offset = init->back_offset;
  1078. dev_priv->back_pitch = init->back_pitch;
  1079. switch (init->depth_bpp) {
  1080. case 16:
  1081. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  1082. break;
  1083. case 32:
  1084. default:
  1085. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  1086. break;
  1087. }
  1088. dev_priv->depth_offset = init->depth_offset;
  1089. dev_priv->depth_pitch = init->depth_pitch;
  1090. /* Hardware state for depth clears. Remove this if/when we no
  1091. * longer clear the depth buffer with a 3D rectangle. Hard-code
  1092. * all values to prevent unwanted 3D state from slipping through
  1093. * and screwing with the clear operation.
  1094. */
  1095. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  1096. (dev_priv->color_fmt << 10) |
  1097. (dev_priv->microcode_version ==
  1098. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  1099. dev_priv->depth_clear.rb3d_zstencilcntl =
  1100. (dev_priv->depth_fmt |
  1101. RADEON_Z_TEST_ALWAYS |
  1102. RADEON_STENCIL_TEST_ALWAYS |
  1103. RADEON_STENCIL_S_FAIL_REPLACE |
  1104. RADEON_STENCIL_ZPASS_REPLACE |
  1105. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  1106. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  1107. RADEON_BFACE_SOLID |
  1108. RADEON_FFACE_SOLID |
  1109. RADEON_FLAT_SHADE_VTX_LAST |
  1110. RADEON_DIFFUSE_SHADE_FLAT |
  1111. RADEON_ALPHA_SHADE_FLAT |
  1112. RADEON_SPECULAR_SHADE_FLAT |
  1113. RADEON_FOG_SHADE_FLAT |
  1114. RADEON_VTX_PIX_CENTER_OGL |
  1115. RADEON_ROUND_MODE_TRUNC |
  1116. RADEON_ROUND_PREC_8TH_PIX);
  1117. dev_priv->ring_offset = init->ring_offset;
  1118. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1119. dev_priv->buffers_offset = init->buffers_offset;
  1120. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1121. master_priv->sarea = drm_getsarea(dev);
  1122. if (!master_priv->sarea) {
  1123. DRM_ERROR("could not find sarea!\n");
  1124. radeon_do_cleanup_cp(dev);
  1125. return -EINVAL;
  1126. }
  1127. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1128. if (!dev_priv->cp_ring) {
  1129. DRM_ERROR("could not find cp ring region!\n");
  1130. radeon_do_cleanup_cp(dev);
  1131. return -EINVAL;
  1132. }
  1133. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1134. if (!dev_priv->ring_rptr) {
  1135. DRM_ERROR("could not find ring read pointer!\n");
  1136. radeon_do_cleanup_cp(dev);
  1137. return -EINVAL;
  1138. }
  1139. dev->agp_buffer_token = init->buffers_offset;
  1140. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1141. if (!dev->agp_buffer_map) {
  1142. DRM_ERROR("could not find dma buffer region!\n");
  1143. radeon_do_cleanup_cp(dev);
  1144. return -EINVAL;
  1145. }
  1146. if (init->gart_textures_offset) {
  1147. dev_priv->gart_textures =
  1148. drm_core_findmap(dev, init->gart_textures_offset);
  1149. if (!dev_priv->gart_textures) {
  1150. DRM_ERROR("could not find GART texture region!\n");
  1151. radeon_do_cleanup_cp(dev);
  1152. return -EINVAL;
  1153. }
  1154. }
  1155. #if __OS_HAS_AGP
  1156. if (dev_priv->flags & RADEON_IS_AGP) {
  1157. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1158. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1159. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1160. if (!dev_priv->cp_ring->handle ||
  1161. !dev_priv->ring_rptr->handle ||
  1162. !dev->agp_buffer_map->handle) {
  1163. DRM_ERROR("could not find ioremap agp regions!\n");
  1164. radeon_do_cleanup_cp(dev);
  1165. return -EINVAL;
  1166. }
  1167. } else
  1168. #endif
  1169. {
  1170. dev_priv->cp_ring->handle =
  1171. (void *)(unsigned long)dev_priv->cp_ring->offset;
  1172. dev_priv->ring_rptr->handle =
  1173. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  1174. dev->agp_buffer_map->handle =
  1175. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1176. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1177. dev_priv->cp_ring->handle);
  1178. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1179. dev_priv->ring_rptr->handle);
  1180. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1181. dev->agp_buffer_map->handle);
  1182. }
  1183. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  1184. dev_priv->fb_size =
  1185. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  1186. - dev_priv->fb_location;
  1187. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1188. ((dev_priv->front_offset
  1189. + dev_priv->fb_location) >> 10));
  1190. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1191. ((dev_priv->back_offset
  1192. + dev_priv->fb_location) >> 10));
  1193. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1194. ((dev_priv->depth_offset
  1195. + dev_priv->fb_location) >> 10));
  1196. dev_priv->gart_size = init->gart_size;
  1197. /* New let's set the memory map ... */
  1198. if (dev_priv->new_memmap) {
  1199. u32 base = 0;
  1200. DRM_INFO("Setting GART location based on new memory map\n");
  1201. /* If using AGP, try to locate the AGP aperture at the same
  1202. * location in the card and on the bus, though we have to
  1203. * align it down.
  1204. */
  1205. #if __OS_HAS_AGP
  1206. if (dev_priv->flags & RADEON_IS_AGP) {
  1207. base = dev->agp->base;
  1208. /* Check if valid */
  1209. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1210. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1211. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1212. dev->agp->base);
  1213. base = 0;
  1214. }
  1215. }
  1216. #endif
  1217. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1218. if (base == 0) {
  1219. base = dev_priv->fb_location + dev_priv->fb_size;
  1220. if (base < dev_priv->fb_location ||
  1221. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1222. base = dev_priv->fb_location
  1223. - dev_priv->gart_size;
  1224. }
  1225. dev_priv->gart_vm_start = base & 0xffc00000u;
  1226. if (dev_priv->gart_vm_start != base)
  1227. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1228. base, dev_priv->gart_vm_start);
  1229. } else {
  1230. DRM_INFO("Setting GART location based on old memory map\n");
  1231. dev_priv->gart_vm_start = dev_priv->fb_location +
  1232. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1233. }
  1234. #if __OS_HAS_AGP
  1235. if (dev_priv->flags & RADEON_IS_AGP)
  1236. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1237. - dev->agp->base
  1238. + dev_priv->gart_vm_start);
  1239. else
  1240. #endif
  1241. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1242. - (unsigned long)dev->sg->virtual
  1243. + dev_priv->gart_vm_start);
  1244. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1245. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1246. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1247. dev_priv->gart_buffers_offset);
  1248. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1249. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1250. + init->ring_size / sizeof(u32));
  1251. dev_priv->ring.size = init->ring_size;
  1252. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1253. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1254. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1255. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1256. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1257. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1258. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1259. #if __OS_HAS_AGP
  1260. if (dev_priv->flags & RADEON_IS_AGP) {
  1261. /* Turn off PCI GART */
  1262. radeon_set_pcigart(dev_priv, 0);
  1263. } else
  1264. #endif
  1265. {
  1266. u32 sctrl;
  1267. int ret;
  1268. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1269. /* if we have an offset set from userspace */
  1270. if (dev_priv->pcigart_offset_set) {
  1271. dev_priv->gart_info.bus_addr =
  1272. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1273. dev_priv->gart_info.mapping.offset =
  1274. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1275. dev_priv->gart_info.mapping.size =
  1276. dev_priv->gart_info.table_size;
  1277. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1278. dev_priv->gart_info.addr =
  1279. dev_priv->gart_info.mapping.handle;
  1280. if (dev_priv->flags & RADEON_IS_PCIE)
  1281. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1282. else
  1283. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1284. dev_priv->gart_info.gart_table_location =
  1285. DRM_ATI_GART_FB;
  1286. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1287. dev_priv->gart_info.addr,
  1288. dev_priv->pcigart_offset);
  1289. } else {
  1290. if (dev_priv->flags & RADEON_IS_IGPGART)
  1291. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1292. else
  1293. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1294. dev_priv->gart_info.gart_table_location =
  1295. DRM_ATI_GART_MAIN;
  1296. dev_priv->gart_info.addr = NULL;
  1297. dev_priv->gart_info.bus_addr = 0;
  1298. if (dev_priv->flags & RADEON_IS_PCIE) {
  1299. DRM_ERROR
  1300. ("Cannot use PCI Express without GART in FB memory\n");
  1301. radeon_do_cleanup_cp(dev);
  1302. return -EINVAL;
  1303. }
  1304. }
  1305. sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
  1306. RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
  1307. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1308. ret = r600_page_table_init(dev);
  1309. else
  1310. ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  1311. RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
  1312. if (!ret) {
  1313. DRM_ERROR("failed to init PCI GART!\n");
  1314. radeon_do_cleanup_cp(dev);
  1315. return -ENOMEM;
  1316. }
  1317. ret = radeon_setup_pcigart_surface(dev_priv);
  1318. if (ret) {
  1319. DRM_ERROR("failed to setup GART surface!\n");
  1320. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1321. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1322. else
  1323. drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
  1324. radeon_do_cleanup_cp(dev);
  1325. return ret;
  1326. }
  1327. /* Turn on PCI GART */
  1328. radeon_set_pcigart(dev_priv, 1);
  1329. }
  1330. if (!dev_priv->me_fw) {
  1331. int err = radeon_cp_init_microcode(dev_priv);
  1332. if (err) {
  1333. DRM_ERROR("Failed to load firmware!\n");
  1334. radeon_do_cleanup_cp(dev);
  1335. return err;
  1336. }
  1337. }
  1338. radeon_cp_load_microcode(dev_priv);
  1339. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1340. dev_priv->last_buf = 0;
  1341. radeon_do_engine_reset(dev);
  1342. radeon_test_writeback(dev_priv);
  1343. return 0;
  1344. }
  1345. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1346. {
  1347. drm_radeon_private_t *dev_priv = dev->dev_private;
  1348. DRM_DEBUG("\n");
  1349. /* Make sure interrupts are disabled here because the uninstall ioctl
  1350. * may not have been called from userspace and after dev_private
  1351. * is freed, it's too late.
  1352. */
  1353. if (dev->irq_enabled)
  1354. drm_irq_uninstall(dev);
  1355. #if __OS_HAS_AGP
  1356. if (dev_priv->flags & RADEON_IS_AGP) {
  1357. if (dev_priv->cp_ring != NULL) {
  1358. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1359. dev_priv->cp_ring = NULL;
  1360. }
  1361. if (dev_priv->ring_rptr != NULL) {
  1362. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1363. dev_priv->ring_rptr = NULL;
  1364. }
  1365. if (dev->agp_buffer_map != NULL) {
  1366. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1367. dev->agp_buffer_map = NULL;
  1368. }
  1369. } else
  1370. #endif
  1371. {
  1372. if (dev_priv->gart_info.bus_addr) {
  1373. /* Turn off PCI GART */
  1374. radeon_set_pcigart(dev_priv, 0);
  1375. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1376. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1377. else {
  1378. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1379. DRM_ERROR("failed to cleanup PCI GART!\n");
  1380. }
  1381. }
  1382. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1383. {
  1384. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1385. dev_priv->gart_info.addr = NULL;
  1386. }
  1387. }
  1388. /* only clear to the start of flags */
  1389. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1390. return 0;
  1391. }
  1392. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1393. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1394. * here we make sure that all Radeon hardware initialisation is re-done without
  1395. * affecting running applications.
  1396. *
  1397. * Charl P. Botha <http://cpbotha.net>
  1398. */
  1399. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1400. {
  1401. drm_radeon_private_t *dev_priv = dev->dev_private;
  1402. if (!dev_priv) {
  1403. DRM_ERROR("Called with no initialization\n");
  1404. return -EINVAL;
  1405. }
  1406. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1407. #if __OS_HAS_AGP
  1408. if (dev_priv->flags & RADEON_IS_AGP) {
  1409. /* Turn off PCI GART */
  1410. radeon_set_pcigart(dev_priv, 0);
  1411. } else
  1412. #endif
  1413. {
  1414. /* Turn on PCI GART */
  1415. radeon_set_pcigart(dev_priv, 1);
  1416. }
  1417. radeon_cp_load_microcode(dev_priv);
  1418. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1419. dev_priv->have_z_offset = 0;
  1420. radeon_do_engine_reset(dev);
  1421. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1422. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1423. return 0;
  1424. }
  1425. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1426. {
  1427. drm_radeon_private_t *dev_priv = dev->dev_private;
  1428. drm_radeon_init_t *init = data;
  1429. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1430. if (init->func == RADEON_INIT_R300_CP)
  1431. r300_init_reg_flags(dev);
  1432. switch (init->func) {
  1433. case RADEON_INIT_CP:
  1434. case RADEON_INIT_R200_CP:
  1435. case RADEON_INIT_R300_CP:
  1436. return radeon_do_init_cp(dev, init, file_priv);
  1437. case RADEON_INIT_R600_CP:
  1438. return r600_do_init_cp(dev, init, file_priv);
  1439. case RADEON_CLEANUP_CP:
  1440. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1441. return r600_do_cleanup_cp(dev);
  1442. else
  1443. return radeon_do_cleanup_cp(dev);
  1444. }
  1445. return -EINVAL;
  1446. }
  1447. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1448. {
  1449. drm_radeon_private_t *dev_priv = dev->dev_private;
  1450. DRM_DEBUG("\n");
  1451. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1452. if (dev_priv->cp_running) {
  1453. DRM_DEBUG("while CP running\n");
  1454. return 0;
  1455. }
  1456. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1457. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1458. dev_priv->cp_mode);
  1459. return 0;
  1460. }
  1461. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1462. r600_do_cp_start(dev_priv);
  1463. else
  1464. radeon_do_cp_start(dev_priv);
  1465. return 0;
  1466. }
  1467. /* Stop the CP. The engine must have been idled before calling this
  1468. * routine.
  1469. */
  1470. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1471. {
  1472. drm_radeon_private_t *dev_priv = dev->dev_private;
  1473. drm_radeon_cp_stop_t *stop = data;
  1474. int ret;
  1475. DRM_DEBUG("\n");
  1476. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1477. if (!dev_priv->cp_running)
  1478. return 0;
  1479. /* Flush any pending CP commands. This ensures any outstanding
  1480. * commands are exectuted by the engine before we turn it off.
  1481. */
  1482. if (stop->flush) {
  1483. radeon_do_cp_flush(dev_priv);
  1484. }
  1485. /* If we fail to make the engine go idle, we return an error
  1486. * code so that the DRM ioctl wrapper can try again.
  1487. */
  1488. if (stop->idle) {
  1489. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1490. ret = r600_do_cp_idle(dev_priv);
  1491. else
  1492. ret = radeon_do_cp_idle(dev_priv);
  1493. if (ret)
  1494. return ret;
  1495. }
  1496. /* Finally, we can turn off the CP. If the engine isn't idle,
  1497. * we will get some dropped triangles as they won't be fully
  1498. * rendered before the CP is shut down.
  1499. */
  1500. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1501. r600_do_cp_stop(dev_priv);
  1502. else
  1503. radeon_do_cp_stop(dev_priv);
  1504. /* Reset the engine */
  1505. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1506. r600_do_engine_reset(dev);
  1507. else
  1508. radeon_do_engine_reset(dev);
  1509. return 0;
  1510. }
  1511. void radeon_do_release(struct drm_device * dev)
  1512. {
  1513. drm_radeon_private_t *dev_priv = dev->dev_private;
  1514. int i, ret;
  1515. if (dev_priv) {
  1516. if (dev_priv->cp_running) {
  1517. /* Stop the cp */
  1518. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1519. while ((ret = r600_do_cp_idle(dev_priv)) != 0) {
  1520. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1521. #ifdef __linux__
  1522. schedule();
  1523. #else
  1524. tsleep(&ret, PZERO, "rdnrel", 1);
  1525. #endif
  1526. }
  1527. } else {
  1528. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1529. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1530. #ifdef __linux__
  1531. schedule();
  1532. #else
  1533. tsleep(&ret, PZERO, "rdnrel", 1);
  1534. #endif
  1535. }
  1536. }
  1537. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1538. r600_do_cp_stop(dev_priv);
  1539. r600_do_engine_reset(dev);
  1540. } else {
  1541. radeon_do_cp_stop(dev_priv);
  1542. radeon_do_engine_reset(dev);
  1543. }
  1544. }
  1545. if ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_R600) {
  1546. /* Disable *all* interrupts */
  1547. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1548. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1549. if (dev_priv->mmio) { /* remove all surfaces */
  1550. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1551. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1552. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1553. 16 * i, 0);
  1554. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1555. 16 * i, 0);
  1556. }
  1557. }
  1558. }
  1559. /* Free memory heap structures */
  1560. radeon_mem_takedown(&(dev_priv->gart_heap));
  1561. radeon_mem_takedown(&(dev_priv->fb_heap));
  1562. /* deallocate kernel resources */
  1563. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1564. r600_do_cleanup_cp(dev);
  1565. else
  1566. radeon_do_cleanup_cp(dev);
  1567. release_firmware(dev_priv->me_fw);
  1568. dev_priv->me_fw = NULL;
  1569. release_firmware(dev_priv->pfp_fw);
  1570. dev_priv->pfp_fw = NULL;
  1571. }
  1572. }
  1573. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1574. */
  1575. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1576. {
  1577. drm_radeon_private_t *dev_priv = dev->dev_private;
  1578. DRM_DEBUG("\n");
  1579. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1580. if (!dev_priv) {
  1581. DRM_DEBUG("called before init done\n");
  1582. return -EINVAL;
  1583. }
  1584. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1585. r600_do_cp_reset(dev_priv);
  1586. else
  1587. radeon_do_cp_reset(dev_priv);
  1588. /* The CP is no longer running after an engine reset */
  1589. dev_priv->cp_running = 0;
  1590. return 0;
  1591. }
  1592. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1593. {
  1594. drm_radeon_private_t *dev_priv = dev->dev_private;
  1595. DRM_DEBUG("\n");
  1596. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1597. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1598. return r600_do_cp_idle(dev_priv);
  1599. else
  1600. return radeon_do_cp_idle(dev_priv);
  1601. }
  1602. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1603. */
  1604. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1605. {
  1606. drm_radeon_private_t *dev_priv = dev->dev_private;
  1607. DRM_DEBUG("\n");
  1608. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1609. return r600_do_resume_cp(dev, file_priv);
  1610. else
  1611. return radeon_do_resume_cp(dev, file_priv);
  1612. }
  1613. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1614. {
  1615. drm_radeon_private_t *dev_priv = dev->dev_private;
  1616. DRM_DEBUG("\n");
  1617. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1618. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1619. return r600_do_engine_reset(dev);
  1620. else
  1621. return radeon_do_engine_reset(dev);
  1622. }
  1623. /* ================================================================
  1624. * Fullscreen mode
  1625. */
  1626. /* KW: Deprecated to say the least:
  1627. */
  1628. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1629. {
  1630. return 0;
  1631. }
  1632. /* ================================================================
  1633. * Freelist management
  1634. */
  1635. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1636. * bufs until freelist code is used. Note this hides a problem with
  1637. * the scratch register * (used to keep track of last buffer
  1638. * completed) being written to before * the last buffer has actually
  1639. * completed rendering.
  1640. *
  1641. * KW: It's also a good way to find free buffers quickly.
  1642. *
  1643. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1644. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1645. * we essentially have to do this, else old clients will break.
  1646. *
  1647. * However, it does leave open a potential deadlock where all the
  1648. * buffers are held by other clients, which can't release them because
  1649. * they can't get the lock.
  1650. */
  1651. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1652. {
  1653. struct drm_device_dma *dma = dev->dma;
  1654. drm_radeon_private_t *dev_priv = dev->dev_private;
  1655. drm_radeon_buf_priv_t *buf_priv;
  1656. struct drm_buf *buf;
  1657. int i, t;
  1658. int start;
  1659. if (++dev_priv->last_buf >= dma->buf_count)
  1660. dev_priv->last_buf = 0;
  1661. start = dev_priv->last_buf;
  1662. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1663. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1664. DRM_DEBUG("done_age = %d\n", done_age);
  1665. for (i = 0; i < dma->buf_count; i++) {
  1666. buf = dma->buflist[start];
  1667. buf_priv = buf->dev_private;
  1668. if (buf->file_priv == NULL || (buf->pending &&
  1669. buf_priv->age <=
  1670. done_age)) {
  1671. dev_priv->stats.requested_bufs++;
  1672. buf->pending = 0;
  1673. return buf;
  1674. }
  1675. if (++start >= dma->buf_count)
  1676. start = 0;
  1677. }
  1678. if (t) {
  1679. DRM_UDELAY(1);
  1680. dev_priv->stats.freelist_loops++;
  1681. }
  1682. }
  1683. return NULL;
  1684. }
  1685. void radeon_freelist_reset(struct drm_device * dev)
  1686. {
  1687. struct drm_device_dma *dma = dev->dma;
  1688. drm_radeon_private_t *dev_priv = dev->dev_private;
  1689. int i;
  1690. dev_priv->last_buf = 0;
  1691. for (i = 0; i < dma->buf_count; i++) {
  1692. struct drm_buf *buf = dma->buflist[i];
  1693. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1694. buf_priv->age = 0;
  1695. }
  1696. }
  1697. /* ================================================================
  1698. * CP command submission
  1699. */
  1700. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1701. {
  1702. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1703. int i;
  1704. u32 last_head = GET_RING_HEAD(dev_priv);
  1705. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1706. u32 head = GET_RING_HEAD(dev_priv);
  1707. ring->space = (head - ring->tail) * sizeof(u32);
  1708. if (ring->space <= 0)
  1709. ring->space += ring->size;
  1710. if (ring->space > n)
  1711. return 0;
  1712. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1713. if (head != last_head)
  1714. i = 0;
  1715. last_head = head;
  1716. DRM_UDELAY(1);
  1717. }
  1718. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1719. #if RADEON_FIFO_DEBUG
  1720. radeon_status(dev_priv);
  1721. DRM_ERROR("failed!\n");
  1722. #endif
  1723. return -EBUSY;
  1724. }
  1725. static int radeon_cp_get_buffers(struct drm_device *dev,
  1726. struct drm_file *file_priv,
  1727. struct drm_dma * d)
  1728. {
  1729. int i;
  1730. struct drm_buf *buf;
  1731. for (i = d->granted_count; i < d->request_count; i++) {
  1732. buf = radeon_freelist_get(dev);
  1733. if (!buf)
  1734. return -EBUSY; /* NOTE: broken client */
  1735. buf->file_priv = file_priv;
  1736. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1737. sizeof(buf->idx)))
  1738. return -EFAULT;
  1739. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1740. sizeof(buf->total)))
  1741. return -EFAULT;
  1742. d->granted_count++;
  1743. }
  1744. return 0;
  1745. }
  1746. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1747. {
  1748. struct drm_device_dma *dma = dev->dma;
  1749. int ret = 0;
  1750. struct drm_dma *d = data;
  1751. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1752. /* Please don't send us buffers.
  1753. */
  1754. if (d->send_count != 0) {
  1755. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1756. DRM_CURRENTPID, d->send_count);
  1757. return -EINVAL;
  1758. }
  1759. /* We'll send you buffers.
  1760. */
  1761. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1762. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1763. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1764. return -EINVAL;
  1765. }
  1766. d->granted_count = 0;
  1767. if (d->request_count) {
  1768. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1769. }
  1770. return ret;
  1771. }
  1772. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1773. {
  1774. drm_radeon_private_t *dev_priv;
  1775. int ret = 0;
  1776. dev_priv = kzalloc(sizeof(drm_radeon_private_t), GFP_KERNEL);
  1777. if (dev_priv == NULL)
  1778. return -ENOMEM;
  1779. dev->dev_private = (void *)dev_priv;
  1780. dev_priv->flags = flags;
  1781. switch (flags & RADEON_FAMILY_MASK) {
  1782. case CHIP_R100:
  1783. case CHIP_RV200:
  1784. case CHIP_R200:
  1785. case CHIP_R300:
  1786. case CHIP_R350:
  1787. case CHIP_R420:
  1788. case CHIP_R423:
  1789. case CHIP_RV410:
  1790. case CHIP_RV515:
  1791. case CHIP_R520:
  1792. case CHIP_RV570:
  1793. case CHIP_R580:
  1794. dev_priv->flags |= RADEON_HAS_HIERZ;
  1795. break;
  1796. default:
  1797. /* all other chips have no hierarchical z buffer */
  1798. break;
  1799. }
  1800. pci_set_master(dev->pdev);
  1801. if (drm_pci_device_is_agp(dev))
  1802. dev_priv->flags |= RADEON_IS_AGP;
  1803. else if (pci_is_pcie(dev->pdev))
  1804. dev_priv->flags |= RADEON_IS_PCIE;
  1805. else
  1806. dev_priv->flags |= RADEON_IS_PCI;
  1807. ret = drm_addmap(dev, pci_resource_start(dev->pdev, 2),
  1808. pci_resource_len(dev->pdev, 2), _DRM_REGISTERS,
  1809. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1810. if (ret != 0)
  1811. return ret;
  1812. ret = drm_vblank_init(dev, 2);
  1813. if (ret) {
  1814. radeon_driver_unload(dev);
  1815. return ret;
  1816. }
  1817. DRM_DEBUG("%s card detected\n",
  1818. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1819. return ret;
  1820. }
  1821. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1822. {
  1823. struct drm_radeon_master_private *master_priv;
  1824. unsigned long sareapage;
  1825. int ret;
  1826. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1827. if (!master_priv)
  1828. return -ENOMEM;
  1829. /* prebuild the SAREA */
  1830. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1831. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK,
  1832. &master_priv->sarea);
  1833. if (ret) {
  1834. DRM_ERROR("SAREA setup failed\n");
  1835. kfree(master_priv);
  1836. return ret;
  1837. }
  1838. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1839. master_priv->sarea_priv->pfCurrentPage = 0;
  1840. master->driver_priv = master_priv;
  1841. return 0;
  1842. }
  1843. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1844. {
  1845. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1846. if (!master_priv)
  1847. return;
  1848. if (master_priv->sarea_priv &&
  1849. master_priv->sarea_priv->pfCurrentPage != 0)
  1850. radeon_cp_dispatch_flip(dev, master);
  1851. master_priv->sarea_priv = NULL;
  1852. if (master_priv->sarea)
  1853. drm_rmmap_locked(dev, master_priv->sarea);
  1854. kfree(master_priv);
  1855. master->driver_priv = NULL;
  1856. }
  1857. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1858. * have to find them.
  1859. */
  1860. int radeon_driver_firstopen(struct drm_device *dev)
  1861. {
  1862. int ret;
  1863. drm_local_map_t *map;
  1864. drm_radeon_private_t *dev_priv = dev->dev_private;
  1865. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1866. dev_priv->fb_aper_offset = pci_resource_start(dev->pdev, 0);
  1867. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1868. pci_resource_len(dev->pdev, 0), _DRM_FRAME_BUFFER,
  1869. _DRM_WRITE_COMBINING, &map);
  1870. if (ret != 0)
  1871. return ret;
  1872. return 0;
  1873. }
  1874. int radeon_driver_unload(struct drm_device *dev)
  1875. {
  1876. drm_radeon_private_t *dev_priv = dev->dev_private;
  1877. DRM_DEBUG("\n");
  1878. drm_rmmap(dev, dev_priv->mmio);
  1879. kfree(dev_priv);
  1880. dev->dev_private = NULL;
  1881. return 0;
  1882. }
  1883. void radeon_commit_ring(drm_radeon_private_t *dev_priv)
  1884. {
  1885. int i;
  1886. u32 *ring;
  1887. int tail_aligned;
  1888. /* check if the ring is padded out to 16-dword alignment */
  1889. tail_aligned = dev_priv->ring.tail & (RADEON_RING_ALIGN-1);
  1890. if (tail_aligned) {
  1891. int num_p2 = RADEON_RING_ALIGN - tail_aligned;
  1892. ring = dev_priv->ring.start;
  1893. /* pad with some CP_PACKET2 */
  1894. for (i = 0; i < num_p2; i++)
  1895. ring[dev_priv->ring.tail + i] = CP_PACKET2();
  1896. dev_priv->ring.tail += i;
  1897. dev_priv->ring.space -= num_p2 * sizeof(u32);
  1898. }
  1899. dev_priv->ring.tail &= dev_priv->ring.tail_mask;
  1900. DRM_MEMORYBARRIER();
  1901. GET_RING_HEAD( dev_priv );
  1902. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1903. RADEON_WRITE(R600_CP_RB_WPTR, dev_priv->ring.tail);
  1904. /* read from PCI bus to ensure correct posting */
  1905. RADEON_READ(R600_CP_RB_RPTR);
  1906. } else {
  1907. RADEON_WRITE(RADEON_CP_RB_WPTR, dev_priv->ring.tail);
  1908. /* read from PCI bus to ensure correct posting */
  1909. RADEON_READ(RADEON_CP_RB_RPTR);
  1910. }
  1911. }