radeon_asic.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family >= CHIP_R600) {
  121. rdev->pciep_rreg = &r600_pciep_rreg;
  122. rdev->pciep_wreg = &r600_pciep_wreg;
  123. }
  124. }
  125. /* helper to disable agp */
  126. /**
  127. * radeon_agp_disable - AGP disable helper function
  128. *
  129. * @rdev: radeon device pointer
  130. *
  131. * Removes AGP flags and changes the gart callbacks on AGP
  132. * cards when using the internal gart rather than AGP (all asics).
  133. */
  134. void radeon_agp_disable(struct radeon_device *rdev)
  135. {
  136. rdev->flags &= ~RADEON_IS_AGP;
  137. if (rdev->family >= CHIP_R600) {
  138. DRM_INFO("Forcing AGP to PCIE mode\n");
  139. rdev->flags |= RADEON_IS_PCIE;
  140. } else if (rdev->family >= CHIP_RV515 ||
  141. rdev->family == CHIP_RV380 ||
  142. rdev->family == CHIP_RV410 ||
  143. rdev->family == CHIP_R423) {
  144. DRM_INFO("Forcing AGP to PCIE mode\n");
  145. rdev->flags |= RADEON_IS_PCIE;
  146. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  147. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  148. } else {
  149. DRM_INFO("Forcing AGP to PCI mode\n");
  150. rdev->flags |= RADEON_IS_PCI;
  151. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  152. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  153. }
  154. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  155. }
  156. /*
  157. * ASIC
  158. */
  159. static struct radeon_asic r100_asic = {
  160. .init = &r100_init,
  161. .fini = &r100_fini,
  162. .suspend = &r100_suspend,
  163. .resume = &r100_resume,
  164. .vga_set_state = &r100_vga_set_state,
  165. .asic_reset = &r100_asic_reset,
  166. .ioctl_wait_idle = NULL,
  167. .gui_idle = &r100_gui_idle,
  168. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  169. .gart = {
  170. .tlb_flush = &r100_pci_gart_tlb_flush,
  171. .set_page = &r100_pci_gart_set_page,
  172. },
  173. .ring = {
  174. [RADEON_RING_TYPE_GFX_INDEX] = {
  175. .ib_execute = &r100_ring_ib_execute,
  176. .emit_fence = &r100_fence_ring_emit,
  177. .emit_semaphore = &r100_semaphore_ring_emit,
  178. .cs_parse = &r100_cs_parse,
  179. .ring_start = &r100_ring_start,
  180. .ring_test = &r100_ring_test,
  181. .ib_test = &r100_ib_test,
  182. .is_lockup = &r100_gpu_is_lockup,
  183. }
  184. },
  185. .irq = {
  186. .set = &r100_irq_set,
  187. .process = &r100_irq_process,
  188. },
  189. .display = {
  190. .bandwidth_update = &r100_bandwidth_update,
  191. .get_vblank_counter = &r100_get_vblank_counter,
  192. .wait_for_vblank = &r100_wait_for_vblank,
  193. .set_backlight_level = &radeon_legacy_set_backlight_level,
  194. .get_backlight_level = &radeon_legacy_get_backlight_level,
  195. },
  196. .copy = {
  197. .blit = &r100_copy_blit,
  198. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  199. .dma = NULL,
  200. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  201. .copy = &r100_copy_blit,
  202. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  203. },
  204. .surface = {
  205. .set_reg = r100_set_surface_reg,
  206. .clear_reg = r100_clear_surface_reg,
  207. },
  208. .hpd = {
  209. .init = &r100_hpd_init,
  210. .fini = &r100_hpd_fini,
  211. .sense = &r100_hpd_sense,
  212. .set_polarity = &r100_hpd_set_polarity,
  213. },
  214. .pm = {
  215. .misc = &r100_pm_misc,
  216. .prepare = &r100_pm_prepare,
  217. .finish = &r100_pm_finish,
  218. .init_profile = &r100_pm_init_profile,
  219. .get_dynpm_state = &r100_pm_get_dynpm_state,
  220. .get_engine_clock = &radeon_legacy_get_engine_clock,
  221. .set_engine_clock = &radeon_legacy_set_engine_clock,
  222. .get_memory_clock = &radeon_legacy_get_memory_clock,
  223. .set_memory_clock = NULL,
  224. .get_pcie_lanes = NULL,
  225. .set_pcie_lanes = NULL,
  226. .set_clock_gating = &radeon_legacy_set_clock_gating,
  227. },
  228. .pflip = {
  229. .pre_page_flip = &r100_pre_page_flip,
  230. .page_flip = &r100_page_flip,
  231. .post_page_flip = &r100_post_page_flip,
  232. },
  233. };
  234. static struct radeon_asic r200_asic = {
  235. .init = &r100_init,
  236. .fini = &r100_fini,
  237. .suspend = &r100_suspend,
  238. .resume = &r100_resume,
  239. .vga_set_state = &r100_vga_set_state,
  240. .asic_reset = &r100_asic_reset,
  241. .ioctl_wait_idle = NULL,
  242. .gui_idle = &r100_gui_idle,
  243. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  244. .gart = {
  245. .tlb_flush = &r100_pci_gart_tlb_flush,
  246. .set_page = &r100_pci_gart_set_page,
  247. },
  248. .ring = {
  249. [RADEON_RING_TYPE_GFX_INDEX] = {
  250. .ib_execute = &r100_ring_ib_execute,
  251. .emit_fence = &r100_fence_ring_emit,
  252. .emit_semaphore = &r100_semaphore_ring_emit,
  253. .cs_parse = &r100_cs_parse,
  254. .ring_start = &r100_ring_start,
  255. .ring_test = &r100_ring_test,
  256. .ib_test = &r100_ib_test,
  257. .is_lockup = &r100_gpu_is_lockup,
  258. }
  259. },
  260. .irq = {
  261. .set = &r100_irq_set,
  262. .process = &r100_irq_process,
  263. },
  264. .display = {
  265. .bandwidth_update = &r100_bandwidth_update,
  266. .get_vblank_counter = &r100_get_vblank_counter,
  267. .wait_for_vblank = &r100_wait_for_vblank,
  268. .set_backlight_level = &radeon_legacy_set_backlight_level,
  269. .get_backlight_level = &radeon_legacy_get_backlight_level,
  270. },
  271. .copy = {
  272. .blit = &r100_copy_blit,
  273. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  274. .dma = &r200_copy_dma,
  275. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  276. .copy = &r100_copy_blit,
  277. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  278. },
  279. .surface = {
  280. .set_reg = r100_set_surface_reg,
  281. .clear_reg = r100_clear_surface_reg,
  282. },
  283. .hpd = {
  284. .init = &r100_hpd_init,
  285. .fini = &r100_hpd_fini,
  286. .sense = &r100_hpd_sense,
  287. .set_polarity = &r100_hpd_set_polarity,
  288. },
  289. .pm = {
  290. .misc = &r100_pm_misc,
  291. .prepare = &r100_pm_prepare,
  292. .finish = &r100_pm_finish,
  293. .init_profile = &r100_pm_init_profile,
  294. .get_dynpm_state = &r100_pm_get_dynpm_state,
  295. .get_engine_clock = &radeon_legacy_get_engine_clock,
  296. .set_engine_clock = &radeon_legacy_set_engine_clock,
  297. .get_memory_clock = &radeon_legacy_get_memory_clock,
  298. .set_memory_clock = NULL,
  299. .get_pcie_lanes = NULL,
  300. .set_pcie_lanes = NULL,
  301. .set_clock_gating = &radeon_legacy_set_clock_gating,
  302. },
  303. .pflip = {
  304. .pre_page_flip = &r100_pre_page_flip,
  305. .page_flip = &r100_page_flip,
  306. .post_page_flip = &r100_post_page_flip,
  307. },
  308. };
  309. static struct radeon_asic r300_asic = {
  310. .init = &r300_init,
  311. .fini = &r300_fini,
  312. .suspend = &r300_suspend,
  313. .resume = &r300_resume,
  314. .vga_set_state = &r100_vga_set_state,
  315. .asic_reset = &r300_asic_reset,
  316. .ioctl_wait_idle = NULL,
  317. .gui_idle = &r100_gui_idle,
  318. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  319. .gart = {
  320. .tlb_flush = &r100_pci_gart_tlb_flush,
  321. .set_page = &r100_pci_gart_set_page,
  322. },
  323. .ring = {
  324. [RADEON_RING_TYPE_GFX_INDEX] = {
  325. .ib_execute = &r100_ring_ib_execute,
  326. .emit_fence = &r300_fence_ring_emit,
  327. .emit_semaphore = &r100_semaphore_ring_emit,
  328. .cs_parse = &r300_cs_parse,
  329. .ring_start = &r300_ring_start,
  330. .ring_test = &r100_ring_test,
  331. .ib_test = &r100_ib_test,
  332. .is_lockup = &r100_gpu_is_lockup,
  333. }
  334. },
  335. .irq = {
  336. .set = &r100_irq_set,
  337. .process = &r100_irq_process,
  338. },
  339. .display = {
  340. .bandwidth_update = &r100_bandwidth_update,
  341. .get_vblank_counter = &r100_get_vblank_counter,
  342. .wait_for_vblank = &r100_wait_for_vblank,
  343. .set_backlight_level = &radeon_legacy_set_backlight_level,
  344. .get_backlight_level = &radeon_legacy_get_backlight_level,
  345. },
  346. .copy = {
  347. .blit = &r100_copy_blit,
  348. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  349. .dma = &r200_copy_dma,
  350. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  351. .copy = &r100_copy_blit,
  352. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  353. },
  354. .surface = {
  355. .set_reg = r100_set_surface_reg,
  356. .clear_reg = r100_clear_surface_reg,
  357. },
  358. .hpd = {
  359. .init = &r100_hpd_init,
  360. .fini = &r100_hpd_fini,
  361. .sense = &r100_hpd_sense,
  362. .set_polarity = &r100_hpd_set_polarity,
  363. },
  364. .pm = {
  365. .misc = &r100_pm_misc,
  366. .prepare = &r100_pm_prepare,
  367. .finish = &r100_pm_finish,
  368. .init_profile = &r100_pm_init_profile,
  369. .get_dynpm_state = &r100_pm_get_dynpm_state,
  370. .get_engine_clock = &radeon_legacy_get_engine_clock,
  371. .set_engine_clock = &radeon_legacy_set_engine_clock,
  372. .get_memory_clock = &radeon_legacy_get_memory_clock,
  373. .set_memory_clock = NULL,
  374. .get_pcie_lanes = &rv370_get_pcie_lanes,
  375. .set_pcie_lanes = &rv370_set_pcie_lanes,
  376. .set_clock_gating = &radeon_legacy_set_clock_gating,
  377. },
  378. .pflip = {
  379. .pre_page_flip = &r100_pre_page_flip,
  380. .page_flip = &r100_page_flip,
  381. .post_page_flip = &r100_post_page_flip,
  382. },
  383. };
  384. static struct radeon_asic r300_asic_pcie = {
  385. .init = &r300_init,
  386. .fini = &r300_fini,
  387. .suspend = &r300_suspend,
  388. .resume = &r300_resume,
  389. .vga_set_state = &r100_vga_set_state,
  390. .asic_reset = &r300_asic_reset,
  391. .ioctl_wait_idle = NULL,
  392. .gui_idle = &r100_gui_idle,
  393. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  394. .gart = {
  395. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  396. .set_page = &rv370_pcie_gart_set_page,
  397. },
  398. .ring = {
  399. [RADEON_RING_TYPE_GFX_INDEX] = {
  400. .ib_execute = &r100_ring_ib_execute,
  401. .emit_fence = &r300_fence_ring_emit,
  402. .emit_semaphore = &r100_semaphore_ring_emit,
  403. .cs_parse = &r300_cs_parse,
  404. .ring_start = &r300_ring_start,
  405. .ring_test = &r100_ring_test,
  406. .ib_test = &r100_ib_test,
  407. .is_lockup = &r100_gpu_is_lockup,
  408. }
  409. },
  410. .irq = {
  411. .set = &r100_irq_set,
  412. .process = &r100_irq_process,
  413. },
  414. .display = {
  415. .bandwidth_update = &r100_bandwidth_update,
  416. .get_vblank_counter = &r100_get_vblank_counter,
  417. .wait_for_vblank = &r100_wait_for_vblank,
  418. .set_backlight_level = &radeon_legacy_set_backlight_level,
  419. .get_backlight_level = &radeon_legacy_get_backlight_level,
  420. },
  421. .copy = {
  422. .blit = &r100_copy_blit,
  423. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  424. .dma = &r200_copy_dma,
  425. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  426. .copy = &r100_copy_blit,
  427. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  428. },
  429. .surface = {
  430. .set_reg = r100_set_surface_reg,
  431. .clear_reg = r100_clear_surface_reg,
  432. },
  433. .hpd = {
  434. .init = &r100_hpd_init,
  435. .fini = &r100_hpd_fini,
  436. .sense = &r100_hpd_sense,
  437. .set_polarity = &r100_hpd_set_polarity,
  438. },
  439. .pm = {
  440. .misc = &r100_pm_misc,
  441. .prepare = &r100_pm_prepare,
  442. .finish = &r100_pm_finish,
  443. .init_profile = &r100_pm_init_profile,
  444. .get_dynpm_state = &r100_pm_get_dynpm_state,
  445. .get_engine_clock = &radeon_legacy_get_engine_clock,
  446. .set_engine_clock = &radeon_legacy_set_engine_clock,
  447. .get_memory_clock = &radeon_legacy_get_memory_clock,
  448. .set_memory_clock = NULL,
  449. .get_pcie_lanes = &rv370_get_pcie_lanes,
  450. .set_pcie_lanes = &rv370_set_pcie_lanes,
  451. .set_clock_gating = &radeon_legacy_set_clock_gating,
  452. },
  453. .pflip = {
  454. .pre_page_flip = &r100_pre_page_flip,
  455. .page_flip = &r100_page_flip,
  456. .post_page_flip = &r100_post_page_flip,
  457. },
  458. };
  459. static struct radeon_asic r420_asic = {
  460. .init = &r420_init,
  461. .fini = &r420_fini,
  462. .suspend = &r420_suspend,
  463. .resume = &r420_resume,
  464. .vga_set_state = &r100_vga_set_state,
  465. .asic_reset = &r300_asic_reset,
  466. .ioctl_wait_idle = NULL,
  467. .gui_idle = &r100_gui_idle,
  468. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  469. .gart = {
  470. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  471. .set_page = &rv370_pcie_gart_set_page,
  472. },
  473. .ring = {
  474. [RADEON_RING_TYPE_GFX_INDEX] = {
  475. .ib_execute = &r100_ring_ib_execute,
  476. .emit_fence = &r300_fence_ring_emit,
  477. .emit_semaphore = &r100_semaphore_ring_emit,
  478. .cs_parse = &r300_cs_parse,
  479. .ring_start = &r300_ring_start,
  480. .ring_test = &r100_ring_test,
  481. .ib_test = &r100_ib_test,
  482. .is_lockup = &r100_gpu_is_lockup,
  483. }
  484. },
  485. .irq = {
  486. .set = &r100_irq_set,
  487. .process = &r100_irq_process,
  488. },
  489. .display = {
  490. .bandwidth_update = &r100_bandwidth_update,
  491. .get_vblank_counter = &r100_get_vblank_counter,
  492. .wait_for_vblank = &r100_wait_for_vblank,
  493. .set_backlight_level = &atombios_set_backlight_level,
  494. .get_backlight_level = &atombios_get_backlight_level,
  495. },
  496. .copy = {
  497. .blit = &r100_copy_blit,
  498. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  499. .dma = &r200_copy_dma,
  500. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  501. .copy = &r100_copy_blit,
  502. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  503. },
  504. .surface = {
  505. .set_reg = r100_set_surface_reg,
  506. .clear_reg = r100_clear_surface_reg,
  507. },
  508. .hpd = {
  509. .init = &r100_hpd_init,
  510. .fini = &r100_hpd_fini,
  511. .sense = &r100_hpd_sense,
  512. .set_polarity = &r100_hpd_set_polarity,
  513. },
  514. .pm = {
  515. .misc = &r100_pm_misc,
  516. .prepare = &r100_pm_prepare,
  517. .finish = &r100_pm_finish,
  518. .init_profile = &r420_pm_init_profile,
  519. .get_dynpm_state = &r100_pm_get_dynpm_state,
  520. .get_engine_clock = &radeon_atom_get_engine_clock,
  521. .set_engine_clock = &radeon_atom_set_engine_clock,
  522. .get_memory_clock = &radeon_atom_get_memory_clock,
  523. .set_memory_clock = &radeon_atom_set_memory_clock,
  524. .get_pcie_lanes = &rv370_get_pcie_lanes,
  525. .set_pcie_lanes = &rv370_set_pcie_lanes,
  526. .set_clock_gating = &radeon_atom_set_clock_gating,
  527. },
  528. .pflip = {
  529. .pre_page_flip = &r100_pre_page_flip,
  530. .page_flip = &r100_page_flip,
  531. .post_page_flip = &r100_post_page_flip,
  532. },
  533. };
  534. static struct radeon_asic rs400_asic = {
  535. .init = &rs400_init,
  536. .fini = &rs400_fini,
  537. .suspend = &rs400_suspend,
  538. .resume = &rs400_resume,
  539. .vga_set_state = &r100_vga_set_state,
  540. .asic_reset = &r300_asic_reset,
  541. .ioctl_wait_idle = NULL,
  542. .gui_idle = &r100_gui_idle,
  543. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  544. .gart = {
  545. .tlb_flush = &rs400_gart_tlb_flush,
  546. .set_page = &rs400_gart_set_page,
  547. },
  548. .ring = {
  549. [RADEON_RING_TYPE_GFX_INDEX] = {
  550. .ib_execute = &r100_ring_ib_execute,
  551. .emit_fence = &r300_fence_ring_emit,
  552. .emit_semaphore = &r100_semaphore_ring_emit,
  553. .cs_parse = &r300_cs_parse,
  554. .ring_start = &r300_ring_start,
  555. .ring_test = &r100_ring_test,
  556. .ib_test = &r100_ib_test,
  557. .is_lockup = &r100_gpu_is_lockup,
  558. }
  559. },
  560. .irq = {
  561. .set = &r100_irq_set,
  562. .process = &r100_irq_process,
  563. },
  564. .display = {
  565. .bandwidth_update = &r100_bandwidth_update,
  566. .get_vblank_counter = &r100_get_vblank_counter,
  567. .wait_for_vblank = &r100_wait_for_vblank,
  568. .set_backlight_level = &radeon_legacy_set_backlight_level,
  569. .get_backlight_level = &radeon_legacy_get_backlight_level,
  570. },
  571. .copy = {
  572. .blit = &r100_copy_blit,
  573. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  574. .dma = &r200_copy_dma,
  575. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  576. .copy = &r100_copy_blit,
  577. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  578. },
  579. .surface = {
  580. .set_reg = r100_set_surface_reg,
  581. .clear_reg = r100_clear_surface_reg,
  582. },
  583. .hpd = {
  584. .init = &r100_hpd_init,
  585. .fini = &r100_hpd_fini,
  586. .sense = &r100_hpd_sense,
  587. .set_polarity = &r100_hpd_set_polarity,
  588. },
  589. .pm = {
  590. .misc = &r100_pm_misc,
  591. .prepare = &r100_pm_prepare,
  592. .finish = &r100_pm_finish,
  593. .init_profile = &r100_pm_init_profile,
  594. .get_dynpm_state = &r100_pm_get_dynpm_state,
  595. .get_engine_clock = &radeon_legacy_get_engine_clock,
  596. .set_engine_clock = &radeon_legacy_set_engine_clock,
  597. .get_memory_clock = &radeon_legacy_get_memory_clock,
  598. .set_memory_clock = NULL,
  599. .get_pcie_lanes = NULL,
  600. .set_pcie_lanes = NULL,
  601. .set_clock_gating = &radeon_legacy_set_clock_gating,
  602. },
  603. .pflip = {
  604. .pre_page_flip = &r100_pre_page_flip,
  605. .page_flip = &r100_page_flip,
  606. .post_page_flip = &r100_post_page_flip,
  607. },
  608. };
  609. static struct radeon_asic rs600_asic = {
  610. .init = &rs600_init,
  611. .fini = &rs600_fini,
  612. .suspend = &rs600_suspend,
  613. .resume = &rs600_resume,
  614. .vga_set_state = &r100_vga_set_state,
  615. .asic_reset = &rs600_asic_reset,
  616. .ioctl_wait_idle = NULL,
  617. .gui_idle = &r100_gui_idle,
  618. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  619. .gart = {
  620. .tlb_flush = &rs600_gart_tlb_flush,
  621. .set_page = &rs600_gart_set_page,
  622. },
  623. .ring = {
  624. [RADEON_RING_TYPE_GFX_INDEX] = {
  625. .ib_execute = &r100_ring_ib_execute,
  626. .emit_fence = &r300_fence_ring_emit,
  627. .emit_semaphore = &r100_semaphore_ring_emit,
  628. .cs_parse = &r300_cs_parse,
  629. .ring_start = &r300_ring_start,
  630. .ring_test = &r100_ring_test,
  631. .ib_test = &r100_ib_test,
  632. .is_lockup = &r100_gpu_is_lockup,
  633. }
  634. },
  635. .irq = {
  636. .set = &rs600_irq_set,
  637. .process = &rs600_irq_process,
  638. },
  639. .display = {
  640. .bandwidth_update = &rs600_bandwidth_update,
  641. .get_vblank_counter = &rs600_get_vblank_counter,
  642. .wait_for_vblank = &avivo_wait_for_vblank,
  643. .set_backlight_level = &atombios_set_backlight_level,
  644. .get_backlight_level = &atombios_get_backlight_level,
  645. },
  646. .copy = {
  647. .blit = &r100_copy_blit,
  648. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  649. .dma = &r200_copy_dma,
  650. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  651. .copy = &r100_copy_blit,
  652. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  653. },
  654. .surface = {
  655. .set_reg = r100_set_surface_reg,
  656. .clear_reg = r100_clear_surface_reg,
  657. },
  658. .hpd = {
  659. .init = &rs600_hpd_init,
  660. .fini = &rs600_hpd_fini,
  661. .sense = &rs600_hpd_sense,
  662. .set_polarity = &rs600_hpd_set_polarity,
  663. },
  664. .pm = {
  665. .misc = &rs600_pm_misc,
  666. .prepare = &rs600_pm_prepare,
  667. .finish = &rs600_pm_finish,
  668. .init_profile = &r420_pm_init_profile,
  669. .get_dynpm_state = &r100_pm_get_dynpm_state,
  670. .get_engine_clock = &radeon_atom_get_engine_clock,
  671. .set_engine_clock = &radeon_atom_set_engine_clock,
  672. .get_memory_clock = &radeon_atom_get_memory_clock,
  673. .set_memory_clock = &radeon_atom_set_memory_clock,
  674. .get_pcie_lanes = NULL,
  675. .set_pcie_lanes = NULL,
  676. .set_clock_gating = &radeon_atom_set_clock_gating,
  677. },
  678. .pflip = {
  679. .pre_page_flip = &rs600_pre_page_flip,
  680. .page_flip = &rs600_page_flip,
  681. .post_page_flip = &rs600_post_page_flip,
  682. },
  683. };
  684. static struct radeon_asic rs690_asic = {
  685. .init = &rs690_init,
  686. .fini = &rs690_fini,
  687. .suspend = &rs690_suspend,
  688. .resume = &rs690_resume,
  689. .vga_set_state = &r100_vga_set_state,
  690. .asic_reset = &rs600_asic_reset,
  691. .ioctl_wait_idle = NULL,
  692. .gui_idle = &r100_gui_idle,
  693. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  694. .gart = {
  695. .tlb_flush = &rs400_gart_tlb_flush,
  696. .set_page = &rs400_gart_set_page,
  697. },
  698. .ring = {
  699. [RADEON_RING_TYPE_GFX_INDEX] = {
  700. .ib_execute = &r100_ring_ib_execute,
  701. .emit_fence = &r300_fence_ring_emit,
  702. .emit_semaphore = &r100_semaphore_ring_emit,
  703. .cs_parse = &r300_cs_parse,
  704. .ring_start = &r300_ring_start,
  705. .ring_test = &r100_ring_test,
  706. .ib_test = &r100_ib_test,
  707. .is_lockup = &r100_gpu_is_lockup,
  708. }
  709. },
  710. .irq = {
  711. .set = &rs600_irq_set,
  712. .process = &rs600_irq_process,
  713. },
  714. .display = {
  715. .get_vblank_counter = &rs600_get_vblank_counter,
  716. .bandwidth_update = &rs690_bandwidth_update,
  717. .wait_for_vblank = &avivo_wait_for_vblank,
  718. .set_backlight_level = &atombios_set_backlight_level,
  719. .get_backlight_level = &atombios_get_backlight_level,
  720. },
  721. .copy = {
  722. .blit = &r100_copy_blit,
  723. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  724. .dma = &r200_copy_dma,
  725. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  726. .copy = &r200_copy_dma,
  727. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  728. },
  729. .surface = {
  730. .set_reg = r100_set_surface_reg,
  731. .clear_reg = r100_clear_surface_reg,
  732. },
  733. .hpd = {
  734. .init = &rs600_hpd_init,
  735. .fini = &rs600_hpd_fini,
  736. .sense = &rs600_hpd_sense,
  737. .set_polarity = &rs600_hpd_set_polarity,
  738. },
  739. .pm = {
  740. .misc = &rs600_pm_misc,
  741. .prepare = &rs600_pm_prepare,
  742. .finish = &rs600_pm_finish,
  743. .init_profile = &r420_pm_init_profile,
  744. .get_dynpm_state = &r100_pm_get_dynpm_state,
  745. .get_engine_clock = &radeon_atom_get_engine_clock,
  746. .set_engine_clock = &radeon_atom_set_engine_clock,
  747. .get_memory_clock = &radeon_atom_get_memory_clock,
  748. .set_memory_clock = &radeon_atom_set_memory_clock,
  749. .get_pcie_lanes = NULL,
  750. .set_pcie_lanes = NULL,
  751. .set_clock_gating = &radeon_atom_set_clock_gating,
  752. },
  753. .pflip = {
  754. .pre_page_flip = &rs600_pre_page_flip,
  755. .page_flip = &rs600_page_flip,
  756. .post_page_flip = &rs600_post_page_flip,
  757. },
  758. };
  759. static struct radeon_asic rv515_asic = {
  760. .init = &rv515_init,
  761. .fini = &rv515_fini,
  762. .suspend = &rv515_suspend,
  763. .resume = &rv515_resume,
  764. .vga_set_state = &r100_vga_set_state,
  765. .asic_reset = &rs600_asic_reset,
  766. .ioctl_wait_idle = NULL,
  767. .gui_idle = &r100_gui_idle,
  768. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  769. .gart = {
  770. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  771. .set_page = &rv370_pcie_gart_set_page,
  772. },
  773. .ring = {
  774. [RADEON_RING_TYPE_GFX_INDEX] = {
  775. .ib_execute = &r100_ring_ib_execute,
  776. .emit_fence = &r300_fence_ring_emit,
  777. .emit_semaphore = &r100_semaphore_ring_emit,
  778. .cs_parse = &r300_cs_parse,
  779. .ring_start = &rv515_ring_start,
  780. .ring_test = &r100_ring_test,
  781. .ib_test = &r100_ib_test,
  782. .is_lockup = &r100_gpu_is_lockup,
  783. }
  784. },
  785. .irq = {
  786. .set = &rs600_irq_set,
  787. .process = &rs600_irq_process,
  788. },
  789. .display = {
  790. .get_vblank_counter = &rs600_get_vblank_counter,
  791. .bandwidth_update = &rv515_bandwidth_update,
  792. .wait_for_vblank = &avivo_wait_for_vblank,
  793. .set_backlight_level = &atombios_set_backlight_level,
  794. .get_backlight_level = &atombios_get_backlight_level,
  795. },
  796. .copy = {
  797. .blit = &r100_copy_blit,
  798. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  799. .dma = &r200_copy_dma,
  800. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  801. .copy = &r100_copy_blit,
  802. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  803. },
  804. .surface = {
  805. .set_reg = r100_set_surface_reg,
  806. .clear_reg = r100_clear_surface_reg,
  807. },
  808. .hpd = {
  809. .init = &rs600_hpd_init,
  810. .fini = &rs600_hpd_fini,
  811. .sense = &rs600_hpd_sense,
  812. .set_polarity = &rs600_hpd_set_polarity,
  813. },
  814. .pm = {
  815. .misc = &rs600_pm_misc,
  816. .prepare = &rs600_pm_prepare,
  817. .finish = &rs600_pm_finish,
  818. .init_profile = &r420_pm_init_profile,
  819. .get_dynpm_state = &r100_pm_get_dynpm_state,
  820. .get_engine_clock = &radeon_atom_get_engine_clock,
  821. .set_engine_clock = &radeon_atom_set_engine_clock,
  822. .get_memory_clock = &radeon_atom_get_memory_clock,
  823. .set_memory_clock = &radeon_atom_set_memory_clock,
  824. .get_pcie_lanes = &rv370_get_pcie_lanes,
  825. .set_pcie_lanes = &rv370_set_pcie_lanes,
  826. .set_clock_gating = &radeon_atom_set_clock_gating,
  827. },
  828. .pflip = {
  829. .pre_page_flip = &rs600_pre_page_flip,
  830. .page_flip = &rs600_page_flip,
  831. .post_page_flip = &rs600_post_page_flip,
  832. },
  833. };
  834. static struct radeon_asic r520_asic = {
  835. .init = &r520_init,
  836. .fini = &rv515_fini,
  837. .suspend = &rv515_suspend,
  838. .resume = &r520_resume,
  839. .vga_set_state = &r100_vga_set_state,
  840. .asic_reset = &rs600_asic_reset,
  841. .ioctl_wait_idle = NULL,
  842. .gui_idle = &r100_gui_idle,
  843. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  844. .gart = {
  845. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  846. .set_page = &rv370_pcie_gart_set_page,
  847. },
  848. .ring = {
  849. [RADEON_RING_TYPE_GFX_INDEX] = {
  850. .ib_execute = &r100_ring_ib_execute,
  851. .emit_fence = &r300_fence_ring_emit,
  852. .emit_semaphore = &r100_semaphore_ring_emit,
  853. .cs_parse = &r300_cs_parse,
  854. .ring_start = &rv515_ring_start,
  855. .ring_test = &r100_ring_test,
  856. .ib_test = &r100_ib_test,
  857. .is_lockup = &r100_gpu_is_lockup,
  858. }
  859. },
  860. .irq = {
  861. .set = &rs600_irq_set,
  862. .process = &rs600_irq_process,
  863. },
  864. .display = {
  865. .bandwidth_update = &rv515_bandwidth_update,
  866. .get_vblank_counter = &rs600_get_vblank_counter,
  867. .wait_for_vblank = &avivo_wait_for_vblank,
  868. .set_backlight_level = &atombios_set_backlight_level,
  869. .get_backlight_level = &atombios_get_backlight_level,
  870. },
  871. .copy = {
  872. .blit = &r100_copy_blit,
  873. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  874. .dma = &r200_copy_dma,
  875. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  876. .copy = &r100_copy_blit,
  877. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  878. },
  879. .surface = {
  880. .set_reg = r100_set_surface_reg,
  881. .clear_reg = r100_clear_surface_reg,
  882. },
  883. .hpd = {
  884. .init = &rs600_hpd_init,
  885. .fini = &rs600_hpd_fini,
  886. .sense = &rs600_hpd_sense,
  887. .set_polarity = &rs600_hpd_set_polarity,
  888. },
  889. .pm = {
  890. .misc = &rs600_pm_misc,
  891. .prepare = &rs600_pm_prepare,
  892. .finish = &rs600_pm_finish,
  893. .init_profile = &r420_pm_init_profile,
  894. .get_dynpm_state = &r100_pm_get_dynpm_state,
  895. .get_engine_clock = &radeon_atom_get_engine_clock,
  896. .set_engine_clock = &radeon_atom_set_engine_clock,
  897. .get_memory_clock = &radeon_atom_get_memory_clock,
  898. .set_memory_clock = &radeon_atom_set_memory_clock,
  899. .get_pcie_lanes = &rv370_get_pcie_lanes,
  900. .set_pcie_lanes = &rv370_set_pcie_lanes,
  901. .set_clock_gating = &radeon_atom_set_clock_gating,
  902. },
  903. .pflip = {
  904. .pre_page_flip = &rs600_pre_page_flip,
  905. .page_flip = &rs600_page_flip,
  906. .post_page_flip = &rs600_post_page_flip,
  907. },
  908. };
  909. static struct radeon_asic r600_asic = {
  910. .init = &r600_init,
  911. .fini = &r600_fini,
  912. .suspend = &r600_suspend,
  913. .resume = &r600_resume,
  914. .vga_set_state = &r600_vga_set_state,
  915. .asic_reset = &r600_asic_reset,
  916. .ioctl_wait_idle = r600_ioctl_wait_idle,
  917. .gui_idle = &r600_gui_idle,
  918. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  919. .gart = {
  920. .tlb_flush = &r600_pcie_gart_tlb_flush,
  921. .set_page = &rs600_gart_set_page,
  922. },
  923. .ring = {
  924. [RADEON_RING_TYPE_GFX_INDEX] = {
  925. .ib_execute = &r600_ring_ib_execute,
  926. .emit_fence = &r600_fence_ring_emit,
  927. .emit_semaphore = &r600_semaphore_ring_emit,
  928. .cs_parse = &r600_cs_parse,
  929. .ring_test = &r600_ring_test,
  930. .ib_test = &r600_ib_test,
  931. .is_lockup = &r600_gpu_is_lockup,
  932. }
  933. },
  934. .irq = {
  935. .set = &r600_irq_set,
  936. .process = &r600_irq_process,
  937. },
  938. .display = {
  939. .bandwidth_update = &rv515_bandwidth_update,
  940. .get_vblank_counter = &rs600_get_vblank_counter,
  941. .wait_for_vblank = &avivo_wait_for_vblank,
  942. .set_backlight_level = &atombios_set_backlight_level,
  943. .get_backlight_level = &atombios_get_backlight_level,
  944. },
  945. .copy = {
  946. .blit = &r600_copy_blit,
  947. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  948. .dma = NULL,
  949. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  950. .copy = &r600_copy_blit,
  951. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  952. },
  953. .surface = {
  954. .set_reg = r600_set_surface_reg,
  955. .clear_reg = r600_clear_surface_reg,
  956. },
  957. .hpd = {
  958. .init = &r600_hpd_init,
  959. .fini = &r600_hpd_fini,
  960. .sense = &r600_hpd_sense,
  961. .set_polarity = &r600_hpd_set_polarity,
  962. },
  963. .pm = {
  964. .misc = &r600_pm_misc,
  965. .prepare = &rs600_pm_prepare,
  966. .finish = &rs600_pm_finish,
  967. .init_profile = &r600_pm_init_profile,
  968. .get_dynpm_state = &r600_pm_get_dynpm_state,
  969. .get_engine_clock = &radeon_atom_get_engine_clock,
  970. .set_engine_clock = &radeon_atom_set_engine_clock,
  971. .get_memory_clock = &radeon_atom_get_memory_clock,
  972. .set_memory_clock = &radeon_atom_set_memory_clock,
  973. .get_pcie_lanes = &r600_get_pcie_lanes,
  974. .set_pcie_lanes = &r600_set_pcie_lanes,
  975. .set_clock_gating = NULL,
  976. },
  977. .pflip = {
  978. .pre_page_flip = &rs600_pre_page_flip,
  979. .page_flip = &rs600_page_flip,
  980. .post_page_flip = &rs600_post_page_flip,
  981. },
  982. };
  983. static struct radeon_asic rs780_asic = {
  984. .init = &r600_init,
  985. .fini = &r600_fini,
  986. .suspend = &r600_suspend,
  987. .resume = &r600_resume,
  988. .vga_set_state = &r600_vga_set_state,
  989. .asic_reset = &r600_asic_reset,
  990. .ioctl_wait_idle = r600_ioctl_wait_idle,
  991. .gui_idle = &r600_gui_idle,
  992. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  993. .gart = {
  994. .tlb_flush = &r600_pcie_gart_tlb_flush,
  995. .set_page = &rs600_gart_set_page,
  996. },
  997. .ring = {
  998. [RADEON_RING_TYPE_GFX_INDEX] = {
  999. .ib_execute = &r600_ring_ib_execute,
  1000. .emit_fence = &r600_fence_ring_emit,
  1001. .emit_semaphore = &r600_semaphore_ring_emit,
  1002. .cs_parse = &r600_cs_parse,
  1003. .ring_test = &r600_ring_test,
  1004. .ib_test = &r600_ib_test,
  1005. .is_lockup = &r600_gpu_is_lockup,
  1006. }
  1007. },
  1008. .irq = {
  1009. .set = &r600_irq_set,
  1010. .process = &r600_irq_process,
  1011. },
  1012. .display = {
  1013. .bandwidth_update = &rs690_bandwidth_update,
  1014. .get_vblank_counter = &rs600_get_vblank_counter,
  1015. .wait_for_vblank = &avivo_wait_for_vblank,
  1016. .set_backlight_level = &atombios_set_backlight_level,
  1017. .get_backlight_level = &atombios_get_backlight_level,
  1018. },
  1019. .copy = {
  1020. .blit = &r600_copy_blit,
  1021. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1022. .dma = NULL,
  1023. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1024. .copy = &r600_copy_blit,
  1025. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1026. },
  1027. .surface = {
  1028. .set_reg = r600_set_surface_reg,
  1029. .clear_reg = r600_clear_surface_reg,
  1030. },
  1031. .hpd = {
  1032. .init = &r600_hpd_init,
  1033. .fini = &r600_hpd_fini,
  1034. .sense = &r600_hpd_sense,
  1035. .set_polarity = &r600_hpd_set_polarity,
  1036. },
  1037. .pm = {
  1038. .misc = &r600_pm_misc,
  1039. .prepare = &rs600_pm_prepare,
  1040. .finish = &rs600_pm_finish,
  1041. .init_profile = &rs780_pm_init_profile,
  1042. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1043. .get_engine_clock = &radeon_atom_get_engine_clock,
  1044. .set_engine_clock = &radeon_atom_set_engine_clock,
  1045. .get_memory_clock = NULL,
  1046. .set_memory_clock = NULL,
  1047. .get_pcie_lanes = NULL,
  1048. .set_pcie_lanes = NULL,
  1049. .set_clock_gating = NULL,
  1050. },
  1051. .pflip = {
  1052. .pre_page_flip = &rs600_pre_page_flip,
  1053. .page_flip = &rs600_page_flip,
  1054. .post_page_flip = &rs600_post_page_flip,
  1055. },
  1056. };
  1057. static struct radeon_asic rv770_asic = {
  1058. .init = &rv770_init,
  1059. .fini = &rv770_fini,
  1060. .suspend = &rv770_suspend,
  1061. .resume = &rv770_resume,
  1062. .asic_reset = &r600_asic_reset,
  1063. .vga_set_state = &r600_vga_set_state,
  1064. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1065. .gui_idle = &r600_gui_idle,
  1066. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1067. .gart = {
  1068. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1069. .set_page = &rs600_gart_set_page,
  1070. },
  1071. .ring = {
  1072. [RADEON_RING_TYPE_GFX_INDEX] = {
  1073. .ib_execute = &r600_ring_ib_execute,
  1074. .emit_fence = &r600_fence_ring_emit,
  1075. .emit_semaphore = &r600_semaphore_ring_emit,
  1076. .cs_parse = &r600_cs_parse,
  1077. .ring_test = &r600_ring_test,
  1078. .ib_test = &r600_ib_test,
  1079. .is_lockup = &r600_gpu_is_lockup,
  1080. }
  1081. },
  1082. .irq = {
  1083. .set = &r600_irq_set,
  1084. .process = &r600_irq_process,
  1085. },
  1086. .display = {
  1087. .bandwidth_update = &rv515_bandwidth_update,
  1088. .get_vblank_counter = &rs600_get_vblank_counter,
  1089. .wait_for_vblank = &avivo_wait_for_vblank,
  1090. .set_backlight_level = &atombios_set_backlight_level,
  1091. .get_backlight_level = &atombios_get_backlight_level,
  1092. },
  1093. .copy = {
  1094. .blit = &r600_copy_blit,
  1095. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1096. .dma = NULL,
  1097. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1098. .copy = &r600_copy_blit,
  1099. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1100. },
  1101. .surface = {
  1102. .set_reg = r600_set_surface_reg,
  1103. .clear_reg = r600_clear_surface_reg,
  1104. },
  1105. .hpd = {
  1106. .init = &r600_hpd_init,
  1107. .fini = &r600_hpd_fini,
  1108. .sense = &r600_hpd_sense,
  1109. .set_polarity = &r600_hpd_set_polarity,
  1110. },
  1111. .pm = {
  1112. .misc = &rv770_pm_misc,
  1113. .prepare = &rs600_pm_prepare,
  1114. .finish = &rs600_pm_finish,
  1115. .init_profile = &r600_pm_init_profile,
  1116. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1117. .get_engine_clock = &radeon_atom_get_engine_clock,
  1118. .set_engine_clock = &radeon_atom_set_engine_clock,
  1119. .get_memory_clock = &radeon_atom_get_memory_clock,
  1120. .set_memory_clock = &radeon_atom_set_memory_clock,
  1121. .get_pcie_lanes = &r600_get_pcie_lanes,
  1122. .set_pcie_lanes = &r600_set_pcie_lanes,
  1123. .set_clock_gating = &radeon_atom_set_clock_gating,
  1124. },
  1125. .pflip = {
  1126. .pre_page_flip = &rs600_pre_page_flip,
  1127. .page_flip = &rv770_page_flip,
  1128. .post_page_flip = &rs600_post_page_flip,
  1129. },
  1130. };
  1131. static struct radeon_asic evergreen_asic = {
  1132. .init = &evergreen_init,
  1133. .fini = &evergreen_fini,
  1134. .suspend = &evergreen_suspend,
  1135. .resume = &evergreen_resume,
  1136. .asic_reset = &evergreen_asic_reset,
  1137. .vga_set_state = &r600_vga_set_state,
  1138. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1139. .gui_idle = &r600_gui_idle,
  1140. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1141. .gart = {
  1142. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1143. .set_page = &rs600_gart_set_page,
  1144. },
  1145. .ring = {
  1146. [RADEON_RING_TYPE_GFX_INDEX] = {
  1147. .ib_execute = &evergreen_ring_ib_execute,
  1148. .emit_fence = &r600_fence_ring_emit,
  1149. .emit_semaphore = &r600_semaphore_ring_emit,
  1150. .cs_parse = &evergreen_cs_parse,
  1151. .ring_test = &r600_ring_test,
  1152. .ib_test = &r600_ib_test,
  1153. .is_lockup = &evergreen_gpu_is_lockup,
  1154. }
  1155. },
  1156. .irq = {
  1157. .set = &evergreen_irq_set,
  1158. .process = &evergreen_irq_process,
  1159. },
  1160. .display = {
  1161. .bandwidth_update = &evergreen_bandwidth_update,
  1162. .get_vblank_counter = &evergreen_get_vblank_counter,
  1163. .wait_for_vblank = &dce4_wait_for_vblank,
  1164. .set_backlight_level = &atombios_set_backlight_level,
  1165. .get_backlight_level = &atombios_get_backlight_level,
  1166. },
  1167. .copy = {
  1168. .blit = &r600_copy_blit,
  1169. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1170. .dma = NULL,
  1171. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1172. .copy = &r600_copy_blit,
  1173. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1174. },
  1175. .surface = {
  1176. .set_reg = r600_set_surface_reg,
  1177. .clear_reg = r600_clear_surface_reg,
  1178. },
  1179. .hpd = {
  1180. .init = &evergreen_hpd_init,
  1181. .fini = &evergreen_hpd_fini,
  1182. .sense = &evergreen_hpd_sense,
  1183. .set_polarity = &evergreen_hpd_set_polarity,
  1184. },
  1185. .pm = {
  1186. .misc = &evergreen_pm_misc,
  1187. .prepare = &evergreen_pm_prepare,
  1188. .finish = &evergreen_pm_finish,
  1189. .init_profile = &r600_pm_init_profile,
  1190. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1191. .get_engine_clock = &radeon_atom_get_engine_clock,
  1192. .set_engine_clock = &radeon_atom_set_engine_clock,
  1193. .get_memory_clock = &radeon_atom_get_memory_clock,
  1194. .set_memory_clock = &radeon_atom_set_memory_clock,
  1195. .get_pcie_lanes = &r600_get_pcie_lanes,
  1196. .set_pcie_lanes = &r600_set_pcie_lanes,
  1197. .set_clock_gating = NULL,
  1198. },
  1199. .pflip = {
  1200. .pre_page_flip = &evergreen_pre_page_flip,
  1201. .page_flip = &evergreen_page_flip,
  1202. .post_page_flip = &evergreen_post_page_flip,
  1203. },
  1204. };
  1205. static struct radeon_asic sumo_asic = {
  1206. .init = &evergreen_init,
  1207. .fini = &evergreen_fini,
  1208. .suspend = &evergreen_suspend,
  1209. .resume = &evergreen_resume,
  1210. .asic_reset = &evergreen_asic_reset,
  1211. .vga_set_state = &r600_vga_set_state,
  1212. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1213. .gui_idle = &r600_gui_idle,
  1214. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1215. .gart = {
  1216. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1217. .set_page = &rs600_gart_set_page,
  1218. },
  1219. .ring = {
  1220. [RADEON_RING_TYPE_GFX_INDEX] = {
  1221. .ib_execute = &evergreen_ring_ib_execute,
  1222. .emit_fence = &r600_fence_ring_emit,
  1223. .emit_semaphore = &r600_semaphore_ring_emit,
  1224. .cs_parse = &evergreen_cs_parse,
  1225. .ring_test = &r600_ring_test,
  1226. .ib_test = &r600_ib_test,
  1227. .is_lockup = &evergreen_gpu_is_lockup,
  1228. },
  1229. },
  1230. .irq = {
  1231. .set = &evergreen_irq_set,
  1232. .process = &evergreen_irq_process,
  1233. },
  1234. .display = {
  1235. .bandwidth_update = &evergreen_bandwidth_update,
  1236. .get_vblank_counter = &evergreen_get_vblank_counter,
  1237. .wait_for_vblank = &dce4_wait_for_vblank,
  1238. .set_backlight_level = &atombios_set_backlight_level,
  1239. .get_backlight_level = &atombios_get_backlight_level,
  1240. },
  1241. .copy = {
  1242. .blit = &r600_copy_blit,
  1243. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1244. .dma = NULL,
  1245. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1246. .copy = &r600_copy_blit,
  1247. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1248. },
  1249. .surface = {
  1250. .set_reg = r600_set_surface_reg,
  1251. .clear_reg = r600_clear_surface_reg,
  1252. },
  1253. .hpd = {
  1254. .init = &evergreen_hpd_init,
  1255. .fini = &evergreen_hpd_fini,
  1256. .sense = &evergreen_hpd_sense,
  1257. .set_polarity = &evergreen_hpd_set_polarity,
  1258. },
  1259. .pm = {
  1260. .misc = &evergreen_pm_misc,
  1261. .prepare = &evergreen_pm_prepare,
  1262. .finish = &evergreen_pm_finish,
  1263. .init_profile = &sumo_pm_init_profile,
  1264. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1265. .get_engine_clock = &radeon_atom_get_engine_clock,
  1266. .set_engine_clock = &radeon_atom_set_engine_clock,
  1267. .get_memory_clock = NULL,
  1268. .set_memory_clock = NULL,
  1269. .get_pcie_lanes = NULL,
  1270. .set_pcie_lanes = NULL,
  1271. .set_clock_gating = NULL,
  1272. },
  1273. .pflip = {
  1274. .pre_page_flip = &evergreen_pre_page_flip,
  1275. .page_flip = &evergreen_page_flip,
  1276. .post_page_flip = &evergreen_post_page_flip,
  1277. },
  1278. };
  1279. static struct radeon_asic btc_asic = {
  1280. .init = &evergreen_init,
  1281. .fini = &evergreen_fini,
  1282. .suspend = &evergreen_suspend,
  1283. .resume = &evergreen_resume,
  1284. .asic_reset = &evergreen_asic_reset,
  1285. .vga_set_state = &r600_vga_set_state,
  1286. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1287. .gui_idle = &r600_gui_idle,
  1288. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1289. .gart = {
  1290. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1291. .set_page = &rs600_gart_set_page,
  1292. },
  1293. .ring = {
  1294. [RADEON_RING_TYPE_GFX_INDEX] = {
  1295. .ib_execute = &evergreen_ring_ib_execute,
  1296. .emit_fence = &r600_fence_ring_emit,
  1297. .emit_semaphore = &r600_semaphore_ring_emit,
  1298. .cs_parse = &evergreen_cs_parse,
  1299. .ring_test = &r600_ring_test,
  1300. .ib_test = &r600_ib_test,
  1301. .is_lockup = &evergreen_gpu_is_lockup,
  1302. }
  1303. },
  1304. .irq = {
  1305. .set = &evergreen_irq_set,
  1306. .process = &evergreen_irq_process,
  1307. },
  1308. .display = {
  1309. .bandwidth_update = &evergreen_bandwidth_update,
  1310. .get_vblank_counter = &evergreen_get_vblank_counter,
  1311. .wait_for_vblank = &dce4_wait_for_vblank,
  1312. .set_backlight_level = &atombios_set_backlight_level,
  1313. .get_backlight_level = &atombios_get_backlight_level,
  1314. },
  1315. .copy = {
  1316. .blit = &r600_copy_blit,
  1317. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1318. .dma = NULL,
  1319. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1320. .copy = &r600_copy_blit,
  1321. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1322. },
  1323. .surface = {
  1324. .set_reg = r600_set_surface_reg,
  1325. .clear_reg = r600_clear_surface_reg,
  1326. },
  1327. .hpd = {
  1328. .init = &evergreen_hpd_init,
  1329. .fini = &evergreen_hpd_fini,
  1330. .sense = &evergreen_hpd_sense,
  1331. .set_polarity = &evergreen_hpd_set_polarity,
  1332. },
  1333. .pm = {
  1334. .misc = &evergreen_pm_misc,
  1335. .prepare = &evergreen_pm_prepare,
  1336. .finish = &evergreen_pm_finish,
  1337. .init_profile = &btc_pm_init_profile,
  1338. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1339. .get_engine_clock = &radeon_atom_get_engine_clock,
  1340. .set_engine_clock = &radeon_atom_set_engine_clock,
  1341. .get_memory_clock = &radeon_atom_get_memory_clock,
  1342. .set_memory_clock = &radeon_atom_set_memory_clock,
  1343. .get_pcie_lanes = NULL,
  1344. .set_pcie_lanes = NULL,
  1345. .set_clock_gating = NULL,
  1346. },
  1347. .pflip = {
  1348. .pre_page_flip = &evergreen_pre_page_flip,
  1349. .page_flip = &evergreen_page_flip,
  1350. .post_page_flip = &evergreen_post_page_flip,
  1351. },
  1352. };
  1353. static struct radeon_asic cayman_asic = {
  1354. .init = &cayman_init,
  1355. .fini = &cayman_fini,
  1356. .suspend = &cayman_suspend,
  1357. .resume = &cayman_resume,
  1358. .asic_reset = &cayman_asic_reset,
  1359. .vga_set_state = &r600_vga_set_state,
  1360. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1361. .gui_idle = &r600_gui_idle,
  1362. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1363. .gart = {
  1364. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1365. .set_page = &rs600_gart_set_page,
  1366. },
  1367. .vm = {
  1368. .init = &cayman_vm_init,
  1369. .fini = &cayman_vm_fini,
  1370. .pt_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1371. .set_page = &cayman_vm_set_page,
  1372. },
  1373. .ring = {
  1374. [RADEON_RING_TYPE_GFX_INDEX] = {
  1375. .ib_execute = &cayman_ring_ib_execute,
  1376. .ib_parse = &evergreen_ib_parse,
  1377. .emit_fence = &cayman_fence_ring_emit,
  1378. .emit_semaphore = &r600_semaphore_ring_emit,
  1379. .cs_parse = &evergreen_cs_parse,
  1380. .ring_test = &r600_ring_test,
  1381. .ib_test = &r600_ib_test,
  1382. .is_lockup = &evergreen_gpu_is_lockup,
  1383. .vm_flush = &cayman_vm_flush,
  1384. },
  1385. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1386. .ib_execute = &cayman_ring_ib_execute,
  1387. .ib_parse = &evergreen_ib_parse,
  1388. .emit_fence = &cayman_fence_ring_emit,
  1389. .emit_semaphore = &r600_semaphore_ring_emit,
  1390. .cs_parse = &evergreen_cs_parse,
  1391. .ring_test = &r600_ring_test,
  1392. .ib_test = &r600_ib_test,
  1393. .is_lockup = &evergreen_gpu_is_lockup,
  1394. .vm_flush = &cayman_vm_flush,
  1395. },
  1396. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1397. .ib_execute = &cayman_ring_ib_execute,
  1398. .ib_parse = &evergreen_ib_parse,
  1399. .emit_fence = &cayman_fence_ring_emit,
  1400. .emit_semaphore = &r600_semaphore_ring_emit,
  1401. .cs_parse = &evergreen_cs_parse,
  1402. .ring_test = &r600_ring_test,
  1403. .ib_test = &r600_ib_test,
  1404. .is_lockup = &evergreen_gpu_is_lockup,
  1405. .vm_flush = &cayman_vm_flush,
  1406. }
  1407. },
  1408. .irq = {
  1409. .set = &evergreen_irq_set,
  1410. .process = &evergreen_irq_process,
  1411. },
  1412. .display = {
  1413. .bandwidth_update = &evergreen_bandwidth_update,
  1414. .get_vblank_counter = &evergreen_get_vblank_counter,
  1415. .wait_for_vblank = &dce4_wait_for_vblank,
  1416. .set_backlight_level = &atombios_set_backlight_level,
  1417. .get_backlight_level = &atombios_get_backlight_level,
  1418. },
  1419. .copy = {
  1420. .blit = &r600_copy_blit,
  1421. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1422. .dma = NULL,
  1423. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1424. .copy = &r600_copy_blit,
  1425. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1426. },
  1427. .surface = {
  1428. .set_reg = r600_set_surface_reg,
  1429. .clear_reg = r600_clear_surface_reg,
  1430. },
  1431. .hpd = {
  1432. .init = &evergreen_hpd_init,
  1433. .fini = &evergreen_hpd_fini,
  1434. .sense = &evergreen_hpd_sense,
  1435. .set_polarity = &evergreen_hpd_set_polarity,
  1436. },
  1437. .pm = {
  1438. .misc = &evergreen_pm_misc,
  1439. .prepare = &evergreen_pm_prepare,
  1440. .finish = &evergreen_pm_finish,
  1441. .init_profile = &btc_pm_init_profile,
  1442. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1443. .get_engine_clock = &radeon_atom_get_engine_clock,
  1444. .set_engine_clock = &radeon_atom_set_engine_clock,
  1445. .get_memory_clock = &radeon_atom_get_memory_clock,
  1446. .set_memory_clock = &radeon_atom_set_memory_clock,
  1447. .get_pcie_lanes = NULL,
  1448. .set_pcie_lanes = NULL,
  1449. .set_clock_gating = NULL,
  1450. },
  1451. .pflip = {
  1452. .pre_page_flip = &evergreen_pre_page_flip,
  1453. .page_flip = &evergreen_page_flip,
  1454. .post_page_flip = &evergreen_post_page_flip,
  1455. },
  1456. };
  1457. static struct radeon_asic trinity_asic = {
  1458. .init = &cayman_init,
  1459. .fini = &cayman_fini,
  1460. .suspend = &cayman_suspend,
  1461. .resume = &cayman_resume,
  1462. .asic_reset = &cayman_asic_reset,
  1463. .vga_set_state = &r600_vga_set_state,
  1464. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1465. .gui_idle = &r600_gui_idle,
  1466. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1467. .gart = {
  1468. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1469. .set_page = &rs600_gart_set_page,
  1470. },
  1471. .vm = {
  1472. .init = &cayman_vm_init,
  1473. .fini = &cayman_vm_fini,
  1474. .pt_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1475. .set_page = &cayman_vm_set_page,
  1476. },
  1477. .ring = {
  1478. [RADEON_RING_TYPE_GFX_INDEX] = {
  1479. .ib_execute = &cayman_ring_ib_execute,
  1480. .ib_parse = &evergreen_ib_parse,
  1481. .emit_fence = &cayman_fence_ring_emit,
  1482. .emit_semaphore = &r600_semaphore_ring_emit,
  1483. .cs_parse = &evergreen_cs_parse,
  1484. .ring_test = &r600_ring_test,
  1485. .ib_test = &r600_ib_test,
  1486. .is_lockup = &evergreen_gpu_is_lockup,
  1487. .vm_flush = &cayman_vm_flush,
  1488. },
  1489. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1490. .ib_execute = &cayman_ring_ib_execute,
  1491. .ib_parse = &evergreen_ib_parse,
  1492. .emit_fence = &cayman_fence_ring_emit,
  1493. .emit_semaphore = &r600_semaphore_ring_emit,
  1494. .cs_parse = &evergreen_cs_parse,
  1495. .ring_test = &r600_ring_test,
  1496. .ib_test = &r600_ib_test,
  1497. .is_lockup = &evergreen_gpu_is_lockup,
  1498. .vm_flush = &cayman_vm_flush,
  1499. },
  1500. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1501. .ib_execute = &cayman_ring_ib_execute,
  1502. .ib_parse = &evergreen_ib_parse,
  1503. .emit_fence = &cayman_fence_ring_emit,
  1504. .emit_semaphore = &r600_semaphore_ring_emit,
  1505. .cs_parse = &evergreen_cs_parse,
  1506. .ring_test = &r600_ring_test,
  1507. .ib_test = &r600_ib_test,
  1508. .is_lockup = &evergreen_gpu_is_lockup,
  1509. .vm_flush = &cayman_vm_flush,
  1510. }
  1511. },
  1512. .irq = {
  1513. .set = &evergreen_irq_set,
  1514. .process = &evergreen_irq_process,
  1515. },
  1516. .display = {
  1517. .bandwidth_update = &dce6_bandwidth_update,
  1518. .get_vblank_counter = &evergreen_get_vblank_counter,
  1519. .wait_for_vblank = &dce4_wait_for_vblank,
  1520. .set_backlight_level = &atombios_set_backlight_level,
  1521. .get_backlight_level = &atombios_get_backlight_level,
  1522. },
  1523. .copy = {
  1524. .blit = &r600_copy_blit,
  1525. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1526. .dma = NULL,
  1527. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1528. .copy = &r600_copy_blit,
  1529. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1530. },
  1531. .surface = {
  1532. .set_reg = r600_set_surface_reg,
  1533. .clear_reg = r600_clear_surface_reg,
  1534. },
  1535. .hpd = {
  1536. .init = &evergreen_hpd_init,
  1537. .fini = &evergreen_hpd_fini,
  1538. .sense = &evergreen_hpd_sense,
  1539. .set_polarity = &evergreen_hpd_set_polarity,
  1540. },
  1541. .pm = {
  1542. .misc = &evergreen_pm_misc,
  1543. .prepare = &evergreen_pm_prepare,
  1544. .finish = &evergreen_pm_finish,
  1545. .init_profile = &sumo_pm_init_profile,
  1546. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1547. .get_engine_clock = &radeon_atom_get_engine_clock,
  1548. .set_engine_clock = &radeon_atom_set_engine_clock,
  1549. .get_memory_clock = NULL,
  1550. .set_memory_clock = NULL,
  1551. .get_pcie_lanes = NULL,
  1552. .set_pcie_lanes = NULL,
  1553. .set_clock_gating = NULL,
  1554. },
  1555. .pflip = {
  1556. .pre_page_flip = &evergreen_pre_page_flip,
  1557. .page_flip = &evergreen_page_flip,
  1558. .post_page_flip = &evergreen_post_page_flip,
  1559. },
  1560. };
  1561. static struct radeon_asic si_asic = {
  1562. .init = &si_init,
  1563. .fini = &si_fini,
  1564. .suspend = &si_suspend,
  1565. .resume = &si_resume,
  1566. .asic_reset = &si_asic_reset,
  1567. .vga_set_state = &r600_vga_set_state,
  1568. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1569. .gui_idle = &r600_gui_idle,
  1570. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1571. .gart = {
  1572. .tlb_flush = &si_pcie_gart_tlb_flush,
  1573. .set_page = &rs600_gart_set_page,
  1574. },
  1575. .vm = {
  1576. .init = &si_vm_init,
  1577. .fini = &si_vm_fini,
  1578. .pt_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1579. .set_page = &si_vm_set_page,
  1580. },
  1581. .ring = {
  1582. [RADEON_RING_TYPE_GFX_INDEX] = {
  1583. .ib_execute = &si_ring_ib_execute,
  1584. .ib_parse = &si_ib_parse,
  1585. .emit_fence = &si_fence_ring_emit,
  1586. .emit_semaphore = &r600_semaphore_ring_emit,
  1587. .cs_parse = NULL,
  1588. .ring_test = &r600_ring_test,
  1589. .ib_test = &r600_ib_test,
  1590. .is_lockup = &si_gpu_is_lockup,
  1591. .vm_flush = &si_vm_flush,
  1592. },
  1593. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1594. .ib_execute = &si_ring_ib_execute,
  1595. .ib_parse = &si_ib_parse,
  1596. .emit_fence = &si_fence_ring_emit,
  1597. .emit_semaphore = &r600_semaphore_ring_emit,
  1598. .cs_parse = NULL,
  1599. .ring_test = &r600_ring_test,
  1600. .ib_test = &r600_ib_test,
  1601. .is_lockup = &si_gpu_is_lockup,
  1602. .vm_flush = &si_vm_flush,
  1603. },
  1604. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1605. .ib_execute = &si_ring_ib_execute,
  1606. .ib_parse = &si_ib_parse,
  1607. .emit_fence = &si_fence_ring_emit,
  1608. .emit_semaphore = &r600_semaphore_ring_emit,
  1609. .cs_parse = NULL,
  1610. .ring_test = &r600_ring_test,
  1611. .ib_test = &r600_ib_test,
  1612. .is_lockup = &si_gpu_is_lockup,
  1613. .vm_flush = &si_vm_flush,
  1614. }
  1615. },
  1616. .irq = {
  1617. .set = &si_irq_set,
  1618. .process = &si_irq_process,
  1619. },
  1620. .display = {
  1621. .bandwidth_update = &dce6_bandwidth_update,
  1622. .get_vblank_counter = &evergreen_get_vblank_counter,
  1623. .wait_for_vblank = &dce4_wait_for_vblank,
  1624. .set_backlight_level = &atombios_set_backlight_level,
  1625. .get_backlight_level = &atombios_get_backlight_level,
  1626. },
  1627. .copy = {
  1628. .blit = NULL,
  1629. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1630. .dma = NULL,
  1631. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1632. .copy = NULL,
  1633. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1634. },
  1635. .surface = {
  1636. .set_reg = r600_set_surface_reg,
  1637. .clear_reg = r600_clear_surface_reg,
  1638. },
  1639. .hpd = {
  1640. .init = &evergreen_hpd_init,
  1641. .fini = &evergreen_hpd_fini,
  1642. .sense = &evergreen_hpd_sense,
  1643. .set_polarity = &evergreen_hpd_set_polarity,
  1644. },
  1645. .pm = {
  1646. .misc = &evergreen_pm_misc,
  1647. .prepare = &evergreen_pm_prepare,
  1648. .finish = &evergreen_pm_finish,
  1649. .init_profile = &sumo_pm_init_profile,
  1650. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1651. .get_engine_clock = &radeon_atom_get_engine_clock,
  1652. .set_engine_clock = &radeon_atom_set_engine_clock,
  1653. .get_memory_clock = &radeon_atom_get_memory_clock,
  1654. .set_memory_clock = &radeon_atom_set_memory_clock,
  1655. .get_pcie_lanes = NULL,
  1656. .set_pcie_lanes = NULL,
  1657. .set_clock_gating = NULL,
  1658. },
  1659. .pflip = {
  1660. .pre_page_flip = &evergreen_pre_page_flip,
  1661. .page_flip = &evergreen_page_flip,
  1662. .post_page_flip = &evergreen_post_page_flip,
  1663. },
  1664. };
  1665. /**
  1666. * radeon_asic_init - register asic specific callbacks
  1667. *
  1668. * @rdev: radeon device pointer
  1669. *
  1670. * Registers the appropriate asic specific callbacks for each
  1671. * chip family. Also sets other asics specific info like the number
  1672. * of crtcs and the register aperture accessors (all asics).
  1673. * Returns 0 for success.
  1674. */
  1675. int radeon_asic_init(struct radeon_device *rdev)
  1676. {
  1677. radeon_register_accessor_init(rdev);
  1678. /* set the number of crtcs */
  1679. if (rdev->flags & RADEON_SINGLE_CRTC)
  1680. rdev->num_crtc = 1;
  1681. else
  1682. rdev->num_crtc = 2;
  1683. switch (rdev->family) {
  1684. case CHIP_R100:
  1685. case CHIP_RV100:
  1686. case CHIP_RS100:
  1687. case CHIP_RV200:
  1688. case CHIP_RS200:
  1689. rdev->asic = &r100_asic;
  1690. break;
  1691. case CHIP_R200:
  1692. case CHIP_RV250:
  1693. case CHIP_RS300:
  1694. case CHIP_RV280:
  1695. rdev->asic = &r200_asic;
  1696. break;
  1697. case CHIP_R300:
  1698. case CHIP_R350:
  1699. case CHIP_RV350:
  1700. case CHIP_RV380:
  1701. if (rdev->flags & RADEON_IS_PCIE)
  1702. rdev->asic = &r300_asic_pcie;
  1703. else
  1704. rdev->asic = &r300_asic;
  1705. break;
  1706. case CHIP_R420:
  1707. case CHIP_R423:
  1708. case CHIP_RV410:
  1709. rdev->asic = &r420_asic;
  1710. /* handle macs */
  1711. if (rdev->bios == NULL) {
  1712. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  1713. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  1714. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  1715. rdev->asic->pm.set_memory_clock = NULL;
  1716. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  1717. }
  1718. break;
  1719. case CHIP_RS400:
  1720. case CHIP_RS480:
  1721. rdev->asic = &rs400_asic;
  1722. break;
  1723. case CHIP_RS600:
  1724. rdev->asic = &rs600_asic;
  1725. break;
  1726. case CHIP_RS690:
  1727. case CHIP_RS740:
  1728. rdev->asic = &rs690_asic;
  1729. break;
  1730. case CHIP_RV515:
  1731. rdev->asic = &rv515_asic;
  1732. break;
  1733. case CHIP_R520:
  1734. case CHIP_RV530:
  1735. case CHIP_RV560:
  1736. case CHIP_RV570:
  1737. case CHIP_R580:
  1738. rdev->asic = &r520_asic;
  1739. break;
  1740. case CHIP_R600:
  1741. case CHIP_RV610:
  1742. case CHIP_RV630:
  1743. case CHIP_RV620:
  1744. case CHIP_RV635:
  1745. case CHIP_RV670:
  1746. rdev->asic = &r600_asic;
  1747. break;
  1748. case CHIP_RS780:
  1749. case CHIP_RS880:
  1750. rdev->asic = &rs780_asic;
  1751. break;
  1752. case CHIP_RV770:
  1753. case CHIP_RV730:
  1754. case CHIP_RV710:
  1755. case CHIP_RV740:
  1756. rdev->asic = &rv770_asic;
  1757. break;
  1758. case CHIP_CEDAR:
  1759. case CHIP_REDWOOD:
  1760. case CHIP_JUNIPER:
  1761. case CHIP_CYPRESS:
  1762. case CHIP_HEMLOCK:
  1763. /* set num crtcs */
  1764. if (rdev->family == CHIP_CEDAR)
  1765. rdev->num_crtc = 4;
  1766. else
  1767. rdev->num_crtc = 6;
  1768. rdev->asic = &evergreen_asic;
  1769. break;
  1770. case CHIP_PALM:
  1771. case CHIP_SUMO:
  1772. case CHIP_SUMO2:
  1773. rdev->asic = &sumo_asic;
  1774. break;
  1775. case CHIP_BARTS:
  1776. case CHIP_TURKS:
  1777. case CHIP_CAICOS:
  1778. /* set num crtcs */
  1779. if (rdev->family == CHIP_CAICOS)
  1780. rdev->num_crtc = 4;
  1781. else
  1782. rdev->num_crtc = 6;
  1783. rdev->asic = &btc_asic;
  1784. break;
  1785. case CHIP_CAYMAN:
  1786. rdev->asic = &cayman_asic;
  1787. /* set num crtcs */
  1788. rdev->num_crtc = 6;
  1789. break;
  1790. case CHIP_ARUBA:
  1791. rdev->asic = &trinity_asic;
  1792. /* set num crtcs */
  1793. rdev->num_crtc = 4;
  1794. break;
  1795. case CHIP_TAHITI:
  1796. case CHIP_PITCAIRN:
  1797. case CHIP_VERDE:
  1798. rdev->asic = &si_asic;
  1799. /* set num crtcs */
  1800. rdev->num_crtc = 6;
  1801. break;
  1802. default:
  1803. /* FIXME: not supported yet */
  1804. return -EINVAL;
  1805. }
  1806. if (rdev->flags & RADEON_IS_IGP) {
  1807. rdev->asic->pm.get_memory_clock = NULL;
  1808. rdev->asic->pm.set_memory_clock = NULL;
  1809. }
  1810. return 0;
  1811. }