r600_cs.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include <drm/drmP.h>
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 log_nsamples;
  48. u32 nsamples;
  49. u32 cb_color_base_last[8];
  50. struct radeon_bo *cb_color_bo[8];
  51. u64 cb_color_bo_mc[8];
  52. u64 cb_color_bo_offset[8];
  53. struct radeon_bo *cb_color_frag_bo[8];
  54. u64 cb_color_frag_offset[8];
  55. struct radeon_bo *cb_color_tile_bo[8];
  56. u64 cb_color_tile_offset[8];
  57. u32 cb_color_mask[8];
  58. u32 cb_color_info[8];
  59. u32 cb_color_view[8];
  60. u32 cb_color_size_idx[8]; /* unused */
  61. u32 cb_target_mask;
  62. u32 cb_shader_mask; /* unused */
  63. bool is_resolve;
  64. u32 cb_color_size[8];
  65. u32 vgt_strmout_en;
  66. u32 vgt_strmout_buffer_en;
  67. struct radeon_bo *vgt_strmout_bo[4];
  68. u64 vgt_strmout_bo_mc[4]; /* unused */
  69. u32 vgt_strmout_bo_offset[4];
  70. u32 vgt_strmout_size[4];
  71. u32 db_depth_control;
  72. u32 db_depth_info;
  73. u32 db_depth_size_idx;
  74. u32 db_depth_view;
  75. u32 db_depth_size;
  76. u32 db_offset;
  77. struct radeon_bo *db_bo;
  78. u64 db_bo_mc;
  79. bool sx_misc_kill_all_prims;
  80. bool cb_dirty;
  81. bool db_dirty;
  82. bool streamout_dirty;
  83. struct radeon_bo *htile_bo;
  84. u64 htile_offset;
  85. u32 htile_surface;
  86. };
  87. #define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 }
  88. #define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 }
  89. #define FMT_24_BIT(fmt) [fmt] = { 1, 1, 4, 0, CHIP_R600 }
  90. #define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 }
  91. #define FMT_48_BIT(fmt) [fmt] = { 1, 1, 8, 0, CHIP_R600 }
  92. #define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 }
  93. #define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 }
  94. #define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
  95. struct gpu_formats {
  96. unsigned blockwidth;
  97. unsigned blockheight;
  98. unsigned blocksize;
  99. unsigned valid_color;
  100. enum radeon_family min_family;
  101. };
  102. static const struct gpu_formats color_formats_table[] = {
  103. /* 8 bit */
  104. FMT_8_BIT(V_038004_COLOR_8, 1),
  105. FMT_8_BIT(V_038004_COLOR_4_4, 1),
  106. FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
  107. FMT_8_BIT(V_038004_FMT_1, 0),
  108. /* 16-bit */
  109. FMT_16_BIT(V_038004_COLOR_16, 1),
  110. FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
  111. FMT_16_BIT(V_038004_COLOR_8_8, 1),
  112. FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
  113. FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
  114. FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
  115. FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
  116. FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
  117. /* 24-bit */
  118. FMT_24_BIT(V_038004_FMT_8_8_8),
  119. /* 32-bit */
  120. FMT_32_BIT(V_038004_COLOR_32, 1),
  121. FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
  122. FMT_32_BIT(V_038004_COLOR_16_16, 1),
  123. FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
  124. FMT_32_BIT(V_038004_COLOR_8_24, 1),
  125. FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
  126. FMT_32_BIT(V_038004_COLOR_24_8, 1),
  127. FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
  128. FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
  129. FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
  130. FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
  131. FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
  132. FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
  133. FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
  134. FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
  135. FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
  136. FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
  137. FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
  138. /* 48-bit */
  139. FMT_48_BIT(V_038004_FMT_16_16_16),
  140. FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
  141. /* 64-bit */
  142. FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
  143. FMT_64_BIT(V_038004_COLOR_32_32, 1),
  144. FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
  145. FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
  146. FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
  147. FMT_96_BIT(V_038004_FMT_32_32_32),
  148. FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
  149. /* 128-bit */
  150. FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
  151. FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
  152. [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
  153. [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
  154. /* block compressed formats */
  155. [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
  156. [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
  157. [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
  158. [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
  159. [V_038004_FMT_BC5] = { 4, 4, 16, 0},
  160. [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
  161. [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
  162. /* The other Evergreen formats */
  163. [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
  164. };
  165. bool r600_fmt_is_valid_color(u32 format)
  166. {
  167. if (format >= ARRAY_SIZE(color_formats_table))
  168. return false;
  169. if (color_formats_table[format].valid_color)
  170. return true;
  171. return false;
  172. }
  173. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family)
  174. {
  175. if (format >= ARRAY_SIZE(color_formats_table))
  176. return false;
  177. if (family < color_formats_table[format].min_family)
  178. return false;
  179. if (color_formats_table[format].blockwidth > 0)
  180. return true;
  181. return false;
  182. }
  183. int r600_fmt_get_blocksize(u32 format)
  184. {
  185. if (format >= ARRAY_SIZE(color_formats_table))
  186. return 0;
  187. return color_formats_table[format].blocksize;
  188. }
  189. int r600_fmt_get_nblocksx(u32 format, u32 w)
  190. {
  191. unsigned bw;
  192. if (format >= ARRAY_SIZE(color_formats_table))
  193. return 0;
  194. bw = color_formats_table[format].blockwidth;
  195. if (bw == 0)
  196. return 0;
  197. return (w + bw - 1) / bw;
  198. }
  199. int r600_fmt_get_nblocksy(u32 format, u32 h)
  200. {
  201. unsigned bh;
  202. if (format >= ARRAY_SIZE(color_formats_table))
  203. return 0;
  204. bh = color_formats_table[format].blockheight;
  205. if (bh == 0)
  206. return 0;
  207. return (h + bh - 1) / bh;
  208. }
  209. struct array_mode_checker {
  210. int array_mode;
  211. u32 group_size;
  212. u32 nbanks;
  213. u32 npipes;
  214. u32 nsamples;
  215. u32 blocksize;
  216. };
  217. /* returns alignment in pixels for pitch/height/depth and bytes for base */
  218. static int r600_get_array_mode_alignment(struct array_mode_checker *values,
  219. u32 *pitch_align,
  220. u32 *height_align,
  221. u32 *depth_align,
  222. u64 *base_align)
  223. {
  224. u32 tile_width = 8;
  225. u32 tile_height = 8;
  226. u32 macro_tile_width = values->nbanks;
  227. u32 macro_tile_height = values->npipes;
  228. u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
  229. u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
  230. switch (values->array_mode) {
  231. case ARRAY_LINEAR_GENERAL:
  232. /* technically tile_width/_height for pitch/height */
  233. *pitch_align = 1; /* tile_width */
  234. *height_align = 1; /* tile_height */
  235. *depth_align = 1;
  236. *base_align = 1;
  237. break;
  238. case ARRAY_LINEAR_ALIGNED:
  239. *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
  240. *height_align = 1;
  241. *depth_align = 1;
  242. *base_align = values->group_size;
  243. break;
  244. case ARRAY_1D_TILED_THIN1:
  245. *pitch_align = max((u32)tile_width,
  246. (u32)(values->group_size /
  247. (tile_height * values->blocksize * values->nsamples)));
  248. *height_align = tile_height;
  249. *depth_align = 1;
  250. *base_align = values->group_size;
  251. break;
  252. case ARRAY_2D_TILED_THIN1:
  253. *pitch_align = max((u32)macro_tile_width * tile_width,
  254. (u32)((values->group_size * values->nbanks) /
  255. (values->blocksize * values->nsamples * tile_width)));
  256. *height_align = macro_tile_height * tile_height;
  257. *depth_align = 1;
  258. *base_align = max(macro_tile_bytes,
  259. (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
  260. break;
  261. default:
  262. return -EINVAL;
  263. }
  264. return 0;
  265. }
  266. static void r600_cs_track_init(struct r600_cs_track *track)
  267. {
  268. int i;
  269. /* assume DX9 mode */
  270. track->sq_config = DX9_CONSTS;
  271. for (i = 0; i < 8; i++) {
  272. track->cb_color_base_last[i] = 0;
  273. track->cb_color_size[i] = 0;
  274. track->cb_color_size_idx[i] = 0;
  275. track->cb_color_info[i] = 0;
  276. track->cb_color_view[i] = 0xFFFFFFFF;
  277. track->cb_color_bo[i] = NULL;
  278. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  279. track->cb_color_bo_mc[i] = 0xFFFFFFFF;
  280. track->cb_color_frag_bo[i] = NULL;
  281. track->cb_color_frag_offset[i] = 0xFFFFFFFF;
  282. track->cb_color_tile_bo[i] = NULL;
  283. track->cb_color_tile_offset[i] = 0xFFFFFFFF;
  284. track->cb_color_mask[i] = 0xFFFFFFFF;
  285. }
  286. track->is_resolve = false;
  287. track->nsamples = 16;
  288. track->log_nsamples = 4;
  289. track->cb_target_mask = 0xFFFFFFFF;
  290. track->cb_shader_mask = 0xFFFFFFFF;
  291. track->cb_dirty = true;
  292. track->db_bo = NULL;
  293. track->db_bo_mc = 0xFFFFFFFF;
  294. /* assume the biggest format and that htile is enabled */
  295. track->db_depth_info = 7 | (1 << 25);
  296. track->db_depth_view = 0xFFFFC000;
  297. track->db_depth_size = 0xFFFFFFFF;
  298. track->db_depth_size_idx = 0;
  299. track->db_depth_control = 0xFFFFFFFF;
  300. track->db_dirty = true;
  301. track->htile_bo = NULL;
  302. track->htile_offset = 0xFFFFFFFF;
  303. track->htile_surface = 0;
  304. for (i = 0; i < 4; i++) {
  305. track->vgt_strmout_size[i] = 0;
  306. track->vgt_strmout_bo[i] = NULL;
  307. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  308. track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF;
  309. }
  310. track->streamout_dirty = true;
  311. track->sx_misc_kill_all_prims = false;
  312. }
  313. static int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  314. {
  315. struct r600_cs_track *track = p->track;
  316. u32 slice_tile_max, size, tmp;
  317. u32 height, height_align, pitch, pitch_align, depth_align;
  318. u64 base_offset, base_align;
  319. struct array_mode_checker array_check;
  320. volatile u32 *ib = p->ib.ptr;
  321. unsigned array_mode;
  322. u32 format;
  323. /* When resolve is used, the second colorbuffer has always 1 sample. */
  324. unsigned nsamples = track->is_resolve && i == 1 ? 1 : track->nsamples;
  325. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  326. format = G_0280A0_FORMAT(track->cb_color_info[i]);
  327. if (!r600_fmt_is_valid_color(format)) {
  328. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  329. __func__, __LINE__, format,
  330. i, track->cb_color_info[i]);
  331. return -EINVAL;
  332. }
  333. /* pitch in pixels */
  334. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
  335. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  336. slice_tile_max *= 64;
  337. height = slice_tile_max / pitch;
  338. if (height > 8192)
  339. height = 8192;
  340. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  341. base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
  342. array_check.array_mode = array_mode;
  343. array_check.group_size = track->group_size;
  344. array_check.nbanks = track->nbanks;
  345. array_check.npipes = track->npipes;
  346. array_check.nsamples = nsamples;
  347. array_check.blocksize = r600_fmt_get_blocksize(format);
  348. if (r600_get_array_mode_alignment(&array_check,
  349. &pitch_align, &height_align, &depth_align, &base_align)) {
  350. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  351. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  352. track->cb_color_info[i]);
  353. return -EINVAL;
  354. }
  355. switch (array_mode) {
  356. case V_0280A0_ARRAY_LINEAR_GENERAL:
  357. break;
  358. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  359. break;
  360. case V_0280A0_ARRAY_1D_TILED_THIN1:
  361. /* avoid breaking userspace */
  362. if (height > 7)
  363. height &= ~0x7;
  364. break;
  365. case V_0280A0_ARRAY_2D_TILED_THIN1:
  366. break;
  367. default:
  368. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  369. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  370. track->cb_color_info[i]);
  371. return -EINVAL;
  372. }
  373. if (!IS_ALIGNED(pitch, pitch_align)) {
  374. dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
  375. __func__, __LINE__, pitch, pitch_align, array_mode);
  376. return -EINVAL;
  377. }
  378. if (!IS_ALIGNED(height, height_align)) {
  379. dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
  380. __func__, __LINE__, height, height_align, array_mode);
  381. return -EINVAL;
  382. }
  383. if (!IS_ALIGNED(base_offset, base_align)) {
  384. dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
  385. base_offset, base_align, array_mode);
  386. return -EINVAL;
  387. }
  388. /* check offset */
  389. tmp = r600_fmt_get_nblocksy(format, height) * r600_fmt_get_nblocksx(format, pitch) *
  390. r600_fmt_get_blocksize(format) * nsamples;
  391. switch (array_mode) {
  392. default:
  393. case V_0280A0_ARRAY_LINEAR_GENERAL:
  394. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  395. tmp += track->cb_color_view[i] & 0xFF;
  396. break;
  397. case V_0280A0_ARRAY_1D_TILED_THIN1:
  398. case V_0280A0_ARRAY_2D_TILED_THIN1:
  399. tmp += G_028080_SLICE_MAX(track->cb_color_view[i]) * tmp;
  400. break;
  401. }
  402. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  403. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  404. /* the initial DDX does bad things with the CB size occasionally */
  405. /* it rounds up height too far for slice tile max but the BO is smaller */
  406. /* r600c,g also seem to flush at bad times in some apps resulting in
  407. * bogus values here. So for linear just allow anything to avoid breaking
  408. * broken userspace.
  409. */
  410. } else {
  411. dev_warn(p->dev, "%s offset[%d] %d %llu %d %lu too big (%d %d) (%d %d %d)\n",
  412. __func__, i, array_mode,
  413. track->cb_color_bo_offset[i], tmp,
  414. radeon_bo_size(track->cb_color_bo[i]),
  415. pitch, height, r600_fmt_get_nblocksx(format, pitch),
  416. r600_fmt_get_nblocksy(format, height),
  417. r600_fmt_get_blocksize(format));
  418. return -EINVAL;
  419. }
  420. }
  421. /* limit max tile */
  422. tmp = (height * pitch) >> 6;
  423. if (tmp < slice_tile_max)
  424. slice_tile_max = tmp;
  425. tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
  426. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  427. ib[track->cb_color_size_idx[i]] = tmp;
  428. /* FMASK/CMASK */
  429. switch (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  430. case V_0280A0_TILE_DISABLE:
  431. break;
  432. case V_0280A0_FRAG_ENABLE:
  433. if (track->nsamples > 1) {
  434. uint32_t tile_max = G_028100_FMASK_TILE_MAX(track->cb_color_mask[i]);
  435. /* the tile size is 8x8, but the size is in units of bits.
  436. * for bytes, do just * 8. */
  437. uint32_t bytes = track->nsamples * track->log_nsamples * 8 * (tile_max + 1);
  438. if (bytes + track->cb_color_frag_offset[i] >
  439. radeon_bo_size(track->cb_color_frag_bo[i])) {
  440. dev_warn(p->dev, "%s FMASK_TILE_MAX too large "
  441. "(tile_max=%u, bytes=%u, offset=%llu, bo_size=%lu)\n",
  442. __func__, tile_max, bytes,
  443. track->cb_color_frag_offset[i],
  444. radeon_bo_size(track->cb_color_frag_bo[i]));
  445. return -EINVAL;
  446. }
  447. }
  448. /* fall through */
  449. case V_0280A0_CLEAR_ENABLE:
  450. {
  451. uint32_t block_max = G_028100_CMASK_BLOCK_MAX(track->cb_color_mask[i]);
  452. /* One block = 128x128 pixels, one 8x8 tile has 4 bits..
  453. * (128*128) / (8*8) / 2 = 128 bytes per block. */
  454. uint32_t bytes = (block_max + 1) * 128;
  455. if (bytes + track->cb_color_tile_offset[i] >
  456. radeon_bo_size(track->cb_color_tile_bo[i])) {
  457. dev_warn(p->dev, "%s CMASK_BLOCK_MAX too large "
  458. "(block_max=%u, bytes=%u, offset=%llu, bo_size=%lu)\n",
  459. __func__, block_max, bytes,
  460. track->cb_color_tile_offset[i],
  461. radeon_bo_size(track->cb_color_tile_bo[i]));
  462. return -EINVAL;
  463. }
  464. break;
  465. }
  466. default:
  467. dev_warn(p->dev, "%s invalid tile mode\n", __func__);
  468. return -EINVAL;
  469. }
  470. return 0;
  471. }
  472. static int r600_cs_track_validate_db(struct radeon_cs_parser *p)
  473. {
  474. struct r600_cs_track *track = p->track;
  475. u32 nviews, bpe, ntiles, size, slice_tile_max, tmp;
  476. u32 height_align, pitch_align, depth_align;
  477. u32 pitch = 8192;
  478. u32 height = 8192;
  479. u64 base_offset, base_align;
  480. struct array_mode_checker array_check;
  481. int array_mode;
  482. volatile u32 *ib = p->ib.ptr;
  483. if (track->db_bo == NULL) {
  484. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  485. return -EINVAL;
  486. }
  487. switch (G_028010_FORMAT(track->db_depth_info)) {
  488. case V_028010_DEPTH_16:
  489. bpe = 2;
  490. break;
  491. case V_028010_DEPTH_X8_24:
  492. case V_028010_DEPTH_8_24:
  493. case V_028010_DEPTH_X8_24_FLOAT:
  494. case V_028010_DEPTH_8_24_FLOAT:
  495. case V_028010_DEPTH_32_FLOAT:
  496. bpe = 4;
  497. break;
  498. case V_028010_DEPTH_X24_8_32_FLOAT:
  499. bpe = 8;
  500. break;
  501. default:
  502. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  503. return -EINVAL;
  504. }
  505. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  506. if (!track->db_depth_size_idx) {
  507. dev_warn(p->dev, "z/stencil buffer size not set\n");
  508. return -EINVAL;
  509. }
  510. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  511. tmp = (tmp / bpe) >> 6;
  512. if (!tmp) {
  513. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  514. track->db_depth_size, bpe, track->db_offset,
  515. radeon_bo_size(track->db_bo));
  516. return -EINVAL;
  517. }
  518. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  519. } else {
  520. size = radeon_bo_size(track->db_bo);
  521. /* pitch in pixels */
  522. pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
  523. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  524. slice_tile_max *= 64;
  525. height = slice_tile_max / pitch;
  526. if (height > 8192)
  527. height = 8192;
  528. base_offset = track->db_bo_mc + track->db_offset;
  529. array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
  530. array_check.array_mode = array_mode;
  531. array_check.group_size = track->group_size;
  532. array_check.nbanks = track->nbanks;
  533. array_check.npipes = track->npipes;
  534. array_check.nsamples = track->nsamples;
  535. array_check.blocksize = bpe;
  536. if (r600_get_array_mode_alignment(&array_check,
  537. &pitch_align, &height_align, &depth_align, &base_align)) {
  538. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  539. G_028010_ARRAY_MODE(track->db_depth_info),
  540. track->db_depth_info);
  541. return -EINVAL;
  542. }
  543. switch (array_mode) {
  544. case V_028010_ARRAY_1D_TILED_THIN1:
  545. /* don't break userspace */
  546. height &= ~0x7;
  547. break;
  548. case V_028010_ARRAY_2D_TILED_THIN1:
  549. break;
  550. default:
  551. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  552. G_028010_ARRAY_MODE(track->db_depth_info),
  553. track->db_depth_info);
  554. return -EINVAL;
  555. }
  556. if (!IS_ALIGNED(pitch, pitch_align)) {
  557. dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
  558. __func__, __LINE__, pitch, pitch_align, array_mode);
  559. return -EINVAL;
  560. }
  561. if (!IS_ALIGNED(height, height_align)) {
  562. dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
  563. __func__, __LINE__, height, height_align, array_mode);
  564. return -EINVAL;
  565. }
  566. if (!IS_ALIGNED(base_offset, base_align)) {
  567. dev_warn(p->dev, "%s offset 0x%llx, 0x%llx, %d not aligned\n", __func__,
  568. base_offset, base_align, array_mode);
  569. return -EINVAL;
  570. }
  571. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  572. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  573. tmp = ntiles * bpe * 64 * nviews * track->nsamples;
  574. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  575. dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
  576. array_mode,
  577. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  578. radeon_bo_size(track->db_bo));
  579. return -EINVAL;
  580. }
  581. }
  582. /* hyperz */
  583. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  584. unsigned long size;
  585. unsigned nbx, nby;
  586. if (track->htile_bo == NULL) {
  587. dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
  588. __func__, __LINE__, track->db_depth_info);
  589. return -EINVAL;
  590. }
  591. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  592. dev_warn(p->dev, "%s:%d htile can't be enabled with bogus db_depth_size 0x%08x\n",
  593. __func__, __LINE__, track->db_depth_size);
  594. return -EINVAL;
  595. }
  596. nbx = pitch;
  597. nby = height;
  598. if (G_028D24_LINEAR(track->htile_surface)) {
  599. /* nbx must be 16 htiles aligned == 16 * 8 pixel aligned */
  600. nbx = round_up(nbx, 16 * 8);
  601. /* nby is npipes htiles aligned == npipes * 8 pixel aligned */
  602. nby = round_up(nby, track->npipes * 8);
  603. } else {
  604. /* htile widht & nby (8 or 4) make 2 bits number */
  605. tmp = track->htile_surface & 3;
  606. /* align is htile align * 8, htile align vary according to
  607. * number of pipe and tile width and nby
  608. */
  609. switch (track->npipes) {
  610. case 8:
  611. switch (tmp) {
  612. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  613. nbx = round_up(nbx, 64 * 8);
  614. nby = round_up(nby, 64 * 8);
  615. break;
  616. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  617. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  618. nbx = round_up(nbx, 64 * 8);
  619. nby = round_up(nby, 32 * 8);
  620. break;
  621. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  622. nbx = round_up(nbx, 32 * 8);
  623. nby = round_up(nby, 32 * 8);
  624. break;
  625. default:
  626. return -EINVAL;
  627. }
  628. break;
  629. case 4:
  630. switch (tmp) {
  631. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  632. nbx = round_up(nbx, 64 * 8);
  633. nby = round_up(nby, 32 * 8);
  634. break;
  635. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  636. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  637. nbx = round_up(nbx, 32 * 8);
  638. nby = round_up(nby, 32 * 8);
  639. break;
  640. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  641. nbx = round_up(nbx, 32 * 8);
  642. nby = round_up(nby, 16 * 8);
  643. break;
  644. default:
  645. return -EINVAL;
  646. }
  647. break;
  648. case 2:
  649. switch (tmp) {
  650. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  651. nbx = round_up(nbx, 32 * 8);
  652. nby = round_up(nby, 32 * 8);
  653. break;
  654. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  655. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  656. nbx = round_up(nbx, 32 * 8);
  657. nby = round_up(nby, 16 * 8);
  658. break;
  659. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  660. nbx = round_up(nbx, 16 * 8);
  661. nby = round_up(nby, 16 * 8);
  662. break;
  663. default:
  664. return -EINVAL;
  665. }
  666. break;
  667. case 1:
  668. switch (tmp) {
  669. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  670. nbx = round_up(nbx, 32 * 8);
  671. nby = round_up(nby, 16 * 8);
  672. break;
  673. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  674. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  675. nbx = round_up(nbx, 16 * 8);
  676. nby = round_up(nby, 16 * 8);
  677. break;
  678. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  679. nbx = round_up(nbx, 16 * 8);
  680. nby = round_up(nby, 8 * 8);
  681. break;
  682. default:
  683. return -EINVAL;
  684. }
  685. break;
  686. default:
  687. dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
  688. __func__, __LINE__, track->npipes);
  689. return -EINVAL;
  690. }
  691. }
  692. /* compute number of htile */
  693. nbx = G_028D24_HTILE_WIDTH(track->htile_surface) ? nbx / 8 : nbx / 4;
  694. nby = G_028D24_HTILE_HEIGHT(track->htile_surface) ? nby / 8 : nby / 4;
  695. size = nbx * nby * 4;
  696. size += track->htile_offset;
  697. if (size > radeon_bo_size(track->htile_bo)) {
  698. dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
  699. __func__, __LINE__, radeon_bo_size(track->htile_bo),
  700. size, nbx, nby);
  701. return -EINVAL;
  702. }
  703. }
  704. track->db_dirty = false;
  705. return 0;
  706. }
  707. static int r600_cs_track_check(struct radeon_cs_parser *p)
  708. {
  709. struct r600_cs_track *track = p->track;
  710. u32 tmp;
  711. int r, i;
  712. /* on legacy kernel we don't perform advanced check */
  713. if (p->rdev == NULL)
  714. return 0;
  715. /* check streamout */
  716. if (track->streamout_dirty && track->vgt_strmout_en) {
  717. for (i = 0; i < 4; i++) {
  718. if (track->vgt_strmout_buffer_en & (1 << i)) {
  719. if (track->vgt_strmout_bo[i]) {
  720. u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
  721. (u64)track->vgt_strmout_size[i];
  722. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  723. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  724. i, offset,
  725. radeon_bo_size(track->vgt_strmout_bo[i]));
  726. return -EINVAL;
  727. }
  728. } else {
  729. dev_warn(p->dev, "No buffer for streamout %d\n", i);
  730. return -EINVAL;
  731. }
  732. }
  733. }
  734. track->streamout_dirty = false;
  735. }
  736. if (track->sx_misc_kill_all_prims)
  737. return 0;
  738. /* check that we have a cb for each enabled target, we don't check
  739. * shader_mask because it seems mesa isn't always setting it :(
  740. */
  741. if (track->cb_dirty) {
  742. tmp = track->cb_target_mask;
  743. /* We must check both colorbuffers for RESOLVE. */
  744. if (track->is_resolve) {
  745. tmp |= 0xff;
  746. }
  747. for (i = 0; i < 8; i++) {
  748. if ((tmp >> (i * 4)) & 0xF) {
  749. /* at least one component is enabled */
  750. if (track->cb_color_bo[i] == NULL) {
  751. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  752. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  753. return -EINVAL;
  754. }
  755. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  756. r = r600_cs_track_validate_cb(p, i);
  757. if (r)
  758. return r;
  759. }
  760. }
  761. track->cb_dirty = false;
  762. }
  763. /* Check depth buffer */
  764. if (track->db_dirty &&
  765. G_028010_FORMAT(track->db_depth_info) != V_028010_DEPTH_INVALID &&
  766. (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  767. G_028800_Z_ENABLE(track->db_depth_control))) {
  768. r = r600_cs_track_validate_db(p);
  769. if (r)
  770. return r;
  771. }
  772. return 0;
  773. }
  774. /**
  775. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  776. * @parser: parser structure holding parsing context.
  777. * @pkt: where to store packet informations
  778. *
  779. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  780. * if packet is bigger than remaining ib size. or if packets is unknown.
  781. **/
  782. static int r600_cs_packet_parse(struct radeon_cs_parser *p,
  783. struct radeon_cs_packet *pkt,
  784. unsigned idx)
  785. {
  786. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  787. uint32_t header;
  788. if (idx >= ib_chunk->length_dw) {
  789. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  790. idx, ib_chunk->length_dw);
  791. return -EINVAL;
  792. }
  793. header = radeon_get_ib_value(p, idx);
  794. pkt->idx = idx;
  795. pkt->type = CP_PACKET_GET_TYPE(header);
  796. pkt->count = CP_PACKET_GET_COUNT(header);
  797. pkt->one_reg_wr = 0;
  798. switch (pkt->type) {
  799. case PACKET_TYPE0:
  800. pkt->reg = CP_PACKET0_GET_REG(header);
  801. break;
  802. case PACKET_TYPE3:
  803. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  804. break;
  805. case PACKET_TYPE2:
  806. pkt->count = -1;
  807. break;
  808. default:
  809. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  810. return -EINVAL;
  811. }
  812. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  813. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  814. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  815. return -EINVAL;
  816. }
  817. return 0;
  818. }
  819. /**
  820. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  821. * @parser: parser structure holding parsing context.
  822. * @data: pointer to relocation data
  823. * @offset_start: starting offset
  824. * @offset_mask: offset mask (to align start offset on)
  825. * @reloc: reloc informations
  826. *
  827. * Check next packet is relocation packet3, do bo validation and compute
  828. * GPU offset using the provided start.
  829. **/
  830. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  831. struct radeon_cs_reloc **cs_reloc)
  832. {
  833. struct radeon_cs_chunk *relocs_chunk;
  834. struct radeon_cs_packet p3reloc;
  835. unsigned idx;
  836. int r;
  837. if (p->chunk_relocs_idx == -1) {
  838. DRM_ERROR("No relocation chunk !\n");
  839. return -EINVAL;
  840. }
  841. *cs_reloc = NULL;
  842. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  843. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  844. if (r) {
  845. return r;
  846. }
  847. p->idx += p3reloc.count + 2;
  848. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  849. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  850. p3reloc.idx);
  851. return -EINVAL;
  852. }
  853. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  854. if (idx >= relocs_chunk->length_dw) {
  855. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  856. idx, relocs_chunk->length_dw);
  857. return -EINVAL;
  858. }
  859. /* FIXME: we assume reloc size is 4 dwords */
  860. *cs_reloc = p->relocs_ptr[(idx / 4)];
  861. return 0;
  862. }
  863. /**
  864. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  865. * @parser: parser structure holding parsing context.
  866. * @data: pointer to relocation data
  867. * @offset_start: starting offset
  868. * @offset_mask: offset mask (to align start offset on)
  869. * @reloc: reloc informations
  870. *
  871. * Check next packet is relocation packet3, do bo validation and compute
  872. * GPU offset using the provided start.
  873. **/
  874. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  875. struct radeon_cs_reloc **cs_reloc)
  876. {
  877. struct radeon_cs_chunk *relocs_chunk;
  878. struct radeon_cs_packet p3reloc;
  879. unsigned idx;
  880. int r;
  881. if (p->chunk_relocs_idx == -1) {
  882. DRM_ERROR("No relocation chunk !\n");
  883. return -EINVAL;
  884. }
  885. *cs_reloc = NULL;
  886. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  887. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  888. if (r) {
  889. return r;
  890. }
  891. p->idx += p3reloc.count + 2;
  892. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  893. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  894. p3reloc.idx);
  895. return -EINVAL;
  896. }
  897. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  898. if (idx >= relocs_chunk->length_dw) {
  899. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  900. idx, relocs_chunk->length_dw);
  901. return -EINVAL;
  902. }
  903. *cs_reloc = p->relocs;
  904. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  905. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  906. return 0;
  907. }
  908. /**
  909. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  910. * @parser: parser structure holding parsing context.
  911. *
  912. * Check next packet is relocation packet3, do bo validation and compute
  913. * GPU offset using the provided start.
  914. **/
  915. static int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  916. {
  917. struct radeon_cs_packet p3reloc;
  918. int r;
  919. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  920. if (r) {
  921. return 0;
  922. }
  923. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  924. return 0;
  925. }
  926. return 1;
  927. }
  928. /**
  929. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  930. * @parser: parser structure holding parsing context.
  931. *
  932. * Userspace sends a special sequence for VLINE waits.
  933. * PACKET0 - VLINE_START_END + value
  934. * PACKET3 - WAIT_REG_MEM poll vline status reg
  935. * RELOC (P3) - crtc_id in reloc.
  936. *
  937. * This function parses this and relocates the VLINE START END
  938. * and WAIT_REG_MEM packets to the correct crtc.
  939. * It also detects a switched off crtc and nulls out the
  940. * wait in that case.
  941. */
  942. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  943. {
  944. struct drm_mode_object *obj;
  945. struct drm_crtc *crtc;
  946. struct radeon_crtc *radeon_crtc;
  947. struct radeon_cs_packet p3reloc, wait_reg_mem;
  948. int crtc_id;
  949. int r;
  950. uint32_t header, h_idx, reg, wait_reg_mem_info;
  951. volatile uint32_t *ib;
  952. ib = p->ib.ptr;
  953. /* parse the WAIT_REG_MEM */
  954. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  955. if (r)
  956. return r;
  957. /* check its a WAIT_REG_MEM */
  958. if (wait_reg_mem.type != PACKET_TYPE3 ||
  959. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  960. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  961. return -EINVAL;
  962. }
  963. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  964. /* bit 4 is reg (0) or mem (1) */
  965. if (wait_reg_mem_info & 0x10) {
  966. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  967. return -EINVAL;
  968. }
  969. /* waiting for value to be equal */
  970. if ((wait_reg_mem_info & 0x7) != 0x3) {
  971. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  972. return -EINVAL;
  973. }
  974. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  975. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  976. return -EINVAL;
  977. }
  978. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  979. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  980. return -EINVAL;
  981. }
  982. /* jump over the NOP */
  983. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  984. if (r)
  985. return r;
  986. h_idx = p->idx - 2;
  987. p->idx += wait_reg_mem.count + 2;
  988. p->idx += p3reloc.count + 2;
  989. header = radeon_get_ib_value(p, h_idx);
  990. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  991. reg = CP_PACKET0_GET_REG(header);
  992. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  993. if (!obj) {
  994. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  995. return -EINVAL;
  996. }
  997. crtc = obj_to_crtc(obj);
  998. radeon_crtc = to_radeon_crtc(crtc);
  999. crtc_id = radeon_crtc->crtc_id;
  1000. if (!crtc->enabled) {
  1001. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  1002. ib[h_idx + 2] = PACKET2(0);
  1003. ib[h_idx + 3] = PACKET2(0);
  1004. ib[h_idx + 4] = PACKET2(0);
  1005. ib[h_idx + 5] = PACKET2(0);
  1006. ib[h_idx + 6] = PACKET2(0);
  1007. ib[h_idx + 7] = PACKET2(0);
  1008. ib[h_idx + 8] = PACKET2(0);
  1009. } else if (crtc_id == 1) {
  1010. switch (reg) {
  1011. case AVIVO_D1MODE_VLINE_START_END:
  1012. header &= ~R600_CP_PACKET0_REG_MASK;
  1013. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1014. break;
  1015. default:
  1016. DRM_ERROR("unknown crtc reloc\n");
  1017. return -EINVAL;
  1018. }
  1019. ib[h_idx] = header;
  1020. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  1021. }
  1022. return 0;
  1023. }
  1024. static int r600_packet0_check(struct radeon_cs_parser *p,
  1025. struct radeon_cs_packet *pkt,
  1026. unsigned idx, unsigned reg)
  1027. {
  1028. int r;
  1029. switch (reg) {
  1030. case AVIVO_D1MODE_VLINE_START_END:
  1031. r = r600_cs_packet_parse_vline(p);
  1032. if (r) {
  1033. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1034. idx, reg);
  1035. return r;
  1036. }
  1037. break;
  1038. default:
  1039. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1040. reg, idx);
  1041. return -EINVAL;
  1042. }
  1043. return 0;
  1044. }
  1045. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  1046. struct radeon_cs_packet *pkt)
  1047. {
  1048. unsigned reg, i;
  1049. unsigned idx;
  1050. int r;
  1051. idx = pkt->idx + 1;
  1052. reg = pkt->reg;
  1053. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  1054. r = r600_packet0_check(p, pkt, idx, reg);
  1055. if (r) {
  1056. return r;
  1057. }
  1058. }
  1059. return 0;
  1060. }
  1061. /**
  1062. * r600_cs_check_reg() - check if register is authorized or not
  1063. * @parser: parser structure holding parsing context
  1064. * @reg: register we are testing
  1065. * @idx: index into the cs buffer
  1066. *
  1067. * This function will test against r600_reg_safe_bm and return 0
  1068. * if register is safe. If register is not flag as safe this function
  1069. * will test it against a list of register needind special handling.
  1070. */
  1071. static int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1072. {
  1073. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  1074. struct radeon_cs_reloc *reloc;
  1075. u32 m, i, tmp, *ib;
  1076. int r;
  1077. i = (reg >> 7);
  1078. if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
  1079. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1080. return -EINVAL;
  1081. }
  1082. m = 1 << ((reg >> 2) & 31);
  1083. if (!(r600_reg_safe_bm[i] & m))
  1084. return 0;
  1085. ib = p->ib.ptr;
  1086. switch (reg) {
  1087. /* force following reg to 0 in an attempt to disable out buffer
  1088. * which will need us to better understand how it works to perform
  1089. * security check on it (Jerome)
  1090. */
  1091. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  1092. case R_008C44_SQ_ESGS_RING_SIZE:
  1093. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  1094. case R_008C54_SQ_ESTMP_RING_SIZE:
  1095. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  1096. case R_008C74_SQ_FBUF_RING_SIZE:
  1097. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  1098. case R_008C5C_SQ_GSTMP_RING_SIZE:
  1099. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  1100. case R_008C4C_SQ_GSVS_RING_SIZE:
  1101. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  1102. case R_008C6C_SQ_PSTMP_RING_SIZE:
  1103. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  1104. case R_008C7C_SQ_REDUC_RING_SIZE:
  1105. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  1106. case R_008C64_SQ_VSTMP_RING_SIZE:
  1107. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  1108. /* get value to populate the IB don't remove */
  1109. tmp =radeon_get_ib_value(p, idx);
  1110. ib[idx] = 0;
  1111. break;
  1112. case SQ_CONFIG:
  1113. track->sq_config = radeon_get_ib_value(p, idx);
  1114. break;
  1115. case R_028800_DB_DEPTH_CONTROL:
  1116. track->db_depth_control = radeon_get_ib_value(p, idx);
  1117. track->db_dirty = true;
  1118. break;
  1119. case R_028010_DB_DEPTH_INFO:
  1120. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
  1121. r600_cs_packet_next_is_pkt3_nop(p)) {
  1122. r = r600_cs_packet_next_reloc(p, &reloc);
  1123. if (r) {
  1124. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1125. "0x%04X\n", reg);
  1126. return -EINVAL;
  1127. }
  1128. track->db_depth_info = radeon_get_ib_value(p, idx);
  1129. ib[idx] &= C_028010_ARRAY_MODE;
  1130. track->db_depth_info &= C_028010_ARRAY_MODE;
  1131. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1132. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  1133. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  1134. } else {
  1135. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  1136. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  1137. }
  1138. } else {
  1139. track->db_depth_info = radeon_get_ib_value(p, idx);
  1140. }
  1141. track->db_dirty = true;
  1142. break;
  1143. case R_028004_DB_DEPTH_VIEW:
  1144. track->db_depth_view = radeon_get_ib_value(p, idx);
  1145. track->db_dirty = true;
  1146. break;
  1147. case R_028000_DB_DEPTH_SIZE:
  1148. track->db_depth_size = radeon_get_ib_value(p, idx);
  1149. track->db_depth_size_idx = idx;
  1150. track->db_dirty = true;
  1151. break;
  1152. case R_028AB0_VGT_STRMOUT_EN:
  1153. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  1154. track->streamout_dirty = true;
  1155. break;
  1156. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  1157. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  1158. track->streamout_dirty = true;
  1159. break;
  1160. case VGT_STRMOUT_BUFFER_BASE_0:
  1161. case VGT_STRMOUT_BUFFER_BASE_1:
  1162. case VGT_STRMOUT_BUFFER_BASE_2:
  1163. case VGT_STRMOUT_BUFFER_BASE_3:
  1164. r = r600_cs_packet_next_reloc(p, &reloc);
  1165. if (r) {
  1166. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1167. "0x%04X\n", reg);
  1168. return -EINVAL;
  1169. }
  1170. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1171. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1172. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1173. track->vgt_strmout_bo[tmp] = reloc->robj;
  1174. track->vgt_strmout_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1175. track->streamout_dirty = true;
  1176. break;
  1177. case VGT_STRMOUT_BUFFER_SIZE_0:
  1178. case VGT_STRMOUT_BUFFER_SIZE_1:
  1179. case VGT_STRMOUT_BUFFER_SIZE_2:
  1180. case VGT_STRMOUT_BUFFER_SIZE_3:
  1181. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1182. /* size in register is DWs, convert to bytes */
  1183. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1184. track->streamout_dirty = true;
  1185. break;
  1186. case CP_COHER_BASE:
  1187. r = r600_cs_packet_next_reloc(p, &reloc);
  1188. if (r) {
  1189. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1190. "0x%04X\n", reg);
  1191. return -EINVAL;
  1192. }
  1193. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1194. break;
  1195. case R_028238_CB_TARGET_MASK:
  1196. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1197. track->cb_dirty = true;
  1198. break;
  1199. case R_02823C_CB_SHADER_MASK:
  1200. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1201. break;
  1202. case R_028C04_PA_SC_AA_CONFIG:
  1203. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  1204. track->log_nsamples = tmp;
  1205. track->nsamples = 1 << tmp;
  1206. track->cb_dirty = true;
  1207. break;
  1208. case R_028808_CB_COLOR_CONTROL:
  1209. tmp = G_028808_SPECIAL_OP(radeon_get_ib_value(p, idx));
  1210. track->is_resolve = tmp == V_028808_SPECIAL_RESOLVE_BOX;
  1211. track->cb_dirty = true;
  1212. break;
  1213. case R_0280A0_CB_COLOR0_INFO:
  1214. case R_0280A4_CB_COLOR1_INFO:
  1215. case R_0280A8_CB_COLOR2_INFO:
  1216. case R_0280AC_CB_COLOR3_INFO:
  1217. case R_0280B0_CB_COLOR4_INFO:
  1218. case R_0280B4_CB_COLOR5_INFO:
  1219. case R_0280B8_CB_COLOR6_INFO:
  1220. case R_0280BC_CB_COLOR7_INFO:
  1221. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
  1222. r600_cs_packet_next_is_pkt3_nop(p)) {
  1223. r = r600_cs_packet_next_reloc(p, &reloc);
  1224. if (r) {
  1225. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1226. return -EINVAL;
  1227. }
  1228. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  1229. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1230. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1231. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  1232. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  1233. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1234. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  1235. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  1236. }
  1237. } else {
  1238. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  1239. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1240. }
  1241. track->cb_dirty = true;
  1242. break;
  1243. case R_028080_CB_COLOR0_VIEW:
  1244. case R_028084_CB_COLOR1_VIEW:
  1245. case R_028088_CB_COLOR2_VIEW:
  1246. case R_02808C_CB_COLOR3_VIEW:
  1247. case R_028090_CB_COLOR4_VIEW:
  1248. case R_028094_CB_COLOR5_VIEW:
  1249. case R_028098_CB_COLOR6_VIEW:
  1250. case R_02809C_CB_COLOR7_VIEW:
  1251. tmp = (reg - R_028080_CB_COLOR0_VIEW) / 4;
  1252. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1253. track->cb_dirty = true;
  1254. break;
  1255. case R_028060_CB_COLOR0_SIZE:
  1256. case R_028064_CB_COLOR1_SIZE:
  1257. case R_028068_CB_COLOR2_SIZE:
  1258. case R_02806C_CB_COLOR3_SIZE:
  1259. case R_028070_CB_COLOR4_SIZE:
  1260. case R_028074_CB_COLOR5_SIZE:
  1261. case R_028078_CB_COLOR6_SIZE:
  1262. case R_02807C_CB_COLOR7_SIZE:
  1263. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  1264. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  1265. track->cb_color_size_idx[tmp] = idx;
  1266. track->cb_dirty = true;
  1267. break;
  1268. /* This register were added late, there is userspace
  1269. * which does provide relocation for those but set
  1270. * 0 offset. In order to avoid breaking old userspace
  1271. * we detect this and set address to point to last
  1272. * CB_COLOR0_BASE, note that if userspace doesn't set
  1273. * CB_COLOR0_BASE before this register we will report
  1274. * error. Old userspace always set CB_COLOR0_BASE
  1275. * before any of this.
  1276. */
  1277. case R_0280E0_CB_COLOR0_FRAG:
  1278. case R_0280E4_CB_COLOR1_FRAG:
  1279. case R_0280E8_CB_COLOR2_FRAG:
  1280. case R_0280EC_CB_COLOR3_FRAG:
  1281. case R_0280F0_CB_COLOR4_FRAG:
  1282. case R_0280F4_CB_COLOR5_FRAG:
  1283. case R_0280F8_CB_COLOR6_FRAG:
  1284. case R_0280FC_CB_COLOR7_FRAG:
  1285. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  1286. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  1287. if (!track->cb_color_base_last[tmp]) {
  1288. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  1289. return -EINVAL;
  1290. }
  1291. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  1292. track->cb_color_frag_offset[tmp] = track->cb_color_bo_offset[tmp];
  1293. ib[idx] = track->cb_color_base_last[tmp];
  1294. } else {
  1295. r = r600_cs_packet_next_reloc(p, &reloc);
  1296. if (r) {
  1297. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1298. return -EINVAL;
  1299. }
  1300. track->cb_color_frag_bo[tmp] = reloc->robj;
  1301. track->cb_color_frag_offset[tmp] = (u64)ib[idx] << 8;
  1302. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1303. }
  1304. if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
  1305. track->cb_dirty = true;
  1306. }
  1307. break;
  1308. case R_0280C0_CB_COLOR0_TILE:
  1309. case R_0280C4_CB_COLOR1_TILE:
  1310. case R_0280C8_CB_COLOR2_TILE:
  1311. case R_0280CC_CB_COLOR3_TILE:
  1312. case R_0280D0_CB_COLOR4_TILE:
  1313. case R_0280D4_CB_COLOR5_TILE:
  1314. case R_0280D8_CB_COLOR6_TILE:
  1315. case R_0280DC_CB_COLOR7_TILE:
  1316. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  1317. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  1318. if (!track->cb_color_base_last[tmp]) {
  1319. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  1320. return -EINVAL;
  1321. }
  1322. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  1323. track->cb_color_tile_offset[tmp] = track->cb_color_bo_offset[tmp];
  1324. ib[idx] = track->cb_color_base_last[tmp];
  1325. } else {
  1326. r = r600_cs_packet_next_reloc(p, &reloc);
  1327. if (r) {
  1328. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1329. return -EINVAL;
  1330. }
  1331. track->cb_color_tile_bo[tmp] = reloc->robj;
  1332. track->cb_color_tile_offset[tmp] = (u64)ib[idx] << 8;
  1333. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1334. }
  1335. if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
  1336. track->cb_dirty = true;
  1337. }
  1338. break;
  1339. case R_028100_CB_COLOR0_MASK:
  1340. case R_028104_CB_COLOR1_MASK:
  1341. case R_028108_CB_COLOR2_MASK:
  1342. case R_02810C_CB_COLOR3_MASK:
  1343. case R_028110_CB_COLOR4_MASK:
  1344. case R_028114_CB_COLOR5_MASK:
  1345. case R_028118_CB_COLOR6_MASK:
  1346. case R_02811C_CB_COLOR7_MASK:
  1347. tmp = (reg - R_028100_CB_COLOR0_MASK) / 4;
  1348. track->cb_color_mask[tmp] = radeon_get_ib_value(p, idx);
  1349. if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
  1350. track->cb_dirty = true;
  1351. }
  1352. break;
  1353. case CB_COLOR0_BASE:
  1354. case CB_COLOR1_BASE:
  1355. case CB_COLOR2_BASE:
  1356. case CB_COLOR3_BASE:
  1357. case CB_COLOR4_BASE:
  1358. case CB_COLOR5_BASE:
  1359. case CB_COLOR6_BASE:
  1360. case CB_COLOR7_BASE:
  1361. r = r600_cs_packet_next_reloc(p, &reloc);
  1362. if (r) {
  1363. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1364. "0x%04X\n", reg);
  1365. return -EINVAL;
  1366. }
  1367. tmp = (reg - CB_COLOR0_BASE) / 4;
  1368. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1369. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1370. track->cb_color_base_last[tmp] = ib[idx];
  1371. track->cb_color_bo[tmp] = reloc->robj;
  1372. track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1373. track->cb_dirty = true;
  1374. break;
  1375. case DB_DEPTH_BASE:
  1376. r = r600_cs_packet_next_reloc(p, &reloc);
  1377. if (r) {
  1378. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1379. "0x%04X\n", reg);
  1380. return -EINVAL;
  1381. }
  1382. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  1383. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1384. track->db_bo = reloc->robj;
  1385. track->db_bo_mc = reloc->lobj.gpu_offset;
  1386. track->db_dirty = true;
  1387. break;
  1388. case DB_HTILE_DATA_BASE:
  1389. r = r600_cs_packet_next_reloc(p, &reloc);
  1390. if (r) {
  1391. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1392. "0x%04X\n", reg);
  1393. return -EINVAL;
  1394. }
  1395. track->htile_offset = radeon_get_ib_value(p, idx) << 8;
  1396. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1397. track->htile_bo = reloc->robj;
  1398. track->db_dirty = true;
  1399. break;
  1400. case DB_HTILE_SURFACE:
  1401. track->htile_surface = radeon_get_ib_value(p, idx);
  1402. track->db_dirty = true;
  1403. break;
  1404. case SQ_PGM_START_FS:
  1405. case SQ_PGM_START_ES:
  1406. case SQ_PGM_START_VS:
  1407. case SQ_PGM_START_GS:
  1408. case SQ_PGM_START_PS:
  1409. case SQ_ALU_CONST_CACHE_GS_0:
  1410. case SQ_ALU_CONST_CACHE_GS_1:
  1411. case SQ_ALU_CONST_CACHE_GS_2:
  1412. case SQ_ALU_CONST_CACHE_GS_3:
  1413. case SQ_ALU_CONST_CACHE_GS_4:
  1414. case SQ_ALU_CONST_CACHE_GS_5:
  1415. case SQ_ALU_CONST_CACHE_GS_6:
  1416. case SQ_ALU_CONST_CACHE_GS_7:
  1417. case SQ_ALU_CONST_CACHE_GS_8:
  1418. case SQ_ALU_CONST_CACHE_GS_9:
  1419. case SQ_ALU_CONST_CACHE_GS_10:
  1420. case SQ_ALU_CONST_CACHE_GS_11:
  1421. case SQ_ALU_CONST_CACHE_GS_12:
  1422. case SQ_ALU_CONST_CACHE_GS_13:
  1423. case SQ_ALU_CONST_CACHE_GS_14:
  1424. case SQ_ALU_CONST_CACHE_GS_15:
  1425. case SQ_ALU_CONST_CACHE_PS_0:
  1426. case SQ_ALU_CONST_CACHE_PS_1:
  1427. case SQ_ALU_CONST_CACHE_PS_2:
  1428. case SQ_ALU_CONST_CACHE_PS_3:
  1429. case SQ_ALU_CONST_CACHE_PS_4:
  1430. case SQ_ALU_CONST_CACHE_PS_5:
  1431. case SQ_ALU_CONST_CACHE_PS_6:
  1432. case SQ_ALU_CONST_CACHE_PS_7:
  1433. case SQ_ALU_CONST_CACHE_PS_8:
  1434. case SQ_ALU_CONST_CACHE_PS_9:
  1435. case SQ_ALU_CONST_CACHE_PS_10:
  1436. case SQ_ALU_CONST_CACHE_PS_11:
  1437. case SQ_ALU_CONST_CACHE_PS_12:
  1438. case SQ_ALU_CONST_CACHE_PS_13:
  1439. case SQ_ALU_CONST_CACHE_PS_14:
  1440. case SQ_ALU_CONST_CACHE_PS_15:
  1441. case SQ_ALU_CONST_CACHE_VS_0:
  1442. case SQ_ALU_CONST_CACHE_VS_1:
  1443. case SQ_ALU_CONST_CACHE_VS_2:
  1444. case SQ_ALU_CONST_CACHE_VS_3:
  1445. case SQ_ALU_CONST_CACHE_VS_4:
  1446. case SQ_ALU_CONST_CACHE_VS_5:
  1447. case SQ_ALU_CONST_CACHE_VS_6:
  1448. case SQ_ALU_CONST_CACHE_VS_7:
  1449. case SQ_ALU_CONST_CACHE_VS_8:
  1450. case SQ_ALU_CONST_CACHE_VS_9:
  1451. case SQ_ALU_CONST_CACHE_VS_10:
  1452. case SQ_ALU_CONST_CACHE_VS_11:
  1453. case SQ_ALU_CONST_CACHE_VS_12:
  1454. case SQ_ALU_CONST_CACHE_VS_13:
  1455. case SQ_ALU_CONST_CACHE_VS_14:
  1456. case SQ_ALU_CONST_CACHE_VS_15:
  1457. r = r600_cs_packet_next_reloc(p, &reloc);
  1458. if (r) {
  1459. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1460. "0x%04X\n", reg);
  1461. return -EINVAL;
  1462. }
  1463. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1464. break;
  1465. case SX_MEMORY_EXPORT_BASE:
  1466. r = r600_cs_packet_next_reloc(p, &reloc);
  1467. if (r) {
  1468. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1469. "0x%04X\n", reg);
  1470. return -EINVAL;
  1471. }
  1472. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1473. break;
  1474. case SX_MISC:
  1475. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1476. break;
  1477. default:
  1478. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1479. return -EINVAL;
  1480. }
  1481. return 0;
  1482. }
  1483. unsigned r600_mip_minify(unsigned size, unsigned level)
  1484. {
  1485. unsigned val;
  1486. val = max(1U, size >> level);
  1487. if (level > 0)
  1488. val = roundup_pow_of_two(val);
  1489. return val;
  1490. }
  1491. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
  1492. unsigned w0, unsigned h0, unsigned d0, unsigned nsamples, unsigned format,
  1493. unsigned block_align, unsigned height_align, unsigned base_align,
  1494. unsigned *l0_size, unsigned *mipmap_size)
  1495. {
  1496. unsigned offset, i, level;
  1497. unsigned width, height, depth, size;
  1498. unsigned blocksize;
  1499. unsigned nbx, nby;
  1500. unsigned nlevels = llevel - blevel + 1;
  1501. *l0_size = -1;
  1502. blocksize = r600_fmt_get_blocksize(format);
  1503. w0 = r600_mip_minify(w0, 0);
  1504. h0 = r600_mip_minify(h0, 0);
  1505. d0 = r600_mip_minify(d0, 0);
  1506. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1507. width = r600_mip_minify(w0, i);
  1508. nbx = r600_fmt_get_nblocksx(format, width);
  1509. nbx = round_up(nbx, block_align);
  1510. height = r600_mip_minify(h0, i);
  1511. nby = r600_fmt_get_nblocksy(format, height);
  1512. nby = round_up(nby, height_align);
  1513. depth = r600_mip_minify(d0, i);
  1514. size = nbx * nby * blocksize * nsamples;
  1515. if (nfaces)
  1516. size *= nfaces;
  1517. else
  1518. size *= depth;
  1519. if (i == 0)
  1520. *l0_size = size;
  1521. if (i == 0 || i == 1)
  1522. offset = round_up(offset, base_align);
  1523. offset += size;
  1524. }
  1525. *mipmap_size = offset;
  1526. if (llevel == 0)
  1527. *mipmap_size = *l0_size;
  1528. if (!blevel)
  1529. *mipmap_size -= *l0_size;
  1530. }
  1531. /**
  1532. * r600_check_texture_resource() - check if register is authorized or not
  1533. * @p: parser structure holding parsing context
  1534. * @idx: index into the cs buffer
  1535. * @texture: texture's bo structure
  1536. * @mipmap: mipmap's bo structure
  1537. *
  1538. * This function will check that the resource has valid field and that
  1539. * the texture and mipmap bo object are big enough to cover this resource.
  1540. */
  1541. static int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1542. struct radeon_bo *texture,
  1543. struct radeon_bo *mipmap,
  1544. u64 base_offset,
  1545. u64 mip_offset,
  1546. u32 tiling_flags)
  1547. {
  1548. struct r600_cs_track *track = p->track;
  1549. u32 dim, nfaces, llevel, blevel, w0, h0, d0;
  1550. u32 word0, word1, l0_size, mipmap_size, word2, word3, word4, word5;
  1551. u32 height_align, pitch, pitch_align, depth_align;
  1552. u32 barray, larray;
  1553. u64 base_align;
  1554. struct array_mode_checker array_check;
  1555. u32 format;
  1556. bool is_array;
  1557. /* on legacy kernel we don't perform advanced check */
  1558. if (p->rdev == NULL)
  1559. return 0;
  1560. /* convert to bytes */
  1561. base_offset <<= 8;
  1562. mip_offset <<= 8;
  1563. word0 = radeon_get_ib_value(p, idx + 0);
  1564. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1565. if (tiling_flags & RADEON_TILING_MACRO)
  1566. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1567. else if (tiling_flags & RADEON_TILING_MICRO)
  1568. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1569. }
  1570. word1 = radeon_get_ib_value(p, idx + 1);
  1571. word2 = radeon_get_ib_value(p, idx + 2) << 8;
  1572. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1573. word4 = radeon_get_ib_value(p, idx + 4);
  1574. word5 = radeon_get_ib_value(p, idx + 5);
  1575. dim = G_038000_DIM(word0);
  1576. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1577. pitch = (G_038000_PITCH(word0) + 1) * 8;
  1578. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1579. d0 = G_038004_TEX_DEPTH(word1);
  1580. format = G_038004_DATA_FORMAT(word1);
  1581. blevel = G_038010_BASE_LEVEL(word4);
  1582. llevel = G_038014_LAST_LEVEL(word5);
  1583. /* pitch in texels */
  1584. array_check.array_mode = G_038000_TILE_MODE(word0);
  1585. array_check.group_size = track->group_size;
  1586. array_check.nbanks = track->nbanks;
  1587. array_check.npipes = track->npipes;
  1588. array_check.nsamples = 1;
  1589. array_check.blocksize = r600_fmt_get_blocksize(format);
  1590. nfaces = 1;
  1591. is_array = false;
  1592. switch (dim) {
  1593. case V_038000_SQ_TEX_DIM_1D:
  1594. case V_038000_SQ_TEX_DIM_2D:
  1595. case V_038000_SQ_TEX_DIM_3D:
  1596. break;
  1597. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1598. if (p->family >= CHIP_RV770)
  1599. nfaces = 8;
  1600. else
  1601. nfaces = 6;
  1602. break;
  1603. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1604. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1605. is_array = true;
  1606. break;
  1607. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1608. is_array = true;
  1609. /* fall through */
  1610. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1611. array_check.nsamples = 1 << llevel;
  1612. llevel = 0;
  1613. break;
  1614. default:
  1615. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1616. return -EINVAL;
  1617. }
  1618. if (!r600_fmt_is_valid_texture(format, p->family)) {
  1619. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1620. __func__, __LINE__, format);
  1621. return -EINVAL;
  1622. }
  1623. if (r600_get_array_mode_alignment(&array_check,
  1624. &pitch_align, &height_align, &depth_align, &base_align)) {
  1625. dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
  1626. __func__, __LINE__, G_038000_TILE_MODE(word0));
  1627. return -EINVAL;
  1628. }
  1629. /* XXX check height as well... */
  1630. if (!IS_ALIGNED(pitch, pitch_align)) {
  1631. dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
  1632. __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
  1633. return -EINVAL;
  1634. }
  1635. if (!IS_ALIGNED(base_offset, base_align)) {
  1636. dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
  1637. __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
  1638. return -EINVAL;
  1639. }
  1640. if (!IS_ALIGNED(mip_offset, base_align)) {
  1641. dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
  1642. __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
  1643. return -EINVAL;
  1644. }
  1645. if (blevel > llevel) {
  1646. dev_warn(p->dev, "texture blevel %d > llevel %d\n",
  1647. blevel, llevel);
  1648. }
  1649. if (is_array) {
  1650. barray = G_038014_BASE_ARRAY(word5);
  1651. larray = G_038014_LAST_ARRAY(word5);
  1652. nfaces = larray - barray + 1;
  1653. }
  1654. r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, array_check.nsamples, format,
  1655. pitch_align, height_align, base_align,
  1656. &l0_size, &mipmap_size);
  1657. /* using get ib will give us the offset into the texture bo */
  1658. if ((l0_size + word2) > radeon_bo_size(texture)) {
  1659. dev_warn(p->dev, "texture bo too small ((%d %d) (%d %d) %d %d %d -> %d have %ld)\n",
  1660. w0, h0, pitch_align, height_align,
  1661. array_check.array_mode, format, word2,
  1662. l0_size, radeon_bo_size(texture));
  1663. dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
  1664. return -EINVAL;
  1665. }
  1666. /* using get ib will give us the offset into the mipmap bo */
  1667. if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
  1668. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1669. w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
  1670. }
  1671. return 0;
  1672. }
  1673. static bool r600_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1674. {
  1675. u32 m, i;
  1676. i = (reg >> 7);
  1677. if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
  1678. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1679. return false;
  1680. }
  1681. m = 1 << ((reg >> 2) & 31);
  1682. if (!(r600_reg_safe_bm[i] & m))
  1683. return true;
  1684. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1685. return false;
  1686. }
  1687. static int r600_packet3_check(struct radeon_cs_parser *p,
  1688. struct radeon_cs_packet *pkt)
  1689. {
  1690. struct radeon_cs_reloc *reloc;
  1691. struct r600_cs_track *track;
  1692. volatile u32 *ib;
  1693. unsigned idx;
  1694. unsigned i;
  1695. unsigned start_reg, end_reg, reg;
  1696. int r;
  1697. u32 idx_value;
  1698. track = (struct r600_cs_track *)p->track;
  1699. ib = p->ib.ptr;
  1700. idx = pkt->idx + 1;
  1701. idx_value = radeon_get_ib_value(p, idx);
  1702. switch (pkt->opcode) {
  1703. case PACKET3_SET_PREDICATION:
  1704. {
  1705. int pred_op;
  1706. int tmp;
  1707. uint64_t offset;
  1708. if (pkt->count != 1) {
  1709. DRM_ERROR("bad SET PREDICATION\n");
  1710. return -EINVAL;
  1711. }
  1712. tmp = radeon_get_ib_value(p, idx + 1);
  1713. pred_op = (tmp >> 16) & 0x7;
  1714. /* for the clear predicate operation */
  1715. if (pred_op == 0)
  1716. return 0;
  1717. if (pred_op > 2) {
  1718. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1719. return -EINVAL;
  1720. }
  1721. r = r600_cs_packet_next_reloc(p, &reloc);
  1722. if (r) {
  1723. DRM_ERROR("bad SET PREDICATION\n");
  1724. return -EINVAL;
  1725. }
  1726. offset = reloc->lobj.gpu_offset +
  1727. (idx_value & 0xfffffff0) +
  1728. ((u64)(tmp & 0xff) << 32);
  1729. ib[idx + 0] = offset;
  1730. ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1731. }
  1732. break;
  1733. case PACKET3_START_3D_CMDBUF:
  1734. if (p->family >= CHIP_RV770 || pkt->count) {
  1735. DRM_ERROR("bad START_3D\n");
  1736. return -EINVAL;
  1737. }
  1738. break;
  1739. case PACKET3_CONTEXT_CONTROL:
  1740. if (pkt->count != 1) {
  1741. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1742. return -EINVAL;
  1743. }
  1744. break;
  1745. case PACKET3_INDEX_TYPE:
  1746. case PACKET3_NUM_INSTANCES:
  1747. if (pkt->count) {
  1748. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1749. return -EINVAL;
  1750. }
  1751. break;
  1752. case PACKET3_DRAW_INDEX:
  1753. {
  1754. uint64_t offset;
  1755. if (pkt->count != 3) {
  1756. DRM_ERROR("bad DRAW_INDEX\n");
  1757. return -EINVAL;
  1758. }
  1759. r = r600_cs_packet_next_reloc(p, &reloc);
  1760. if (r) {
  1761. DRM_ERROR("bad DRAW_INDEX\n");
  1762. return -EINVAL;
  1763. }
  1764. offset = reloc->lobj.gpu_offset +
  1765. idx_value +
  1766. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1767. ib[idx+0] = offset;
  1768. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1769. r = r600_cs_track_check(p);
  1770. if (r) {
  1771. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1772. return r;
  1773. }
  1774. break;
  1775. }
  1776. case PACKET3_DRAW_INDEX_AUTO:
  1777. if (pkt->count != 1) {
  1778. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1779. return -EINVAL;
  1780. }
  1781. r = r600_cs_track_check(p);
  1782. if (r) {
  1783. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1784. return r;
  1785. }
  1786. break;
  1787. case PACKET3_DRAW_INDEX_IMMD_BE:
  1788. case PACKET3_DRAW_INDEX_IMMD:
  1789. if (pkt->count < 2) {
  1790. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1791. return -EINVAL;
  1792. }
  1793. r = r600_cs_track_check(p);
  1794. if (r) {
  1795. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1796. return r;
  1797. }
  1798. break;
  1799. case PACKET3_WAIT_REG_MEM:
  1800. if (pkt->count != 5) {
  1801. DRM_ERROR("bad WAIT_REG_MEM\n");
  1802. return -EINVAL;
  1803. }
  1804. /* bit 4 is reg (0) or mem (1) */
  1805. if (idx_value & 0x10) {
  1806. uint64_t offset;
  1807. r = r600_cs_packet_next_reloc(p, &reloc);
  1808. if (r) {
  1809. DRM_ERROR("bad WAIT_REG_MEM\n");
  1810. return -EINVAL;
  1811. }
  1812. offset = reloc->lobj.gpu_offset +
  1813. (radeon_get_ib_value(p, idx+1) & 0xfffffff0) +
  1814. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1815. ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffff0);
  1816. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1817. }
  1818. break;
  1819. case PACKET3_SURFACE_SYNC:
  1820. if (pkt->count != 3) {
  1821. DRM_ERROR("bad SURFACE_SYNC\n");
  1822. return -EINVAL;
  1823. }
  1824. /* 0xffffffff/0x0 is flush all cache flag */
  1825. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1826. radeon_get_ib_value(p, idx + 2) != 0) {
  1827. r = r600_cs_packet_next_reloc(p, &reloc);
  1828. if (r) {
  1829. DRM_ERROR("bad SURFACE_SYNC\n");
  1830. return -EINVAL;
  1831. }
  1832. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1833. }
  1834. break;
  1835. case PACKET3_EVENT_WRITE:
  1836. if (pkt->count != 2 && pkt->count != 0) {
  1837. DRM_ERROR("bad EVENT_WRITE\n");
  1838. return -EINVAL;
  1839. }
  1840. if (pkt->count) {
  1841. uint64_t offset;
  1842. r = r600_cs_packet_next_reloc(p, &reloc);
  1843. if (r) {
  1844. DRM_ERROR("bad EVENT_WRITE\n");
  1845. return -EINVAL;
  1846. }
  1847. offset = reloc->lobj.gpu_offset +
  1848. (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
  1849. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1850. ib[idx+1] = offset & 0xfffffff8;
  1851. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1852. }
  1853. break;
  1854. case PACKET3_EVENT_WRITE_EOP:
  1855. {
  1856. uint64_t offset;
  1857. if (pkt->count != 4) {
  1858. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1859. return -EINVAL;
  1860. }
  1861. r = r600_cs_packet_next_reloc(p, &reloc);
  1862. if (r) {
  1863. DRM_ERROR("bad EVENT_WRITE\n");
  1864. return -EINVAL;
  1865. }
  1866. offset = reloc->lobj.gpu_offset +
  1867. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  1868. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1869. ib[idx+1] = offset & 0xfffffffc;
  1870. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1871. break;
  1872. }
  1873. case PACKET3_SET_CONFIG_REG:
  1874. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1875. end_reg = 4 * pkt->count + start_reg - 4;
  1876. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1877. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1878. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1879. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1880. return -EINVAL;
  1881. }
  1882. for (i = 0; i < pkt->count; i++) {
  1883. reg = start_reg + (4 * i);
  1884. r = r600_cs_check_reg(p, reg, idx+1+i);
  1885. if (r)
  1886. return r;
  1887. }
  1888. break;
  1889. case PACKET3_SET_CONTEXT_REG:
  1890. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1891. end_reg = 4 * pkt->count + start_reg - 4;
  1892. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1893. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1894. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1895. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1896. return -EINVAL;
  1897. }
  1898. for (i = 0; i < pkt->count; i++) {
  1899. reg = start_reg + (4 * i);
  1900. r = r600_cs_check_reg(p, reg, idx+1+i);
  1901. if (r)
  1902. return r;
  1903. }
  1904. break;
  1905. case PACKET3_SET_RESOURCE:
  1906. if (pkt->count % 7) {
  1907. DRM_ERROR("bad SET_RESOURCE\n");
  1908. return -EINVAL;
  1909. }
  1910. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1911. end_reg = 4 * pkt->count + start_reg - 4;
  1912. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1913. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1914. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1915. DRM_ERROR("bad SET_RESOURCE\n");
  1916. return -EINVAL;
  1917. }
  1918. for (i = 0; i < (pkt->count / 7); i++) {
  1919. struct radeon_bo *texture, *mipmap;
  1920. u32 size, offset, base_offset, mip_offset;
  1921. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1922. case SQ_TEX_VTX_VALID_TEXTURE:
  1923. /* tex base */
  1924. r = r600_cs_packet_next_reloc(p, &reloc);
  1925. if (r) {
  1926. DRM_ERROR("bad SET_RESOURCE\n");
  1927. return -EINVAL;
  1928. }
  1929. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1930. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1931. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1932. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1933. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1934. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1935. }
  1936. texture = reloc->robj;
  1937. /* tex mip base */
  1938. r = r600_cs_packet_next_reloc(p, &reloc);
  1939. if (r) {
  1940. DRM_ERROR("bad SET_RESOURCE\n");
  1941. return -EINVAL;
  1942. }
  1943. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1944. mipmap = reloc->robj;
  1945. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1946. texture, mipmap,
  1947. base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
  1948. mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
  1949. reloc->lobj.tiling_flags);
  1950. if (r)
  1951. return r;
  1952. ib[idx+1+(i*7)+2] += base_offset;
  1953. ib[idx+1+(i*7)+3] += mip_offset;
  1954. break;
  1955. case SQ_TEX_VTX_VALID_BUFFER:
  1956. {
  1957. uint64_t offset64;
  1958. /* vtx base */
  1959. r = r600_cs_packet_next_reloc(p, &reloc);
  1960. if (r) {
  1961. DRM_ERROR("bad SET_RESOURCE\n");
  1962. return -EINVAL;
  1963. }
  1964. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1965. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1966. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1967. /* force size to size of the buffer */
  1968. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1969. size + offset, radeon_bo_size(reloc->robj));
  1970. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj) - offset;
  1971. }
  1972. offset64 = reloc->lobj.gpu_offset + offset;
  1973. ib[idx+1+(i*8)+0] = offset64;
  1974. ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
  1975. (upper_32_bits(offset64) & 0xff);
  1976. break;
  1977. }
  1978. case SQ_TEX_VTX_INVALID_TEXTURE:
  1979. case SQ_TEX_VTX_INVALID_BUFFER:
  1980. default:
  1981. DRM_ERROR("bad SET_RESOURCE\n");
  1982. return -EINVAL;
  1983. }
  1984. }
  1985. break;
  1986. case PACKET3_SET_ALU_CONST:
  1987. if (track->sq_config & DX9_CONSTS) {
  1988. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1989. end_reg = 4 * pkt->count + start_reg - 4;
  1990. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1991. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1992. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1993. DRM_ERROR("bad SET_ALU_CONST\n");
  1994. return -EINVAL;
  1995. }
  1996. }
  1997. break;
  1998. case PACKET3_SET_BOOL_CONST:
  1999. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  2000. end_reg = 4 * pkt->count + start_reg - 4;
  2001. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  2002. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  2003. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  2004. DRM_ERROR("bad SET_BOOL_CONST\n");
  2005. return -EINVAL;
  2006. }
  2007. break;
  2008. case PACKET3_SET_LOOP_CONST:
  2009. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  2010. end_reg = 4 * pkt->count + start_reg - 4;
  2011. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  2012. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  2013. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  2014. DRM_ERROR("bad SET_LOOP_CONST\n");
  2015. return -EINVAL;
  2016. }
  2017. break;
  2018. case PACKET3_SET_CTL_CONST:
  2019. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  2020. end_reg = 4 * pkt->count + start_reg - 4;
  2021. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  2022. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  2023. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  2024. DRM_ERROR("bad SET_CTL_CONST\n");
  2025. return -EINVAL;
  2026. }
  2027. break;
  2028. case PACKET3_SET_SAMPLER:
  2029. if (pkt->count % 3) {
  2030. DRM_ERROR("bad SET_SAMPLER\n");
  2031. return -EINVAL;
  2032. }
  2033. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  2034. end_reg = 4 * pkt->count + start_reg - 4;
  2035. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  2036. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  2037. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  2038. DRM_ERROR("bad SET_SAMPLER\n");
  2039. return -EINVAL;
  2040. }
  2041. break;
  2042. case PACKET3_STRMOUT_BASE_UPDATE:
  2043. /* RS780 and RS880 also need this */
  2044. if (p->family < CHIP_RS780) {
  2045. DRM_ERROR("STRMOUT_BASE_UPDATE only supported on 7xx\n");
  2046. return -EINVAL;
  2047. }
  2048. if (pkt->count != 1) {
  2049. DRM_ERROR("bad STRMOUT_BASE_UPDATE packet count\n");
  2050. return -EINVAL;
  2051. }
  2052. if (idx_value > 3) {
  2053. DRM_ERROR("bad STRMOUT_BASE_UPDATE index\n");
  2054. return -EINVAL;
  2055. }
  2056. {
  2057. u64 offset;
  2058. r = r600_cs_packet_next_reloc(p, &reloc);
  2059. if (r) {
  2060. DRM_ERROR("bad STRMOUT_BASE_UPDATE reloc\n");
  2061. return -EINVAL;
  2062. }
  2063. if (reloc->robj != track->vgt_strmout_bo[idx_value]) {
  2064. DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo does not match\n");
  2065. return -EINVAL;
  2066. }
  2067. offset = radeon_get_ib_value(p, idx+1) << 8;
  2068. if (offset != track->vgt_strmout_bo_offset[idx_value]) {
  2069. DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo offset does not match: 0x%llx, 0x%x\n",
  2070. offset, track->vgt_strmout_bo_offset[idx_value]);
  2071. return -EINVAL;
  2072. }
  2073. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2074. DRM_ERROR("bad STRMOUT_BASE_UPDATE bo too small: 0x%llx, 0x%lx\n",
  2075. offset + 4, radeon_bo_size(reloc->robj));
  2076. return -EINVAL;
  2077. }
  2078. ib[idx+1] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2079. }
  2080. break;
  2081. case PACKET3_SURFACE_BASE_UPDATE:
  2082. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  2083. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  2084. return -EINVAL;
  2085. }
  2086. if (pkt->count) {
  2087. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  2088. return -EINVAL;
  2089. }
  2090. break;
  2091. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2092. if (pkt->count != 4) {
  2093. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2094. return -EINVAL;
  2095. }
  2096. /* Updating memory at DST_ADDRESS. */
  2097. if (idx_value & 0x1) {
  2098. u64 offset;
  2099. r = r600_cs_packet_next_reloc(p, &reloc);
  2100. if (r) {
  2101. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2102. return -EINVAL;
  2103. }
  2104. offset = radeon_get_ib_value(p, idx+1);
  2105. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2106. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2107. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2108. offset + 4, radeon_bo_size(reloc->robj));
  2109. return -EINVAL;
  2110. }
  2111. offset += reloc->lobj.gpu_offset;
  2112. ib[idx+1] = offset;
  2113. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2114. }
  2115. /* Reading data from SRC_ADDRESS. */
  2116. if (((idx_value >> 1) & 0x3) == 2) {
  2117. u64 offset;
  2118. r = r600_cs_packet_next_reloc(p, &reloc);
  2119. if (r) {
  2120. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2121. return -EINVAL;
  2122. }
  2123. offset = radeon_get_ib_value(p, idx+3);
  2124. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2125. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2126. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2127. offset + 4, radeon_bo_size(reloc->robj));
  2128. return -EINVAL;
  2129. }
  2130. offset += reloc->lobj.gpu_offset;
  2131. ib[idx+3] = offset;
  2132. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2133. }
  2134. break;
  2135. case PACKET3_COPY_DW:
  2136. if (pkt->count != 4) {
  2137. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2138. return -EINVAL;
  2139. }
  2140. if (idx_value & 0x1) {
  2141. u64 offset;
  2142. /* SRC is memory. */
  2143. r = r600_cs_packet_next_reloc(p, &reloc);
  2144. if (r) {
  2145. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2146. return -EINVAL;
  2147. }
  2148. offset = radeon_get_ib_value(p, idx+1);
  2149. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2150. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2151. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2152. offset + 4, radeon_bo_size(reloc->robj));
  2153. return -EINVAL;
  2154. }
  2155. offset += reloc->lobj.gpu_offset;
  2156. ib[idx+1] = offset;
  2157. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2158. } else {
  2159. /* SRC is a reg. */
  2160. reg = radeon_get_ib_value(p, idx+1) << 2;
  2161. if (!r600_is_safe_reg(p, reg, idx+1))
  2162. return -EINVAL;
  2163. }
  2164. if (idx_value & 0x2) {
  2165. u64 offset;
  2166. /* DST is memory. */
  2167. r = r600_cs_packet_next_reloc(p, &reloc);
  2168. if (r) {
  2169. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2170. return -EINVAL;
  2171. }
  2172. offset = radeon_get_ib_value(p, idx+3);
  2173. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2174. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2175. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2176. offset + 4, radeon_bo_size(reloc->robj));
  2177. return -EINVAL;
  2178. }
  2179. offset += reloc->lobj.gpu_offset;
  2180. ib[idx+3] = offset;
  2181. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2182. } else {
  2183. /* DST is a reg. */
  2184. reg = radeon_get_ib_value(p, idx+3) << 2;
  2185. if (!r600_is_safe_reg(p, reg, idx+3))
  2186. return -EINVAL;
  2187. }
  2188. break;
  2189. case PACKET3_NOP:
  2190. break;
  2191. default:
  2192. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2193. return -EINVAL;
  2194. }
  2195. return 0;
  2196. }
  2197. int r600_cs_parse(struct radeon_cs_parser *p)
  2198. {
  2199. struct radeon_cs_packet pkt;
  2200. struct r600_cs_track *track;
  2201. int r;
  2202. if (p->track == NULL) {
  2203. /* initialize tracker, we are in kms */
  2204. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2205. if (track == NULL)
  2206. return -ENOMEM;
  2207. r600_cs_track_init(track);
  2208. if (p->rdev->family < CHIP_RV770) {
  2209. track->npipes = p->rdev->config.r600.tiling_npipes;
  2210. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  2211. track->group_size = p->rdev->config.r600.tiling_group_size;
  2212. } else if (p->rdev->family <= CHIP_RV740) {
  2213. track->npipes = p->rdev->config.rv770.tiling_npipes;
  2214. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  2215. track->group_size = p->rdev->config.rv770.tiling_group_size;
  2216. }
  2217. p->track = track;
  2218. }
  2219. do {
  2220. r = r600_cs_packet_parse(p, &pkt, p->idx);
  2221. if (r) {
  2222. kfree(p->track);
  2223. p->track = NULL;
  2224. return r;
  2225. }
  2226. p->idx += pkt.count + 2;
  2227. switch (pkt.type) {
  2228. case PACKET_TYPE0:
  2229. r = r600_cs_parse_packet0(p, &pkt);
  2230. break;
  2231. case PACKET_TYPE2:
  2232. break;
  2233. case PACKET_TYPE3:
  2234. r = r600_packet3_check(p, &pkt);
  2235. break;
  2236. default:
  2237. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2238. kfree(p->track);
  2239. p->track = NULL;
  2240. return -EINVAL;
  2241. }
  2242. if (r) {
  2243. kfree(p->track);
  2244. p->track = NULL;
  2245. return r;
  2246. }
  2247. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2248. #if 0
  2249. for (r = 0; r < p->ib.length_dw; r++) {
  2250. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
  2251. mdelay(1);
  2252. }
  2253. #endif
  2254. kfree(p->track);
  2255. p->track = NULL;
  2256. return 0;
  2257. }
  2258. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  2259. {
  2260. if (p->chunk_relocs_idx == -1) {
  2261. return 0;
  2262. }
  2263. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  2264. if (p->relocs == NULL) {
  2265. return -ENOMEM;
  2266. }
  2267. return 0;
  2268. }
  2269. /**
  2270. * cs_parser_fini() - clean parser states
  2271. * @parser: parser structure holding parsing context.
  2272. * @error: error number
  2273. *
  2274. * If error is set than unvalidate buffer, otherwise just free memory
  2275. * used by parsing context.
  2276. **/
  2277. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  2278. {
  2279. unsigned i;
  2280. kfree(parser->relocs);
  2281. for (i = 0; i < parser->nchunks; i++) {
  2282. kfree(parser->chunks[i].kdata);
  2283. kfree(parser->chunks[i].kpage[0]);
  2284. kfree(parser->chunks[i].kpage[1]);
  2285. }
  2286. kfree(parser->chunks);
  2287. kfree(parser->chunks_array);
  2288. }
  2289. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  2290. unsigned family, u32 *ib, int *l)
  2291. {
  2292. struct radeon_cs_parser parser;
  2293. struct radeon_cs_chunk *ib_chunk;
  2294. struct r600_cs_track *track;
  2295. int r;
  2296. /* initialize tracker */
  2297. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2298. if (track == NULL)
  2299. return -ENOMEM;
  2300. r600_cs_track_init(track);
  2301. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  2302. /* initialize parser */
  2303. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  2304. parser.filp = filp;
  2305. parser.dev = &dev->pdev->dev;
  2306. parser.rdev = NULL;
  2307. parser.family = family;
  2308. parser.track = track;
  2309. parser.ib.ptr = ib;
  2310. r = radeon_cs_parser_init(&parser, data);
  2311. if (r) {
  2312. DRM_ERROR("Failed to initialize parser !\n");
  2313. r600_cs_parser_fini(&parser, r);
  2314. return r;
  2315. }
  2316. r = r600_cs_parser_relocs_legacy(&parser);
  2317. if (r) {
  2318. DRM_ERROR("Failed to parse relocation !\n");
  2319. r600_cs_parser_fini(&parser, r);
  2320. return r;
  2321. }
  2322. /* Copy the packet into the IB, the parser will read from the
  2323. * input memory (cached) and write to the IB (which can be
  2324. * uncached). */
  2325. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  2326. parser.ib.length_dw = ib_chunk->length_dw;
  2327. *l = parser.ib.length_dw;
  2328. r = r600_cs_parse(&parser);
  2329. if (r) {
  2330. DRM_ERROR("Invalid command stream !\n");
  2331. r600_cs_parser_fini(&parser, r);
  2332. return r;
  2333. }
  2334. r = radeon_cs_finish_pages(&parser);
  2335. if (r) {
  2336. DRM_ERROR("Invalid command stream !\n");
  2337. r600_cs_parser_fini(&parser, r);
  2338. return r;
  2339. }
  2340. r600_cs_parser_fini(&parser, r);
  2341. return r;
  2342. }
  2343. void r600_cs_legacy_init(void)
  2344. {
  2345. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  2346. }