r600_blit_kms.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. */
  25. #include <drm/drmP.h>
  26. #include <drm/radeon_drm.h>
  27. #include "radeon.h"
  28. #include "r600d.h"
  29. #include "r600_blit_shaders.h"
  30. #include "radeon_blit_common.h"
  31. /* emits 21 on rv770+, 23 on r600 */
  32. static void
  33. set_render_target(struct radeon_device *rdev, int format,
  34. int w, int h, u64 gpu_addr)
  35. {
  36. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  37. u32 cb_color_info;
  38. int pitch, slice;
  39. h = ALIGN(h, 8);
  40. if (h < 8)
  41. h = 8;
  42. cb_color_info = CB_FORMAT(format) |
  43. CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
  44. CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
  45. pitch = (w / 8) - 1;
  46. slice = ((w * h) / 64) - 1;
  47. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  48. radeon_ring_write(ring, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  49. radeon_ring_write(ring, gpu_addr >> 8);
  50. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {
  51. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));
  52. radeon_ring_write(ring, 2 << 0);
  53. }
  54. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  55. radeon_ring_write(ring, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  56. radeon_ring_write(ring, (pitch << 0) | (slice << 10));
  57. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  58. radeon_ring_write(ring, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  59. radeon_ring_write(ring, 0);
  60. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  61. radeon_ring_write(ring, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  62. radeon_ring_write(ring, cb_color_info);
  63. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  64. radeon_ring_write(ring, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  65. radeon_ring_write(ring, 0);
  66. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  67. radeon_ring_write(ring, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  68. radeon_ring_write(ring, 0);
  69. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  70. radeon_ring_write(ring, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  71. radeon_ring_write(ring, 0);
  72. }
  73. /* emits 5dw */
  74. static void
  75. cp_set_surface_sync(struct radeon_device *rdev,
  76. u32 sync_type, u32 size,
  77. u64 mc_addr)
  78. {
  79. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  80. u32 cp_coher_size;
  81. if (size == 0xffffffff)
  82. cp_coher_size = 0xffffffff;
  83. else
  84. cp_coher_size = ((size + 255) >> 8);
  85. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  86. radeon_ring_write(ring, sync_type);
  87. radeon_ring_write(ring, cp_coher_size);
  88. radeon_ring_write(ring, mc_addr >> 8);
  89. radeon_ring_write(ring, 10); /* poll interval */
  90. }
  91. /* emits 21dw + 1 surface sync = 26dw */
  92. static void
  93. set_shaders(struct radeon_device *rdev)
  94. {
  95. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  96. u64 gpu_addr;
  97. u32 sq_pgm_resources;
  98. /* setup shader regs */
  99. sq_pgm_resources = (1 << 0);
  100. /* VS */
  101. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  102. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  103. radeon_ring_write(ring, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  104. radeon_ring_write(ring, gpu_addr >> 8);
  105. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  106. radeon_ring_write(ring, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  107. radeon_ring_write(ring, sq_pgm_resources);
  108. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  109. radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  110. radeon_ring_write(ring, 0);
  111. /* PS */
  112. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  113. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  114. radeon_ring_write(ring, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  115. radeon_ring_write(ring, gpu_addr >> 8);
  116. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  117. radeon_ring_write(ring, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  118. radeon_ring_write(ring, sq_pgm_resources | (1 << 28));
  119. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  120. radeon_ring_write(ring, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  121. radeon_ring_write(ring, 2);
  122. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  123. radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  124. radeon_ring_write(ring, 0);
  125. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  126. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  127. }
  128. /* emits 9 + 1 sync (5) = 14*/
  129. static void
  130. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  131. {
  132. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  133. u32 sq_vtx_constant_word2;
  134. sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
  135. SQ_VTXC_STRIDE(16);
  136. #ifdef __BIG_ENDIAN
  137. sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
  138. #endif
  139. radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
  140. radeon_ring_write(ring, 0x460);
  141. radeon_ring_write(ring, gpu_addr & 0xffffffff);
  142. radeon_ring_write(ring, 48 - 1);
  143. radeon_ring_write(ring, sq_vtx_constant_word2);
  144. radeon_ring_write(ring, 1 << 0);
  145. radeon_ring_write(ring, 0);
  146. radeon_ring_write(ring, 0);
  147. radeon_ring_write(ring, SQ_TEX_VTX_VALID_BUFFER << 30);
  148. if ((rdev->family == CHIP_RV610) ||
  149. (rdev->family == CHIP_RV620) ||
  150. (rdev->family == CHIP_RS780) ||
  151. (rdev->family == CHIP_RS880) ||
  152. (rdev->family == CHIP_RV710))
  153. cp_set_surface_sync(rdev,
  154. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  155. else
  156. cp_set_surface_sync(rdev,
  157. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  158. }
  159. /* emits 9 */
  160. static void
  161. set_tex_resource(struct radeon_device *rdev,
  162. int format, int w, int h, int pitch,
  163. u64 gpu_addr, u32 size)
  164. {
  165. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  166. uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
  167. if (h < 1)
  168. h = 1;
  169. sq_tex_resource_word0 = S_038000_DIM(V_038000_SQ_TEX_DIM_2D) |
  170. S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  171. sq_tex_resource_word0 |= S_038000_PITCH((pitch >> 3) - 1) |
  172. S_038000_TEX_WIDTH(w - 1);
  173. sq_tex_resource_word1 = S_038004_DATA_FORMAT(format);
  174. sq_tex_resource_word1 |= S_038004_TEX_HEIGHT(h - 1);
  175. sq_tex_resource_word4 = S_038010_REQUEST_SIZE(1) |
  176. S_038010_DST_SEL_X(SQ_SEL_X) |
  177. S_038010_DST_SEL_Y(SQ_SEL_Y) |
  178. S_038010_DST_SEL_Z(SQ_SEL_Z) |
  179. S_038010_DST_SEL_W(SQ_SEL_W);
  180. cp_set_surface_sync(rdev,
  181. PACKET3_TC_ACTION_ENA, size, gpu_addr);
  182. radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
  183. radeon_ring_write(ring, 0);
  184. radeon_ring_write(ring, sq_tex_resource_word0);
  185. radeon_ring_write(ring, sq_tex_resource_word1);
  186. radeon_ring_write(ring, gpu_addr >> 8);
  187. radeon_ring_write(ring, gpu_addr >> 8);
  188. radeon_ring_write(ring, sq_tex_resource_word4);
  189. radeon_ring_write(ring, 0);
  190. radeon_ring_write(ring, SQ_TEX_VTX_VALID_TEXTURE << 30);
  191. }
  192. /* emits 12 */
  193. static void
  194. set_scissors(struct radeon_device *rdev, int x1, int y1,
  195. int x2, int y2)
  196. {
  197. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  198. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  199. radeon_ring_write(ring, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  200. radeon_ring_write(ring, (x1 << 0) | (y1 << 16));
  201. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  202. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  203. radeon_ring_write(ring, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  204. radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
  205. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  206. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  207. radeon_ring_write(ring, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  208. radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
  209. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  210. }
  211. /* emits 10 */
  212. static void
  213. draw_auto(struct radeon_device *rdev)
  214. {
  215. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  216. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  217. radeon_ring_write(ring, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  218. radeon_ring_write(ring, DI_PT_RECTLIST);
  219. radeon_ring_write(ring, PACKET3(PACKET3_INDEX_TYPE, 0));
  220. radeon_ring_write(ring,
  221. #ifdef __BIG_ENDIAN
  222. (2 << 2) |
  223. #endif
  224. DI_INDEX_SIZE_16_BIT);
  225. radeon_ring_write(ring, PACKET3(PACKET3_NUM_INSTANCES, 0));
  226. radeon_ring_write(ring, 1);
  227. radeon_ring_write(ring, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  228. radeon_ring_write(ring, 3);
  229. radeon_ring_write(ring, DI_SRC_SEL_AUTO_INDEX);
  230. }
  231. /* emits 14 */
  232. static void
  233. set_default_state(struct radeon_device *rdev)
  234. {
  235. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  236. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
  237. u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
  238. int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
  239. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  240. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  241. u64 gpu_addr;
  242. int dwords;
  243. switch (rdev->family) {
  244. case CHIP_R600:
  245. num_ps_gprs = 192;
  246. num_vs_gprs = 56;
  247. num_temp_gprs = 4;
  248. num_gs_gprs = 0;
  249. num_es_gprs = 0;
  250. num_ps_threads = 136;
  251. num_vs_threads = 48;
  252. num_gs_threads = 4;
  253. num_es_threads = 4;
  254. num_ps_stack_entries = 128;
  255. num_vs_stack_entries = 128;
  256. num_gs_stack_entries = 0;
  257. num_es_stack_entries = 0;
  258. break;
  259. case CHIP_RV630:
  260. case CHIP_RV635:
  261. num_ps_gprs = 84;
  262. num_vs_gprs = 36;
  263. num_temp_gprs = 4;
  264. num_gs_gprs = 0;
  265. num_es_gprs = 0;
  266. num_ps_threads = 144;
  267. num_vs_threads = 40;
  268. num_gs_threads = 4;
  269. num_es_threads = 4;
  270. num_ps_stack_entries = 40;
  271. num_vs_stack_entries = 40;
  272. num_gs_stack_entries = 32;
  273. num_es_stack_entries = 16;
  274. break;
  275. case CHIP_RV610:
  276. case CHIP_RV620:
  277. case CHIP_RS780:
  278. case CHIP_RS880:
  279. default:
  280. num_ps_gprs = 84;
  281. num_vs_gprs = 36;
  282. num_temp_gprs = 4;
  283. num_gs_gprs = 0;
  284. num_es_gprs = 0;
  285. num_ps_threads = 136;
  286. num_vs_threads = 48;
  287. num_gs_threads = 4;
  288. num_es_threads = 4;
  289. num_ps_stack_entries = 40;
  290. num_vs_stack_entries = 40;
  291. num_gs_stack_entries = 32;
  292. num_es_stack_entries = 16;
  293. break;
  294. case CHIP_RV670:
  295. num_ps_gprs = 144;
  296. num_vs_gprs = 40;
  297. num_temp_gprs = 4;
  298. num_gs_gprs = 0;
  299. num_es_gprs = 0;
  300. num_ps_threads = 136;
  301. num_vs_threads = 48;
  302. num_gs_threads = 4;
  303. num_es_threads = 4;
  304. num_ps_stack_entries = 40;
  305. num_vs_stack_entries = 40;
  306. num_gs_stack_entries = 32;
  307. num_es_stack_entries = 16;
  308. break;
  309. case CHIP_RV770:
  310. num_ps_gprs = 192;
  311. num_vs_gprs = 56;
  312. num_temp_gprs = 4;
  313. num_gs_gprs = 0;
  314. num_es_gprs = 0;
  315. num_ps_threads = 188;
  316. num_vs_threads = 60;
  317. num_gs_threads = 0;
  318. num_es_threads = 0;
  319. num_ps_stack_entries = 256;
  320. num_vs_stack_entries = 256;
  321. num_gs_stack_entries = 0;
  322. num_es_stack_entries = 0;
  323. break;
  324. case CHIP_RV730:
  325. case CHIP_RV740:
  326. num_ps_gprs = 84;
  327. num_vs_gprs = 36;
  328. num_temp_gprs = 4;
  329. num_gs_gprs = 0;
  330. num_es_gprs = 0;
  331. num_ps_threads = 188;
  332. num_vs_threads = 60;
  333. num_gs_threads = 0;
  334. num_es_threads = 0;
  335. num_ps_stack_entries = 128;
  336. num_vs_stack_entries = 128;
  337. num_gs_stack_entries = 0;
  338. num_es_stack_entries = 0;
  339. break;
  340. case CHIP_RV710:
  341. num_ps_gprs = 192;
  342. num_vs_gprs = 56;
  343. num_temp_gprs = 4;
  344. num_gs_gprs = 0;
  345. num_es_gprs = 0;
  346. num_ps_threads = 144;
  347. num_vs_threads = 48;
  348. num_gs_threads = 0;
  349. num_es_threads = 0;
  350. num_ps_stack_entries = 128;
  351. num_vs_stack_entries = 128;
  352. num_gs_stack_entries = 0;
  353. num_es_stack_entries = 0;
  354. break;
  355. }
  356. if ((rdev->family == CHIP_RV610) ||
  357. (rdev->family == CHIP_RV620) ||
  358. (rdev->family == CHIP_RS780) ||
  359. (rdev->family == CHIP_RS880) ||
  360. (rdev->family == CHIP_RV710))
  361. sq_config = 0;
  362. else
  363. sq_config = VC_ENABLE;
  364. sq_config |= (DX9_CONSTS |
  365. ALU_INST_PREFER_VECTOR |
  366. PS_PRIO(0) |
  367. VS_PRIO(1) |
  368. GS_PRIO(2) |
  369. ES_PRIO(3));
  370. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  371. NUM_VS_GPRS(num_vs_gprs) |
  372. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  373. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  374. NUM_ES_GPRS(num_es_gprs));
  375. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  376. NUM_VS_THREADS(num_vs_threads) |
  377. NUM_GS_THREADS(num_gs_threads) |
  378. NUM_ES_THREADS(num_es_threads));
  379. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  380. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  381. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  382. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  383. /* emit an IB pointing at default state */
  384. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  385. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  386. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  387. radeon_ring_write(ring,
  388. #ifdef __BIG_ENDIAN
  389. (2 << 0) |
  390. #endif
  391. (gpu_addr & 0xFFFFFFFC));
  392. radeon_ring_write(ring, upper_32_bits(gpu_addr) & 0xFF);
  393. radeon_ring_write(ring, dwords);
  394. /* SQ config */
  395. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 6));
  396. radeon_ring_write(ring, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  397. radeon_ring_write(ring, sq_config);
  398. radeon_ring_write(ring, sq_gpr_resource_mgmt_1);
  399. radeon_ring_write(ring, sq_gpr_resource_mgmt_2);
  400. radeon_ring_write(ring, sq_thread_resource_mgmt);
  401. radeon_ring_write(ring, sq_stack_resource_mgmt_1);
  402. radeon_ring_write(ring, sq_stack_resource_mgmt_2);
  403. }
  404. int r600_blit_init(struct radeon_device *rdev)
  405. {
  406. u32 obj_size;
  407. int i, r, dwords;
  408. void *ptr;
  409. u32 packet2s[16];
  410. int num_packet2s = 0;
  411. rdev->r600_blit.primitives.set_render_target = set_render_target;
  412. rdev->r600_blit.primitives.cp_set_surface_sync = cp_set_surface_sync;
  413. rdev->r600_blit.primitives.set_shaders = set_shaders;
  414. rdev->r600_blit.primitives.set_vtx_resource = set_vtx_resource;
  415. rdev->r600_blit.primitives.set_tex_resource = set_tex_resource;
  416. rdev->r600_blit.primitives.set_scissors = set_scissors;
  417. rdev->r600_blit.primitives.draw_auto = draw_auto;
  418. rdev->r600_blit.primitives.set_default_state = set_default_state;
  419. rdev->r600_blit.ring_size_common = 8; /* sync semaphore */
  420. rdev->r600_blit.ring_size_common += 40; /* shaders + def state */
  421. rdev->r600_blit.ring_size_common += 5; /* done copy */
  422. rdev->r600_blit.ring_size_common += 16; /* fence emit for done copy */
  423. rdev->r600_blit.ring_size_per_loop = 76;
  424. /* set_render_target emits 2 extra dwords on rv6xx */
  425. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)
  426. rdev->r600_blit.ring_size_per_loop += 2;
  427. rdev->r600_blit.max_dim = 8192;
  428. rdev->r600_blit.state_offset = 0;
  429. if (rdev->family >= CHIP_RV770)
  430. rdev->r600_blit.state_len = r7xx_default_size;
  431. else
  432. rdev->r600_blit.state_len = r6xx_default_size;
  433. dwords = rdev->r600_blit.state_len;
  434. while (dwords & 0xf) {
  435. packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
  436. dwords++;
  437. }
  438. obj_size = dwords * 4;
  439. obj_size = ALIGN(obj_size, 256);
  440. rdev->r600_blit.vs_offset = obj_size;
  441. obj_size += r6xx_vs_size * 4;
  442. obj_size = ALIGN(obj_size, 256);
  443. rdev->r600_blit.ps_offset = obj_size;
  444. obj_size += r6xx_ps_size * 4;
  445. obj_size = ALIGN(obj_size, 256);
  446. /* pin copy shader into vram if not already initialized */
  447. if (rdev->r600_blit.shader_obj == NULL) {
  448. r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true,
  449. RADEON_GEM_DOMAIN_VRAM,
  450. NULL, &rdev->r600_blit.shader_obj);
  451. if (r) {
  452. DRM_ERROR("r600 failed to allocate shader\n");
  453. return r;
  454. }
  455. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  456. if (unlikely(r != 0))
  457. return r;
  458. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  459. &rdev->r600_blit.shader_gpu_addr);
  460. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  461. if (r) {
  462. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  463. return r;
  464. }
  465. }
  466. DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",
  467. obj_size,
  468. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  469. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  470. if (unlikely(r != 0))
  471. return r;
  472. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  473. if (r) {
  474. DRM_ERROR("failed to map blit object %d\n", r);
  475. return r;
  476. }
  477. if (rdev->family >= CHIP_RV770)
  478. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  479. r7xx_default_state, rdev->r600_blit.state_len * 4);
  480. else
  481. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  482. r6xx_default_state, rdev->r600_blit.state_len * 4);
  483. if (num_packet2s)
  484. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  485. packet2s, num_packet2s * 4);
  486. for (i = 0; i < r6xx_vs_size; i++)
  487. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(r6xx_vs[i]);
  488. for (i = 0; i < r6xx_ps_size; i++)
  489. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(r6xx_ps[i]);
  490. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  491. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  492. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  493. return 0;
  494. }
  495. void r600_blit_fini(struct radeon_device *rdev)
  496. {
  497. int r;
  498. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  499. if (rdev->r600_blit.shader_obj == NULL)
  500. return;
  501. /* If we can't reserve the bo, unref should be enough to destroy
  502. * it when it becomes idle.
  503. */
  504. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  505. if (!r) {
  506. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  507. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  508. }
  509. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  510. }
  511. static unsigned r600_blit_create_rect(unsigned num_gpu_pages,
  512. int *width, int *height, int max_dim)
  513. {
  514. unsigned max_pages;
  515. unsigned pages = num_gpu_pages;
  516. int w, h;
  517. if (num_gpu_pages == 0) {
  518. /* not supposed to be called with no pages, but just in case */
  519. h = 0;
  520. w = 0;
  521. pages = 0;
  522. WARN_ON(1);
  523. } else {
  524. int rect_order = 2;
  525. h = RECT_UNIT_H;
  526. while (num_gpu_pages / rect_order) {
  527. h *= 2;
  528. rect_order *= 4;
  529. if (h >= max_dim) {
  530. h = max_dim;
  531. break;
  532. }
  533. }
  534. max_pages = (max_dim * h) / (RECT_UNIT_W * RECT_UNIT_H);
  535. if (pages > max_pages)
  536. pages = max_pages;
  537. w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
  538. w = (w / RECT_UNIT_W) * RECT_UNIT_W;
  539. pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
  540. BUG_ON(pages == 0);
  541. }
  542. DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
  543. /* return width and height only of the caller wants it */
  544. if (height)
  545. *height = h;
  546. if (width)
  547. *width = w;
  548. return pages;
  549. }
  550. int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages,
  551. struct radeon_fence **fence, struct radeon_sa_bo **vb,
  552. struct radeon_semaphore **sem)
  553. {
  554. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  555. int r;
  556. int ring_size;
  557. int num_loops = 0;
  558. int dwords_per_loop = rdev->r600_blit.ring_size_per_loop;
  559. /* num loops */
  560. while (num_gpu_pages) {
  561. num_gpu_pages -=
  562. r600_blit_create_rect(num_gpu_pages, NULL, NULL,
  563. rdev->r600_blit.max_dim);
  564. num_loops++;
  565. }
  566. /* 48 bytes for vertex per loop */
  567. r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, vb,
  568. (num_loops*48)+256, 256, true);
  569. if (r) {
  570. return r;
  571. }
  572. r = radeon_semaphore_create(rdev, sem);
  573. if (r) {
  574. radeon_sa_bo_free(rdev, vb, NULL);
  575. return r;
  576. }
  577. /* calculate number of loops correctly */
  578. ring_size = num_loops * dwords_per_loop;
  579. ring_size += rdev->r600_blit.ring_size_common;
  580. r = radeon_ring_lock(rdev, ring, ring_size);
  581. if (r) {
  582. radeon_sa_bo_free(rdev, vb, NULL);
  583. radeon_semaphore_free(rdev, sem, NULL);
  584. return r;
  585. }
  586. if (radeon_fence_need_sync(*fence, RADEON_RING_TYPE_GFX_INDEX)) {
  587. radeon_semaphore_sync_rings(rdev, *sem, (*fence)->ring,
  588. RADEON_RING_TYPE_GFX_INDEX);
  589. radeon_fence_note_sync(*fence, RADEON_RING_TYPE_GFX_INDEX);
  590. } else {
  591. radeon_semaphore_free(rdev, sem, NULL);
  592. }
  593. rdev->r600_blit.primitives.set_default_state(rdev);
  594. rdev->r600_blit.primitives.set_shaders(rdev);
  595. return 0;
  596. }
  597. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence **fence,
  598. struct radeon_sa_bo *vb, struct radeon_semaphore *sem)
  599. {
  600. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  601. int r;
  602. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  603. if (r) {
  604. radeon_ring_unlock_undo(rdev, ring);
  605. return;
  606. }
  607. radeon_ring_unlock_commit(rdev, ring);
  608. radeon_sa_bo_free(rdev, &vb, *fence);
  609. radeon_semaphore_free(rdev, &sem, *fence);
  610. }
  611. void r600_kms_blit_copy(struct radeon_device *rdev,
  612. u64 src_gpu_addr, u64 dst_gpu_addr,
  613. unsigned num_gpu_pages,
  614. struct radeon_sa_bo *vb)
  615. {
  616. u64 vb_gpu_addr;
  617. u32 *vb_cpu_addr;
  618. DRM_DEBUG("emitting copy %16llx %16llx %d\n",
  619. src_gpu_addr, dst_gpu_addr, num_gpu_pages);
  620. vb_cpu_addr = (u32 *)radeon_sa_bo_cpu_addr(vb);
  621. vb_gpu_addr = radeon_sa_bo_gpu_addr(vb);
  622. while (num_gpu_pages) {
  623. int w, h;
  624. unsigned size_in_bytes;
  625. unsigned pages_per_loop =
  626. r600_blit_create_rect(num_gpu_pages, &w, &h,
  627. rdev->r600_blit.max_dim);
  628. size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
  629. DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
  630. vb_cpu_addr[0] = 0;
  631. vb_cpu_addr[1] = 0;
  632. vb_cpu_addr[2] = 0;
  633. vb_cpu_addr[3] = 0;
  634. vb_cpu_addr[4] = 0;
  635. vb_cpu_addr[5] = int2float(h);
  636. vb_cpu_addr[6] = 0;
  637. vb_cpu_addr[7] = int2float(h);
  638. vb_cpu_addr[8] = int2float(w);
  639. vb_cpu_addr[9] = int2float(h);
  640. vb_cpu_addr[10] = int2float(w);
  641. vb_cpu_addr[11] = int2float(h);
  642. rdev->r600_blit.primitives.set_tex_resource(rdev, FMT_8_8_8_8,
  643. w, h, w, src_gpu_addr, size_in_bytes);
  644. rdev->r600_blit.primitives.set_render_target(rdev, COLOR_8_8_8_8,
  645. w, h, dst_gpu_addr);
  646. rdev->r600_blit.primitives.set_scissors(rdev, 0, 0, w, h);
  647. rdev->r600_blit.primitives.set_vtx_resource(rdev, vb_gpu_addr);
  648. rdev->r600_blit.primitives.draw_auto(rdev);
  649. rdev->r600_blit.primitives.cp_set_surface_sync(rdev,
  650. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  651. size_in_bytes, dst_gpu_addr);
  652. vb_cpu_addr += 12;
  653. vb_gpu_addr += 4*12;
  654. src_gpu_addr += size_in_bytes;
  655. dst_gpu_addr += size_in_bytes;
  656. num_gpu_pages -= pages_per_loop;
  657. }
  658. }