r600_blit.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/radeon_drm.h>
  28. #include "radeon_drv.h"
  29. #include "r600_blit_shaders.h"
  30. #define DI_PT_RECTLIST 0x11
  31. #define DI_INDEX_SIZE_16_BIT 0x0
  32. #define DI_SRC_SEL_AUTO_INDEX 0x2
  33. #define FMT_8 0x1
  34. #define FMT_5_6_5 0x8
  35. #define FMT_8_8_8_8 0x1a
  36. #define COLOR_8 0x1
  37. #define COLOR_5_6_5 0x8
  38. #define COLOR_8_8_8_8 0x1a
  39. static void
  40. set_render_target(drm_radeon_private_t *dev_priv, int format, int w, int h, u64 gpu_addr)
  41. {
  42. u32 cb_color_info;
  43. int pitch, slice;
  44. RING_LOCALS;
  45. DRM_DEBUG("\n");
  46. h = ALIGN(h, 8);
  47. if (h < 8)
  48. h = 8;
  49. cb_color_info = ((format << 2) | (1 << 27));
  50. pitch = (w / 8) - 1;
  51. slice = ((w * h) / 64) - 1;
  52. if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600) &&
  53. ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770)) {
  54. BEGIN_RING(21 + 2);
  55. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  56. OUT_RING((R600_CB_COLOR0_BASE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  57. OUT_RING(gpu_addr >> 8);
  58. OUT_RING(CP_PACKET3(R600_IT_SURFACE_BASE_UPDATE, 0));
  59. OUT_RING(2 << 0);
  60. } else {
  61. BEGIN_RING(21);
  62. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  63. OUT_RING((R600_CB_COLOR0_BASE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  64. OUT_RING(gpu_addr >> 8);
  65. }
  66. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  67. OUT_RING((R600_CB_COLOR0_SIZE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  68. OUT_RING((pitch << 0) | (slice << 10));
  69. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  70. OUT_RING((R600_CB_COLOR0_VIEW - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  71. OUT_RING(0);
  72. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  73. OUT_RING((R600_CB_COLOR0_INFO - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  74. OUT_RING(cb_color_info);
  75. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  76. OUT_RING((R600_CB_COLOR0_TILE - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  77. OUT_RING(0);
  78. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  79. OUT_RING((R600_CB_COLOR0_FRAG - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  80. OUT_RING(0);
  81. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  82. OUT_RING((R600_CB_COLOR0_MASK - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  83. OUT_RING(0);
  84. ADVANCE_RING();
  85. }
  86. static void
  87. cp_set_surface_sync(drm_radeon_private_t *dev_priv,
  88. u32 sync_type, u32 size, u64 mc_addr)
  89. {
  90. u32 cp_coher_size;
  91. RING_LOCALS;
  92. DRM_DEBUG("\n");
  93. if (size == 0xffffffff)
  94. cp_coher_size = 0xffffffff;
  95. else
  96. cp_coher_size = ((size + 255) >> 8);
  97. BEGIN_RING(5);
  98. OUT_RING(CP_PACKET3(R600_IT_SURFACE_SYNC, 3));
  99. OUT_RING(sync_type);
  100. OUT_RING(cp_coher_size);
  101. OUT_RING((mc_addr >> 8));
  102. OUT_RING(10); /* poll interval */
  103. ADVANCE_RING();
  104. }
  105. static void
  106. set_shaders(struct drm_device *dev)
  107. {
  108. drm_radeon_private_t *dev_priv = dev->dev_private;
  109. u64 gpu_addr;
  110. int i;
  111. u32 *vs, *ps;
  112. uint32_t sq_pgm_resources;
  113. RING_LOCALS;
  114. DRM_DEBUG("\n");
  115. /* load shaders */
  116. vs = (u32 *) ((char *)dev->agp_buffer_map->handle + dev_priv->blit_vb->offset);
  117. ps = (u32 *) ((char *)dev->agp_buffer_map->handle + dev_priv->blit_vb->offset + 256);
  118. for (i = 0; i < r6xx_vs_size; i++)
  119. vs[i] = cpu_to_le32(r6xx_vs[i]);
  120. for (i = 0; i < r6xx_ps_size; i++)
  121. ps[i] = cpu_to_le32(r6xx_ps[i]);
  122. dev_priv->blit_vb->used = 512;
  123. gpu_addr = dev_priv->gart_buffers_offset + dev_priv->blit_vb->offset;
  124. /* setup shader regs */
  125. sq_pgm_resources = (1 << 0);
  126. BEGIN_RING(9 + 12);
  127. /* VS */
  128. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  129. OUT_RING((R600_SQ_PGM_START_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  130. OUT_RING(gpu_addr >> 8);
  131. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  132. OUT_RING((R600_SQ_PGM_RESOURCES_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  133. OUT_RING(sq_pgm_resources);
  134. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  135. OUT_RING((R600_SQ_PGM_CF_OFFSET_VS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  136. OUT_RING(0);
  137. /* PS */
  138. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  139. OUT_RING((R600_SQ_PGM_START_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  140. OUT_RING((gpu_addr + 256) >> 8);
  141. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  142. OUT_RING((R600_SQ_PGM_RESOURCES_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  143. OUT_RING(sq_pgm_resources | (1 << 28));
  144. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  145. OUT_RING((R600_SQ_PGM_EXPORTS_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  146. OUT_RING(2);
  147. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 1));
  148. OUT_RING((R600_SQ_PGM_CF_OFFSET_PS - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  149. OUT_RING(0);
  150. ADVANCE_RING();
  151. cp_set_surface_sync(dev_priv,
  152. R600_SH_ACTION_ENA, 512, gpu_addr);
  153. }
  154. static void
  155. set_vtx_resource(drm_radeon_private_t *dev_priv, u64 gpu_addr)
  156. {
  157. uint32_t sq_vtx_constant_word2;
  158. RING_LOCALS;
  159. DRM_DEBUG("\n");
  160. sq_vtx_constant_word2 = (((gpu_addr >> 32) & 0xff) | (16 << 8));
  161. #ifdef __BIG_ENDIAN
  162. sq_vtx_constant_word2 |= (2 << 30);
  163. #endif
  164. BEGIN_RING(9);
  165. OUT_RING(CP_PACKET3(R600_IT_SET_RESOURCE, 7));
  166. OUT_RING(0x460);
  167. OUT_RING(gpu_addr & 0xffffffff);
  168. OUT_RING(48 - 1);
  169. OUT_RING(sq_vtx_constant_word2);
  170. OUT_RING(1 << 0);
  171. OUT_RING(0);
  172. OUT_RING(0);
  173. OUT_RING(R600_SQ_TEX_VTX_VALID_BUFFER << 30);
  174. ADVANCE_RING();
  175. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  176. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  177. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  178. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880) ||
  179. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710))
  180. cp_set_surface_sync(dev_priv,
  181. R600_TC_ACTION_ENA, 48, gpu_addr);
  182. else
  183. cp_set_surface_sync(dev_priv,
  184. R600_VC_ACTION_ENA, 48, gpu_addr);
  185. }
  186. static void
  187. set_tex_resource(drm_radeon_private_t *dev_priv,
  188. int format, int w, int h, int pitch, u64 gpu_addr)
  189. {
  190. uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
  191. RING_LOCALS;
  192. DRM_DEBUG("\n");
  193. if (h < 1)
  194. h = 1;
  195. sq_tex_resource_word0 = (1 << 0);
  196. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 8) |
  197. ((w - 1) << 19));
  198. sq_tex_resource_word1 = (format << 26);
  199. sq_tex_resource_word1 |= ((h - 1) << 0);
  200. sq_tex_resource_word4 = ((1 << 14) |
  201. (0 << 16) |
  202. (1 << 19) |
  203. (2 << 22) |
  204. (3 << 25));
  205. BEGIN_RING(9);
  206. OUT_RING(CP_PACKET3(R600_IT_SET_RESOURCE, 7));
  207. OUT_RING(0);
  208. OUT_RING(sq_tex_resource_word0);
  209. OUT_RING(sq_tex_resource_word1);
  210. OUT_RING(gpu_addr >> 8);
  211. OUT_RING(gpu_addr >> 8);
  212. OUT_RING(sq_tex_resource_word4);
  213. OUT_RING(0);
  214. OUT_RING(R600_SQ_TEX_VTX_VALID_TEXTURE << 30);
  215. ADVANCE_RING();
  216. }
  217. static void
  218. set_scissors(drm_radeon_private_t *dev_priv, int x1, int y1, int x2, int y2)
  219. {
  220. RING_LOCALS;
  221. DRM_DEBUG("\n");
  222. BEGIN_RING(12);
  223. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
  224. OUT_RING((R600_PA_SC_SCREEN_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  225. OUT_RING((x1 << 0) | (y1 << 16));
  226. OUT_RING((x2 << 0) | (y2 << 16));
  227. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
  228. OUT_RING((R600_PA_SC_GENERIC_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  229. OUT_RING((x1 << 0) | (y1 << 16) | (1 << 31));
  230. OUT_RING((x2 << 0) | (y2 << 16));
  231. OUT_RING(CP_PACKET3(R600_IT_SET_CONTEXT_REG, 2));
  232. OUT_RING((R600_PA_SC_WINDOW_SCISSOR_TL - R600_SET_CONTEXT_REG_OFFSET) >> 2);
  233. OUT_RING((x1 << 0) | (y1 << 16) | (1 << 31));
  234. OUT_RING((x2 << 0) | (y2 << 16));
  235. ADVANCE_RING();
  236. }
  237. static void
  238. draw_auto(drm_radeon_private_t *dev_priv)
  239. {
  240. RING_LOCALS;
  241. DRM_DEBUG("\n");
  242. BEGIN_RING(10);
  243. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  244. OUT_RING((R600_VGT_PRIMITIVE_TYPE - R600_SET_CONFIG_REG_OFFSET) >> 2);
  245. OUT_RING(DI_PT_RECTLIST);
  246. OUT_RING(CP_PACKET3(R600_IT_INDEX_TYPE, 0));
  247. #ifdef __BIG_ENDIAN
  248. OUT_RING((2 << 2) | DI_INDEX_SIZE_16_BIT);
  249. #else
  250. OUT_RING(DI_INDEX_SIZE_16_BIT);
  251. #endif
  252. OUT_RING(CP_PACKET3(R600_IT_NUM_INSTANCES, 0));
  253. OUT_RING(1);
  254. OUT_RING(CP_PACKET3(R600_IT_DRAW_INDEX_AUTO, 1));
  255. OUT_RING(3);
  256. OUT_RING(DI_SRC_SEL_AUTO_INDEX);
  257. ADVANCE_RING();
  258. COMMIT_RING();
  259. }
  260. static void
  261. set_default_state(drm_radeon_private_t *dev_priv)
  262. {
  263. int i;
  264. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
  265. u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
  266. int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
  267. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  268. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  269. RING_LOCALS;
  270. switch ((dev_priv->flags & RADEON_FAMILY_MASK)) {
  271. case CHIP_R600:
  272. num_ps_gprs = 192;
  273. num_vs_gprs = 56;
  274. num_temp_gprs = 4;
  275. num_gs_gprs = 0;
  276. num_es_gprs = 0;
  277. num_ps_threads = 136;
  278. num_vs_threads = 48;
  279. num_gs_threads = 4;
  280. num_es_threads = 4;
  281. num_ps_stack_entries = 128;
  282. num_vs_stack_entries = 128;
  283. num_gs_stack_entries = 0;
  284. num_es_stack_entries = 0;
  285. break;
  286. case CHIP_RV630:
  287. case CHIP_RV635:
  288. num_ps_gprs = 84;
  289. num_vs_gprs = 36;
  290. num_temp_gprs = 4;
  291. num_gs_gprs = 0;
  292. num_es_gprs = 0;
  293. num_ps_threads = 144;
  294. num_vs_threads = 40;
  295. num_gs_threads = 4;
  296. num_es_threads = 4;
  297. num_ps_stack_entries = 40;
  298. num_vs_stack_entries = 40;
  299. num_gs_stack_entries = 32;
  300. num_es_stack_entries = 16;
  301. break;
  302. case CHIP_RV610:
  303. case CHIP_RV620:
  304. case CHIP_RS780:
  305. case CHIP_RS880:
  306. default:
  307. num_ps_gprs = 84;
  308. num_vs_gprs = 36;
  309. num_temp_gprs = 4;
  310. num_gs_gprs = 0;
  311. num_es_gprs = 0;
  312. num_ps_threads = 136;
  313. num_vs_threads = 48;
  314. num_gs_threads = 4;
  315. num_es_threads = 4;
  316. num_ps_stack_entries = 40;
  317. num_vs_stack_entries = 40;
  318. num_gs_stack_entries = 32;
  319. num_es_stack_entries = 16;
  320. break;
  321. case CHIP_RV670:
  322. num_ps_gprs = 144;
  323. num_vs_gprs = 40;
  324. num_temp_gprs = 4;
  325. num_gs_gprs = 0;
  326. num_es_gprs = 0;
  327. num_ps_threads = 136;
  328. num_vs_threads = 48;
  329. num_gs_threads = 4;
  330. num_es_threads = 4;
  331. num_ps_stack_entries = 40;
  332. num_vs_stack_entries = 40;
  333. num_gs_stack_entries = 32;
  334. num_es_stack_entries = 16;
  335. break;
  336. case CHIP_RV770:
  337. num_ps_gprs = 192;
  338. num_vs_gprs = 56;
  339. num_temp_gprs = 4;
  340. num_gs_gprs = 0;
  341. num_es_gprs = 0;
  342. num_ps_threads = 188;
  343. num_vs_threads = 60;
  344. num_gs_threads = 0;
  345. num_es_threads = 0;
  346. num_ps_stack_entries = 256;
  347. num_vs_stack_entries = 256;
  348. num_gs_stack_entries = 0;
  349. num_es_stack_entries = 0;
  350. break;
  351. case CHIP_RV730:
  352. case CHIP_RV740:
  353. num_ps_gprs = 84;
  354. num_vs_gprs = 36;
  355. num_temp_gprs = 4;
  356. num_gs_gprs = 0;
  357. num_es_gprs = 0;
  358. num_ps_threads = 188;
  359. num_vs_threads = 60;
  360. num_gs_threads = 0;
  361. num_es_threads = 0;
  362. num_ps_stack_entries = 128;
  363. num_vs_stack_entries = 128;
  364. num_gs_stack_entries = 0;
  365. num_es_stack_entries = 0;
  366. break;
  367. case CHIP_RV710:
  368. num_ps_gprs = 192;
  369. num_vs_gprs = 56;
  370. num_temp_gprs = 4;
  371. num_gs_gprs = 0;
  372. num_es_gprs = 0;
  373. num_ps_threads = 144;
  374. num_vs_threads = 48;
  375. num_gs_threads = 0;
  376. num_es_threads = 0;
  377. num_ps_stack_entries = 128;
  378. num_vs_stack_entries = 128;
  379. num_gs_stack_entries = 0;
  380. num_es_stack_entries = 0;
  381. break;
  382. }
  383. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
  384. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
  385. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
  386. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880) ||
  387. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710))
  388. sq_config = 0;
  389. else
  390. sq_config = R600_VC_ENABLE;
  391. sq_config |= (R600_DX9_CONSTS |
  392. R600_ALU_INST_PREFER_VECTOR |
  393. R600_PS_PRIO(0) |
  394. R600_VS_PRIO(1) |
  395. R600_GS_PRIO(2) |
  396. R600_ES_PRIO(3));
  397. sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(num_ps_gprs) |
  398. R600_NUM_VS_GPRS(num_vs_gprs) |
  399. R600_NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  400. sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(num_gs_gprs) |
  401. R600_NUM_ES_GPRS(num_es_gprs));
  402. sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(num_ps_threads) |
  403. R600_NUM_VS_THREADS(num_vs_threads) |
  404. R600_NUM_GS_THREADS(num_gs_threads) |
  405. R600_NUM_ES_THREADS(num_es_threads));
  406. sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  407. R600_NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  408. sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  409. R600_NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  410. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  411. BEGIN_RING(r7xx_default_size + 10);
  412. for (i = 0; i < r7xx_default_size; i++)
  413. OUT_RING(r7xx_default_state[i]);
  414. } else {
  415. BEGIN_RING(r6xx_default_size + 10);
  416. for (i = 0; i < r6xx_default_size; i++)
  417. OUT_RING(r6xx_default_state[i]);
  418. }
  419. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  420. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  421. /* SQ config */
  422. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 6));
  423. OUT_RING((R600_SQ_CONFIG - R600_SET_CONFIG_REG_OFFSET) >> 2);
  424. OUT_RING(sq_config);
  425. OUT_RING(sq_gpr_resource_mgmt_1);
  426. OUT_RING(sq_gpr_resource_mgmt_2);
  427. OUT_RING(sq_thread_resource_mgmt);
  428. OUT_RING(sq_stack_resource_mgmt_1);
  429. OUT_RING(sq_stack_resource_mgmt_2);
  430. ADVANCE_RING();
  431. }
  432. /* 23 bits of float fractional data */
  433. #define I2F_FRAC_BITS 23
  434. #define I2F_MASK ((1 << I2F_FRAC_BITS) - 1)
  435. /*
  436. * Converts unsigned integer into 32-bit IEEE floating point representation.
  437. * Will be exact from 0 to 2^24. Above that, we round towards zero
  438. * as the fractional bits will not fit in a float. (It would be better to
  439. * round towards even as the fpu does, but that is slower.)
  440. */
  441. __pure uint32_t int2float(uint32_t x)
  442. {
  443. uint32_t msb, exponent, fraction;
  444. /* Zero is special */
  445. if (!x) return 0;
  446. /* Get location of the most significant bit */
  447. msb = __fls(x);
  448. /*
  449. * Use a rotate instead of a shift because that works both leftwards
  450. * and rightwards due to the mod(32) behaviour. This means we don't
  451. * need to check to see if we are above 2^24 or not.
  452. */
  453. fraction = ror32(x, (msb - I2F_FRAC_BITS) & 0x1f) & I2F_MASK;
  454. exponent = (127 + msb) << I2F_FRAC_BITS;
  455. return fraction + exponent;
  456. }
  457. static int r600_nomm_get_vb(struct drm_device *dev)
  458. {
  459. drm_radeon_private_t *dev_priv = dev->dev_private;
  460. dev_priv->blit_vb = radeon_freelist_get(dev);
  461. if (!dev_priv->blit_vb) {
  462. DRM_ERROR("Unable to allocate vertex buffer for blit\n");
  463. return -EAGAIN;
  464. }
  465. return 0;
  466. }
  467. static void r600_nomm_put_vb(struct drm_device *dev)
  468. {
  469. drm_radeon_private_t *dev_priv = dev->dev_private;
  470. dev_priv->blit_vb->used = 0;
  471. radeon_cp_discard_buffer(dev, dev_priv->blit_vb->file_priv->master, dev_priv->blit_vb);
  472. }
  473. static void *r600_nomm_get_vb_ptr(struct drm_device *dev)
  474. {
  475. drm_radeon_private_t *dev_priv = dev->dev_private;
  476. return (((char *)dev->agp_buffer_map->handle +
  477. dev_priv->blit_vb->offset + dev_priv->blit_vb->used));
  478. }
  479. int
  480. r600_prepare_blit_copy(struct drm_device *dev, struct drm_file *file_priv)
  481. {
  482. drm_radeon_private_t *dev_priv = dev->dev_private;
  483. int ret;
  484. DRM_DEBUG("\n");
  485. ret = r600_nomm_get_vb(dev);
  486. if (ret)
  487. return ret;
  488. dev_priv->blit_vb->file_priv = file_priv;
  489. set_default_state(dev_priv);
  490. set_shaders(dev);
  491. return 0;
  492. }
  493. void
  494. r600_done_blit_copy(struct drm_device *dev)
  495. {
  496. drm_radeon_private_t *dev_priv = dev->dev_private;
  497. RING_LOCALS;
  498. DRM_DEBUG("\n");
  499. BEGIN_RING(5);
  500. OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
  501. OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
  502. /* wait for 3D idle clean */
  503. OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
  504. OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
  505. OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
  506. ADVANCE_RING();
  507. COMMIT_RING();
  508. r600_nomm_put_vb(dev);
  509. }
  510. void
  511. r600_blit_copy(struct drm_device *dev,
  512. uint64_t src_gpu_addr, uint64_t dst_gpu_addr,
  513. int size_bytes)
  514. {
  515. drm_radeon_private_t *dev_priv = dev->dev_private;
  516. int max_bytes;
  517. u64 vb_addr;
  518. u32 *vb;
  519. vb = r600_nomm_get_vb_ptr(dev);
  520. if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {
  521. max_bytes = 8192;
  522. while (size_bytes) {
  523. int cur_size = size_bytes;
  524. int src_x = src_gpu_addr & 255;
  525. int dst_x = dst_gpu_addr & 255;
  526. int h = 1;
  527. src_gpu_addr = src_gpu_addr & ~255;
  528. dst_gpu_addr = dst_gpu_addr & ~255;
  529. if (!src_x && !dst_x) {
  530. h = (cur_size / max_bytes);
  531. if (h > 8192)
  532. h = 8192;
  533. if (h == 0)
  534. h = 1;
  535. else
  536. cur_size = max_bytes;
  537. } else {
  538. if (cur_size > max_bytes)
  539. cur_size = max_bytes;
  540. if (cur_size > (max_bytes - dst_x))
  541. cur_size = (max_bytes - dst_x);
  542. if (cur_size > (max_bytes - src_x))
  543. cur_size = (max_bytes - src_x);
  544. }
  545. if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
  546. r600_nomm_put_vb(dev);
  547. r600_nomm_get_vb(dev);
  548. if (!dev_priv->blit_vb)
  549. return;
  550. set_shaders(dev);
  551. vb = r600_nomm_get_vb_ptr(dev);
  552. }
  553. vb[0] = int2float(dst_x);
  554. vb[1] = 0;
  555. vb[2] = int2float(src_x);
  556. vb[3] = 0;
  557. vb[4] = int2float(dst_x);
  558. vb[5] = int2float(h);
  559. vb[6] = int2float(src_x);
  560. vb[7] = int2float(h);
  561. vb[8] = int2float(dst_x + cur_size);
  562. vb[9] = int2float(h);
  563. vb[10] = int2float(src_x + cur_size);
  564. vb[11] = int2float(h);
  565. /* src */
  566. set_tex_resource(dev_priv, FMT_8,
  567. src_x + cur_size, h, src_x + cur_size,
  568. src_gpu_addr);
  569. cp_set_surface_sync(dev_priv,
  570. R600_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  571. /* dst */
  572. set_render_target(dev_priv, COLOR_8,
  573. dst_x + cur_size, h,
  574. dst_gpu_addr);
  575. /* scissors */
  576. set_scissors(dev_priv, dst_x, 0, dst_x + cur_size, h);
  577. /* Vertex buffer setup */
  578. vb_addr = dev_priv->gart_buffers_offset +
  579. dev_priv->blit_vb->offset +
  580. dev_priv->blit_vb->used;
  581. set_vtx_resource(dev_priv, vb_addr);
  582. /* draw */
  583. draw_auto(dev_priv);
  584. cp_set_surface_sync(dev_priv,
  585. R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
  586. cur_size * h, dst_gpu_addr);
  587. vb += 12;
  588. dev_priv->blit_vb->used += 12 * 4;
  589. src_gpu_addr += cur_size * h;
  590. dst_gpu_addr += cur_size * h;
  591. size_bytes -= cur_size * h;
  592. }
  593. } else {
  594. max_bytes = 8192 * 4;
  595. while (size_bytes) {
  596. int cur_size = size_bytes;
  597. int src_x = (src_gpu_addr & 255);
  598. int dst_x = (dst_gpu_addr & 255);
  599. int h = 1;
  600. src_gpu_addr = src_gpu_addr & ~255;
  601. dst_gpu_addr = dst_gpu_addr & ~255;
  602. if (!src_x && !dst_x) {
  603. h = (cur_size / max_bytes);
  604. if (h > 8192)
  605. h = 8192;
  606. if (h == 0)
  607. h = 1;
  608. else
  609. cur_size = max_bytes;
  610. } else {
  611. if (cur_size > max_bytes)
  612. cur_size = max_bytes;
  613. if (cur_size > (max_bytes - dst_x))
  614. cur_size = (max_bytes - dst_x);
  615. if (cur_size > (max_bytes - src_x))
  616. cur_size = (max_bytes - src_x);
  617. }
  618. if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
  619. r600_nomm_put_vb(dev);
  620. r600_nomm_get_vb(dev);
  621. if (!dev_priv->blit_vb)
  622. return;
  623. set_shaders(dev);
  624. vb = r600_nomm_get_vb_ptr(dev);
  625. }
  626. vb[0] = int2float(dst_x / 4);
  627. vb[1] = 0;
  628. vb[2] = int2float(src_x / 4);
  629. vb[3] = 0;
  630. vb[4] = int2float(dst_x / 4);
  631. vb[5] = int2float(h);
  632. vb[6] = int2float(src_x / 4);
  633. vb[7] = int2float(h);
  634. vb[8] = int2float((dst_x + cur_size) / 4);
  635. vb[9] = int2float(h);
  636. vb[10] = int2float((src_x + cur_size) / 4);
  637. vb[11] = int2float(h);
  638. /* src */
  639. set_tex_resource(dev_priv, FMT_8_8_8_8,
  640. (src_x + cur_size) / 4,
  641. h, (src_x + cur_size) / 4,
  642. src_gpu_addr);
  643. cp_set_surface_sync(dev_priv,
  644. R600_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  645. /* dst */
  646. set_render_target(dev_priv, COLOR_8_8_8_8,
  647. (dst_x + cur_size) / 4, h,
  648. dst_gpu_addr);
  649. /* scissors */
  650. set_scissors(dev_priv, (dst_x / 4), 0, (dst_x + cur_size / 4), h);
  651. /* Vertex buffer setup */
  652. vb_addr = dev_priv->gart_buffers_offset +
  653. dev_priv->blit_vb->offset +
  654. dev_priv->blit_vb->used;
  655. set_vtx_resource(dev_priv, vb_addr);
  656. /* draw */
  657. draw_auto(dev_priv);
  658. cp_set_surface_sync(dev_priv,
  659. R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
  660. cur_size * h, dst_gpu_addr);
  661. vb += 12;
  662. dev_priv->blit_vb->used += 12 * 4;
  663. src_gpu_addr += cur_size * h;
  664. dst_gpu_addr += cur_size * h;
  665. size_bytes -= cur_size * h;
  666. }
  667. }
  668. }
  669. void
  670. r600_blit_swap(struct drm_device *dev,
  671. uint64_t src_gpu_addr, uint64_t dst_gpu_addr,
  672. int sx, int sy, int dx, int dy,
  673. int w, int h, int src_pitch, int dst_pitch, int cpp)
  674. {
  675. drm_radeon_private_t *dev_priv = dev->dev_private;
  676. int cb_format, tex_format;
  677. int sx2, sy2, dx2, dy2;
  678. u64 vb_addr;
  679. u32 *vb;
  680. if ((dev_priv->blit_vb->used + 48) > dev_priv->blit_vb->total) {
  681. r600_nomm_put_vb(dev);
  682. r600_nomm_get_vb(dev);
  683. if (!dev_priv->blit_vb)
  684. return;
  685. set_shaders(dev);
  686. }
  687. vb = r600_nomm_get_vb_ptr(dev);
  688. sx2 = sx + w;
  689. sy2 = sy + h;
  690. dx2 = dx + w;
  691. dy2 = dy + h;
  692. vb[0] = int2float(dx);
  693. vb[1] = int2float(dy);
  694. vb[2] = int2float(sx);
  695. vb[3] = int2float(sy);
  696. vb[4] = int2float(dx);
  697. vb[5] = int2float(dy2);
  698. vb[6] = int2float(sx);
  699. vb[7] = int2float(sy2);
  700. vb[8] = int2float(dx2);
  701. vb[9] = int2float(dy2);
  702. vb[10] = int2float(sx2);
  703. vb[11] = int2float(sy2);
  704. switch(cpp) {
  705. case 4:
  706. cb_format = COLOR_8_8_8_8;
  707. tex_format = FMT_8_8_8_8;
  708. break;
  709. case 2:
  710. cb_format = COLOR_5_6_5;
  711. tex_format = FMT_5_6_5;
  712. break;
  713. default:
  714. cb_format = COLOR_8;
  715. tex_format = FMT_8;
  716. break;
  717. }
  718. /* src */
  719. set_tex_resource(dev_priv, tex_format,
  720. src_pitch / cpp,
  721. sy2, src_pitch / cpp,
  722. src_gpu_addr);
  723. cp_set_surface_sync(dev_priv,
  724. R600_TC_ACTION_ENA, src_pitch * sy2, src_gpu_addr);
  725. /* dst */
  726. set_render_target(dev_priv, cb_format,
  727. dst_pitch / cpp, dy2,
  728. dst_gpu_addr);
  729. /* scissors */
  730. set_scissors(dev_priv, dx, dy, dx2, dy2);
  731. /* Vertex buffer setup */
  732. vb_addr = dev_priv->gart_buffers_offset +
  733. dev_priv->blit_vb->offset +
  734. dev_priv->blit_vb->used;
  735. set_vtx_resource(dev_priv, vb_addr);
  736. /* draw */
  737. draw_auto(dev_priv);
  738. cp_set_surface_sync(dev_priv,
  739. R600_CB_ACTION_ENA | R600_CB0_DEST_BASE_ENA,
  740. dst_pitch * dy2, dst_gpu_addr);
  741. dev_priv->blit_vb->used += 12 * 4;
  742. }