r100.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "r100d.h"
  36. #include "rs100d.h"
  37. #include "rv200d.h"
  38. #include "rv250d.h"
  39. #include "atom.h"
  40. #include <linux/firmware.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/module.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. * and others in some cases.
  64. */
  65. /**
  66. * r100_wait_for_vblank - vblank wait asic callback.
  67. *
  68. * @rdev: radeon_device pointer
  69. * @crtc: crtc to wait for vblank on
  70. *
  71. * Wait for vblank on the requested crtc (r1xx-r4xx).
  72. */
  73. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  74. {
  75. int i;
  76. if (crtc >= rdev->num_crtc)
  77. return;
  78. if (crtc == 0) {
  79. if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
  80. for (i = 0; i < rdev->usec_timeout; i++) {
  81. if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
  82. break;
  83. udelay(1);
  84. }
  85. for (i = 0; i < rdev->usec_timeout; i++) {
  86. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  87. break;
  88. udelay(1);
  89. }
  90. }
  91. } else {
  92. if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
  93. for (i = 0; i < rdev->usec_timeout; i++) {
  94. if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
  95. break;
  96. udelay(1);
  97. }
  98. for (i = 0; i < rdev->usec_timeout; i++) {
  99. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  100. break;
  101. udelay(1);
  102. }
  103. }
  104. }
  105. }
  106. /**
  107. * r100_pre_page_flip - pre-pageflip callback.
  108. *
  109. * @rdev: radeon_device pointer
  110. * @crtc: crtc to prepare for pageflip on
  111. *
  112. * Pre-pageflip callback (r1xx-r4xx).
  113. * Enables the pageflip irq (vblank irq).
  114. */
  115. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  116. {
  117. /* enable the pflip int */
  118. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  119. }
  120. /**
  121. * r100_post_page_flip - pos-pageflip callback.
  122. *
  123. * @rdev: radeon_device pointer
  124. * @crtc: crtc to cleanup pageflip on
  125. *
  126. * Post-pageflip callback (r1xx-r4xx).
  127. * Disables the pageflip irq (vblank irq).
  128. */
  129. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  130. {
  131. /* disable the pflip int */
  132. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  133. }
  134. /**
  135. * r100_page_flip - pageflip callback.
  136. *
  137. * @rdev: radeon_device pointer
  138. * @crtc_id: crtc to cleanup pageflip on
  139. * @crtc_base: new address of the crtc (GPU MC address)
  140. *
  141. * Does the actual pageflip (r1xx-r4xx).
  142. * During vblank we take the crtc lock and wait for the update_pending
  143. * bit to go high, when it does, we release the lock, and allow the
  144. * double buffered update to take place.
  145. * Returns the current update pending status.
  146. */
  147. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  148. {
  149. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  150. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  151. int i;
  152. /* Lock the graphics update lock */
  153. /* update the scanout addresses */
  154. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  155. /* Wait for update_pending to go high. */
  156. for (i = 0; i < rdev->usec_timeout; i++) {
  157. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  158. break;
  159. udelay(1);
  160. }
  161. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  162. /* Unlock the lock, so double-buffering can take place inside vblank */
  163. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  164. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  165. /* Return current update_pending status: */
  166. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  167. }
  168. /**
  169. * r100_pm_get_dynpm_state - look up dynpm power state callback.
  170. *
  171. * @rdev: radeon_device pointer
  172. *
  173. * Look up the optimal power state based on the
  174. * current state of the GPU (r1xx-r5xx).
  175. * Used for dynpm only.
  176. */
  177. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  178. {
  179. int i;
  180. rdev->pm.dynpm_can_upclock = true;
  181. rdev->pm.dynpm_can_downclock = true;
  182. switch (rdev->pm.dynpm_planned_action) {
  183. case DYNPM_ACTION_MINIMUM:
  184. rdev->pm.requested_power_state_index = 0;
  185. rdev->pm.dynpm_can_downclock = false;
  186. break;
  187. case DYNPM_ACTION_DOWNCLOCK:
  188. if (rdev->pm.current_power_state_index == 0) {
  189. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  190. rdev->pm.dynpm_can_downclock = false;
  191. } else {
  192. if (rdev->pm.active_crtc_count > 1) {
  193. for (i = 0; i < rdev->pm.num_power_states; i++) {
  194. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  195. continue;
  196. else if (i >= rdev->pm.current_power_state_index) {
  197. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  198. break;
  199. } else {
  200. rdev->pm.requested_power_state_index = i;
  201. break;
  202. }
  203. }
  204. } else
  205. rdev->pm.requested_power_state_index =
  206. rdev->pm.current_power_state_index - 1;
  207. }
  208. /* don't use the power state if crtcs are active and no display flag is set */
  209. if ((rdev->pm.active_crtc_count > 0) &&
  210. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  211. RADEON_PM_MODE_NO_DISPLAY)) {
  212. rdev->pm.requested_power_state_index++;
  213. }
  214. break;
  215. case DYNPM_ACTION_UPCLOCK:
  216. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  217. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  218. rdev->pm.dynpm_can_upclock = false;
  219. } else {
  220. if (rdev->pm.active_crtc_count > 1) {
  221. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  222. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  223. continue;
  224. else if (i <= rdev->pm.current_power_state_index) {
  225. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  226. break;
  227. } else {
  228. rdev->pm.requested_power_state_index = i;
  229. break;
  230. }
  231. }
  232. } else
  233. rdev->pm.requested_power_state_index =
  234. rdev->pm.current_power_state_index + 1;
  235. }
  236. break;
  237. case DYNPM_ACTION_DEFAULT:
  238. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  239. rdev->pm.dynpm_can_upclock = false;
  240. break;
  241. case DYNPM_ACTION_NONE:
  242. default:
  243. DRM_ERROR("Requested mode for not defined action\n");
  244. return;
  245. }
  246. /* only one clock mode per power state */
  247. rdev->pm.requested_clock_mode_index = 0;
  248. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  249. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  250. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  251. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  252. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  253. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  254. pcie_lanes);
  255. }
  256. /**
  257. * r100_pm_init_profile - Initialize power profiles callback.
  258. *
  259. * @rdev: radeon_device pointer
  260. *
  261. * Initialize the power states used in profile mode
  262. * (r1xx-r3xx).
  263. * Used for profile mode only.
  264. */
  265. void r100_pm_init_profile(struct radeon_device *rdev)
  266. {
  267. /* default */
  268. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  269. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  270. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  272. /* low sh */
  273. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  274. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  275. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  277. /* mid sh */
  278. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  280. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  282. /* high sh */
  283. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  285. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  287. /* low mh */
  288. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  290. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  292. /* mid mh */
  293. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  295. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  297. /* high mh */
  298. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  302. }
  303. /**
  304. * r100_pm_misc - set additional pm hw parameters callback.
  305. *
  306. * @rdev: radeon_device pointer
  307. *
  308. * Set non-clock parameters associated with a power state
  309. * (voltage, pcie lanes, etc.) (r1xx-r4xx).
  310. */
  311. void r100_pm_misc(struct radeon_device *rdev)
  312. {
  313. int requested_index = rdev->pm.requested_power_state_index;
  314. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  315. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  316. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  317. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  318. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  319. tmp = RREG32(voltage->gpio.reg);
  320. if (voltage->active_high)
  321. tmp |= voltage->gpio.mask;
  322. else
  323. tmp &= ~(voltage->gpio.mask);
  324. WREG32(voltage->gpio.reg, tmp);
  325. if (voltage->delay)
  326. udelay(voltage->delay);
  327. } else {
  328. tmp = RREG32(voltage->gpio.reg);
  329. if (voltage->active_high)
  330. tmp &= ~voltage->gpio.mask;
  331. else
  332. tmp |= voltage->gpio.mask;
  333. WREG32(voltage->gpio.reg, tmp);
  334. if (voltage->delay)
  335. udelay(voltage->delay);
  336. }
  337. }
  338. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  339. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  340. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  341. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  342. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  343. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  344. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  345. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  346. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  347. else
  348. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  349. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  350. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  351. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  352. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  353. } else
  354. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  355. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  356. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  357. if (voltage->delay) {
  358. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  359. switch (voltage->delay) {
  360. case 33:
  361. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  362. break;
  363. case 66:
  364. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  365. break;
  366. case 99:
  367. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  368. break;
  369. case 132:
  370. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  371. break;
  372. }
  373. } else
  374. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  375. } else
  376. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  377. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  378. sclk_cntl &= ~FORCE_HDP;
  379. else
  380. sclk_cntl |= FORCE_HDP;
  381. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  382. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  383. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  384. /* set pcie lanes */
  385. if ((rdev->flags & RADEON_IS_PCIE) &&
  386. !(rdev->flags & RADEON_IS_IGP) &&
  387. rdev->asic->pm.set_pcie_lanes &&
  388. (ps->pcie_lanes !=
  389. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  390. radeon_set_pcie_lanes(rdev,
  391. ps->pcie_lanes);
  392. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  393. }
  394. }
  395. /**
  396. * r100_pm_prepare - pre-power state change callback.
  397. *
  398. * @rdev: radeon_device pointer
  399. *
  400. * Prepare for a power state change (r1xx-r4xx).
  401. */
  402. void r100_pm_prepare(struct radeon_device *rdev)
  403. {
  404. struct drm_device *ddev = rdev->ddev;
  405. struct drm_crtc *crtc;
  406. struct radeon_crtc *radeon_crtc;
  407. u32 tmp;
  408. /* disable any active CRTCs */
  409. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  410. radeon_crtc = to_radeon_crtc(crtc);
  411. if (radeon_crtc->enabled) {
  412. if (radeon_crtc->crtc_id) {
  413. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  414. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  415. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  416. } else {
  417. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  418. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  419. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  420. }
  421. }
  422. }
  423. }
  424. /**
  425. * r100_pm_finish - post-power state change callback.
  426. *
  427. * @rdev: radeon_device pointer
  428. *
  429. * Clean up after a power state change (r1xx-r4xx).
  430. */
  431. void r100_pm_finish(struct radeon_device *rdev)
  432. {
  433. struct drm_device *ddev = rdev->ddev;
  434. struct drm_crtc *crtc;
  435. struct radeon_crtc *radeon_crtc;
  436. u32 tmp;
  437. /* enable any active CRTCs */
  438. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  439. radeon_crtc = to_radeon_crtc(crtc);
  440. if (radeon_crtc->enabled) {
  441. if (radeon_crtc->crtc_id) {
  442. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  443. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  444. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  445. } else {
  446. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  447. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  448. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  449. }
  450. }
  451. }
  452. }
  453. /**
  454. * r100_gui_idle - gui idle callback.
  455. *
  456. * @rdev: radeon_device pointer
  457. *
  458. * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
  459. * Returns true if idle, false if not.
  460. */
  461. bool r100_gui_idle(struct radeon_device *rdev)
  462. {
  463. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  464. return false;
  465. else
  466. return true;
  467. }
  468. /* hpd for digital panel detect/disconnect */
  469. /**
  470. * r100_hpd_sense - hpd sense callback.
  471. *
  472. * @rdev: radeon_device pointer
  473. * @hpd: hpd (hotplug detect) pin
  474. *
  475. * Checks if a digital monitor is connected (r1xx-r4xx).
  476. * Returns true if connected, false if not connected.
  477. */
  478. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  479. {
  480. bool connected = false;
  481. switch (hpd) {
  482. case RADEON_HPD_1:
  483. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  484. connected = true;
  485. break;
  486. case RADEON_HPD_2:
  487. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  488. connected = true;
  489. break;
  490. default:
  491. break;
  492. }
  493. return connected;
  494. }
  495. /**
  496. * r100_hpd_set_polarity - hpd set polarity callback.
  497. *
  498. * @rdev: radeon_device pointer
  499. * @hpd: hpd (hotplug detect) pin
  500. *
  501. * Set the polarity of the hpd pin (r1xx-r4xx).
  502. */
  503. void r100_hpd_set_polarity(struct radeon_device *rdev,
  504. enum radeon_hpd_id hpd)
  505. {
  506. u32 tmp;
  507. bool connected = r100_hpd_sense(rdev, hpd);
  508. switch (hpd) {
  509. case RADEON_HPD_1:
  510. tmp = RREG32(RADEON_FP_GEN_CNTL);
  511. if (connected)
  512. tmp &= ~RADEON_FP_DETECT_INT_POL;
  513. else
  514. tmp |= RADEON_FP_DETECT_INT_POL;
  515. WREG32(RADEON_FP_GEN_CNTL, tmp);
  516. break;
  517. case RADEON_HPD_2:
  518. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  519. if (connected)
  520. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  521. else
  522. tmp |= RADEON_FP2_DETECT_INT_POL;
  523. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  524. break;
  525. default:
  526. break;
  527. }
  528. }
  529. /**
  530. * r100_hpd_init - hpd setup callback.
  531. *
  532. * @rdev: radeon_device pointer
  533. *
  534. * Setup the hpd pins used by the card (r1xx-r4xx).
  535. * Set the polarity, and enable the hpd interrupts.
  536. */
  537. void r100_hpd_init(struct radeon_device *rdev)
  538. {
  539. struct drm_device *dev = rdev->ddev;
  540. struct drm_connector *connector;
  541. unsigned enable = 0;
  542. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  543. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  544. enable |= 1 << radeon_connector->hpd.hpd;
  545. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  546. }
  547. radeon_irq_kms_enable_hpd(rdev, enable);
  548. }
  549. /**
  550. * r100_hpd_fini - hpd tear down callback.
  551. *
  552. * @rdev: radeon_device pointer
  553. *
  554. * Tear down the hpd pins used by the card (r1xx-r4xx).
  555. * Disable the hpd interrupts.
  556. */
  557. void r100_hpd_fini(struct radeon_device *rdev)
  558. {
  559. struct drm_device *dev = rdev->ddev;
  560. struct drm_connector *connector;
  561. unsigned disable = 0;
  562. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  563. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  564. disable |= 1 << radeon_connector->hpd.hpd;
  565. }
  566. radeon_irq_kms_disable_hpd(rdev, disable);
  567. }
  568. /*
  569. * PCI GART
  570. */
  571. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  572. {
  573. /* TODO: can we do somethings here ? */
  574. /* It seems hw only cache one entry so we should discard this
  575. * entry otherwise if first GPU GART read hit this entry it
  576. * could end up in wrong address. */
  577. }
  578. int r100_pci_gart_init(struct radeon_device *rdev)
  579. {
  580. int r;
  581. if (rdev->gart.ptr) {
  582. WARN(1, "R100 PCI GART already initialized\n");
  583. return 0;
  584. }
  585. /* Initialize common gart structure */
  586. r = radeon_gart_init(rdev);
  587. if (r)
  588. return r;
  589. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  590. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  591. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  592. return radeon_gart_table_ram_alloc(rdev);
  593. }
  594. int r100_pci_gart_enable(struct radeon_device *rdev)
  595. {
  596. uint32_t tmp;
  597. radeon_gart_restore(rdev);
  598. /* discard memory request outside of configured range */
  599. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  600. WREG32(RADEON_AIC_CNTL, tmp);
  601. /* set address range for PCI address translate */
  602. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  603. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  604. /* set PCI GART page-table base address */
  605. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  606. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  607. WREG32(RADEON_AIC_CNTL, tmp);
  608. r100_pci_gart_tlb_flush(rdev);
  609. DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
  610. (unsigned)(rdev->mc.gtt_size >> 20),
  611. (unsigned long long)rdev->gart.table_addr);
  612. rdev->gart.ready = true;
  613. return 0;
  614. }
  615. void r100_pci_gart_disable(struct radeon_device *rdev)
  616. {
  617. uint32_t tmp;
  618. /* discard memory request outside of configured range */
  619. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  620. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  621. WREG32(RADEON_AIC_LO_ADDR, 0);
  622. WREG32(RADEON_AIC_HI_ADDR, 0);
  623. }
  624. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  625. {
  626. u32 *gtt = rdev->gart.ptr;
  627. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  628. return -EINVAL;
  629. }
  630. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  631. return 0;
  632. }
  633. void r100_pci_gart_fini(struct radeon_device *rdev)
  634. {
  635. radeon_gart_fini(rdev);
  636. r100_pci_gart_disable(rdev);
  637. radeon_gart_table_ram_free(rdev);
  638. }
  639. int r100_irq_set(struct radeon_device *rdev)
  640. {
  641. uint32_t tmp = 0;
  642. if (!rdev->irq.installed) {
  643. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  644. WREG32(R_000040_GEN_INT_CNTL, 0);
  645. return -EINVAL;
  646. }
  647. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  648. tmp |= RADEON_SW_INT_ENABLE;
  649. }
  650. if (rdev->irq.crtc_vblank_int[0] ||
  651. atomic_read(&rdev->irq.pflip[0])) {
  652. tmp |= RADEON_CRTC_VBLANK_MASK;
  653. }
  654. if (rdev->irq.crtc_vblank_int[1] ||
  655. atomic_read(&rdev->irq.pflip[1])) {
  656. tmp |= RADEON_CRTC2_VBLANK_MASK;
  657. }
  658. if (rdev->irq.hpd[0]) {
  659. tmp |= RADEON_FP_DETECT_MASK;
  660. }
  661. if (rdev->irq.hpd[1]) {
  662. tmp |= RADEON_FP2_DETECT_MASK;
  663. }
  664. WREG32(RADEON_GEN_INT_CNTL, tmp);
  665. return 0;
  666. }
  667. void r100_irq_disable(struct radeon_device *rdev)
  668. {
  669. u32 tmp;
  670. WREG32(R_000040_GEN_INT_CNTL, 0);
  671. /* Wait and acknowledge irq */
  672. mdelay(1);
  673. tmp = RREG32(R_000044_GEN_INT_STATUS);
  674. WREG32(R_000044_GEN_INT_STATUS, tmp);
  675. }
  676. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  677. {
  678. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  679. uint32_t irq_mask = RADEON_SW_INT_TEST |
  680. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  681. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  682. if (irqs) {
  683. WREG32(RADEON_GEN_INT_STATUS, irqs);
  684. }
  685. return irqs & irq_mask;
  686. }
  687. int r100_irq_process(struct radeon_device *rdev)
  688. {
  689. uint32_t status, msi_rearm;
  690. bool queue_hotplug = false;
  691. status = r100_irq_ack(rdev);
  692. if (!status) {
  693. return IRQ_NONE;
  694. }
  695. if (rdev->shutdown) {
  696. return IRQ_NONE;
  697. }
  698. while (status) {
  699. /* SW interrupt */
  700. if (status & RADEON_SW_INT_TEST) {
  701. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  702. }
  703. /* Vertical blank interrupts */
  704. if (status & RADEON_CRTC_VBLANK_STAT) {
  705. if (rdev->irq.crtc_vblank_int[0]) {
  706. drm_handle_vblank(rdev->ddev, 0);
  707. rdev->pm.vblank_sync = true;
  708. wake_up(&rdev->irq.vblank_queue);
  709. }
  710. if (atomic_read(&rdev->irq.pflip[0]))
  711. radeon_crtc_handle_flip(rdev, 0);
  712. }
  713. if (status & RADEON_CRTC2_VBLANK_STAT) {
  714. if (rdev->irq.crtc_vblank_int[1]) {
  715. drm_handle_vblank(rdev->ddev, 1);
  716. rdev->pm.vblank_sync = true;
  717. wake_up(&rdev->irq.vblank_queue);
  718. }
  719. if (atomic_read(&rdev->irq.pflip[1]))
  720. radeon_crtc_handle_flip(rdev, 1);
  721. }
  722. if (status & RADEON_FP_DETECT_STAT) {
  723. queue_hotplug = true;
  724. DRM_DEBUG("HPD1\n");
  725. }
  726. if (status & RADEON_FP2_DETECT_STAT) {
  727. queue_hotplug = true;
  728. DRM_DEBUG("HPD2\n");
  729. }
  730. status = r100_irq_ack(rdev);
  731. }
  732. if (queue_hotplug)
  733. schedule_work(&rdev->hotplug_work);
  734. if (rdev->msi_enabled) {
  735. switch (rdev->family) {
  736. case CHIP_RS400:
  737. case CHIP_RS480:
  738. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  739. WREG32(RADEON_AIC_CNTL, msi_rearm);
  740. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  741. break;
  742. default:
  743. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  744. break;
  745. }
  746. }
  747. return IRQ_HANDLED;
  748. }
  749. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  750. {
  751. if (crtc == 0)
  752. return RREG32(RADEON_CRTC_CRNT_FRAME);
  753. else
  754. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  755. }
  756. /* Who ever call radeon_fence_emit should call ring_lock and ask
  757. * for enough space (today caller are ib schedule and buffer move) */
  758. void r100_fence_ring_emit(struct radeon_device *rdev,
  759. struct radeon_fence *fence)
  760. {
  761. struct radeon_ring *ring = &rdev->ring[fence->ring];
  762. /* We have to make sure that caches are flushed before
  763. * CPU might read something from VRAM. */
  764. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  765. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  766. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  767. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  768. /* Wait until IDLE & CLEAN */
  769. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  770. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  771. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  772. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  773. RADEON_HDP_READ_BUFFER_INVALIDATE);
  774. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  775. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  776. /* Emit fence sequence & fire IRQ */
  777. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  778. radeon_ring_write(ring, fence->seq);
  779. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  780. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  781. }
  782. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  783. struct radeon_ring *ring,
  784. struct radeon_semaphore *semaphore,
  785. bool emit_wait)
  786. {
  787. /* Unused on older asics, since we don't have semaphores or multiple rings */
  788. BUG();
  789. }
  790. int r100_copy_blit(struct radeon_device *rdev,
  791. uint64_t src_offset,
  792. uint64_t dst_offset,
  793. unsigned num_gpu_pages,
  794. struct radeon_fence **fence)
  795. {
  796. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  797. uint32_t cur_pages;
  798. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  799. uint32_t pitch;
  800. uint32_t stride_pixels;
  801. unsigned ndw;
  802. int num_loops;
  803. int r = 0;
  804. /* radeon limited to 16k stride */
  805. stride_bytes &= 0x3fff;
  806. /* radeon pitch is /64 */
  807. pitch = stride_bytes / 64;
  808. stride_pixels = stride_bytes / 4;
  809. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  810. /* Ask for enough room for blit + flush + fence */
  811. ndw = 64 + (10 * num_loops);
  812. r = radeon_ring_lock(rdev, ring, ndw);
  813. if (r) {
  814. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  815. return -EINVAL;
  816. }
  817. while (num_gpu_pages > 0) {
  818. cur_pages = num_gpu_pages;
  819. if (cur_pages > 8191) {
  820. cur_pages = 8191;
  821. }
  822. num_gpu_pages -= cur_pages;
  823. /* pages are in Y direction - height
  824. page width in X direction - width */
  825. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  826. radeon_ring_write(ring,
  827. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  828. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  829. RADEON_GMC_SRC_CLIPPING |
  830. RADEON_GMC_DST_CLIPPING |
  831. RADEON_GMC_BRUSH_NONE |
  832. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  833. RADEON_GMC_SRC_DATATYPE_COLOR |
  834. RADEON_ROP3_S |
  835. RADEON_DP_SRC_SOURCE_MEMORY |
  836. RADEON_GMC_CLR_CMP_CNTL_DIS |
  837. RADEON_GMC_WR_MSK_DIS);
  838. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  839. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  840. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  841. radeon_ring_write(ring, 0);
  842. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  843. radeon_ring_write(ring, num_gpu_pages);
  844. radeon_ring_write(ring, num_gpu_pages);
  845. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  846. }
  847. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  848. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  849. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  850. radeon_ring_write(ring,
  851. RADEON_WAIT_2D_IDLECLEAN |
  852. RADEON_WAIT_HOST_IDLECLEAN |
  853. RADEON_WAIT_DMA_GUI_IDLE);
  854. if (fence) {
  855. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  856. }
  857. radeon_ring_unlock_commit(rdev, ring);
  858. return r;
  859. }
  860. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  861. {
  862. unsigned i;
  863. u32 tmp;
  864. for (i = 0; i < rdev->usec_timeout; i++) {
  865. tmp = RREG32(R_000E40_RBBM_STATUS);
  866. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  867. return 0;
  868. }
  869. udelay(1);
  870. }
  871. return -1;
  872. }
  873. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  874. {
  875. int r;
  876. r = radeon_ring_lock(rdev, ring, 2);
  877. if (r) {
  878. return;
  879. }
  880. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  881. radeon_ring_write(ring,
  882. RADEON_ISYNC_ANY2D_IDLE3D |
  883. RADEON_ISYNC_ANY3D_IDLE2D |
  884. RADEON_ISYNC_WAIT_IDLEGUI |
  885. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  886. radeon_ring_unlock_commit(rdev, ring);
  887. }
  888. /* Load the microcode for the CP */
  889. static int r100_cp_init_microcode(struct radeon_device *rdev)
  890. {
  891. struct platform_device *pdev;
  892. const char *fw_name = NULL;
  893. int err;
  894. DRM_DEBUG_KMS("\n");
  895. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  896. err = IS_ERR(pdev);
  897. if (err) {
  898. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  899. return -EINVAL;
  900. }
  901. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  902. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  903. (rdev->family == CHIP_RS200)) {
  904. DRM_INFO("Loading R100 Microcode\n");
  905. fw_name = FIRMWARE_R100;
  906. } else if ((rdev->family == CHIP_R200) ||
  907. (rdev->family == CHIP_RV250) ||
  908. (rdev->family == CHIP_RV280) ||
  909. (rdev->family == CHIP_RS300)) {
  910. DRM_INFO("Loading R200 Microcode\n");
  911. fw_name = FIRMWARE_R200;
  912. } else if ((rdev->family == CHIP_R300) ||
  913. (rdev->family == CHIP_R350) ||
  914. (rdev->family == CHIP_RV350) ||
  915. (rdev->family == CHIP_RV380) ||
  916. (rdev->family == CHIP_RS400) ||
  917. (rdev->family == CHIP_RS480)) {
  918. DRM_INFO("Loading R300 Microcode\n");
  919. fw_name = FIRMWARE_R300;
  920. } else if ((rdev->family == CHIP_R420) ||
  921. (rdev->family == CHIP_R423) ||
  922. (rdev->family == CHIP_RV410)) {
  923. DRM_INFO("Loading R400 Microcode\n");
  924. fw_name = FIRMWARE_R420;
  925. } else if ((rdev->family == CHIP_RS690) ||
  926. (rdev->family == CHIP_RS740)) {
  927. DRM_INFO("Loading RS690/RS740 Microcode\n");
  928. fw_name = FIRMWARE_RS690;
  929. } else if (rdev->family == CHIP_RS600) {
  930. DRM_INFO("Loading RS600 Microcode\n");
  931. fw_name = FIRMWARE_RS600;
  932. } else if ((rdev->family == CHIP_RV515) ||
  933. (rdev->family == CHIP_R520) ||
  934. (rdev->family == CHIP_RV530) ||
  935. (rdev->family == CHIP_R580) ||
  936. (rdev->family == CHIP_RV560) ||
  937. (rdev->family == CHIP_RV570)) {
  938. DRM_INFO("Loading R500 Microcode\n");
  939. fw_name = FIRMWARE_R520;
  940. }
  941. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  942. platform_device_unregister(pdev);
  943. if (err) {
  944. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  945. fw_name);
  946. } else if (rdev->me_fw->size % 8) {
  947. printk(KERN_ERR
  948. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  949. rdev->me_fw->size, fw_name);
  950. err = -EINVAL;
  951. release_firmware(rdev->me_fw);
  952. rdev->me_fw = NULL;
  953. }
  954. return err;
  955. }
  956. static void r100_cp_load_microcode(struct radeon_device *rdev)
  957. {
  958. const __be32 *fw_data;
  959. int i, size;
  960. if (r100_gui_wait_for_idle(rdev)) {
  961. printk(KERN_WARNING "Failed to wait GUI idle while "
  962. "programming pipes. Bad things might happen.\n");
  963. }
  964. if (rdev->me_fw) {
  965. size = rdev->me_fw->size / 4;
  966. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  967. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  968. for (i = 0; i < size; i += 2) {
  969. WREG32(RADEON_CP_ME_RAM_DATAH,
  970. be32_to_cpup(&fw_data[i]));
  971. WREG32(RADEON_CP_ME_RAM_DATAL,
  972. be32_to_cpup(&fw_data[i + 1]));
  973. }
  974. }
  975. }
  976. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  977. {
  978. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  979. unsigned rb_bufsz;
  980. unsigned rb_blksz;
  981. unsigned max_fetch;
  982. unsigned pre_write_timer;
  983. unsigned pre_write_limit;
  984. unsigned indirect2_start;
  985. unsigned indirect1_start;
  986. uint32_t tmp;
  987. int r;
  988. if (r100_debugfs_cp_init(rdev)) {
  989. DRM_ERROR("Failed to register debugfs file for CP !\n");
  990. }
  991. if (!rdev->me_fw) {
  992. r = r100_cp_init_microcode(rdev);
  993. if (r) {
  994. DRM_ERROR("Failed to load firmware!\n");
  995. return r;
  996. }
  997. }
  998. /* Align ring size */
  999. rb_bufsz = drm_order(ring_size / 8);
  1000. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1001. r100_cp_load_microcode(rdev);
  1002. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1003. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  1004. 0, 0x7fffff, RADEON_CP_PACKET2);
  1005. if (r) {
  1006. return r;
  1007. }
  1008. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1009. * the rptr copy in system ram */
  1010. rb_blksz = 9;
  1011. /* cp will read 128bytes at a time (4 dwords) */
  1012. max_fetch = 1;
  1013. ring->align_mask = 16 - 1;
  1014. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1015. pre_write_timer = 64;
  1016. /* Force CP_RB_WPTR write if written more than one time before the
  1017. * delay expire
  1018. */
  1019. pre_write_limit = 0;
  1020. /* Setup the cp cache like this (cache size is 96 dwords) :
  1021. * RING 0 to 15
  1022. * INDIRECT1 16 to 79
  1023. * INDIRECT2 80 to 95
  1024. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1025. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1026. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1027. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1028. * so it gets the bigger cache.
  1029. */
  1030. indirect2_start = 80;
  1031. indirect1_start = 16;
  1032. /* cp setup */
  1033. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1034. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1035. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1036. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1037. #ifdef __BIG_ENDIAN
  1038. tmp |= RADEON_BUF_SWAP_32BIT;
  1039. #endif
  1040. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1041. /* Set ring address */
  1042. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1043. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1044. /* Force read & write ptr to 0 */
  1045. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1046. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1047. ring->wptr = 0;
  1048. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1049. /* set the wb address whether it's enabled or not */
  1050. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1051. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1052. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1053. if (rdev->wb.enabled)
  1054. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1055. else {
  1056. tmp |= RADEON_RB_NO_UPDATE;
  1057. WREG32(R_000770_SCRATCH_UMSK, 0);
  1058. }
  1059. WREG32(RADEON_CP_RB_CNTL, tmp);
  1060. udelay(10);
  1061. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1062. /* Set cp mode to bus mastering & enable cp*/
  1063. WREG32(RADEON_CP_CSQ_MODE,
  1064. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1065. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1066. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1067. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1068. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1069. /* at this point everything should be setup correctly to enable master */
  1070. pci_set_master(rdev->pdev);
  1071. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1072. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1073. if (r) {
  1074. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1075. return r;
  1076. }
  1077. ring->ready = true;
  1078. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1079. if (!ring->rptr_save_reg /* not resuming from suspend */
  1080. && radeon_ring_supports_scratch_reg(rdev, ring)) {
  1081. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  1082. if (r) {
  1083. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  1084. ring->rptr_save_reg = 0;
  1085. }
  1086. }
  1087. return 0;
  1088. }
  1089. void r100_cp_fini(struct radeon_device *rdev)
  1090. {
  1091. if (r100_cp_wait_for_idle(rdev)) {
  1092. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1093. }
  1094. /* Disable ring */
  1095. r100_cp_disable(rdev);
  1096. radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
  1097. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1098. DRM_INFO("radeon: cp finalized\n");
  1099. }
  1100. void r100_cp_disable(struct radeon_device *rdev)
  1101. {
  1102. /* Disable ring */
  1103. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1104. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1105. WREG32(RADEON_CP_CSQ_MODE, 0);
  1106. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1107. WREG32(R_000770_SCRATCH_UMSK, 0);
  1108. if (r100_gui_wait_for_idle(rdev)) {
  1109. printk(KERN_WARNING "Failed to wait GUI idle while "
  1110. "programming pipes. Bad things might happen.\n");
  1111. }
  1112. }
  1113. /*
  1114. * CS functions
  1115. */
  1116. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  1117. struct radeon_cs_packet *pkt,
  1118. unsigned idx,
  1119. unsigned reg)
  1120. {
  1121. int r;
  1122. u32 tile_flags = 0;
  1123. u32 tmp;
  1124. struct radeon_cs_reloc *reloc;
  1125. u32 value;
  1126. r = r100_cs_packet_next_reloc(p, &reloc);
  1127. if (r) {
  1128. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1129. idx, reg);
  1130. r100_cs_dump_packet(p, pkt);
  1131. return r;
  1132. }
  1133. value = radeon_get_ib_value(p, idx);
  1134. tmp = value & 0x003fffff;
  1135. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  1136. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1137. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1138. tile_flags |= RADEON_DST_TILE_MACRO;
  1139. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1140. if (reg == RADEON_SRC_PITCH_OFFSET) {
  1141. DRM_ERROR("Cannot src blit from microtiled surface\n");
  1142. r100_cs_dump_packet(p, pkt);
  1143. return -EINVAL;
  1144. }
  1145. tile_flags |= RADEON_DST_TILE_MICRO;
  1146. }
  1147. tmp |= tile_flags;
  1148. p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
  1149. } else
  1150. p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
  1151. return 0;
  1152. }
  1153. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  1154. struct radeon_cs_packet *pkt,
  1155. int idx)
  1156. {
  1157. unsigned c, i;
  1158. struct radeon_cs_reloc *reloc;
  1159. struct r100_cs_track *track;
  1160. int r = 0;
  1161. volatile uint32_t *ib;
  1162. u32 idx_value;
  1163. ib = p->ib.ptr;
  1164. track = (struct r100_cs_track *)p->track;
  1165. c = radeon_get_ib_value(p, idx++) & 0x1F;
  1166. if (c > 16) {
  1167. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  1168. pkt->opcode);
  1169. r100_cs_dump_packet(p, pkt);
  1170. return -EINVAL;
  1171. }
  1172. track->num_arrays = c;
  1173. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1174. r = r100_cs_packet_next_reloc(p, &reloc);
  1175. if (r) {
  1176. DRM_ERROR("No reloc for packet3 %d\n",
  1177. pkt->opcode);
  1178. r100_cs_dump_packet(p, pkt);
  1179. return r;
  1180. }
  1181. idx_value = radeon_get_ib_value(p, idx);
  1182. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1183. track->arrays[i + 0].esize = idx_value >> 8;
  1184. track->arrays[i + 0].robj = reloc->robj;
  1185. track->arrays[i + 0].esize &= 0x7F;
  1186. r = r100_cs_packet_next_reloc(p, &reloc);
  1187. if (r) {
  1188. DRM_ERROR("No reloc for packet3 %d\n",
  1189. pkt->opcode);
  1190. r100_cs_dump_packet(p, pkt);
  1191. return r;
  1192. }
  1193. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  1194. track->arrays[i + 1].robj = reloc->robj;
  1195. track->arrays[i + 1].esize = idx_value >> 24;
  1196. track->arrays[i + 1].esize &= 0x7F;
  1197. }
  1198. if (c & 1) {
  1199. r = r100_cs_packet_next_reloc(p, &reloc);
  1200. if (r) {
  1201. DRM_ERROR("No reloc for packet3 %d\n",
  1202. pkt->opcode);
  1203. r100_cs_dump_packet(p, pkt);
  1204. return r;
  1205. }
  1206. idx_value = radeon_get_ib_value(p, idx);
  1207. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1208. track->arrays[i + 0].robj = reloc->robj;
  1209. track->arrays[i + 0].esize = idx_value >> 8;
  1210. track->arrays[i + 0].esize &= 0x7F;
  1211. }
  1212. return r;
  1213. }
  1214. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1215. struct radeon_cs_packet *pkt,
  1216. const unsigned *auth, unsigned n,
  1217. radeon_packet0_check_t check)
  1218. {
  1219. unsigned reg;
  1220. unsigned i, j, m;
  1221. unsigned idx;
  1222. int r;
  1223. idx = pkt->idx + 1;
  1224. reg = pkt->reg;
  1225. /* Check that register fall into register range
  1226. * determined by the number of entry (n) in the
  1227. * safe register bitmap.
  1228. */
  1229. if (pkt->one_reg_wr) {
  1230. if ((reg >> 7) > n) {
  1231. return -EINVAL;
  1232. }
  1233. } else {
  1234. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1235. return -EINVAL;
  1236. }
  1237. }
  1238. for (i = 0; i <= pkt->count; i++, idx++) {
  1239. j = (reg >> 7);
  1240. m = 1 << ((reg >> 2) & 31);
  1241. if (auth[j] & m) {
  1242. r = check(p, pkt, idx, reg);
  1243. if (r) {
  1244. return r;
  1245. }
  1246. }
  1247. if (pkt->one_reg_wr) {
  1248. if (!(auth[j] & m)) {
  1249. break;
  1250. }
  1251. } else {
  1252. reg += 4;
  1253. }
  1254. }
  1255. return 0;
  1256. }
  1257. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1258. struct radeon_cs_packet *pkt)
  1259. {
  1260. volatile uint32_t *ib;
  1261. unsigned i;
  1262. unsigned idx;
  1263. ib = p->ib.ptr;
  1264. idx = pkt->idx;
  1265. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1266. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1267. }
  1268. }
  1269. /**
  1270. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1271. * @parser: parser structure holding parsing context.
  1272. * @pkt: where to store packet informations
  1273. *
  1274. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1275. * if packet is bigger than remaining ib size. or if packets is unknown.
  1276. **/
  1277. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1278. struct radeon_cs_packet *pkt,
  1279. unsigned idx)
  1280. {
  1281. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1282. uint32_t header;
  1283. if (idx >= ib_chunk->length_dw) {
  1284. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1285. idx, ib_chunk->length_dw);
  1286. return -EINVAL;
  1287. }
  1288. header = radeon_get_ib_value(p, idx);
  1289. pkt->idx = idx;
  1290. pkt->type = CP_PACKET_GET_TYPE(header);
  1291. pkt->count = CP_PACKET_GET_COUNT(header);
  1292. switch (pkt->type) {
  1293. case PACKET_TYPE0:
  1294. pkt->reg = CP_PACKET0_GET_REG(header);
  1295. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1296. break;
  1297. case PACKET_TYPE3:
  1298. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1299. break;
  1300. case PACKET_TYPE2:
  1301. pkt->count = -1;
  1302. break;
  1303. default:
  1304. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1305. return -EINVAL;
  1306. }
  1307. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1308. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1309. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1310. return -EINVAL;
  1311. }
  1312. return 0;
  1313. }
  1314. /**
  1315. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1316. * @parser: parser structure holding parsing context.
  1317. *
  1318. * Userspace sends a special sequence for VLINE waits.
  1319. * PACKET0 - VLINE_START_END + value
  1320. * PACKET0 - WAIT_UNTIL +_value
  1321. * RELOC (P3) - crtc_id in reloc.
  1322. *
  1323. * This function parses this and relocates the VLINE START END
  1324. * and WAIT UNTIL packets to the correct crtc.
  1325. * It also detects a switched off crtc and nulls out the
  1326. * wait in that case.
  1327. */
  1328. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1329. {
  1330. struct drm_mode_object *obj;
  1331. struct drm_crtc *crtc;
  1332. struct radeon_crtc *radeon_crtc;
  1333. struct radeon_cs_packet p3reloc, waitreloc;
  1334. int crtc_id;
  1335. int r;
  1336. uint32_t header, h_idx, reg;
  1337. volatile uint32_t *ib;
  1338. ib = p->ib.ptr;
  1339. /* parse the wait until */
  1340. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1341. if (r)
  1342. return r;
  1343. /* check its a wait until and only 1 count */
  1344. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1345. waitreloc.count != 0) {
  1346. DRM_ERROR("vline wait had illegal wait until segment\n");
  1347. return -EINVAL;
  1348. }
  1349. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1350. DRM_ERROR("vline wait had illegal wait until\n");
  1351. return -EINVAL;
  1352. }
  1353. /* jump over the NOP */
  1354. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1355. if (r)
  1356. return r;
  1357. h_idx = p->idx - 2;
  1358. p->idx += waitreloc.count + 2;
  1359. p->idx += p3reloc.count + 2;
  1360. header = radeon_get_ib_value(p, h_idx);
  1361. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1362. reg = CP_PACKET0_GET_REG(header);
  1363. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1364. if (!obj) {
  1365. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1366. return -EINVAL;
  1367. }
  1368. crtc = obj_to_crtc(obj);
  1369. radeon_crtc = to_radeon_crtc(crtc);
  1370. crtc_id = radeon_crtc->crtc_id;
  1371. if (!crtc->enabled) {
  1372. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1373. ib[h_idx + 2] = PACKET2(0);
  1374. ib[h_idx + 3] = PACKET2(0);
  1375. } else if (crtc_id == 1) {
  1376. switch (reg) {
  1377. case AVIVO_D1MODE_VLINE_START_END:
  1378. header &= ~R300_CP_PACKET0_REG_MASK;
  1379. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1380. break;
  1381. case RADEON_CRTC_GUI_TRIG_VLINE:
  1382. header &= ~R300_CP_PACKET0_REG_MASK;
  1383. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1384. break;
  1385. default:
  1386. DRM_ERROR("unknown crtc reloc\n");
  1387. return -EINVAL;
  1388. }
  1389. ib[h_idx] = header;
  1390. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1391. }
  1392. return 0;
  1393. }
  1394. /**
  1395. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1396. * @parser: parser structure holding parsing context.
  1397. * @data: pointer to relocation data
  1398. * @offset_start: starting offset
  1399. * @offset_mask: offset mask (to align start offset on)
  1400. * @reloc: reloc informations
  1401. *
  1402. * Check next packet is relocation packet3, do bo validation and compute
  1403. * GPU offset using the provided start.
  1404. **/
  1405. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1406. struct radeon_cs_reloc **cs_reloc)
  1407. {
  1408. struct radeon_cs_chunk *relocs_chunk;
  1409. struct radeon_cs_packet p3reloc;
  1410. unsigned idx;
  1411. int r;
  1412. if (p->chunk_relocs_idx == -1) {
  1413. DRM_ERROR("No relocation chunk !\n");
  1414. return -EINVAL;
  1415. }
  1416. *cs_reloc = NULL;
  1417. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1418. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1419. if (r) {
  1420. return r;
  1421. }
  1422. p->idx += p3reloc.count + 2;
  1423. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1424. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1425. p3reloc.idx);
  1426. r100_cs_dump_packet(p, &p3reloc);
  1427. return -EINVAL;
  1428. }
  1429. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1430. if (idx >= relocs_chunk->length_dw) {
  1431. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1432. idx, relocs_chunk->length_dw);
  1433. r100_cs_dump_packet(p, &p3reloc);
  1434. return -EINVAL;
  1435. }
  1436. /* FIXME: we assume reloc size is 4 dwords */
  1437. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1438. return 0;
  1439. }
  1440. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1441. {
  1442. int vtx_size;
  1443. vtx_size = 2;
  1444. /* ordered according to bits in spec */
  1445. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1446. vtx_size++;
  1447. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1448. vtx_size += 3;
  1449. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1450. vtx_size++;
  1451. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1452. vtx_size++;
  1453. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1454. vtx_size += 3;
  1455. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1456. vtx_size++;
  1457. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1458. vtx_size++;
  1459. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1460. vtx_size += 2;
  1461. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1462. vtx_size += 2;
  1463. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1464. vtx_size++;
  1465. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1466. vtx_size += 2;
  1467. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1468. vtx_size++;
  1469. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1470. vtx_size += 2;
  1471. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1472. vtx_size++;
  1473. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1474. vtx_size++;
  1475. /* blend weight */
  1476. if (vtx_fmt & (0x7 << 15))
  1477. vtx_size += (vtx_fmt >> 15) & 0x7;
  1478. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1479. vtx_size += 3;
  1480. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1481. vtx_size += 2;
  1482. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1483. vtx_size++;
  1484. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1485. vtx_size++;
  1486. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1487. vtx_size++;
  1488. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1489. vtx_size++;
  1490. return vtx_size;
  1491. }
  1492. static int r100_packet0_check(struct radeon_cs_parser *p,
  1493. struct radeon_cs_packet *pkt,
  1494. unsigned idx, unsigned reg)
  1495. {
  1496. struct radeon_cs_reloc *reloc;
  1497. struct r100_cs_track *track;
  1498. volatile uint32_t *ib;
  1499. uint32_t tmp;
  1500. int r;
  1501. int i, face;
  1502. u32 tile_flags = 0;
  1503. u32 idx_value;
  1504. ib = p->ib.ptr;
  1505. track = (struct r100_cs_track *)p->track;
  1506. idx_value = radeon_get_ib_value(p, idx);
  1507. switch (reg) {
  1508. case RADEON_CRTC_GUI_TRIG_VLINE:
  1509. r = r100_cs_packet_parse_vline(p);
  1510. if (r) {
  1511. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1512. idx, reg);
  1513. r100_cs_dump_packet(p, pkt);
  1514. return r;
  1515. }
  1516. break;
  1517. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1518. * range access */
  1519. case RADEON_DST_PITCH_OFFSET:
  1520. case RADEON_SRC_PITCH_OFFSET:
  1521. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1522. if (r)
  1523. return r;
  1524. break;
  1525. case RADEON_RB3D_DEPTHOFFSET:
  1526. r = r100_cs_packet_next_reloc(p, &reloc);
  1527. if (r) {
  1528. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1529. idx, reg);
  1530. r100_cs_dump_packet(p, pkt);
  1531. return r;
  1532. }
  1533. track->zb.robj = reloc->robj;
  1534. track->zb.offset = idx_value;
  1535. track->zb_dirty = true;
  1536. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1537. break;
  1538. case RADEON_RB3D_COLOROFFSET:
  1539. r = r100_cs_packet_next_reloc(p, &reloc);
  1540. if (r) {
  1541. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1542. idx, reg);
  1543. r100_cs_dump_packet(p, pkt);
  1544. return r;
  1545. }
  1546. track->cb[0].robj = reloc->robj;
  1547. track->cb[0].offset = idx_value;
  1548. track->cb_dirty = true;
  1549. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1550. break;
  1551. case RADEON_PP_TXOFFSET_0:
  1552. case RADEON_PP_TXOFFSET_1:
  1553. case RADEON_PP_TXOFFSET_2:
  1554. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1555. r = r100_cs_packet_next_reloc(p, &reloc);
  1556. if (r) {
  1557. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1558. idx, reg);
  1559. r100_cs_dump_packet(p, pkt);
  1560. return r;
  1561. }
  1562. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1563. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1564. tile_flags |= RADEON_TXO_MACRO_TILE;
  1565. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1566. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1567. tmp = idx_value & ~(0x7 << 2);
  1568. tmp |= tile_flags;
  1569. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  1570. } else
  1571. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1572. track->textures[i].robj = reloc->robj;
  1573. track->tex_dirty = true;
  1574. break;
  1575. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1576. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1577. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1578. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1579. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1580. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1581. r = r100_cs_packet_next_reloc(p, &reloc);
  1582. if (r) {
  1583. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1584. idx, reg);
  1585. r100_cs_dump_packet(p, pkt);
  1586. return r;
  1587. }
  1588. track->textures[0].cube_info[i].offset = idx_value;
  1589. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1590. track->textures[0].cube_info[i].robj = reloc->robj;
  1591. track->tex_dirty = true;
  1592. break;
  1593. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1594. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1595. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1596. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1597. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1598. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1599. r = r100_cs_packet_next_reloc(p, &reloc);
  1600. if (r) {
  1601. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1602. idx, reg);
  1603. r100_cs_dump_packet(p, pkt);
  1604. return r;
  1605. }
  1606. track->textures[1].cube_info[i].offset = idx_value;
  1607. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1608. track->textures[1].cube_info[i].robj = reloc->robj;
  1609. track->tex_dirty = true;
  1610. break;
  1611. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1612. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1613. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1614. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1615. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1616. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1617. r = r100_cs_packet_next_reloc(p, &reloc);
  1618. if (r) {
  1619. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1620. idx, reg);
  1621. r100_cs_dump_packet(p, pkt);
  1622. return r;
  1623. }
  1624. track->textures[2].cube_info[i].offset = idx_value;
  1625. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1626. track->textures[2].cube_info[i].robj = reloc->robj;
  1627. track->tex_dirty = true;
  1628. break;
  1629. case RADEON_RE_WIDTH_HEIGHT:
  1630. track->maxy = ((idx_value >> 16) & 0x7FF);
  1631. track->cb_dirty = true;
  1632. track->zb_dirty = true;
  1633. break;
  1634. case RADEON_RB3D_COLORPITCH:
  1635. r = r100_cs_packet_next_reloc(p, &reloc);
  1636. if (r) {
  1637. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1638. idx, reg);
  1639. r100_cs_dump_packet(p, pkt);
  1640. return r;
  1641. }
  1642. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1643. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1644. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1645. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1646. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1647. tmp = idx_value & ~(0x7 << 16);
  1648. tmp |= tile_flags;
  1649. ib[idx] = tmp;
  1650. } else
  1651. ib[idx] = idx_value;
  1652. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1653. track->cb_dirty = true;
  1654. break;
  1655. case RADEON_RB3D_DEPTHPITCH:
  1656. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1657. track->zb_dirty = true;
  1658. break;
  1659. case RADEON_RB3D_CNTL:
  1660. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1661. case 7:
  1662. case 8:
  1663. case 9:
  1664. case 11:
  1665. case 12:
  1666. track->cb[0].cpp = 1;
  1667. break;
  1668. case 3:
  1669. case 4:
  1670. case 15:
  1671. track->cb[0].cpp = 2;
  1672. break;
  1673. case 6:
  1674. track->cb[0].cpp = 4;
  1675. break;
  1676. default:
  1677. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1678. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1679. return -EINVAL;
  1680. }
  1681. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1682. track->cb_dirty = true;
  1683. track->zb_dirty = true;
  1684. break;
  1685. case RADEON_RB3D_ZSTENCILCNTL:
  1686. switch (idx_value & 0xf) {
  1687. case 0:
  1688. track->zb.cpp = 2;
  1689. break;
  1690. case 2:
  1691. case 3:
  1692. case 4:
  1693. case 5:
  1694. case 9:
  1695. case 11:
  1696. track->zb.cpp = 4;
  1697. break;
  1698. default:
  1699. break;
  1700. }
  1701. track->zb_dirty = true;
  1702. break;
  1703. case RADEON_RB3D_ZPASS_ADDR:
  1704. r = r100_cs_packet_next_reloc(p, &reloc);
  1705. if (r) {
  1706. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1707. idx, reg);
  1708. r100_cs_dump_packet(p, pkt);
  1709. return r;
  1710. }
  1711. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1712. break;
  1713. case RADEON_PP_CNTL:
  1714. {
  1715. uint32_t temp = idx_value >> 4;
  1716. for (i = 0; i < track->num_texture; i++)
  1717. track->textures[i].enabled = !!(temp & (1 << i));
  1718. track->tex_dirty = true;
  1719. }
  1720. break;
  1721. case RADEON_SE_VF_CNTL:
  1722. track->vap_vf_cntl = idx_value;
  1723. break;
  1724. case RADEON_SE_VTX_FMT:
  1725. track->vtx_size = r100_get_vtx_size(idx_value);
  1726. break;
  1727. case RADEON_PP_TEX_SIZE_0:
  1728. case RADEON_PP_TEX_SIZE_1:
  1729. case RADEON_PP_TEX_SIZE_2:
  1730. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1731. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1732. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1733. track->tex_dirty = true;
  1734. break;
  1735. case RADEON_PP_TEX_PITCH_0:
  1736. case RADEON_PP_TEX_PITCH_1:
  1737. case RADEON_PP_TEX_PITCH_2:
  1738. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1739. track->textures[i].pitch = idx_value + 32;
  1740. track->tex_dirty = true;
  1741. break;
  1742. case RADEON_PP_TXFILTER_0:
  1743. case RADEON_PP_TXFILTER_1:
  1744. case RADEON_PP_TXFILTER_2:
  1745. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1746. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1747. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1748. tmp = (idx_value >> 23) & 0x7;
  1749. if (tmp == 2 || tmp == 6)
  1750. track->textures[i].roundup_w = false;
  1751. tmp = (idx_value >> 27) & 0x7;
  1752. if (tmp == 2 || tmp == 6)
  1753. track->textures[i].roundup_h = false;
  1754. track->tex_dirty = true;
  1755. break;
  1756. case RADEON_PP_TXFORMAT_0:
  1757. case RADEON_PP_TXFORMAT_1:
  1758. case RADEON_PP_TXFORMAT_2:
  1759. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1760. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1761. track->textures[i].use_pitch = 1;
  1762. } else {
  1763. track->textures[i].use_pitch = 0;
  1764. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1765. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1766. }
  1767. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1768. track->textures[i].tex_coord_type = 2;
  1769. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1770. case RADEON_TXFORMAT_I8:
  1771. case RADEON_TXFORMAT_RGB332:
  1772. case RADEON_TXFORMAT_Y8:
  1773. track->textures[i].cpp = 1;
  1774. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1775. break;
  1776. case RADEON_TXFORMAT_AI88:
  1777. case RADEON_TXFORMAT_ARGB1555:
  1778. case RADEON_TXFORMAT_RGB565:
  1779. case RADEON_TXFORMAT_ARGB4444:
  1780. case RADEON_TXFORMAT_VYUY422:
  1781. case RADEON_TXFORMAT_YVYU422:
  1782. case RADEON_TXFORMAT_SHADOW16:
  1783. case RADEON_TXFORMAT_LDUDV655:
  1784. case RADEON_TXFORMAT_DUDV88:
  1785. track->textures[i].cpp = 2;
  1786. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1787. break;
  1788. case RADEON_TXFORMAT_ARGB8888:
  1789. case RADEON_TXFORMAT_RGBA8888:
  1790. case RADEON_TXFORMAT_SHADOW32:
  1791. case RADEON_TXFORMAT_LDUDUV8888:
  1792. track->textures[i].cpp = 4;
  1793. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1794. break;
  1795. case RADEON_TXFORMAT_DXT1:
  1796. track->textures[i].cpp = 1;
  1797. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1798. break;
  1799. case RADEON_TXFORMAT_DXT23:
  1800. case RADEON_TXFORMAT_DXT45:
  1801. track->textures[i].cpp = 1;
  1802. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1803. break;
  1804. }
  1805. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1806. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1807. track->tex_dirty = true;
  1808. break;
  1809. case RADEON_PP_CUBIC_FACES_0:
  1810. case RADEON_PP_CUBIC_FACES_1:
  1811. case RADEON_PP_CUBIC_FACES_2:
  1812. tmp = idx_value;
  1813. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1814. for (face = 0; face < 4; face++) {
  1815. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1816. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1817. }
  1818. track->tex_dirty = true;
  1819. break;
  1820. default:
  1821. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1822. reg, idx);
  1823. return -EINVAL;
  1824. }
  1825. return 0;
  1826. }
  1827. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1828. struct radeon_cs_packet *pkt,
  1829. struct radeon_bo *robj)
  1830. {
  1831. unsigned idx;
  1832. u32 value;
  1833. idx = pkt->idx + 1;
  1834. value = radeon_get_ib_value(p, idx + 2);
  1835. if ((value + 1) > radeon_bo_size(robj)) {
  1836. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1837. "(need %u have %lu) !\n",
  1838. value + 1,
  1839. radeon_bo_size(robj));
  1840. return -EINVAL;
  1841. }
  1842. return 0;
  1843. }
  1844. static int r100_packet3_check(struct radeon_cs_parser *p,
  1845. struct radeon_cs_packet *pkt)
  1846. {
  1847. struct radeon_cs_reloc *reloc;
  1848. struct r100_cs_track *track;
  1849. unsigned idx;
  1850. volatile uint32_t *ib;
  1851. int r;
  1852. ib = p->ib.ptr;
  1853. idx = pkt->idx + 1;
  1854. track = (struct r100_cs_track *)p->track;
  1855. switch (pkt->opcode) {
  1856. case PACKET3_3D_LOAD_VBPNTR:
  1857. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1858. if (r)
  1859. return r;
  1860. break;
  1861. case PACKET3_INDX_BUFFER:
  1862. r = r100_cs_packet_next_reloc(p, &reloc);
  1863. if (r) {
  1864. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1865. r100_cs_dump_packet(p, pkt);
  1866. return r;
  1867. }
  1868. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1869. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1870. if (r) {
  1871. return r;
  1872. }
  1873. break;
  1874. case 0x23:
  1875. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1876. r = r100_cs_packet_next_reloc(p, &reloc);
  1877. if (r) {
  1878. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1879. r100_cs_dump_packet(p, pkt);
  1880. return r;
  1881. }
  1882. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1883. track->num_arrays = 1;
  1884. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1885. track->arrays[0].robj = reloc->robj;
  1886. track->arrays[0].esize = track->vtx_size;
  1887. track->max_indx = radeon_get_ib_value(p, idx+1);
  1888. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1889. track->immd_dwords = pkt->count - 1;
  1890. r = r100_cs_track_check(p->rdev, track);
  1891. if (r)
  1892. return r;
  1893. break;
  1894. case PACKET3_3D_DRAW_IMMD:
  1895. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1896. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1897. return -EINVAL;
  1898. }
  1899. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1900. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1901. track->immd_dwords = pkt->count - 1;
  1902. r = r100_cs_track_check(p->rdev, track);
  1903. if (r)
  1904. return r;
  1905. break;
  1906. /* triggers drawing using in-packet vertex data */
  1907. case PACKET3_3D_DRAW_IMMD_2:
  1908. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1909. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1910. return -EINVAL;
  1911. }
  1912. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1913. track->immd_dwords = pkt->count;
  1914. r = r100_cs_track_check(p->rdev, track);
  1915. if (r)
  1916. return r;
  1917. break;
  1918. /* triggers drawing using in-packet vertex data */
  1919. case PACKET3_3D_DRAW_VBUF_2:
  1920. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1921. r = r100_cs_track_check(p->rdev, track);
  1922. if (r)
  1923. return r;
  1924. break;
  1925. /* triggers drawing of vertex buffers setup elsewhere */
  1926. case PACKET3_3D_DRAW_INDX_2:
  1927. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1928. r = r100_cs_track_check(p->rdev, track);
  1929. if (r)
  1930. return r;
  1931. break;
  1932. /* triggers drawing using indices to vertex buffer */
  1933. case PACKET3_3D_DRAW_VBUF:
  1934. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1935. r = r100_cs_track_check(p->rdev, track);
  1936. if (r)
  1937. return r;
  1938. break;
  1939. /* triggers drawing of vertex buffers setup elsewhere */
  1940. case PACKET3_3D_DRAW_INDX:
  1941. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1942. r = r100_cs_track_check(p->rdev, track);
  1943. if (r)
  1944. return r;
  1945. break;
  1946. /* triggers drawing using indices to vertex buffer */
  1947. case PACKET3_3D_CLEAR_HIZ:
  1948. case PACKET3_3D_CLEAR_ZMASK:
  1949. if (p->rdev->hyperz_filp != p->filp)
  1950. return -EINVAL;
  1951. break;
  1952. case PACKET3_NOP:
  1953. break;
  1954. default:
  1955. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1956. return -EINVAL;
  1957. }
  1958. return 0;
  1959. }
  1960. int r100_cs_parse(struct radeon_cs_parser *p)
  1961. {
  1962. struct radeon_cs_packet pkt;
  1963. struct r100_cs_track *track;
  1964. int r;
  1965. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1966. if (!track)
  1967. return -ENOMEM;
  1968. r100_cs_track_clear(p->rdev, track);
  1969. p->track = track;
  1970. do {
  1971. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1972. if (r) {
  1973. return r;
  1974. }
  1975. p->idx += pkt.count + 2;
  1976. switch (pkt.type) {
  1977. case PACKET_TYPE0:
  1978. if (p->rdev->family >= CHIP_R200)
  1979. r = r100_cs_parse_packet0(p, &pkt,
  1980. p->rdev->config.r100.reg_safe_bm,
  1981. p->rdev->config.r100.reg_safe_bm_size,
  1982. &r200_packet0_check);
  1983. else
  1984. r = r100_cs_parse_packet0(p, &pkt,
  1985. p->rdev->config.r100.reg_safe_bm,
  1986. p->rdev->config.r100.reg_safe_bm_size,
  1987. &r100_packet0_check);
  1988. break;
  1989. case PACKET_TYPE2:
  1990. break;
  1991. case PACKET_TYPE3:
  1992. r = r100_packet3_check(p, &pkt);
  1993. break;
  1994. default:
  1995. DRM_ERROR("Unknown packet type %d !\n",
  1996. pkt.type);
  1997. return -EINVAL;
  1998. }
  1999. if (r) {
  2000. return r;
  2001. }
  2002. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2003. return 0;
  2004. }
  2005. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2006. {
  2007. DRM_ERROR("pitch %d\n", t->pitch);
  2008. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2009. DRM_ERROR("width %d\n", t->width);
  2010. DRM_ERROR("width_11 %d\n", t->width_11);
  2011. DRM_ERROR("height %d\n", t->height);
  2012. DRM_ERROR("height_11 %d\n", t->height_11);
  2013. DRM_ERROR("num levels %d\n", t->num_levels);
  2014. DRM_ERROR("depth %d\n", t->txdepth);
  2015. DRM_ERROR("bpp %d\n", t->cpp);
  2016. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2017. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2018. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2019. DRM_ERROR("compress format %d\n", t->compress_format);
  2020. }
  2021. static int r100_track_compress_size(int compress_format, int w, int h)
  2022. {
  2023. int block_width, block_height, block_bytes;
  2024. int wblocks, hblocks;
  2025. int min_wblocks;
  2026. int sz;
  2027. block_width = 4;
  2028. block_height = 4;
  2029. switch (compress_format) {
  2030. case R100_TRACK_COMP_DXT1:
  2031. block_bytes = 8;
  2032. min_wblocks = 4;
  2033. break;
  2034. default:
  2035. case R100_TRACK_COMP_DXT35:
  2036. block_bytes = 16;
  2037. min_wblocks = 2;
  2038. break;
  2039. }
  2040. hblocks = (h + block_height - 1) / block_height;
  2041. wblocks = (w + block_width - 1) / block_width;
  2042. if (wblocks < min_wblocks)
  2043. wblocks = min_wblocks;
  2044. sz = wblocks * hblocks * block_bytes;
  2045. return sz;
  2046. }
  2047. static int r100_cs_track_cube(struct radeon_device *rdev,
  2048. struct r100_cs_track *track, unsigned idx)
  2049. {
  2050. unsigned face, w, h;
  2051. struct radeon_bo *cube_robj;
  2052. unsigned long size;
  2053. unsigned compress_format = track->textures[idx].compress_format;
  2054. for (face = 0; face < 5; face++) {
  2055. cube_robj = track->textures[idx].cube_info[face].robj;
  2056. w = track->textures[idx].cube_info[face].width;
  2057. h = track->textures[idx].cube_info[face].height;
  2058. if (compress_format) {
  2059. size = r100_track_compress_size(compress_format, w, h);
  2060. } else
  2061. size = w * h;
  2062. size *= track->textures[idx].cpp;
  2063. size += track->textures[idx].cube_info[face].offset;
  2064. if (size > radeon_bo_size(cube_robj)) {
  2065. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2066. size, radeon_bo_size(cube_robj));
  2067. r100_cs_track_texture_print(&track->textures[idx]);
  2068. return -1;
  2069. }
  2070. }
  2071. return 0;
  2072. }
  2073. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2074. struct r100_cs_track *track)
  2075. {
  2076. struct radeon_bo *robj;
  2077. unsigned long size;
  2078. unsigned u, i, w, h, d;
  2079. int ret;
  2080. for (u = 0; u < track->num_texture; u++) {
  2081. if (!track->textures[u].enabled)
  2082. continue;
  2083. if (track->textures[u].lookup_disable)
  2084. continue;
  2085. robj = track->textures[u].robj;
  2086. if (robj == NULL) {
  2087. DRM_ERROR("No texture bound to unit %u\n", u);
  2088. return -EINVAL;
  2089. }
  2090. size = 0;
  2091. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2092. if (track->textures[u].use_pitch) {
  2093. if (rdev->family < CHIP_R300)
  2094. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2095. else
  2096. w = track->textures[u].pitch / (1 << i);
  2097. } else {
  2098. w = track->textures[u].width;
  2099. if (rdev->family >= CHIP_RV515)
  2100. w |= track->textures[u].width_11;
  2101. w = w / (1 << i);
  2102. if (track->textures[u].roundup_w)
  2103. w = roundup_pow_of_two(w);
  2104. }
  2105. h = track->textures[u].height;
  2106. if (rdev->family >= CHIP_RV515)
  2107. h |= track->textures[u].height_11;
  2108. h = h / (1 << i);
  2109. if (track->textures[u].roundup_h)
  2110. h = roundup_pow_of_two(h);
  2111. if (track->textures[u].tex_coord_type == 1) {
  2112. d = (1 << track->textures[u].txdepth) / (1 << i);
  2113. if (!d)
  2114. d = 1;
  2115. } else {
  2116. d = 1;
  2117. }
  2118. if (track->textures[u].compress_format) {
  2119. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2120. /* compressed textures are block based */
  2121. } else
  2122. size += w * h * d;
  2123. }
  2124. size *= track->textures[u].cpp;
  2125. switch (track->textures[u].tex_coord_type) {
  2126. case 0:
  2127. case 1:
  2128. break;
  2129. case 2:
  2130. if (track->separate_cube) {
  2131. ret = r100_cs_track_cube(rdev, track, u);
  2132. if (ret)
  2133. return ret;
  2134. } else
  2135. size *= 6;
  2136. break;
  2137. default:
  2138. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2139. "%u\n", track->textures[u].tex_coord_type, u);
  2140. return -EINVAL;
  2141. }
  2142. if (size > radeon_bo_size(robj)) {
  2143. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2144. "%lu\n", u, size, radeon_bo_size(robj));
  2145. r100_cs_track_texture_print(&track->textures[u]);
  2146. return -EINVAL;
  2147. }
  2148. }
  2149. return 0;
  2150. }
  2151. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2152. {
  2153. unsigned i;
  2154. unsigned long size;
  2155. unsigned prim_walk;
  2156. unsigned nverts;
  2157. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  2158. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  2159. !track->blend_read_enable)
  2160. num_cb = 0;
  2161. for (i = 0; i < num_cb; i++) {
  2162. if (track->cb[i].robj == NULL) {
  2163. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2164. return -EINVAL;
  2165. }
  2166. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2167. size += track->cb[i].offset;
  2168. if (size > radeon_bo_size(track->cb[i].robj)) {
  2169. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2170. "(need %lu have %lu) !\n", i, size,
  2171. radeon_bo_size(track->cb[i].robj));
  2172. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2173. i, track->cb[i].pitch, track->cb[i].cpp,
  2174. track->cb[i].offset, track->maxy);
  2175. return -EINVAL;
  2176. }
  2177. }
  2178. track->cb_dirty = false;
  2179. if (track->zb_dirty && track->z_enabled) {
  2180. if (track->zb.robj == NULL) {
  2181. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2182. return -EINVAL;
  2183. }
  2184. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2185. size += track->zb.offset;
  2186. if (size > radeon_bo_size(track->zb.robj)) {
  2187. DRM_ERROR("[drm] Buffer too small for z buffer "
  2188. "(need %lu have %lu) !\n", size,
  2189. radeon_bo_size(track->zb.robj));
  2190. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2191. track->zb.pitch, track->zb.cpp,
  2192. track->zb.offset, track->maxy);
  2193. return -EINVAL;
  2194. }
  2195. }
  2196. track->zb_dirty = false;
  2197. if (track->aa_dirty && track->aaresolve) {
  2198. if (track->aa.robj == NULL) {
  2199. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  2200. return -EINVAL;
  2201. }
  2202. /* I believe the format comes from colorbuffer0. */
  2203. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  2204. size += track->aa.offset;
  2205. if (size > radeon_bo_size(track->aa.robj)) {
  2206. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  2207. "(need %lu have %lu) !\n", i, size,
  2208. radeon_bo_size(track->aa.robj));
  2209. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  2210. i, track->aa.pitch, track->cb[0].cpp,
  2211. track->aa.offset, track->maxy);
  2212. return -EINVAL;
  2213. }
  2214. }
  2215. track->aa_dirty = false;
  2216. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2217. if (track->vap_vf_cntl & (1 << 14)) {
  2218. nverts = track->vap_alt_nverts;
  2219. } else {
  2220. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2221. }
  2222. switch (prim_walk) {
  2223. case 1:
  2224. for (i = 0; i < track->num_arrays; i++) {
  2225. size = track->arrays[i].esize * track->max_indx * 4;
  2226. if (track->arrays[i].robj == NULL) {
  2227. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2228. "bound\n", prim_walk, i);
  2229. return -EINVAL;
  2230. }
  2231. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2232. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2233. "need %lu dwords have %lu dwords\n",
  2234. prim_walk, i, size >> 2,
  2235. radeon_bo_size(track->arrays[i].robj)
  2236. >> 2);
  2237. DRM_ERROR("Max indices %u\n", track->max_indx);
  2238. return -EINVAL;
  2239. }
  2240. }
  2241. break;
  2242. case 2:
  2243. for (i = 0; i < track->num_arrays; i++) {
  2244. size = track->arrays[i].esize * (nverts - 1) * 4;
  2245. if (track->arrays[i].robj == NULL) {
  2246. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2247. "bound\n", prim_walk, i);
  2248. return -EINVAL;
  2249. }
  2250. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2251. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2252. "need %lu dwords have %lu dwords\n",
  2253. prim_walk, i, size >> 2,
  2254. radeon_bo_size(track->arrays[i].robj)
  2255. >> 2);
  2256. return -EINVAL;
  2257. }
  2258. }
  2259. break;
  2260. case 3:
  2261. size = track->vtx_size * nverts;
  2262. if (size != track->immd_dwords) {
  2263. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2264. track->immd_dwords, size);
  2265. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2266. nverts, track->vtx_size);
  2267. return -EINVAL;
  2268. }
  2269. break;
  2270. default:
  2271. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2272. prim_walk);
  2273. return -EINVAL;
  2274. }
  2275. if (track->tex_dirty) {
  2276. track->tex_dirty = false;
  2277. return r100_cs_track_texture_check(rdev, track);
  2278. }
  2279. return 0;
  2280. }
  2281. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2282. {
  2283. unsigned i, face;
  2284. track->cb_dirty = true;
  2285. track->zb_dirty = true;
  2286. track->tex_dirty = true;
  2287. track->aa_dirty = true;
  2288. if (rdev->family < CHIP_R300) {
  2289. track->num_cb = 1;
  2290. if (rdev->family <= CHIP_RS200)
  2291. track->num_texture = 3;
  2292. else
  2293. track->num_texture = 6;
  2294. track->maxy = 2048;
  2295. track->separate_cube = 1;
  2296. } else {
  2297. track->num_cb = 4;
  2298. track->num_texture = 16;
  2299. track->maxy = 4096;
  2300. track->separate_cube = 0;
  2301. track->aaresolve = false;
  2302. track->aa.robj = NULL;
  2303. }
  2304. for (i = 0; i < track->num_cb; i++) {
  2305. track->cb[i].robj = NULL;
  2306. track->cb[i].pitch = 8192;
  2307. track->cb[i].cpp = 16;
  2308. track->cb[i].offset = 0;
  2309. }
  2310. track->z_enabled = true;
  2311. track->zb.robj = NULL;
  2312. track->zb.pitch = 8192;
  2313. track->zb.cpp = 4;
  2314. track->zb.offset = 0;
  2315. track->vtx_size = 0x7F;
  2316. track->immd_dwords = 0xFFFFFFFFUL;
  2317. track->num_arrays = 11;
  2318. track->max_indx = 0x00FFFFFFUL;
  2319. for (i = 0; i < track->num_arrays; i++) {
  2320. track->arrays[i].robj = NULL;
  2321. track->arrays[i].esize = 0x7F;
  2322. }
  2323. for (i = 0; i < track->num_texture; i++) {
  2324. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2325. track->textures[i].pitch = 16536;
  2326. track->textures[i].width = 16536;
  2327. track->textures[i].height = 16536;
  2328. track->textures[i].width_11 = 1 << 11;
  2329. track->textures[i].height_11 = 1 << 11;
  2330. track->textures[i].num_levels = 12;
  2331. if (rdev->family <= CHIP_RS200) {
  2332. track->textures[i].tex_coord_type = 0;
  2333. track->textures[i].txdepth = 0;
  2334. } else {
  2335. track->textures[i].txdepth = 16;
  2336. track->textures[i].tex_coord_type = 1;
  2337. }
  2338. track->textures[i].cpp = 64;
  2339. track->textures[i].robj = NULL;
  2340. /* CS IB emission code makes sure texture unit are disabled */
  2341. track->textures[i].enabled = false;
  2342. track->textures[i].lookup_disable = false;
  2343. track->textures[i].roundup_w = true;
  2344. track->textures[i].roundup_h = true;
  2345. if (track->separate_cube)
  2346. for (face = 0; face < 5; face++) {
  2347. track->textures[i].cube_info[face].robj = NULL;
  2348. track->textures[i].cube_info[face].width = 16536;
  2349. track->textures[i].cube_info[face].height = 16536;
  2350. track->textures[i].cube_info[face].offset = 0;
  2351. }
  2352. }
  2353. }
  2354. /*
  2355. * Global GPU functions
  2356. */
  2357. static void r100_errata(struct radeon_device *rdev)
  2358. {
  2359. rdev->pll_errata = 0;
  2360. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  2361. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  2362. }
  2363. if (rdev->family == CHIP_RV100 ||
  2364. rdev->family == CHIP_RS100 ||
  2365. rdev->family == CHIP_RS200) {
  2366. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  2367. }
  2368. }
  2369. static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  2370. {
  2371. unsigned i;
  2372. uint32_t tmp;
  2373. for (i = 0; i < rdev->usec_timeout; i++) {
  2374. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  2375. if (tmp >= n) {
  2376. return 0;
  2377. }
  2378. DRM_UDELAY(1);
  2379. }
  2380. return -1;
  2381. }
  2382. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  2383. {
  2384. unsigned i;
  2385. uint32_t tmp;
  2386. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  2387. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  2388. " Bad things might happen.\n");
  2389. }
  2390. for (i = 0; i < rdev->usec_timeout; i++) {
  2391. tmp = RREG32(RADEON_RBBM_STATUS);
  2392. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  2393. return 0;
  2394. }
  2395. DRM_UDELAY(1);
  2396. }
  2397. return -1;
  2398. }
  2399. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2400. {
  2401. unsigned i;
  2402. uint32_t tmp;
  2403. for (i = 0; i < rdev->usec_timeout; i++) {
  2404. /* read MC_STATUS */
  2405. tmp = RREG32(RADEON_MC_STATUS);
  2406. if (tmp & RADEON_MC_IDLE) {
  2407. return 0;
  2408. }
  2409. DRM_UDELAY(1);
  2410. }
  2411. return -1;
  2412. }
  2413. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2414. {
  2415. u32 rbbm_status;
  2416. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2417. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2418. radeon_ring_lockup_update(ring);
  2419. return false;
  2420. }
  2421. /* force CP activities */
  2422. radeon_ring_force_activity(rdev, ring);
  2423. return radeon_ring_test_lockup(rdev, ring);
  2424. }
  2425. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  2426. void r100_enable_bm(struct radeon_device *rdev)
  2427. {
  2428. uint32_t tmp;
  2429. /* Enable bus mastering */
  2430. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  2431. WREG32(RADEON_BUS_CNTL, tmp);
  2432. }
  2433. void r100_bm_disable(struct radeon_device *rdev)
  2434. {
  2435. u32 tmp;
  2436. /* disable bus mastering */
  2437. tmp = RREG32(R_000030_BUS_CNTL);
  2438. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2439. mdelay(1);
  2440. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2441. mdelay(1);
  2442. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2443. tmp = RREG32(RADEON_BUS_CNTL);
  2444. mdelay(1);
  2445. pci_clear_master(rdev->pdev);
  2446. mdelay(1);
  2447. }
  2448. int r100_asic_reset(struct radeon_device *rdev)
  2449. {
  2450. struct r100_mc_save save;
  2451. u32 status, tmp;
  2452. int ret = 0;
  2453. status = RREG32(R_000E40_RBBM_STATUS);
  2454. if (!G_000E40_GUI_ACTIVE(status)) {
  2455. return 0;
  2456. }
  2457. r100_mc_stop(rdev, &save);
  2458. status = RREG32(R_000E40_RBBM_STATUS);
  2459. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2460. /* stop CP */
  2461. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2462. tmp = RREG32(RADEON_CP_RB_CNTL);
  2463. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2464. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2465. WREG32(RADEON_CP_RB_WPTR, 0);
  2466. WREG32(RADEON_CP_RB_CNTL, tmp);
  2467. /* save PCI state */
  2468. pci_save_state(rdev->pdev);
  2469. /* disable bus mastering */
  2470. r100_bm_disable(rdev);
  2471. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2472. S_0000F0_SOFT_RESET_RE(1) |
  2473. S_0000F0_SOFT_RESET_PP(1) |
  2474. S_0000F0_SOFT_RESET_RB(1));
  2475. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2476. mdelay(500);
  2477. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2478. mdelay(1);
  2479. status = RREG32(R_000E40_RBBM_STATUS);
  2480. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2481. /* reset CP */
  2482. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2483. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2484. mdelay(500);
  2485. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2486. mdelay(1);
  2487. status = RREG32(R_000E40_RBBM_STATUS);
  2488. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2489. /* restore PCI & busmastering */
  2490. pci_restore_state(rdev->pdev);
  2491. r100_enable_bm(rdev);
  2492. /* Check if GPU is idle */
  2493. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2494. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2495. dev_err(rdev->dev, "failed to reset GPU\n");
  2496. ret = -1;
  2497. } else
  2498. dev_info(rdev->dev, "GPU reset succeed\n");
  2499. r100_mc_resume(rdev, &save);
  2500. return ret;
  2501. }
  2502. void r100_set_common_regs(struct radeon_device *rdev)
  2503. {
  2504. struct drm_device *dev = rdev->ddev;
  2505. bool force_dac2 = false;
  2506. u32 tmp;
  2507. /* set these so they don't interfere with anything */
  2508. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2509. WREG32(RADEON_SUBPIC_CNTL, 0);
  2510. WREG32(RADEON_VIPH_CONTROL, 0);
  2511. WREG32(RADEON_I2C_CNTL_1, 0);
  2512. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2513. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2514. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2515. /* always set up dac2 on rn50 and some rv100 as lots
  2516. * of servers seem to wire it up to a VGA port but
  2517. * don't report it in the bios connector
  2518. * table.
  2519. */
  2520. switch (dev->pdev->device) {
  2521. /* RN50 */
  2522. case 0x515e:
  2523. case 0x5969:
  2524. force_dac2 = true;
  2525. break;
  2526. /* RV100*/
  2527. case 0x5159:
  2528. case 0x515a:
  2529. /* DELL triple head servers */
  2530. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2531. ((dev->pdev->subsystem_device == 0x016c) ||
  2532. (dev->pdev->subsystem_device == 0x016d) ||
  2533. (dev->pdev->subsystem_device == 0x016e) ||
  2534. (dev->pdev->subsystem_device == 0x016f) ||
  2535. (dev->pdev->subsystem_device == 0x0170) ||
  2536. (dev->pdev->subsystem_device == 0x017d) ||
  2537. (dev->pdev->subsystem_device == 0x017e) ||
  2538. (dev->pdev->subsystem_device == 0x0183) ||
  2539. (dev->pdev->subsystem_device == 0x018a) ||
  2540. (dev->pdev->subsystem_device == 0x019a)))
  2541. force_dac2 = true;
  2542. break;
  2543. }
  2544. if (force_dac2) {
  2545. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2546. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2547. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2548. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2549. enable it, even it's detected.
  2550. */
  2551. /* force it to crtc0 */
  2552. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2553. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2554. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2555. /* set up the TV DAC */
  2556. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2557. RADEON_TV_DAC_STD_MASK |
  2558. RADEON_TV_DAC_RDACPD |
  2559. RADEON_TV_DAC_GDACPD |
  2560. RADEON_TV_DAC_BDACPD |
  2561. RADEON_TV_DAC_BGADJ_MASK |
  2562. RADEON_TV_DAC_DACADJ_MASK);
  2563. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2564. RADEON_TV_DAC_NHOLD |
  2565. RADEON_TV_DAC_STD_PS2 |
  2566. (0x58 << 16));
  2567. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2568. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2569. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2570. }
  2571. /* switch PM block to ACPI mode */
  2572. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2573. tmp &= ~RADEON_PM_MODE_SEL;
  2574. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2575. }
  2576. /*
  2577. * VRAM info
  2578. */
  2579. static void r100_vram_get_type(struct radeon_device *rdev)
  2580. {
  2581. uint32_t tmp;
  2582. rdev->mc.vram_is_ddr = false;
  2583. if (rdev->flags & RADEON_IS_IGP)
  2584. rdev->mc.vram_is_ddr = true;
  2585. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2586. rdev->mc.vram_is_ddr = true;
  2587. if ((rdev->family == CHIP_RV100) ||
  2588. (rdev->family == CHIP_RS100) ||
  2589. (rdev->family == CHIP_RS200)) {
  2590. tmp = RREG32(RADEON_MEM_CNTL);
  2591. if (tmp & RV100_HALF_MODE) {
  2592. rdev->mc.vram_width = 32;
  2593. } else {
  2594. rdev->mc.vram_width = 64;
  2595. }
  2596. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2597. rdev->mc.vram_width /= 4;
  2598. rdev->mc.vram_is_ddr = true;
  2599. }
  2600. } else if (rdev->family <= CHIP_RV280) {
  2601. tmp = RREG32(RADEON_MEM_CNTL);
  2602. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2603. rdev->mc.vram_width = 128;
  2604. } else {
  2605. rdev->mc.vram_width = 64;
  2606. }
  2607. } else {
  2608. /* newer IGPs */
  2609. rdev->mc.vram_width = 128;
  2610. }
  2611. }
  2612. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2613. {
  2614. u32 aper_size;
  2615. u8 byte;
  2616. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2617. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2618. * that is has the 2nd generation multifunction PCI interface
  2619. */
  2620. if (rdev->family == CHIP_RV280 ||
  2621. rdev->family >= CHIP_RV350) {
  2622. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2623. ~RADEON_HDP_APER_CNTL);
  2624. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2625. return aper_size * 2;
  2626. }
  2627. /* Older cards have all sorts of funny issues to deal with. First
  2628. * check if it's a multifunction card by reading the PCI config
  2629. * header type... Limit those to one aperture size
  2630. */
  2631. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2632. if (byte & 0x80) {
  2633. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2634. DRM_INFO("Limiting VRAM to one aperture\n");
  2635. return aper_size;
  2636. }
  2637. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2638. * have set it up. We don't write this as it's broken on some ASICs but
  2639. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2640. */
  2641. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2642. return aper_size * 2;
  2643. return aper_size;
  2644. }
  2645. void r100_vram_init_sizes(struct radeon_device *rdev)
  2646. {
  2647. u64 config_aper_size;
  2648. /* work out accessible VRAM */
  2649. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2650. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2651. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2652. /* FIXME we don't use the second aperture yet when we could use it */
  2653. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2654. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2655. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2656. if (rdev->flags & RADEON_IS_IGP) {
  2657. uint32_t tom;
  2658. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2659. tom = RREG32(RADEON_NB_TOM);
  2660. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2661. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2662. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2663. } else {
  2664. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2665. /* Some production boards of m6 will report 0
  2666. * if it's 8 MB
  2667. */
  2668. if (rdev->mc.real_vram_size == 0) {
  2669. rdev->mc.real_vram_size = 8192 * 1024;
  2670. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2671. }
  2672. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2673. * Novell bug 204882 + along with lots of ubuntu ones
  2674. */
  2675. if (rdev->mc.aper_size > config_aper_size)
  2676. config_aper_size = rdev->mc.aper_size;
  2677. if (config_aper_size > rdev->mc.real_vram_size)
  2678. rdev->mc.mc_vram_size = config_aper_size;
  2679. else
  2680. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2681. }
  2682. }
  2683. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2684. {
  2685. uint32_t temp;
  2686. temp = RREG32(RADEON_CONFIG_CNTL);
  2687. if (state == false) {
  2688. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2689. temp |= RADEON_CFG_VGA_IO_DIS;
  2690. } else {
  2691. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2692. }
  2693. WREG32(RADEON_CONFIG_CNTL, temp);
  2694. }
  2695. static void r100_mc_init(struct radeon_device *rdev)
  2696. {
  2697. u64 base;
  2698. r100_vram_get_type(rdev);
  2699. r100_vram_init_sizes(rdev);
  2700. base = rdev->mc.aper_base;
  2701. if (rdev->flags & RADEON_IS_IGP)
  2702. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2703. radeon_vram_location(rdev, &rdev->mc, base);
  2704. rdev->mc.gtt_base_align = 0;
  2705. if (!(rdev->flags & RADEON_IS_AGP))
  2706. radeon_gtt_location(rdev, &rdev->mc);
  2707. radeon_update_bandwidth_info(rdev);
  2708. }
  2709. /*
  2710. * Indirect registers accessor
  2711. */
  2712. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2713. {
  2714. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2715. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2716. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2717. }
  2718. }
  2719. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2720. {
  2721. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2722. * or the chip could hang on a subsequent access
  2723. */
  2724. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2725. mdelay(5);
  2726. }
  2727. /* This function is required to workaround a hardware bug in some (all?)
  2728. * revisions of the R300. This workaround should be called after every
  2729. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2730. * may not be correct.
  2731. */
  2732. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2733. uint32_t save, tmp;
  2734. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2735. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2736. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2737. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2738. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2739. }
  2740. }
  2741. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2742. {
  2743. uint32_t data;
  2744. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2745. r100_pll_errata_after_index(rdev);
  2746. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2747. r100_pll_errata_after_data(rdev);
  2748. return data;
  2749. }
  2750. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2751. {
  2752. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2753. r100_pll_errata_after_index(rdev);
  2754. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2755. r100_pll_errata_after_data(rdev);
  2756. }
  2757. static void r100_set_safe_registers(struct radeon_device *rdev)
  2758. {
  2759. if (ASIC_IS_RN50(rdev)) {
  2760. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2761. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2762. } else if (rdev->family < CHIP_R200) {
  2763. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2764. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2765. } else {
  2766. r200_set_safe_registers(rdev);
  2767. }
  2768. }
  2769. /*
  2770. * Debugfs info
  2771. */
  2772. #if defined(CONFIG_DEBUG_FS)
  2773. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2774. {
  2775. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2776. struct drm_device *dev = node->minor->dev;
  2777. struct radeon_device *rdev = dev->dev_private;
  2778. uint32_t reg, value;
  2779. unsigned i;
  2780. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2781. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2782. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2783. for (i = 0; i < 64; i++) {
  2784. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2785. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2786. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2787. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2788. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2789. }
  2790. return 0;
  2791. }
  2792. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2793. {
  2794. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2795. struct drm_device *dev = node->minor->dev;
  2796. struct radeon_device *rdev = dev->dev_private;
  2797. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2798. uint32_t rdp, wdp;
  2799. unsigned count, i, j;
  2800. radeon_ring_free_size(rdev, ring);
  2801. rdp = RREG32(RADEON_CP_RB_RPTR);
  2802. wdp = RREG32(RADEON_CP_RB_WPTR);
  2803. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2804. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2805. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2806. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2807. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2808. seq_printf(m, "%u dwords in ring\n", count);
  2809. for (j = 0; j <= count; j++) {
  2810. i = (rdp + j) & ring->ptr_mask;
  2811. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2812. }
  2813. return 0;
  2814. }
  2815. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2816. {
  2817. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2818. struct drm_device *dev = node->minor->dev;
  2819. struct radeon_device *rdev = dev->dev_private;
  2820. uint32_t csq_stat, csq2_stat, tmp;
  2821. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2822. unsigned i;
  2823. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2824. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2825. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2826. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2827. r_rptr = (csq_stat >> 0) & 0x3ff;
  2828. r_wptr = (csq_stat >> 10) & 0x3ff;
  2829. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2830. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2831. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2832. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2833. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2834. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2835. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2836. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2837. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2838. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2839. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2840. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2841. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2842. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2843. seq_printf(m, "Ring fifo:\n");
  2844. for (i = 0; i < 256; i++) {
  2845. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2846. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2847. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2848. }
  2849. seq_printf(m, "Indirect1 fifo:\n");
  2850. for (i = 256; i <= 512; i++) {
  2851. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2852. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2853. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2854. }
  2855. seq_printf(m, "Indirect2 fifo:\n");
  2856. for (i = 640; i < ib1_wptr; i++) {
  2857. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2858. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2859. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2860. }
  2861. return 0;
  2862. }
  2863. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2864. {
  2865. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2866. struct drm_device *dev = node->minor->dev;
  2867. struct radeon_device *rdev = dev->dev_private;
  2868. uint32_t tmp;
  2869. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2870. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2871. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2872. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2873. tmp = RREG32(RADEON_BUS_CNTL);
  2874. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2875. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2876. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2877. tmp = RREG32(RADEON_AGP_BASE);
  2878. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2879. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2880. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2881. tmp = RREG32(0x01D0);
  2882. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2883. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2884. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2885. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2886. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2887. tmp = RREG32(0x01E4);
  2888. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2889. return 0;
  2890. }
  2891. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2892. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2893. };
  2894. static struct drm_info_list r100_debugfs_cp_list[] = {
  2895. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2896. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2897. };
  2898. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2899. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2900. };
  2901. #endif
  2902. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2903. {
  2904. #if defined(CONFIG_DEBUG_FS)
  2905. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2906. #else
  2907. return 0;
  2908. #endif
  2909. }
  2910. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2911. {
  2912. #if defined(CONFIG_DEBUG_FS)
  2913. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2914. #else
  2915. return 0;
  2916. #endif
  2917. }
  2918. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2919. {
  2920. #if defined(CONFIG_DEBUG_FS)
  2921. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2922. #else
  2923. return 0;
  2924. #endif
  2925. }
  2926. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2927. uint32_t tiling_flags, uint32_t pitch,
  2928. uint32_t offset, uint32_t obj_size)
  2929. {
  2930. int surf_index = reg * 16;
  2931. int flags = 0;
  2932. if (rdev->family <= CHIP_RS200) {
  2933. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2934. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2935. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2936. if (tiling_flags & RADEON_TILING_MACRO)
  2937. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2938. } else if (rdev->family <= CHIP_RV280) {
  2939. if (tiling_flags & (RADEON_TILING_MACRO))
  2940. flags |= R200_SURF_TILE_COLOR_MACRO;
  2941. if (tiling_flags & RADEON_TILING_MICRO)
  2942. flags |= R200_SURF_TILE_COLOR_MICRO;
  2943. } else {
  2944. if (tiling_flags & RADEON_TILING_MACRO)
  2945. flags |= R300_SURF_TILE_MACRO;
  2946. if (tiling_flags & RADEON_TILING_MICRO)
  2947. flags |= R300_SURF_TILE_MICRO;
  2948. }
  2949. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2950. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2951. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2952. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2953. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2954. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2955. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2956. if (ASIC_IS_RN50(rdev))
  2957. pitch /= 16;
  2958. }
  2959. /* r100/r200 divide by 16 */
  2960. if (rdev->family < CHIP_R300)
  2961. flags |= pitch / 16;
  2962. else
  2963. flags |= pitch / 8;
  2964. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2965. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2966. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2967. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2968. return 0;
  2969. }
  2970. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2971. {
  2972. int surf_index = reg * 16;
  2973. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2974. }
  2975. void r100_bandwidth_update(struct radeon_device *rdev)
  2976. {
  2977. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2978. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2979. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2980. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2981. fixed20_12 memtcas_ff[8] = {
  2982. dfixed_init(1),
  2983. dfixed_init(2),
  2984. dfixed_init(3),
  2985. dfixed_init(0),
  2986. dfixed_init_half(1),
  2987. dfixed_init_half(2),
  2988. dfixed_init(0),
  2989. };
  2990. fixed20_12 memtcas_rs480_ff[8] = {
  2991. dfixed_init(0),
  2992. dfixed_init(1),
  2993. dfixed_init(2),
  2994. dfixed_init(3),
  2995. dfixed_init(0),
  2996. dfixed_init_half(1),
  2997. dfixed_init_half(2),
  2998. dfixed_init_half(3),
  2999. };
  3000. fixed20_12 memtcas2_ff[8] = {
  3001. dfixed_init(0),
  3002. dfixed_init(1),
  3003. dfixed_init(2),
  3004. dfixed_init(3),
  3005. dfixed_init(4),
  3006. dfixed_init(5),
  3007. dfixed_init(6),
  3008. dfixed_init(7),
  3009. };
  3010. fixed20_12 memtrbs[8] = {
  3011. dfixed_init(1),
  3012. dfixed_init_half(1),
  3013. dfixed_init(2),
  3014. dfixed_init_half(2),
  3015. dfixed_init(3),
  3016. dfixed_init_half(3),
  3017. dfixed_init(4),
  3018. dfixed_init_half(4)
  3019. };
  3020. fixed20_12 memtrbs_r4xx[8] = {
  3021. dfixed_init(4),
  3022. dfixed_init(5),
  3023. dfixed_init(6),
  3024. dfixed_init(7),
  3025. dfixed_init(8),
  3026. dfixed_init(9),
  3027. dfixed_init(10),
  3028. dfixed_init(11)
  3029. };
  3030. fixed20_12 min_mem_eff;
  3031. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  3032. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  3033. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  3034. disp_drain_rate2, read_return_rate;
  3035. fixed20_12 time_disp1_drop_priority;
  3036. int c;
  3037. int cur_size = 16; /* in octawords */
  3038. int critical_point = 0, critical_point2;
  3039. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  3040. int stop_req, max_stop_req;
  3041. struct drm_display_mode *mode1 = NULL;
  3042. struct drm_display_mode *mode2 = NULL;
  3043. uint32_t pixel_bytes1 = 0;
  3044. uint32_t pixel_bytes2 = 0;
  3045. radeon_update_display_priority(rdev);
  3046. if (rdev->mode_info.crtcs[0]->base.enabled) {
  3047. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  3048. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  3049. }
  3050. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3051. if (rdev->mode_info.crtcs[1]->base.enabled) {
  3052. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  3053. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  3054. }
  3055. }
  3056. min_mem_eff.full = dfixed_const_8(0);
  3057. /* get modes */
  3058. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  3059. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  3060. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  3061. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  3062. /* check crtc enables */
  3063. if (mode2)
  3064. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  3065. if (mode1)
  3066. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  3067. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  3068. }
  3069. /*
  3070. * determine is there is enough bw for current mode
  3071. */
  3072. sclk_ff = rdev->pm.sclk;
  3073. mclk_ff = rdev->pm.mclk;
  3074. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  3075. temp_ff.full = dfixed_const(temp);
  3076. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  3077. pix_clk.full = 0;
  3078. pix_clk2.full = 0;
  3079. peak_disp_bw.full = 0;
  3080. if (mode1) {
  3081. temp_ff.full = dfixed_const(1000);
  3082. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  3083. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  3084. temp_ff.full = dfixed_const(pixel_bytes1);
  3085. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  3086. }
  3087. if (mode2) {
  3088. temp_ff.full = dfixed_const(1000);
  3089. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  3090. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  3091. temp_ff.full = dfixed_const(pixel_bytes2);
  3092. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  3093. }
  3094. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  3095. if (peak_disp_bw.full >= mem_bw.full) {
  3096. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  3097. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  3098. }
  3099. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  3100. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  3101. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  3102. mem_trcd = ((temp >> 2) & 0x3) + 1;
  3103. mem_trp = ((temp & 0x3)) + 1;
  3104. mem_tras = ((temp & 0x70) >> 4) + 1;
  3105. } else if (rdev->family == CHIP_R300 ||
  3106. rdev->family == CHIP_R350) { /* r300, r350 */
  3107. mem_trcd = (temp & 0x7) + 1;
  3108. mem_trp = ((temp >> 8) & 0x7) + 1;
  3109. mem_tras = ((temp >> 11) & 0xf) + 4;
  3110. } else if (rdev->family == CHIP_RV350 ||
  3111. rdev->family <= CHIP_RV380) {
  3112. /* rv3x0 */
  3113. mem_trcd = (temp & 0x7) + 3;
  3114. mem_trp = ((temp >> 8) & 0x7) + 3;
  3115. mem_tras = ((temp >> 11) & 0xf) + 6;
  3116. } else if (rdev->family == CHIP_R420 ||
  3117. rdev->family == CHIP_R423 ||
  3118. rdev->family == CHIP_RV410) {
  3119. /* r4xx */
  3120. mem_trcd = (temp & 0xf) + 3;
  3121. if (mem_trcd > 15)
  3122. mem_trcd = 15;
  3123. mem_trp = ((temp >> 8) & 0xf) + 3;
  3124. if (mem_trp > 15)
  3125. mem_trp = 15;
  3126. mem_tras = ((temp >> 12) & 0x1f) + 6;
  3127. if (mem_tras > 31)
  3128. mem_tras = 31;
  3129. } else { /* RV200, R200 */
  3130. mem_trcd = (temp & 0x7) + 1;
  3131. mem_trp = ((temp >> 8) & 0x7) + 1;
  3132. mem_tras = ((temp >> 12) & 0xf) + 4;
  3133. }
  3134. /* convert to FF */
  3135. trcd_ff.full = dfixed_const(mem_trcd);
  3136. trp_ff.full = dfixed_const(mem_trp);
  3137. tras_ff.full = dfixed_const(mem_tras);
  3138. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  3139. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  3140. data = (temp & (7 << 20)) >> 20;
  3141. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  3142. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  3143. tcas_ff = memtcas_rs480_ff[data];
  3144. else
  3145. tcas_ff = memtcas_ff[data];
  3146. } else
  3147. tcas_ff = memtcas2_ff[data];
  3148. if (rdev->family == CHIP_RS400 ||
  3149. rdev->family == CHIP_RS480) {
  3150. /* extra cas latency stored in bits 23-25 0-4 clocks */
  3151. data = (temp >> 23) & 0x7;
  3152. if (data < 5)
  3153. tcas_ff.full += dfixed_const(data);
  3154. }
  3155. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  3156. /* on the R300, Tcas is included in Trbs.
  3157. */
  3158. temp = RREG32(RADEON_MEM_CNTL);
  3159. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  3160. if (data == 1) {
  3161. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  3162. temp = RREG32(R300_MC_IND_INDEX);
  3163. temp &= ~R300_MC_IND_ADDR_MASK;
  3164. temp |= R300_MC_READ_CNTL_CD_mcind;
  3165. WREG32(R300_MC_IND_INDEX, temp);
  3166. temp = RREG32(R300_MC_IND_DATA);
  3167. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  3168. } else {
  3169. temp = RREG32(R300_MC_READ_CNTL_AB);
  3170. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3171. }
  3172. } else {
  3173. temp = RREG32(R300_MC_READ_CNTL_AB);
  3174. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3175. }
  3176. if (rdev->family == CHIP_RV410 ||
  3177. rdev->family == CHIP_R420 ||
  3178. rdev->family == CHIP_R423)
  3179. trbs_ff = memtrbs_r4xx[data];
  3180. else
  3181. trbs_ff = memtrbs[data];
  3182. tcas_ff.full += trbs_ff.full;
  3183. }
  3184. sclk_eff_ff.full = sclk_ff.full;
  3185. if (rdev->flags & RADEON_IS_AGP) {
  3186. fixed20_12 agpmode_ff;
  3187. agpmode_ff.full = dfixed_const(radeon_agpmode);
  3188. temp_ff.full = dfixed_const_666(16);
  3189. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  3190. }
  3191. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  3192. if (ASIC_IS_R300(rdev)) {
  3193. sclk_delay_ff.full = dfixed_const(250);
  3194. } else {
  3195. if ((rdev->family == CHIP_RV100) ||
  3196. rdev->flags & RADEON_IS_IGP) {
  3197. if (rdev->mc.vram_is_ddr)
  3198. sclk_delay_ff.full = dfixed_const(41);
  3199. else
  3200. sclk_delay_ff.full = dfixed_const(33);
  3201. } else {
  3202. if (rdev->mc.vram_width == 128)
  3203. sclk_delay_ff.full = dfixed_const(57);
  3204. else
  3205. sclk_delay_ff.full = dfixed_const(41);
  3206. }
  3207. }
  3208. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  3209. if (rdev->mc.vram_is_ddr) {
  3210. if (rdev->mc.vram_width == 32) {
  3211. k1.full = dfixed_const(40);
  3212. c = 3;
  3213. } else {
  3214. k1.full = dfixed_const(20);
  3215. c = 1;
  3216. }
  3217. } else {
  3218. k1.full = dfixed_const(40);
  3219. c = 3;
  3220. }
  3221. temp_ff.full = dfixed_const(2);
  3222. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  3223. temp_ff.full = dfixed_const(c);
  3224. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  3225. temp_ff.full = dfixed_const(4);
  3226. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  3227. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  3228. mc_latency_mclk.full += k1.full;
  3229. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  3230. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  3231. /*
  3232. HW cursor time assuming worst case of full size colour cursor.
  3233. */
  3234. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  3235. temp_ff.full += trcd_ff.full;
  3236. if (temp_ff.full < tras_ff.full)
  3237. temp_ff.full = tras_ff.full;
  3238. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  3239. temp_ff.full = dfixed_const(cur_size);
  3240. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  3241. /*
  3242. Find the total latency for the display data.
  3243. */
  3244. disp_latency_overhead.full = dfixed_const(8);
  3245. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  3246. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  3247. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  3248. if (mc_latency_mclk.full > mc_latency_sclk.full)
  3249. disp_latency.full = mc_latency_mclk.full;
  3250. else
  3251. disp_latency.full = mc_latency_sclk.full;
  3252. /* setup Max GRPH_STOP_REQ default value */
  3253. if (ASIC_IS_RV100(rdev))
  3254. max_stop_req = 0x5c;
  3255. else
  3256. max_stop_req = 0x7c;
  3257. if (mode1) {
  3258. /* CRTC1
  3259. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  3260. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  3261. */
  3262. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  3263. if (stop_req > max_stop_req)
  3264. stop_req = max_stop_req;
  3265. /*
  3266. Find the drain rate of the display buffer.
  3267. */
  3268. temp_ff.full = dfixed_const((16/pixel_bytes1));
  3269. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  3270. /*
  3271. Find the critical point of the display buffer.
  3272. */
  3273. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  3274. crit_point_ff.full += dfixed_const_half(0);
  3275. critical_point = dfixed_trunc(crit_point_ff);
  3276. if (rdev->disp_priority == 2) {
  3277. critical_point = 0;
  3278. }
  3279. /*
  3280. The critical point should never be above max_stop_req-4. Setting
  3281. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  3282. */
  3283. if (max_stop_req - critical_point < 4)
  3284. critical_point = 0;
  3285. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  3286. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  3287. critical_point = 0x10;
  3288. }
  3289. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  3290. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3291. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3292. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  3293. if ((rdev->family == CHIP_R350) &&
  3294. (stop_req > 0x15)) {
  3295. stop_req -= 0x10;
  3296. }
  3297. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3298. temp |= RADEON_GRPH_BUFFER_SIZE;
  3299. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3300. RADEON_GRPH_CRITICAL_AT_SOF |
  3301. RADEON_GRPH_STOP_CNTL);
  3302. /*
  3303. Write the result into the register.
  3304. */
  3305. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3306. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3307. #if 0
  3308. if ((rdev->family == CHIP_RS400) ||
  3309. (rdev->family == CHIP_RS480)) {
  3310. /* attempt to program RS400 disp regs correctly ??? */
  3311. temp = RREG32(RS400_DISP1_REG_CNTL);
  3312. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  3313. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  3314. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  3315. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3316. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3317. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  3318. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  3319. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  3320. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  3321. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  3322. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  3323. }
  3324. #endif
  3325. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  3326. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  3327. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  3328. }
  3329. if (mode2) {
  3330. u32 grph2_cntl;
  3331. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  3332. if (stop_req > max_stop_req)
  3333. stop_req = max_stop_req;
  3334. /*
  3335. Find the drain rate of the display buffer.
  3336. */
  3337. temp_ff.full = dfixed_const((16/pixel_bytes2));
  3338. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  3339. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  3340. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3341. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3342. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  3343. if ((rdev->family == CHIP_R350) &&
  3344. (stop_req > 0x15)) {
  3345. stop_req -= 0x10;
  3346. }
  3347. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3348. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3349. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3350. RADEON_GRPH_CRITICAL_AT_SOF |
  3351. RADEON_GRPH_STOP_CNTL);
  3352. if ((rdev->family == CHIP_RS100) ||
  3353. (rdev->family == CHIP_RS200))
  3354. critical_point2 = 0;
  3355. else {
  3356. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3357. temp_ff.full = dfixed_const(temp);
  3358. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3359. if (sclk_ff.full < temp_ff.full)
  3360. temp_ff.full = sclk_ff.full;
  3361. read_return_rate.full = temp_ff.full;
  3362. if (mode1) {
  3363. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3364. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3365. } else {
  3366. time_disp1_drop_priority.full = 0;
  3367. }
  3368. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3369. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3370. crit_point_ff.full += dfixed_const_half(0);
  3371. critical_point2 = dfixed_trunc(crit_point_ff);
  3372. if (rdev->disp_priority == 2) {
  3373. critical_point2 = 0;
  3374. }
  3375. if (max_stop_req - critical_point2 < 4)
  3376. critical_point2 = 0;
  3377. }
  3378. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3379. /* some R300 cards have problem with this set to 0 */
  3380. critical_point2 = 0x10;
  3381. }
  3382. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3383. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3384. if ((rdev->family == CHIP_RS400) ||
  3385. (rdev->family == CHIP_RS480)) {
  3386. #if 0
  3387. /* attempt to program RS400 disp2 regs correctly ??? */
  3388. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3389. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3390. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3391. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3392. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3393. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3394. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3395. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3396. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3397. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3398. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3399. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3400. #endif
  3401. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3402. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3403. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3404. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3405. }
  3406. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3407. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3408. }
  3409. }
  3410. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3411. {
  3412. uint32_t scratch;
  3413. uint32_t tmp = 0;
  3414. unsigned i;
  3415. int r;
  3416. r = radeon_scratch_get(rdev, &scratch);
  3417. if (r) {
  3418. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3419. return r;
  3420. }
  3421. WREG32(scratch, 0xCAFEDEAD);
  3422. r = radeon_ring_lock(rdev, ring, 2);
  3423. if (r) {
  3424. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3425. radeon_scratch_free(rdev, scratch);
  3426. return r;
  3427. }
  3428. radeon_ring_write(ring, PACKET0(scratch, 0));
  3429. radeon_ring_write(ring, 0xDEADBEEF);
  3430. radeon_ring_unlock_commit(rdev, ring);
  3431. for (i = 0; i < rdev->usec_timeout; i++) {
  3432. tmp = RREG32(scratch);
  3433. if (tmp == 0xDEADBEEF) {
  3434. break;
  3435. }
  3436. DRM_UDELAY(1);
  3437. }
  3438. if (i < rdev->usec_timeout) {
  3439. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3440. } else {
  3441. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3442. scratch, tmp);
  3443. r = -EINVAL;
  3444. }
  3445. radeon_scratch_free(rdev, scratch);
  3446. return r;
  3447. }
  3448. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3449. {
  3450. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3451. if (ring->rptr_save_reg) {
  3452. u32 next_rptr = ring->wptr + 2 + 3;
  3453. radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
  3454. radeon_ring_write(ring, next_rptr);
  3455. }
  3456. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3457. radeon_ring_write(ring, ib->gpu_addr);
  3458. radeon_ring_write(ring, ib->length_dw);
  3459. }
  3460. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3461. {
  3462. struct radeon_ib ib;
  3463. uint32_t scratch;
  3464. uint32_t tmp = 0;
  3465. unsigned i;
  3466. int r;
  3467. r = radeon_scratch_get(rdev, &scratch);
  3468. if (r) {
  3469. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3470. return r;
  3471. }
  3472. WREG32(scratch, 0xCAFEDEAD);
  3473. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
  3474. if (r) {
  3475. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3476. goto free_scratch;
  3477. }
  3478. ib.ptr[0] = PACKET0(scratch, 0);
  3479. ib.ptr[1] = 0xDEADBEEF;
  3480. ib.ptr[2] = PACKET2(0);
  3481. ib.ptr[3] = PACKET2(0);
  3482. ib.ptr[4] = PACKET2(0);
  3483. ib.ptr[5] = PACKET2(0);
  3484. ib.ptr[6] = PACKET2(0);
  3485. ib.ptr[7] = PACKET2(0);
  3486. ib.length_dw = 8;
  3487. r = radeon_ib_schedule(rdev, &ib, NULL);
  3488. if (r) {
  3489. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3490. goto free_ib;
  3491. }
  3492. r = radeon_fence_wait(ib.fence, false);
  3493. if (r) {
  3494. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3495. goto free_ib;
  3496. }
  3497. for (i = 0; i < rdev->usec_timeout; i++) {
  3498. tmp = RREG32(scratch);
  3499. if (tmp == 0xDEADBEEF) {
  3500. break;
  3501. }
  3502. DRM_UDELAY(1);
  3503. }
  3504. if (i < rdev->usec_timeout) {
  3505. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3506. } else {
  3507. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3508. scratch, tmp);
  3509. r = -EINVAL;
  3510. }
  3511. free_ib:
  3512. radeon_ib_free(rdev, &ib);
  3513. free_scratch:
  3514. radeon_scratch_free(rdev, scratch);
  3515. return r;
  3516. }
  3517. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3518. {
  3519. /* Shutdown CP we shouldn't need to do that but better be safe than
  3520. * sorry
  3521. */
  3522. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3523. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3524. /* Save few CRTC registers */
  3525. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3526. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3527. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3528. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3529. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3530. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3531. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3532. }
  3533. /* Disable VGA aperture access */
  3534. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3535. /* Disable cursor, overlay, crtc */
  3536. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3537. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3538. S_000054_CRTC_DISPLAY_DIS(1));
  3539. WREG32(R_000050_CRTC_GEN_CNTL,
  3540. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3541. S_000050_CRTC_DISP_REQ_EN_B(1));
  3542. WREG32(R_000420_OV0_SCALE_CNTL,
  3543. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3544. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3545. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3546. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3547. S_000360_CUR2_LOCK(1));
  3548. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3549. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3550. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3551. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3552. WREG32(R_000360_CUR2_OFFSET,
  3553. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3554. }
  3555. }
  3556. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3557. {
  3558. /* Update base address for crtc */
  3559. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3560. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3561. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3562. }
  3563. /* Restore CRTC registers */
  3564. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3565. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3566. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3567. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3568. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3569. }
  3570. }
  3571. void r100_vga_render_disable(struct radeon_device *rdev)
  3572. {
  3573. u32 tmp;
  3574. tmp = RREG8(R_0003C2_GENMO_WT);
  3575. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3576. }
  3577. static void r100_debugfs(struct radeon_device *rdev)
  3578. {
  3579. int r;
  3580. r = r100_debugfs_mc_info_init(rdev);
  3581. if (r)
  3582. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3583. }
  3584. static void r100_mc_program(struct radeon_device *rdev)
  3585. {
  3586. struct r100_mc_save save;
  3587. /* Stops all mc clients */
  3588. r100_mc_stop(rdev, &save);
  3589. if (rdev->flags & RADEON_IS_AGP) {
  3590. WREG32(R_00014C_MC_AGP_LOCATION,
  3591. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3592. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3593. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3594. if (rdev->family > CHIP_RV200)
  3595. WREG32(R_00015C_AGP_BASE_2,
  3596. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3597. } else {
  3598. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3599. WREG32(R_000170_AGP_BASE, 0);
  3600. if (rdev->family > CHIP_RV200)
  3601. WREG32(R_00015C_AGP_BASE_2, 0);
  3602. }
  3603. /* Wait for mc idle */
  3604. if (r100_mc_wait_for_idle(rdev))
  3605. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3606. /* Program MC, should be a 32bits limited address space */
  3607. WREG32(R_000148_MC_FB_LOCATION,
  3608. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3609. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3610. r100_mc_resume(rdev, &save);
  3611. }
  3612. static void r100_clock_startup(struct radeon_device *rdev)
  3613. {
  3614. u32 tmp;
  3615. if (radeon_dynclks != -1 && radeon_dynclks)
  3616. radeon_legacy_set_clock_gating(rdev, 1);
  3617. /* We need to force on some of the block */
  3618. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3619. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3620. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3621. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3622. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3623. }
  3624. static int r100_startup(struct radeon_device *rdev)
  3625. {
  3626. int r;
  3627. /* set common regs */
  3628. r100_set_common_regs(rdev);
  3629. /* program mc */
  3630. r100_mc_program(rdev);
  3631. /* Resume clock */
  3632. r100_clock_startup(rdev);
  3633. /* Initialize GART (initialize after TTM so we can allocate
  3634. * memory through TTM but finalize after TTM) */
  3635. r100_enable_bm(rdev);
  3636. if (rdev->flags & RADEON_IS_PCI) {
  3637. r = r100_pci_gart_enable(rdev);
  3638. if (r)
  3639. return r;
  3640. }
  3641. /* allocate wb buffer */
  3642. r = radeon_wb_init(rdev);
  3643. if (r)
  3644. return r;
  3645. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3646. if (r) {
  3647. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3648. return r;
  3649. }
  3650. /* Enable IRQ */
  3651. r100_irq_set(rdev);
  3652. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3653. /* 1M ring buffer */
  3654. r = r100_cp_init(rdev, 1024 * 1024);
  3655. if (r) {
  3656. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3657. return r;
  3658. }
  3659. r = radeon_ib_pool_init(rdev);
  3660. if (r) {
  3661. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3662. return r;
  3663. }
  3664. return 0;
  3665. }
  3666. int r100_resume(struct radeon_device *rdev)
  3667. {
  3668. int r;
  3669. /* Make sur GART are not working */
  3670. if (rdev->flags & RADEON_IS_PCI)
  3671. r100_pci_gart_disable(rdev);
  3672. /* Resume clock before doing reset */
  3673. r100_clock_startup(rdev);
  3674. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3675. if (radeon_asic_reset(rdev)) {
  3676. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3677. RREG32(R_000E40_RBBM_STATUS),
  3678. RREG32(R_0007C0_CP_STAT));
  3679. }
  3680. /* post */
  3681. radeon_combios_asic_init(rdev->ddev);
  3682. /* Resume clock after posting */
  3683. r100_clock_startup(rdev);
  3684. /* Initialize surface registers */
  3685. radeon_surface_init(rdev);
  3686. rdev->accel_working = true;
  3687. r = r100_startup(rdev);
  3688. if (r) {
  3689. rdev->accel_working = false;
  3690. }
  3691. return r;
  3692. }
  3693. int r100_suspend(struct radeon_device *rdev)
  3694. {
  3695. r100_cp_disable(rdev);
  3696. radeon_wb_disable(rdev);
  3697. r100_irq_disable(rdev);
  3698. if (rdev->flags & RADEON_IS_PCI)
  3699. r100_pci_gart_disable(rdev);
  3700. return 0;
  3701. }
  3702. void r100_fini(struct radeon_device *rdev)
  3703. {
  3704. r100_cp_fini(rdev);
  3705. radeon_wb_fini(rdev);
  3706. radeon_ib_pool_fini(rdev);
  3707. radeon_gem_fini(rdev);
  3708. if (rdev->flags & RADEON_IS_PCI)
  3709. r100_pci_gart_fini(rdev);
  3710. radeon_agp_fini(rdev);
  3711. radeon_irq_kms_fini(rdev);
  3712. radeon_fence_driver_fini(rdev);
  3713. radeon_bo_fini(rdev);
  3714. radeon_atombios_fini(rdev);
  3715. kfree(rdev->bios);
  3716. rdev->bios = NULL;
  3717. }
  3718. /*
  3719. * Due to how kexec works, it can leave the hw fully initialised when it
  3720. * boots the new kernel. However doing our init sequence with the CP and
  3721. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3722. * do some quick sanity checks and restore sane values to avoid this
  3723. * problem.
  3724. */
  3725. void r100_restore_sanity(struct radeon_device *rdev)
  3726. {
  3727. u32 tmp;
  3728. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3729. if (tmp) {
  3730. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3731. }
  3732. tmp = RREG32(RADEON_CP_RB_CNTL);
  3733. if (tmp) {
  3734. WREG32(RADEON_CP_RB_CNTL, 0);
  3735. }
  3736. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3737. if (tmp) {
  3738. WREG32(RADEON_SCRATCH_UMSK, 0);
  3739. }
  3740. }
  3741. int r100_init(struct radeon_device *rdev)
  3742. {
  3743. int r;
  3744. /* Register debugfs file specific to this group of asics */
  3745. r100_debugfs(rdev);
  3746. /* Disable VGA */
  3747. r100_vga_render_disable(rdev);
  3748. /* Initialize scratch registers */
  3749. radeon_scratch_init(rdev);
  3750. /* Initialize surface registers */
  3751. radeon_surface_init(rdev);
  3752. /* sanity check some register to avoid hangs like after kexec */
  3753. r100_restore_sanity(rdev);
  3754. /* TODO: disable VGA need to use VGA request */
  3755. /* BIOS*/
  3756. if (!radeon_get_bios(rdev)) {
  3757. if (ASIC_IS_AVIVO(rdev))
  3758. return -EINVAL;
  3759. }
  3760. if (rdev->is_atom_bios) {
  3761. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3762. return -EINVAL;
  3763. } else {
  3764. r = radeon_combios_init(rdev);
  3765. if (r)
  3766. return r;
  3767. }
  3768. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3769. if (radeon_asic_reset(rdev)) {
  3770. dev_warn(rdev->dev,
  3771. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3772. RREG32(R_000E40_RBBM_STATUS),
  3773. RREG32(R_0007C0_CP_STAT));
  3774. }
  3775. /* check if cards are posted or not */
  3776. if (radeon_boot_test_post_card(rdev) == false)
  3777. return -EINVAL;
  3778. /* Set asic errata */
  3779. r100_errata(rdev);
  3780. /* Initialize clocks */
  3781. radeon_get_clock_info(rdev->ddev);
  3782. /* initialize AGP */
  3783. if (rdev->flags & RADEON_IS_AGP) {
  3784. r = radeon_agp_init(rdev);
  3785. if (r) {
  3786. radeon_agp_disable(rdev);
  3787. }
  3788. }
  3789. /* initialize VRAM */
  3790. r100_mc_init(rdev);
  3791. /* Fence driver */
  3792. r = radeon_fence_driver_init(rdev);
  3793. if (r)
  3794. return r;
  3795. r = radeon_irq_kms_init(rdev);
  3796. if (r)
  3797. return r;
  3798. /* Memory manager */
  3799. r = radeon_bo_init(rdev);
  3800. if (r)
  3801. return r;
  3802. if (rdev->flags & RADEON_IS_PCI) {
  3803. r = r100_pci_gart_init(rdev);
  3804. if (r)
  3805. return r;
  3806. }
  3807. r100_set_safe_registers(rdev);
  3808. rdev->accel_working = true;
  3809. r = r100_startup(rdev);
  3810. if (r) {
  3811. /* Somethings want wront with the accel init stop accel */
  3812. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3813. r100_cp_fini(rdev);
  3814. radeon_wb_fini(rdev);
  3815. radeon_ib_pool_fini(rdev);
  3816. radeon_irq_kms_fini(rdev);
  3817. if (rdev->flags & RADEON_IS_PCI)
  3818. r100_pci_gart_fini(rdev);
  3819. rdev->accel_working = false;
  3820. }
  3821. return 0;
  3822. }
  3823. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3824. {
  3825. if (reg < rdev->rmmio_size)
  3826. return readl(((void __iomem *)rdev->rmmio) + reg);
  3827. else {
  3828. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3829. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3830. }
  3831. }
  3832. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3833. {
  3834. if (reg < rdev->rmmio_size)
  3835. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3836. else {
  3837. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3838. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3839. }
  3840. }
  3841. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3842. {
  3843. if (reg < rdev->rio_mem_size)
  3844. return ioread32(rdev->rio_mem + reg);
  3845. else {
  3846. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3847. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3848. }
  3849. }
  3850. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3851. {
  3852. if (reg < rdev->rio_mem_size)
  3853. iowrite32(v, rdev->rio_mem + reg);
  3854. else {
  3855. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3856. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3857. }
  3858. }