ni.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  37. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  38. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  39. extern void evergreen_mc_program(struct radeon_device *rdev);
  40. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  41. extern int evergreen_mc_init(struct radeon_device *rdev);
  42. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  43. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  44. extern void si_rlc_fini(struct radeon_device *rdev);
  45. extern int si_rlc_init(struct radeon_device *rdev);
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. #define BTC_MC_UCODE_SIZE 6024
  50. #define CAYMAN_PFP_UCODE_SIZE 2176
  51. #define CAYMAN_PM4_UCODE_SIZE 2176
  52. #define CAYMAN_RLC_UCODE_SIZE 1024
  53. #define CAYMAN_MC_UCODE_SIZE 6037
  54. #define ARUBA_RLC_UCODE_SIZE 1536
  55. /* Firmware Names */
  56. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  57. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  58. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  59. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  60. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  61. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  62. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  63. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  64. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  65. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  66. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  67. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  68. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  69. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  70. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  71. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  72. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  73. #define BTC_IO_MC_REGS_SIZE 29
  74. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  75. {0x00000077, 0xff010100},
  76. {0x00000078, 0x00000000},
  77. {0x00000079, 0x00001434},
  78. {0x0000007a, 0xcc08ec08},
  79. {0x0000007b, 0x00040000},
  80. {0x0000007c, 0x000080c0},
  81. {0x0000007d, 0x09000000},
  82. {0x0000007e, 0x00210404},
  83. {0x00000081, 0x08a8e800},
  84. {0x00000082, 0x00030444},
  85. {0x00000083, 0x00000000},
  86. {0x00000085, 0x00000001},
  87. {0x00000086, 0x00000002},
  88. {0x00000087, 0x48490000},
  89. {0x00000088, 0x20244647},
  90. {0x00000089, 0x00000005},
  91. {0x0000008b, 0x66030000},
  92. {0x0000008c, 0x00006603},
  93. {0x0000008d, 0x00000100},
  94. {0x0000008f, 0x00001c0a},
  95. {0x00000090, 0xff000001},
  96. {0x00000094, 0x00101101},
  97. {0x00000095, 0x00000fff},
  98. {0x00000096, 0x00116fff},
  99. {0x00000097, 0x60010000},
  100. {0x00000098, 0x10010000},
  101. {0x00000099, 0x00006000},
  102. {0x0000009a, 0x00001000},
  103. {0x0000009f, 0x00946a00}
  104. };
  105. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  106. {0x00000077, 0xff010100},
  107. {0x00000078, 0x00000000},
  108. {0x00000079, 0x00001434},
  109. {0x0000007a, 0xcc08ec08},
  110. {0x0000007b, 0x00040000},
  111. {0x0000007c, 0x000080c0},
  112. {0x0000007d, 0x09000000},
  113. {0x0000007e, 0x00210404},
  114. {0x00000081, 0x08a8e800},
  115. {0x00000082, 0x00030444},
  116. {0x00000083, 0x00000000},
  117. {0x00000085, 0x00000001},
  118. {0x00000086, 0x00000002},
  119. {0x00000087, 0x48490000},
  120. {0x00000088, 0x20244647},
  121. {0x00000089, 0x00000005},
  122. {0x0000008b, 0x66030000},
  123. {0x0000008c, 0x00006603},
  124. {0x0000008d, 0x00000100},
  125. {0x0000008f, 0x00001c0a},
  126. {0x00000090, 0xff000001},
  127. {0x00000094, 0x00101101},
  128. {0x00000095, 0x00000fff},
  129. {0x00000096, 0x00116fff},
  130. {0x00000097, 0x60010000},
  131. {0x00000098, 0x10010000},
  132. {0x00000099, 0x00006000},
  133. {0x0000009a, 0x00001000},
  134. {0x0000009f, 0x00936a00}
  135. };
  136. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  137. {0x00000077, 0xff010100},
  138. {0x00000078, 0x00000000},
  139. {0x00000079, 0x00001434},
  140. {0x0000007a, 0xcc08ec08},
  141. {0x0000007b, 0x00040000},
  142. {0x0000007c, 0x000080c0},
  143. {0x0000007d, 0x09000000},
  144. {0x0000007e, 0x00210404},
  145. {0x00000081, 0x08a8e800},
  146. {0x00000082, 0x00030444},
  147. {0x00000083, 0x00000000},
  148. {0x00000085, 0x00000001},
  149. {0x00000086, 0x00000002},
  150. {0x00000087, 0x48490000},
  151. {0x00000088, 0x20244647},
  152. {0x00000089, 0x00000005},
  153. {0x0000008b, 0x66030000},
  154. {0x0000008c, 0x00006603},
  155. {0x0000008d, 0x00000100},
  156. {0x0000008f, 0x00001c0a},
  157. {0x00000090, 0xff000001},
  158. {0x00000094, 0x00101101},
  159. {0x00000095, 0x00000fff},
  160. {0x00000096, 0x00116fff},
  161. {0x00000097, 0x60010000},
  162. {0x00000098, 0x10010000},
  163. {0x00000099, 0x00006000},
  164. {0x0000009a, 0x00001000},
  165. {0x0000009f, 0x00916a00}
  166. };
  167. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  168. {0x00000077, 0xff010100},
  169. {0x00000078, 0x00000000},
  170. {0x00000079, 0x00001434},
  171. {0x0000007a, 0xcc08ec08},
  172. {0x0000007b, 0x00040000},
  173. {0x0000007c, 0x000080c0},
  174. {0x0000007d, 0x09000000},
  175. {0x0000007e, 0x00210404},
  176. {0x00000081, 0x08a8e800},
  177. {0x00000082, 0x00030444},
  178. {0x00000083, 0x00000000},
  179. {0x00000085, 0x00000001},
  180. {0x00000086, 0x00000002},
  181. {0x00000087, 0x48490000},
  182. {0x00000088, 0x20244647},
  183. {0x00000089, 0x00000005},
  184. {0x0000008b, 0x66030000},
  185. {0x0000008c, 0x00006603},
  186. {0x0000008d, 0x00000100},
  187. {0x0000008f, 0x00001c0a},
  188. {0x00000090, 0xff000001},
  189. {0x00000094, 0x00101101},
  190. {0x00000095, 0x00000fff},
  191. {0x00000096, 0x00116fff},
  192. {0x00000097, 0x60010000},
  193. {0x00000098, 0x10010000},
  194. {0x00000099, 0x00006000},
  195. {0x0000009a, 0x00001000},
  196. {0x0000009f, 0x00976b00}
  197. };
  198. int ni_mc_load_microcode(struct radeon_device *rdev)
  199. {
  200. const __be32 *fw_data;
  201. u32 mem_type, running, blackout = 0;
  202. u32 *io_mc_regs;
  203. int i, ucode_size, regs_size;
  204. if (!rdev->mc_fw)
  205. return -EINVAL;
  206. switch (rdev->family) {
  207. case CHIP_BARTS:
  208. io_mc_regs = (u32 *)&barts_io_mc_regs;
  209. ucode_size = BTC_MC_UCODE_SIZE;
  210. regs_size = BTC_IO_MC_REGS_SIZE;
  211. break;
  212. case CHIP_TURKS:
  213. io_mc_regs = (u32 *)&turks_io_mc_regs;
  214. ucode_size = BTC_MC_UCODE_SIZE;
  215. regs_size = BTC_IO_MC_REGS_SIZE;
  216. break;
  217. case CHIP_CAICOS:
  218. default:
  219. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  220. ucode_size = BTC_MC_UCODE_SIZE;
  221. regs_size = BTC_IO_MC_REGS_SIZE;
  222. break;
  223. case CHIP_CAYMAN:
  224. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  225. ucode_size = CAYMAN_MC_UCODE_SIZE;
  226. regs_size = BTC_IO_MC_REGS_SIZE;
  227. break;
  228. }
  229. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  230. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  231. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  232. if (running) {
  233. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  234. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  235. }
  236. /* reset the engine and set to writable */
  237. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  239. /* load mc io regs */
  240. for (i = 0; i < regs_size; i++) {
  241. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  242. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  243. }
  244. /* load the MC ucode */
  245. fw_data = (const __be32 *)rdev->mc_fw->data;
  246. for (i = 0; i < ucode_size; i++)
  247. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  248. /* put the engine back into the active state */
  249. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  250. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  251. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  252. /* wait for training to complete */
  253. for (i = 0; i < rdev->usec_timeout; i++) {
  254. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  255. break;
  256. udelay(1);
  257. }
  258. if (running)
  259. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  260. }
  261. return 0;
  262. }
  263. int ni_init_microcode(struct radeon_device *rdev)
  264. {
  265. struct platform_device *pdev;
  266. const char *chip_name;
  267. const char *rlc_chip_name;
  268. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  269. char fw_name[30];
  270. int err;
  271. DRM_DEBUG("\n");
  272. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  273. err = IS_ERR(pdev);
  274. if (err) {
  275. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  276. return -EINVAL;
  277. }
  278. switch (rdev->family) {
  279. case CHIP_BARTS:
  280. chip_name = "BARTS";
  281. rlc_chip_name = "BTC";
  282. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  283. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  284. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  285. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  286. break;
  287. case CHIP_TURKS:
  288. chip_name = "TURKS";
  289. rlc_chip_name = "BTC";
  290. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  291. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  292. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  293. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  294. break;
  295. case CHIP_CAICOS:
  296. chip_name = "CAICOS";
  297. rlc_chip_name = "BTC";
  298. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  299. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  300. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  301. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  302. break;
  303. case CHIP_CAYMAN:
  304. chip_name = "CAYMAN";
  305. rlc_chip_name = "CAYMAN";
  306. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  307. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  308. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  309. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  310. break;
  311. case CHIP_ARUBA:
  312. chip_name = "ARUBA";
  313. rlc_chip_name = "ARUBA";
  314. /* pfp/me same size as CAYMAN */
  315. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  316. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  317. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  318. mc_req_size = 0;
  319. break;
  320. default: BUG();
  321. }
  322. DRM_INFO("Loading %s Microcode\n", chip_name);
  323. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  324. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  325. if (err)
  326. goto out;
  327. if (rdev->pfp_fw->size != pfp_req_size) {
  328. printk(KERN_ERR
  329. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  330. rdev->pfp_fw->size, fw_name);
  331. err = -EINVAL;
  332. goto out;
  333. }
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  335. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  336. if (err)
  337. goto out;
  338. if (rdev->me_fw->size != me_req_size) {
  339. printk(KERN_ERR
  340. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  341. rdev->me_fw->size, fw_name);
  342. err = -EINVAL;
  343. }
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  345. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  346. if (err)
  347. goto out;
  348. if (rdev->rlc_fw->size != rlc_req_size) {
  349. printk(KERN_ERR
  350. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  351. rdev->rlc_fw->size, fw_name);
  352. err = -EINVAL;
  353. }
  354. /* no MC ucode on TN */
  355. if (!(rdev->flags & RADEON_IS_IGP)) {
  356. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  357. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  358. if (err)
  359. goto out;
  360. if (rdev->mc_fw->size != mc_req_size) {
  361. printk(KERN_ERR
  362. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  363. rdev->mc_fw->size, fw_name);
  364. err = -EINVAL;
  365. }
  366. }
  367. out:
  368. platform_device_unregister(pdev);
  369. if (err) {
  370. if (err != -EINVAL)
  371. printk(KERN_ERR
  372. "ni_cp: Failed to load firmware \"%s\"\n",
  373. fw_name);
  374. release_firmware(rdev->pfp_fw);
  375. rdev->pfp_fw = NULL;
  376. release_firmware(rdev->me_fw);
  377. rdev->me_fw = NULL;
  378. release_firmware(rdev->rlc_fw);
  379. rdev->rlc_fw = NULL;
  380. release_firmware(rdev->mc_fw);
  381. rdev->mc_fw = NULL;
  382. }
  383. return err;
  384. }
  385. /*
  386. * Core functions
  387. */
  388. static void cayman_gpu_init(struct radeon_device *rdev)
  389. {
  390. u32 gb_addr_config = 0;
  391. u32 mc_shared_chmap, mc_arb_ramcfg;
  392. u32 cgts_tcc_disable;
  393. u32 sx_debug_1;
  394. u32 smx_dc_ctl0;
  395. u32 cgts_sm_ctrl_reg;
  396. u32 hdp_host_path_cntl;
  397. u32 tmp;
  398. u32 disabled_rb_mask;
  399. int i, j;
  400. switch (rdev->family) {
  401. case CHIP_CAYMAN:
  402. rdev->config.cayman.max_shader_engines = 2;
  403. rdev->config.cayman.max_pipes_per_simd = 4;
  404. rdev->config.cayman.max_tile_pipes = 8;
  405. rdev->config.cayman.max_simds_per_se = 12;
  406. rdev->config.cayman.max_backends_per_se = 4;
  407. rdev->config.cayman.max_texture_channel_caches = 8;
  408. rdev->config.cayman.max_gprs = 256;
  409. rdev->config.cayman.max_threads = 256;
  410. rdev->config.cayman.max_gs_threads = 32;
  411. rdev->config.cayman.max_stack_entries = 512;
  412. rdev->config.cayman.sx_num_of_sets = 8;
  413. rdev->config.cayman.sx_max_export_size = 256;
  414. rdev->config.cayman.sx_max_export_pos_size = 64;
  415. rdev->config.cayman.sx_max_export_smx_size = 192;
  416. rdev->config.cayman.max_hw_contexts = 8;
  417. rdev->config.cayman.sq_num_cf_insts = 2;
  418. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  419. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  420. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  421. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  422. break;
  423. case CHIP_ARUBA:
  424. default:
  425. rdev->config.cayman.max_shader_engines = 1;
  426. rdev->config.cayman.max_pipes_per_simd = 4;
  427. rdev->config.cayman.max_tile_pipes = 2;
  428. if ((rdev->pdev->device == 0x9900) ||
  429. (rdev->pdev->device == 0x9901) ||
  430. (rdev->pdev->device == 0x9905) ||
  431. (rdev->pdev->device == 0x9906) ||
  432. (rdev->pdev->device == 0x9907) ||
  433. (rdev->pdev->device == 0x9908) ||
  434. (rdev->pdev->device == 0x9909) ||
  435. (rdev->pdev->device == 0x9910) ||
  436. (rdev->pdev->device == 0x9917)) {
  437. rdev->config.cayman.max_simds_per_se = 6;
  438. rdev->config.cayman.max_backends_per_se = 2;
  439. } else if ((rdev->pdev->device == 0x9903) ||
  440. (rdev->pdev->device == 0x9904) ||
  441. (rdev->pdev->device == 0x990A) ||
  442. (rdev->pdev->device == 0x9913) ||
  443. (rdev->pdev->device == 0x9918)) {
  444. rdev->config.cayman.max_simds_per_se = 4;
  445. rdev->config.cayman.max_backends_per_se = 2;
  446. } else if ((rdev->pdev->device == 0x9919) ||
  447. (rdev->pdev->device == 0x9990) ||
  448. (rdev->pdev->device == 0x9991) ||
  449. (rdev->pdev->device == 0x9994) ||
  450. (rdev->pdev->device == 0x99A0)) {
  451. rdev->config.cayman.max_simds_per_se = 3;
  452. rdev->config.cayman.max_backends_per_se = 1;
  453. } else {
  454. rdev->config.cayman.max_simds_per_se = 2;
  455. rdev->config.cayman.max_backends_per_se = 1;
  456. }
  457. rdev->config.cayman.max_texture_channel_caches = 2;
  458. rdev->config.cayman.max_gprs = 256;
  459. rdev->config.cayman.max_threads = 256;
  460. rdev->config.cayman.max_gs_threads = 32;
  461. rdev->config.cayman.max_stack_entries = 512;
  462. rdev->config.cayman.sx_num_of_sets = 8;
  463. rdev->config.cayman.sx_max_export_size = 256;
  464. rdev->config.cayman.sx_max_export_pos_size = 64;
  465. rdev->config.cayman.sx_max_export_smx_size = 192;
  466. rdev->config.cayman.max_hw_contexts = 8;
  467. rdev->config.cayman.sq_num_cf_insts = 2;
  468. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  469. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  470. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  471. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  472. break;
  473. }
  474. /* Initialize HDP */
  475. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  476. WREG32((0x2c14 + j), 0x00000000);
  477. WREG32((0x2c18 + j), 0x00000000);
  478. WREG32((0x2c1c + j), 0x00000000);
  479. WREG32((0x2c20 + j), 0x00000000);
  480. WREG32((0x2c24 + j), 0x00000000);
  481. }
  482. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  483. evergreen_fix_pci_max_read_req_size(rdev);
  484. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  485. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  486. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  487. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  488. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  489. rdev->config.cayman.mem_row_size_in_kb = 4;
  490. /* XXX use MC settings? */
  491. rdev->config.cayman.shader_engine_tile_size = 32;
  492. rdev->config.cayman.num_gpus = 1;
  493. rdev->config.cayman.multi_gpu_tile_size = 64;
  494. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  495. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  496. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  497. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  498. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  499. rdev->config.cayman.num_shader_engines = tmp + 1;
  500. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  501. rdev->config.cayman.num_gpus = tmp + 1;
  502. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  503. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  504. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  505. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  506. /* setup tiling info dword. gb_addr_config is not adequate since it does
  507. * not have bank info, so create a custom tiling dword.
  508. * bits 3:0 num_pipes
  509. * bits 7:4 num_banks
  510. * bits 11:8 group_size
  511. * bits 15:12 row_size
  512. */
  513. rdev->config.cayman.tile_config = 0;
  514. switch (rdev->config.cayman.num_tile_pipes) {
  515. case 1:
  516. default:
  517. rdev->config.cayman.tile_config |= (0 << 0);
  518. break;
  519. case 2:
  520. rdev->config.cayman.tile_config |= (1 << 0);
  521. break;
  522. case 4:
  523. rdev->config.cayman.tile_config |= (2 << 0);
  524. break;
  525. case 8:
  526. rdev->config.cayman.tile_config |= (3 << 0);
  527. break;
  528. }
  529. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  530. if (rdev->flags & RADEON_IS_IGP)
  531. rdev->config.cayman.tile_config |= 1 << 4;
  532. else {
  533. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  534. case 0: /* four banks */
  535. rdev->config.cayman.tile_config |= 0 << 4;
  536. break;
  537. case 1: /* eight banks */
  538. rdev->config.cayman.tile_config |= 1 << 4;
  539. break;
  540. case 2: /* sixteen banks */
  541. default:
  542. rdev->config.cayman.tile_config |= 2 << 4;
  543. break;
  544. }
  545. }
  546. rdev->config.cayman.tile_config |=
  547. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  548. rdev->config.cayman.tile_config |=
  549. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  550. tmp = 0;
  551. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  552. u32 rb_disable_bitmap;
  553. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  554. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  555. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  556. tmp <<= 4;
  557. tmp |= rb_disable_bitmap;
  558. }
  559. /* enabled rb are just the one not disabled :) */
  560. disabled_rb_mask = tmp;
  561. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  562. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  563. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  564. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  565. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  566. tmp = gb_addr_config & NUM_PIPES_MASK;
  567. tmp = r6xx_remap_render_backend(rdev, tmp,
  568. rdev->config.cayman.max_backends_per_se *
  569. rdev->config.cayman.max_shader_engines,
  570. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  571. WREG32(GB_BACKEND_MAP, tmp);
  572. cgts_tcc_disable = 0xffff0000;
  573. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  574. cgts_tcc_disable &= ~(1 << (16 + i));
  575. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  576. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  577. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  578. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  579. /* reprogram the shader complex */
  580. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  581. for (i = 0; i < 16; i++)
  582. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  583. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  584. /* set HW defaults for 3D engine */
  585. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  586. sx_debug_1 = RREG32(SX_DEBUG_1);
  587. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  588. WREG32(SX_DEBUG_1, sx_debug_1);
  589. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  590. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  591. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  592. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  593. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  594. /* need to be explicitly zero-ed */
  595. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  596. WREG32(SQ_LSTMP_RING_BASE, 0);
  597. WREG32(SQ_HSTMP_RING_BASE, 0);
  598. WREG32(SQ_ESTMP_RING_BASE, 0);
  599. WREG32(SQ_GSTMP_RING_BASE, 0);
  600. WREG32(SQ_VSTMP_RING_BASE, 0);
  601. WREG32(SQ_PSTMP_RING_BASE, 0);
  602. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  603. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  604. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  605. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  606. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  607. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  608. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  609. WREG32(VGT_NUM_INSTANCES, 1);
  610. WREG32(CP_PERFMON_CNTL, 0);
  611. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  612. FETCH_FIFO_HIWATER(0x4) |
  613. DONE_FIFO_HIWATER(0xe0) |
  614. ALU_UPDATE_FIFO_HIWATER(0x8)));
  615. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  616. WREG32(SQ_CONFIG, (VC_ENABLE |
  617. EXPORT_SRC_C |
  618. GFX_PRIO(0) |
  619. CS1_PRIO(0) |
  620. CS2_PRIO(1)));
  621. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  622. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  623. FORCE_EOV_MAX_REZ_CNT(255)));
  624. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  625. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  626. WREG32(VGT_GS_VERTEX_REUSE, 16);
  627. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  628. WREG32(CB_PERF_CTR0_SEL_0, 0);
  629. WREG32(CB_PERF_CTR0_SEL_1, 0);
  630. WREG32(CB_PERF_CTR1_SEL_0, 0);
  631. WREG32(CB_PERF_CTR1_SEL_1, 0);
  632. WREG32(CB_PERF_CTR2_SEL_0, 0);
  633. WREG32(CB_PERF_CTR2_SEL_1, 0);
  634. WREG32(CB_PERF_CTR3_SEL_0, 0);
  635. WREG32(CB_PERF_CTR3_SEL_1, 0);
  636. tmp = RREG32(HDP_MISC_CNTL);
  637. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  638. WREG32(HDP_MISC_CNTL, tmp);
  639. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  640. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  641. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  642. udelay(50);
  643. }
  644. /*
  645. * GART
  646. */
  647. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  648. {
  649. /* flush hdp cache */
  650. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  651. /* bits 0-7 are the VM contexts0-7 */
  652. WREG32(VM_INVALIDATE_REQUEST, 1);
  653. }
  654. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  655. {
  656. int i, r;
  657. if (rdev->gart.robj == NULL) {
  658. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  659. return -EINVAL;
  660. }
  661. r = radeon_gart_table_vram_pin(rdev);
  662. if (r)
  663. return r;
  664. radeon_gart_restore(rdev);
  665. /* Setup TLB control */
  666. WREG32(MC_VM_MX_L1_TLB_CNTL,
  667. (0xA << 7) |
  668. ENABLE_L1_TLB |
  669. ENABLE_L1_FRAGMENT_PROCESSING |
  670. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  671. ENABLE_ADVANCED_DRIVER_MODEL |
  672. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  673. /* Setup L2 cache */
  674. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  675. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  676. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  677. EFFECTIVE_L2_QUEUE_SIZE(7) |
  678. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  679. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  680. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  681. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  682. /* setup context0 */
  683. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  684. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  685. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  686. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  687. (u32)(rdev->dummy_page.addr >> 12));
  688. WREG32(VM_CONTEXT0_CNTL2, 0);
  689. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  690. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  691. WREG32(0x15D4, 0);
  692. WREG32(0x15D8, 0);
  693. WREG32(0x15DC, 0);
  694. /* empty context1-7 */
  695. /* Assign the pt base to something valid for now; the pts used for
  696. * the VMs are determined by the application and setup and assigned
  697. * on the fly in the vm part of radeon_gart.c
  698. */
  699. for (i = 1; i < 8; i++) {
  700. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  701. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), 0);
  702. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  703. rdev->gart.table_addr >> 12);
  704. }
  705. /* enable context1-7 */
  706. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  707. (u32)(rdev->dummy_page.addr >> 12));
  708. WREG32(VM_CONTEXT1_CNTL2, 0);
  709. WREG32(VM_CONTEXT1_CNTL, 0);
  710. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  711. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  712. cayman_pcie_gart_tlb_flush(rdev);
  713. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  714. (unsigned)(rdev->mc.gtt_size >> 20),
  715. (unsigned long long)rdev->gart.table_addr);
  716. rdev->gart.ready = true;
  717. return 0;
  718. }
  719. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  720. {
  721. /* Disable all tables */
  722. WREG32(VM_CONTEXT0_CNTL, 0);
  723. WREG32(VM_CONTEXT1_CNTL, 0);
  724. /* Setup TLB control */
  725. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  726. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  727. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  728. /* Setup L2 cache */
  729. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  730. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  731. EFFECTIVE_L2_QUEUE_SIZE(7) |
  732. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  733. WREG32(VM_L2_CNTL2, 0);
  734. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  735. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  736. radeon_gart_table_vram_unpin(rdev);
  737. }
  738. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  739. {
  740. cayman_pcie_gart_disable(rdev);
  741. radeon_gart_table_vram_free(rdev);
  742. radeon_gart_fini(rdev);
  743. }
  744. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  745. int ring, u32 cp_int_cntl)
  746. {
  747. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  748. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  749. WREG32(CP_INT_CNTL, cp_int_cntl);
  750. }
  751. /*
  752. * CP.
  753. */
  754. void cayman_fence_ring_emit(struct radeon_device *rdev,
  755. struct radeon_fence *fence)
  756. {
  757. struct radeon_ring *ring = &rdev->ring[fence->ring];
  758. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  759. /* flush read cache over gart for this vmid */
  760. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  761. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  762. radeon_ring_write(ring, 0);
  763. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  764. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  765. radeon_ring_write(ring, 0xFFFFFFFF);
  766. radeon_ring_write(ring, 0);
  767. radeon_ring_write(ring, 10); /* poll interval */
  768. /* EVENT_WRITE_EOP - flush caches, send int */
  769. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  770. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  771. radeon_ring_write(ring, addr & 0xffffffff);
  772. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  773. radeon_ring_write(ring, fence->seq);
  774. radeon_ring_write(ring, 0);
  775. }
  776. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  777. {
  778. struct radeon_ring *ring = &rdev->ring[ib->ring];
  779. /* set to DX10/11 mode */
  780. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  781. radeon_ring_write(ring, 1);
  782. if (ring->rptr_save_reg) {
  783. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  784. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  785. radeon_ring_write(ring, ((ring->rptr_save_reg -
  786. PACKET3_SET_CONFIG_REG_START) >> 2));
  787. radeon_ring_write(ring, next_rptr);
  788. }
  789. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  790. radeon_ring_write(ring,
  791. #ifdef __BIG_ENDIAN
  792. (2 << 0) |
  793. #endif
  794. (ib->gpu_addr & 0xFFFFFFFC));
  795. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  796. radeon_ring_write(ring, ib->length_dw |
  797. (ib->vm ? (ib->vm->id << 24) : 0));
  798. /* flush read cache over gart for this vmid */
  799. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  800. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  801. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  802. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  803. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  804. radeon_ring_write(ring, 0xFFFFFFFF);
  805. radeon_ring_write(ring, 0);
  806. radeon_ring_write(ring, 10); /* poll interval */
  807. }
  808. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  809. {
  810. if (enable)
  811. WREG32(CP_ME_CNTL, 0);
  812. else {
  813. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  814. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  815. WREG32(SCRATCH_UMSK, 0);
  816. }
  817. }
  818. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  819. {
  820. const __be32 *fw_data;
  821. int i;
  822. if (!rdev->me_fw || !rdev->pfp_fw)
  823. return -EINVAL;
  824. cayman_cp_enable(rdev, false);
  825. fw_data = (const __be32 *)rdev->pfp_fw->data;
  826. WREG32(CP_PFP_UCODE_ADDR, 0);
  827. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  828. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  829. WREG32(CP_PFP_UCODE_ADDR, 0);
  830. fw_data = (const __be32 *)rdev->me_fw->data;
  831. WREG32(CP_ME_RAM_WADDR, 0);
  832. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  833. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  834. WREG32(CP_PFP_UCODE_ADDR, 0);
  835. WREG32(CP_ME_RAM_WADDR, 0);
  836. WREG32(CP_ME_RAM_RADDR, 0);
  837. return 0;
  838. }
  839. static int cayman_cp_start(struct radeon_device *rdev)
  840. {
  841. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  842. int r, i;
  843. r = radeon_ring_lock(rdev, ring, 7);
  844. if (r) {
  845. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  846. return r;
  847. }
  848. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  849. radeon_ring_write(ring, 0x1);
  850. radeon_ring_write(ring, 0x0);
  851. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  852. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  853. radeon_ring_write(ring, 0);
  854. radeon_ring_write(ring, 0);
  855. radeon_ring_unlock_commit(rdev, ring);
  856. cayman_cp_enable(rdev, true);
  857. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  858. if (r) {
  859. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  860. return r;
  861. }
  862. /* setup clear context state */
  863. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  864. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  865. for (i = 0; i < cayman_default_size; i++)
  866. radeon_ring_write(ring, cayman_default_state[i]);
  867. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  868. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  869. /* set clear context state */
  870. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  871. radeon_ring_write(ring, 0);
  872. /* SQ_VTX_BASE_VTX_LOC */
  873. radeon_ring_write(ring, 0xc0026f00);
  874. radeon_ring_write(ring, 0x00000000);
  875. radeon_ring_write(ring, 0x00000000);
  876. radeon_ring_write(ring, 0x00000000);
  877. /* Clear consts */
  878. radeon_ring_write(ring, 0xc0036f00);
  879. radeon_ring_write(ring, 0x00000bc4);
  880. radeon_ring_write(ring, 0xffffffff);
  881. radeon_ring_write(ring, 0xffffffff);
  882. radeon_ring_write(ring, 0xffffffff);
  883. radeon_ring_write(ring, 0xc0026900);
  884. radeon_ring_write(ring, 0x00000316);
  885. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  886. radeon_ring_write(ring, 0x00000010); /* */
  887. radeon_ring_unlock_commit(rdev, ring);
  888. /* XXX init other rings */
  889. return 0;
  890. }
  891. static void cayman_cp_fini(struct radeon_device *rdev)
  892. {
  893. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  894. cayman_cp_enable(rdev, false);
  895. radeon_ring_fini(rdev, ring);
  896. radeon_scratch_free(rdev, ring->rptr_save_reg);
  897. }
  898. static int cayman_cp_resume(struct radeon_device *rdev)
  899. {
  900. static const int ridx[] = {
  901. RADEON_RING_TYPE_GFX_INDEX,
  902. CAYMAN_RING_TYPE_CP1_INDEX,
  903. CAYMAN_RING_TYPE_CP2_INDEX
  904. };
  905. static const unsigned cp_rb_cntl[] = {
  906. CP_RB0_CNTL,
  907. CP_RB1_CNTL,
  908. CP_RB2_CNTL,
  909. };
  910. static const unsigned cp_rb_rptr_addr[] = {
  911. CP_RB0_RPTR_ADDR,
  912. CP_RB1_RPTR_ADDR,
  913. CP_RB2_RPTR_ADDR
  914. };
  915. static const unsigned cp_rb_rptr_addr_hi[] = {
  916. CP_RB0_RPTR_ADDR_HI,
  917. CP_RB1_RPTR_ADDR_HI,
  918. CP_RB2_RPTR_ADDR_HI
  919. };
  920. static const unsigned cp_rb_base[] = {
  921. CP_RB0_BASE,
  922. CP_RB1_BASE,
  923. CP_RB2_BASE
  924. };
  925. struct radeon_ring *ring;
  926. int i, r;
  927. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  928. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  929. SOFT_RESET_PA |
  930. SOFT_RESET_SH |
  931. SOFT_RESET_VGT |
  932. SOFT_RESET_SPI |
  933. SOFT_RESET_SX));
  934. RREG32(GRBM_SOFT_RESET);
  935. mdelay(15);
  936. WREG32(GRBM_SOFT_RESET, 0);
  937. RREG32(GRBM_SOFT_RESET);
  938. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  939. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  940. /* Set the write pointer delay */
  941. WREG32(CP_RB_WPTR_DELAY, 0);
  942. WREG32(CP_DEBUG, (1 << 27));
  943. /* set the wb address wether it's enabled or not */
  944. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  945. WREG32(SCRATCH_UMSK, 0xff);
  946. for (i = 0; i < 3; ++i) {
  947. uint32_t rb_cntl;
  948. uint64_t addr;
  949. /* Set ring buffer size */
  950. ring = &rdev->ring[ridx[i]];
  951. rb_cntl = drm_order(ring->ring_size / 8);
  952. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  953. #ifdef __BIG_ENDIAN
  954. rb_cntl |= BUF_SWAP_32BIT;
  955. #endif
  956. WREG32(cp_rb_cntl[i], rb_cntl);
  957. /* set the wb address wether it's enabled or not */
  958. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  959. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  960. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  961. }
  962. /* set the rb base addr, this causes an internal reset of ALL rings */
  963. for (i = 0; i < 3; ++i) {
  964. ring = &rdev->ring[ridx[i]];
  965. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  966. }
  967. for (i = 0; i < 3; ++i) {
  968. /* Initialize the ring buffer's read and write pointers */
  969. ring = &rdev->ring[ridx[i]];
  970. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  971. ring->rptr = ring->wptr = 0;
  972. WREG32(ring->rptr_reg, ring->rptr);
  973. WREG32(ring->wptr_reg, ring->wptr);
  974. mdelay(1);
  975. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  976. }
  977. /* start the rings */
  978. cayman_cp_start(rdev);
  979. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  980. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  981. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  982. /* this only test cp0 */
  983. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  984. if (r) {
  985. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  986. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  987. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  988. return r;
  989. }
  990. return 0;
  991. }
  992. static int cayman_gpu_soft_reset(struct radeon_device *rdev)
  993. {
  994. struct evergreen_mc_save save;
  995. u32 grbm_reset = 0;
  996. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  997. return 0;
  998. dev_info(rdev->dev, "GPU softreset \n");
  999. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1000. RREG32(GRBM_STATUS));
  1001. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1002. RREG32(GRBM_STATUS_SE0));
  1003. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1004. RREG32(GRBM_STATUS_SE1));
  1005. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1006. RREG32(SRBM_STATUS));
  1007. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1008. RREG32(CP_STALLED_STAT1));
  1009. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1010. RREG32(CP_STALLED_STAT2));
  1011. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1012. RREG32(CP_BUSY_STAT));
  1013. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1014. RREG32(CP_STAT));
  1015. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1016. RREG32(0x14F8));
  1017. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1018. RREG32(0x14D8));
  1019. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1020. RREG32(0x14FC));
  1021. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1022. RREG32(0x14DC));
  1023. evergreen_mc_stop(rdev, &save);
  1024. if (evergreen_mc_wait_for_idle(rdev)) {
  1025. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1026. }
  1027. /* Disable CP parsing/prefetching */
  1028. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1029. /* reset all the gfx blocks */
  1030. grbm_reset = (SOFT_RESET_CP |
  1031. SOFT_RESET_CB |
  1032. SOFT_RESET_DB |
  1033. SOFT_RESET_GDS |
  1034. SOFT_RESET_PA |
  1035. SOFT_RESET_SC |
  1036. SOFT_RESET_SPI |
  1037. SOFT_RESET_SH |
  1038. SOFT_RESET_SX |
  1039. SOFT_RESET_TC |
  1040. SOFT_RESET_TA |
  1041. SOFT_RESET_VGT |
  1042. SOFT_RESET_IA);
  1043. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1044. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1045. (void)RREG32(GRBM_SOFT_RESET);
  1046. udelay(50);
  1047. WREG32(GRBM_SOFT_RESET, 0);
  1048. (void)RREG32(GRBM_SOFT_RESET);
  1049. /* Wait a little for things to settle down */
  1050. udelay(50);
  1051. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1052. RREG32(GRBM_STATUS));
  1053. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1054. RREG32(GRBM_STATUS_SE0));
  1055. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1056. RREG32(GRBM_STATUS_SE1));
  1057. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1058. RREG32(SRBM_STATUS));
  1059. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1060. RREG32(CP_STALLED_STAT1));
  1061. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1062. RREG32(CP_STALLED_STAT2));
  1063. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1064. RREG32(CP_BUSY_STAT));
  1065. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1066. RREG32(CP_STAT));
  1067. evergreen_mc_resume(rdev, &save);
  1068. return 0;
  1069. }
  1070. int cayman_asic_reset(struct radeon_device *rdev)
  1071. {
  1072. return cayman_gpu_soft_reset(rdev);
  1073. }
  1074. static int cayman_startup(struct radeon_device *rdev)
  1075. {
  1076. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1077. int r;
  1078. /* enable pcie gen2 link */
  1079. evergreen_pcie_gen2_enable(rdev);
  1080. if (rdev->flags & RADEON_IS_IGP) {
  1081. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1082. r = ni_init_microcode(rdev);
  1083. if (r) {
  1084. DRM_ERROR("Failed to load firmware!\n");
  1085. return r;
  1086. }
  1087. }
  1088. } else {
  1089. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1090. r = ni_init_microcode(rdev);
  1091. if (r) {
  1092. DRM_ERROR("Failed to load firmware!\n");
  1093. return r;
  1094. }
  1095. }
  1096. r = ni_mc_load_microcode(rdev);
  1097. if (r) {
  1098. DRM_ERROR("Failed to load MC firmware!\n");
  1099. return r;
  1100. }
  1101. }
  1102. r = r600_vram_scratch_init(rdev);
  1103. if (r)
  1104. return r;
  1105. evergreen_mc_program(rdev);
  1106. r = cayman_pcie_gart_enable(rdev);
  1107. if (r)
  1108. return r;
  1109. cayman_gpu_init(rdev);
  1110. r = evergreen_blit_init(rdev);
  1111. if (r) {
  1112. r600_blit_fini(rdev);
  1113. rdev->asic->copy.copy = NULL;
  1114. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1115. }
  1116. /* allocate rlc buffers */
  1117. if (rdev->flags & RADEON_IS_IGP) {
  1118. r = si_rlc_init(rdev);
  1119. if (r) {
  1120. DRM_ERROR("Failed to init rlc BOs!\n");
  1121. return r;
  1122. }
  1123. }
  1124. /* allocate wb buffer */
  1125. r = radeon_wb_init(rdev);
  1126. if (r)
  1127. return r;
  1128. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1129. if (r) {
  1130. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1131. return r;
  1132. }
  1133. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1134. if (r) {
  1135. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1136. return r;
  1137. }
  1138. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1139. if (r) {
  1140. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1141. return r;
  1142. }
  1143. /* Enable IRQ */
  1144. r = r600_irq_init(rdev);
  1145. if (r) {
  1146. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1147. radeon_irq_kms_fini(rdev);
  1148. return r;
  1149. }
  1150. evergreen_irq_set(rdev);
  1151. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1152. CP_RB0_RPTR, CP_RB0_WPTR,
  1153. 0, 0xfffff, RADEON_CP_PACKET2);
  1154. if (r)
  1155. return r;
  1156. r = cayman_cp_load_microcode(rdev);
  1157. if (r)
  1158. return r;
  1159. r = cayman_cp_resume(rdev);
  1160. if (r)
  1161. return r;
  1162. r = radeon_ib_pool_init(rdev);
  1163. if (r) {
  1164. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1165. return r;
  1166. }
  1167. r = radeon_vm_manager_init(rdev);
  1168. if (r) {
  1169. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1170. return r;
  1171. }
  1172. r = r600_audio_init(rdev);
  1173. if (r)
  1174. return r;
  1175. return 0;
  1176. }
  1177. int cayman_resume(struct radeon_device *rdev)
  1178. {
  1179. int r;
  1180. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1181. * posting will perform necessary task to bring back GPU into good
  1182. * shape.
  1183. */
  1184. /* post card */
  1185. atom_asic_init(rdev->mode_info.atom_context);
  1186. rdev->accel_working = true;
  1187. r = cayman_startup(rdev);
  1188. if (r) {
  1189. DRM_ERROR("cayman startup failed on resume\n");
  1190. rdev->accel_working = false;
  1191. return r;
  1192. }
  1193. return r;
  1194. }
  1195. int cayman_suspend(struct radeon_device *rdev)
  1196. {
  1197. r600_audio_fini(rdev);
  1198. cayman_cp_enable(rdev, false);
  1199. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1200. evergreen_irq_suspend(rdev);
  1201. radeon_wb_disable(rdev);
  1202. cayman_pcie_gart_disable(rdev);
  1203. return 0;
  1204. }
  1205. /* Plan is to move initialization in that function and use
  1206. * helper function so that radeon_device_init pretty much
  1207. * do nothing more than calling asic specific function. This
  1208. * should also allow to remove a bunch of callback function
  1209. * like vram_info.
  1210. */
  1211. int cayman_init(struct radeon_device *rdev)
  1212. {
  1213. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1214. int r;
  1215. /* Read BIOS */
  1216. if (!radeon_get_bios(rdev)) {
  1217. if (ASIC_IS_AVIVO(rdev))
  1218. return -EINVAL;
  1219. }
  1220. /* Must be an ATOMBIOS */
  1221. if (!rdev->is_atom_bios) {
  1222. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1223. return -EINVAL;
  1224. }
  1225. r = radeon_atombios_init(rdev);
  1226. if (r)
  1227. return r;
  1228. /* Post card if necessary */
  1229. if (!radeon_card_posted(rdev)) {
  1230. if (!rdev->bios) {
  1231. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1232. return -EINVAL;
  1233. }
  1234. DRM_INFO("GPU not posted. posting now...\n");
  1235. atom_asic_init(rdev->mode_info.atom_context);
  1236. }
  1237. /* Initialize scratch registers */
  1238. r600_scratch_init(rdev);
  1239. /* Initialize surface registers */
  1240. radeon_surface_init(rdev);
  1241. /* Initialize clocks */
  1242. radeon_get_clock_info(rdev->ddev);
  1243. /* Fence driver */
  1244. r = radeon_fence_driver_init(rdev);
  1245. if (r)
  1246. return r;
  1247. /* initialize memory controller */
  1248. r = evergreen_mc_init(rdev);
  1249. if (r)
  1250. return r;
  1251. /* Memory manager */
  1252. r = radeon_bo_init(rdev);
  1253. if (r)
  1254. return r;
  1255. r = radeon_irq_kms_init(rdev);
  1256. if (r)
  1257. return r;
  1258. ring->ring_obj = NULL;
  1259. r600_ring_init(rdev, ring, 1024 * 1024);
  1260. rdev->ih.ring_obj = NULL;
  1261. r600_ih_ring_init(rdev, 64 * 1024);
  1262. r = r600_pcie_gart_init(rdev);
  1263. if (r)
  1264. return r;
  1265. rdev->accel_working = true;
  1266. r = cayman_startup(rdev);
  1267. if (r) {
  1268. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1269. cayman_cp_fini(rdev);
  1270. r600_irq_fini(rdev);
  1271. if (rdev->flags & RADEON_IS_IGP)
  1272. si_rlc_fini(rdev);
  1273. radeon_wb_fini(rdev);
  1274. radeon_ib_pool_fini(rdev);
  1275. radeon_vm_manager_fini(rdev);
  1276. radeon_irq_kms_fini(rdev);
  1277. cayman_pcie_gart_fini(rdev);
  1278. rdev->accel_working = false;
  1279. }
  1280. /* Don't start up if the MC ucode is missing.
  1281. * The default clocks and voltages before the MC ucode
  1282. * is loaded are not suffient for advanced operations.
  1283. *
  1284. * We can skip this check for TN, because there is no MC
  1285. * ucode.
  1286. */
  1287. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  1288. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1289. return -EINVAL;
  1290. }
  1291. return 0;
  1292. }
  1293. void cayman_fini(struct radeon_device *rdev)
  1294. {
  1295. r600_blit_fini(rdev);
  1296. cayman_cp_fini(rdev);
  1297. r600_irq_fini(rdev);
  1298. if (rdev->flags & RADEON_IS_IGP)
  1299. si_rlc_fini(rdev);
  1300. radeon_wb_fini(rdev);
  1301. radeon_vm_manager_fini(rdev);
  1302. radeon_ib_pool_fini(rdev);
  1303. radeon_irq_kms_fini(rdev);
  1304. cayman_pcie_gart_fini(rdev);
  1305. r600_vram_scratch_fini(rdev);
  1306. radeon_gem_fini(rdev);
  1307. radeon_fence_driver_fini(rdev);
  1308. radeon_bo_fini(rdev);
  1309. radeon_atombios_fini(rdev);
  1310. kfree(rdev->bios);
  1311. rdev->bios = NULL;
  1312. }
  1313. /*
  1314. * vm
  1315. */
  1316. int cayman_vm_init(struct radeon_device *rdev)
  1317. {
  1318. /* number of VMs */
  1319. rdev->vm_manager.nvm = 8;
  1320. /* base offset of vram pages */
  1321. if (rdev->flags & RADEON_IS_IGP) {
  1322. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  1323. tmp <<= 22;
  1324. rdev->vm_manager.vram_base_offset = tmp;
  1325. } else
  1326. rdev->vm_manager.vram_base_offset = 0;
  1327. return 0;
  1328. }
  1329. void cayman_vm_fini(struct radeon_device *rdev)
  1330. {
  1331. }
  1332. #define R600_ENTRY_VALID (1 << 0)
  1333. #define R600_PTE_SYSTEM (1 << 1)
  1334. #define R600_PTE_SNOOPED (1 << 2)
  1335. #define R600_PTE_READABLE (1 << 5)
  1336. #define R600_PTE_WRITEABLE (1 << 6)
  1337. uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
  1338. {
  1339. uint32_t r600_flags = 0;
  1340. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
  1341. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  1342. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  1343. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1344. r600_flags |= R600_PTE_SYSTEM;
  1345. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  1346. }
  1347. return r600_flags;
  1348. }
  1349. /**
  1350. * cayman_vm_set_page - update the page tables using the CP
  1351. *
  1352. * @rdev: radeon_device pointer
  1353. * @pe: addr of the page entry
  1354. * @addr: dst addr to write into pe
  1355. * @count: number of page entries to update
  1356. * @incr: increase next addr by incr bytes
  1357. * @flags: access flags
  1358. *
  1359. * Update the page tables using the CP (cayman-si).
  1360. */
  1361. void cayman_vm_set_page(struct radeon_device *rdev, uint64_t pe,
  1362. uint64_t addr, unsigned count,
  1363. uint32_t incr, uint32_t flags)
  1364. {
  1365. struct radeon_ring *ring = &rdev->ring[rdev->asic->vm.pt_ring_index];
  1366. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  1367. int i;
  1368. radeon_ring_write(ring, PACKET3(PACKET3_ME_WRITE, 1 + count * 2));
  1369. radeon_ring_write(ring, pe);
  1370. radeon_ring_write(ring, upper_32_bits(pe) & 0xff);
  1371. for (i = 0; i < count; ++i) {
  1372. uint64_t value = 0;
  1373. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1374. value = radeon_vm_map_gart(rdev, addr);
  1375. value &= 0xFFFFFFFFFFFFF000ULL;
  1376. addr += incr;
  1377. } else if (flags & RADEON_VM_PAGE_VALID) {
  1378. value = addr;
  1379. addr += incr;
  1380. }
  1381. value |= r600_flags;
  1382. radeon_ring_write(ring, value);
  1383. radeon_ring_write(ring, upper_32_bits(value));
  1384. }
  1385. }
  1386. /**
  1387. * cayman_vm_flush - vm flush using the CP
  1388. *
  1389. * @rdev: radeon_device pointer
  1390. *
  1391. * Update the page table base and flush the VM TLB
  1392. * using the CP (cayman-si).
  1393. */
  1394. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  1395. {
  1396. struct radeon_ring *ring = &rdev->ring[ridx];
  1397. if (vm == NULL)
  1398. return;
  1399. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (vm->id << 2), 0));
  1400. radeon_ring_write(ring, 0);
  1401. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (vm->id << 2), 0));
  1402. radeon_ring_write(ring, rdev->vm_manager.max_pfn);
  1403. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  1404. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  1405. /* flush hdp cache */
  1406. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  1407. radeon_ring_write(ring, 0x1);
  1408. /* bits 0-7 are the VM contexts0-7 */
  1409. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  1410. radeon_ring_write(ring, 1 << vm->id);
  1411. }