evergreen_cs.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_reg_safe.h"
  32. #include "cayman_reg_safe.h"
  33. #define MAX(a,b) (((a)>(b))?(a):(b))
  34. #define MIN(a,b) (((a)<(b))?(a):(b))
  35. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. struct evergreen_cs_track {
  38. u32 group_size;
  39. u32 nbanks;
  40. u32 npipes;
  41. u32 row_size;
  42. /* value we track */
  43. u32 nsamples; /* unused */
  44. struct radeon_bo *cb_color_bo[12];
  45. u32 cb_color_bo_offset[12];
  46. struct radeon_bo *cb_color_fmask_bo[8]; /* unused */
  47. struct radeon_bo *cb_color_cmask_bo[8]; /* unused */
  48. u32 cb_color_info[12];
  49. u32 cb_color_view[12];
  50. u32 cb_color_pitch[12];
  51. u32 cb_color_slice[12];
  52. u32 cb_color_slice_idx[12];
  53. u32 cb_color_attrib[12];
  54. u32 cb_color_cmask_slice[8];/* unused */
  55. u32 cb_color_fmask_slice[8];/* unused */
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask; /* unused */
  58. u32 vgt_strmout_config;
  59. u32 vgt_strmout_buffer_config;
  60. struct radeon_bo *vgt_strmout_bo[4];
  61. u32 vgt_strmout_bo_offset[4];
  62. u32 vgt_strmout_size[4];
  63. u32 db_depth_control;
  64. u32 db_depth_view;
  65. u32 db_depth_slice;
  66. u32 db_depth_size;
  67. u32 db_z_info;
  68. u32 db_z_read_offset;
  69. u32 db_z_write_offset;
  70. struct radeon_bo *db_z_read_bo;
  71. struct radeon_bo *db_z_write_bo;
  72. u32 db_s_info;
  73. u32 db_s_read_offset;
  74. u32 db_s_write_offset;
  75. struct radeon_bo *db_s_read_bo;
  76. struct radeon_bo *db_s_write_bo;
  77. bool sx_misc_kill_all_prims;
  78. bool cb_dirty;
  79. bool db_dirty;
  80. bool streamout_dirty;
  81. u32 htile_offset;
  82. u32 htile_surface;
  83. struct radeon_bo *htile_bo;
  84. };
  85. static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
  86. {
  87. if (tiling_flags & RADEON_TILING_MACRO)
  88. return ARRAY_2D_TILED_THIN1;
  89. else if (tiling_flags & RADEON_TILING_MICRO)
  90. return ARRAY_1D_TILED_THIN1;
  91. else
  92. return ARRAY_LINEAR_GENERAL;
  93. }
  94. static u32 evergreen_cs_get_num_banks(u32 nbanks)
  95. {
  96. switch (nbanks) {
  97. case 2:
  98. return ADDR_SURF_2_BANK;
  99. case 4:
  100. return ADDR_SURF_4_BANK;
  101. case 8:
  102. default:
  103. return ADDR_SURF_8_BANK;
  104. case 16:
  105. return ADDR_SURF_16_BANK;
  106. }
  107. }
  108. static void evergreen_cs_track_init(struct evergreen_cs_track *track)
  109. {
  110. int i;
  111. for (i = 0; i < 8; i++) {
  112. track->cb_color_fmask_bo[i] = NULL;
  113. track->cb_color_cmask_bo[i] = NULL;
  114. track->cb_color_cmask_slice[i] = 0;
  115. track->cb_color_fmask_slice[i] = 0;
  116. }
  117. for (i = 0; i < 12; i++) {
  118. track->cb_color_bo[i] = NULL;
  119. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  120. track->cb_color_info[i] = 0;
  121. track->cb_color_view[i] = 0xFFFFFFFF;
  122. track->cb_color_pitch[i] = 0;
  123. track->cb_color_slice[i] = 0xfffffff;
  124. track->cb_color_slice_idx[i] = 0;
  125. }
  126. track->cb_target_mask = 0xFFFFFFFF;
  127. track->cb_shader_mask = 0xFFFFFFFF;
  128. track->cb_dirty = true;
  129. track->db_depth_slice = 0xffffffff;
  130. track->db_depth_view = 0xFFFFC000;
  131. track->db_depth_size = 0xFFFFFFFF;
  132. track->db_depth_control = 0xFFFFFFFF;
  133. track->db_z_info = 0xFFFFFFFF;
  134. track->db_z_read_offset = 0xFFFFFFFF;
  135. track->db_z_write_offset = 0xFFFFFFFF;
  136. track->db_z_read_bo = NULL;
  137. track->db_z_write_bo = NULL;
  138. track->db_s_info = 0xFFFFFFFF;
  139. track->db_s_read_offset = 0xFFFFFFFF;
  140. track->db_s_write_offset = 0xFFFFFFFF;
  141. track->db_s_read_bo = NULL;
  142. track->db_s_write_bo = NULL;
  143. track->db_dirty = true;
  144. track->htile_bo = NULL;
  145. track->htile_offset = 0xFFFFFFFF;
  146. track->htile_surface = 0;
  147. for (i = 0; i < 4; i++) {
  148. track->vgt_strmout_size[i] = 0;
  149. track->vgt_strmout_bo[i] = NULL;
  150. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  151. }
  152. track->streamout_dirty = true;
  153. track->sx_misc_kill_all_prims = false;
  154. }
  155. struct eg_surface {
  156. /* value gathered from cs */
  157. unsigned nbx;
  158. unsigned nby;
  159. unsigned format;
  160. unsigned mode;
  161. unsigned nbanks;
  162. unsigned bankw;
  163. unsigned bankh;
  164. unsigned tsplit;
  165. unsigned mtilea;
  166. unsigned nsamples;
  167. /* output value */
  168. unsigned bpe;
  169. unsigned layer_size;
  170. unsigned palign;
  171. unsigned halign;
  172. unsigned long base_align;
  173. };
  174. static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
  175. struct eg_surface *surf,
  176. const char *prefix)
  177. {
  178. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  179. surf->base_align = surf->bpe;
  180. surf->palign = 1;
  181. surf->halign = 1;
  182. return 0;
  183. }
  184. static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
  185. struct eg_surface *surf,
  186. const char *prefix)
  187. {
  188. struct evergreen_cs_track *track = p->track;
  189. unsigned palign;
  190. palign = MAX(64, track->group_size / surf->bpe);
  191. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  192. surf->base_align = track->group_size;
  193. surf->palign = palign;
  194. surf->halign = 1;
  195. if (surf->nbx & (palign - 1)) {
  196. if (prefix) {
  197. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  198. __func__, __LINE__, prefix, surf->nbx, palign);
  199. }
  200. return -EINVAL;
  201. }
  202. return 0;
  203. }
  204. static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
  205. struct eg_surface *surf,
  206. const char *prefix)
  207. {
  208. struct evergreen_cs_track *track = p->track;
  209. unsigned palign;
  210. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  211. palign = MAX(8, palign);
  212. surf->layer_size = surf->nbx * surf->nby * surf->bpe;
  213. surf->base_align = track->group_size;
  214. surf->palign = palign;
  215. surf->halign = 8;
  216. if ((surf->nbx & (palign - 1))) {
  217. if (prefix) {
  218. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
  219. __func__, __LINE__, prefix, surf->nbx, palign,
  220. track->group_size, surf->bpe, surf->nsamples);
  221. }
  222. return -EINVAL;
  223. }
  224. if ((surf->nby & (8 - 1))) {
  225. if (prefix) {
  226. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
  227. __func__, __LINE__, prefix, surf->nby);
  228. }
  229. return -EINVAL;
  230. }
  231. return 0;
  232. }
  233. static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
  234. struct eg_surface *surf,
  235. const char *prefix)
  236. {
  237. struct evergreen_cs_track *track = p->track;
  238. unsigned palign, halign, tileb, slice_pt;
  239. unsigned mtile_pr, mtile_ps, mtileb;
  240. tileb = 64 * surf->bpe * surf->nsamples;
  241. slice_pt = 1;
  242. if (tileb > surf->tsplit) {
  243. slice_pt = tileb / surf->tsplit;
  244. }
  245. tileb = tileb / slice_pt;
  246. /* macro tile width & height */
  247. palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
  248. halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
  249. mtileb = (palign / 8) * (halign / 8) * tileb;;
  250. mtile_pr = surf->nbx / palign;
  251. mtile_ps = (mtile_pr * surf->nby) / halign;
  252. surf->layer_size = mtile_ps * mtileb * slice_pt;
  253. surf->base_align = (palign / 8) * (halign / 8) * tileb;
  254. surf->palign = palign;
  255. surf->halign = halign;
  256. if ((surf->nbx & (palign - 1))) {
  257. if (prefix) {
  258. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  259. __func__, __LINE__, prefix, surf->nbx, palign);
  260. }
  261. return -EINVAL;
  262. }
  263. if ((surf->nby & (halign - 1))) {
  264. if (prefix) {
  265. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
  266. __func__, __LINE__, prefix, surf->nby, halign);
  267. }
  268. return -EINVAL;
  269. }
  270. return 0;
  271. }
  272. static int evergreen_surface_check(struct radeon_cs_parser *p,
  273. struct eg_surface *surf,
  274. const char *prefix)
  275. {
  276. /* some common value computed here */
  277. surf->bpe = r600_fmt_get_blocksize(surf->format);
  278. switch (surf->mode) {
  279. case ARRAY_LINEAR_GENERAL:
  280. return evergreen_surface_check_linear(p, surf, prefix);
  281. case ARRAY_LINEAR_ALIGNED:
  282. return evergreen_surface_check_linear_aligned(p, surf, prefix);
  283. case ARRAY_1D_TILED_THIN1:
  284. return evergreen_surface_check_1d(p, surf, prefix);
  285. case ARRAY_2D_TILED_THIN1:
  286. return evergreen_surface_check_2d(p, surf, prefix);
  287. default:
  288. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  289. __func__, __LINE__, prefix, surf->mode);
  290. return -EINVAL;
  291. }
  292. return -EINVAL;
  293. }
  294. static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
  295. struct eg_surface *surf,
  296. const char *prefix)
  297. {
  298. switch (surf->mode) {
  299. case ARRAY_2D_TILED_THIN1:
  300. break;
  301. case ARRAY_LINEAR_GENERAL:
  302. case ARRAY_LINEAR_ALIGNED:
  303. case ARRAY_1D_TILED_THIN1:
  304. return 0;
  305. default:
  306. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  307. __func__, __LINE__, prefix, surf->mode);
  308. return -EINVAL;
  309. }
  310. switch (surf->nbanks) {
  311. case 0: surf->nbanks = 2; break;
  312. case 1: surf->nbanks = 4; break;
  313. case 2: surf->nbanks = 8; break;
  314. case 3: surf->nbanks = 16; break;
  315. default:
  316. dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
  317. __func__, __LINE__, prefix, surf->nbanks);
  318. return -EINVAL;
  319. }
  320. switch (surf->bankw) {
  321. case 0: surf->bankw = 1; break;
  322. case 1: surf->bankw = 2; break;
  323. case 2: surf->bankw = 4; break;
  324. case 3: surf->bankw = 8; break;
  325. default:
  326. dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
  327. __func__, __LINE__, prefix, surf->bankw);
  328. return -EINVAL;
  329. }
  330. switch (surf->bankh) {
  331. case 0: surf->bankh = 1; break;
  332. case 1: surf->bankh = 2; break;
  333. case 2: surf->bankh = 4; break;
  334. case 3: surf->bankh = 8; break;
  335. default:
  336. dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
  337. __func__, __LINE__, prefix, surf->bankh);
  338. return -EINVAL;
  339. }
  340. switch (surf->mtilea) {
  341. case 0: surf->mtilea = 1; break;
  342. case 1: surf->mtilea = 2; break;
  343. case 2: surf->mtilea = 4; break;
  344. case 3: surf->mtilea = 8; break;
  345. default:
  346. dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
  347. __func__, __LINE__, prefix, surf->mtilea);
  348. return -EINVAL;
  349. }
  350. switch (surf->tsplit) {
  351. case 0: surf->tsplit = 64; break;
  352. case 1: surf->tsplit = 128; break;
  353. case 2: surf->tsplit = 256; break;
  354. case 3: surf->tsplit = 512; break;
  355. case 4: surf->tsplit = 1024; break;
  356. case 5: surf->tsplit = 2048; break;
  357. case 6: surf->tsplit = 4096; break;
  358. default:
  359. dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
  360. __func__, __LINE__, prefix, surf->tsplit);
  361. return -EINVAL;
  362. }
  363. return 0;
  364. }
  365. static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
  366. {
  367. struct evergreen_cs_track *track = p->track;
  368. struct eg_surface surf;
  369. unsigned pitch, slice, mslice;
  370. unsigned long offset;
  371. int r;
  372. mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
  373. pitch = track->cb_color_pitch[id];
  374. slice = track->cb_color_slice[id];
  375. surf.nbx = (pitch + 1) * 8;
  376. surf.nby = ((slice + 1) * 64) / surf.nbx;
  377. surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
  378. surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
  379. surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
  380. surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
  381. surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
  382. surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
  383. surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
  384. surf.nsamples = 1;
  385. if (!r600_fmt_is_valid_color(surf.format)) {
  386. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
  387. __func__, __LINE__, surf.format,
  388. id, track->cb_color_info[id]);
  389. return -EINVAL;
  390. }
  391. r = evergreen_surface_value_conv_check(p, &surf, "cb");
  392. if (r) {
  393. return r;
  394. }
  395. r = evergreen_surface_check(p, &surf, "cb");
  396. if (r) {
  397. dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  398. __func__, __LINE__, id, track->cb_color_pitch[id],
  399. track->cb_color_slice[id], track->cb_color_attrib[id],
  400. track->cb_color_info[id]);
  401. return r;
  402. }
  403. offset = track->cb_color_bo_offset[id] << 8;
  404. if (offset & (surf.base_align - 1)) {
  405. dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
  406. __func__, __LINE__, id, offset, surf.base_align);
  407. return -EINVAL;
  408. }
  409. offset += surf.layer_size * mslice;
  410. if (offset > radeon_bo_size(track->cb_color_bo[id])) {
  411. /* old ddx are broken they allocate bo with w*h*bpp but
  412. * program slice with ALIGN(h, 8), catch this and patch
  413. * command stream.
  414. */
  415. if (!surf.mode) {
  416. volatile u32 *ib = p->ib.ptr;
  417. unsigned long tmp, nby, bsize, size, min = 0;
  418. /* find the height the ddx wants */
  419. if (surf.nby > 8) {
  420. min = surf.nby - 8;
  421. }
  422. bsize = radeon_bo_size(track->cb_color_bo[id]);
  423. tmp = track->cb_color_bo_offset[id] << 8;
  424. for (nby = surf.nby; nby > min; nby--) {
  425. size = nby * surf.nbx * surf.bpe * surf.nsamples;
  426. if ((tmp + size * mslice) <= bsize) {
  427. break;
  428. }
  429. }
  430. if (nby > min) {
  431. surf.nby = nby;
  432. slice = ((nby * surf.nbx) / 64) - 1;
  433. if (!evergreen_surface_check(p, &surf, "cb")) {
  434. /* check if this one works */
  435. tmp += surf.layer_size * mslice;
  436. if (tmp <= bsize) {
  437. ib[track->cb_color_slice_idx[id]] = slice;
  438. goto old_ddx_ok;
  439. }
  440. }
  441. }
  442. }
  443. dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
  444. "offset %d, max layer %d, bo size %ld, slice %d)\n",
  445. __func__, __LINE__, id, surf.layer_size,
  446. track->cb_color_bo_offset[id] << 8, mslice,
  447. radeon_bo_size(track->cb_color_bo[id]), slice);
  448. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  449. __func__, __LINE__, surf.nbx, surf.nby,
  450. surf.mode, surf.bpe, surf.nsamples,
  451. surf.bankw, surf.bankh,
  452. surf.tsplit, surf.mtilea);
  453. return -EINVAL;
  454. }
  455. old_ddx_ok:
  456. return 0;
  457. }
  458. static int evergreen_cs_track_validate_htile(struct radeon_cs_parser *p,
  459. unsigned nbx, unsigned nby)
  460. {
  461. struct evergreen_cs_track *track = p->track;
  462. unsigned long size;
  463. if (track->htile_bo == NULL) {
  464. dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
  465. __func__, __LINE__, track->db_z_info);
  466. return -EINVAL;
  467. }
  468. if (G_028ABC_LINEAR(track->htile_surface)) {
  469. /* pitch must be 16 htiles aligned == 16 * 8 pixel aligned */
  470. nbx = round_up(nbx, 16 * 8);
  471. /* height is npipes htiles aligned == npipes * 8 pixel aligned */
  472. nby = round_up(nby, track->npipes * 8);
  473. } else {
  474. switch (track->npipes) {
  475. case 8:
  476. nbx = round_up(nbx, 64 * 8);
  477. nby = round_up(nby, 64 * 8);
  478. break;
  479. case 4:
  480. nbx = round_up(nbx, 64 * 8);
  481. nby = round_up(nby, 32 * 8);
  482. break;
  483. case 2:
  484. nbx = round_up(nbx, 32 * 8);
  485. nby = round_up(nby, 32 * 8);
  486. break;
  487. case 1:
  488. nbx = round_up(nbx, 32 * 8);
  489. nby = round_up(nby, 16 * 8);
  490. break;
  491. default:
  492. dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
  493. __func__, __LINE__, track->npipes);
  494. return -EINVAL;
  495. }
  496. }
  497. /* compute number of htile */
  498. nbx = nbx / 8;
  499. nby = nby / 8;
  500. size = nbx * nby * 4;
  501. size += track->htile_offset;
  502. if (size > radeon_bo_size(track->htile_bo)) {
  503. dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
  504. __func__, __LINE__, radeon_bo_size(track->htile_bo),
  505. size, nbx, nby);
  506. return -EINVAL;
  507. }
  508. return 0;
  509. }
  510. static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
  511. {
  512. struct evergreen_cs_track *track = p->track;
  513. struct eg_surface surf;
  514. unsigned pitch, slice, mslice;
  515. unsigned long offset;
  516. int r;
  517. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  518. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  519. slice = track->db_depth_slice;
  520. surf.nbx = (pitch + 1) * 8;
  521. surf.nby = ((slice + 1) * 64) / surf.nbx;
  522. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  523. surf.format = G_028044_FORMAT(track->db_s_info);
  524. surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
  525. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  526. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  527. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  528. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  529. surf.nsamples = 1;
  530. if (surf.format != 1) {
  531. dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
  532. __func__, __LINE__, surf.format);
  533. return -EINVAL;
  534. }
  535. /* replace by color format so we can use same code */
  536. surf.format = V_028C70_COLOR_8;
  537. r = evergreen_surface_value_conv_check(p, &surf, "stencil");
  538. if (r) {
  539. return r;
  540. }
  541. r = evergreen_surface_check(p, &surf, NULL);
  542. if (r) {
  543. /* old userspace doesn't compute proper depth/stencil alignment
  544. * check that alignment against a bigger byte per elements and
  545. * only report if that alignment is wrong too.
  546. */
  547. surf.format = V_028C70_COLOR_8_8_8_8;
  548. r = evergreen_surface_check(p, &surf, "stencil");
  549. if (r) {
  550. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  551. __func__, __LINE__, track->db_depth_size,
  552. track->db_depth_slice, track->db_s_info, track->db_z_info);
  553. }
  554. return r;
  555. }
  556. offset = track->db_s_read_offset << 8;
  557. if (offset & (surf.base_align - 1)) {
  558. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  559. __func__, __LINE__, offset, surf.base_align);
  560. return -EINVAL;
  561. }
  562. offset += surf.layer_size * mslice;
  563. if (offset > radeon_bo_size(track->db_s_read_bo)) {
  564. dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
  565. "offset %ld, max layer %d, bo size %ld)\n",
  566. __func__, __LINE__, surf.layer_size,
  567. (unsigned long)track->db_s_read_offset << 8, mslice,
  568. radeon_bo_size(track->db_s_read_bo));
  569. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  570. __func__, __LINE__, track->db_depth_size,
  571. track->db_depth_slice, track->db_s_info, track->db_z_info);
  572. return -EINVAL;
  573. }
  574. offset = track->db_s_write_offset << 8;
  575. if (offset & (surf.base_align - 1)) {
  576. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  577. __func__, __LINE__, offset, surf.base_align);
  578. return -EINVAL;
  579. }
  580. offset += surf.layer_size * mslice;
  581. if (offset > radeon_bo_size(track->db_s_write_bo)) {
  582. dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
  583. "offset %ld, max layer %d, bo size %ld)\n",
  584. __func__, __LINE__, surf.layer_size,
  585. (unsigned long)track->db_s_write_offset << 8, mslice,
  586. radeon_bo_size(track->db_s_write_bo));
  587. return -EINVAL;
  588. }
  589. /* hyperz */
  590. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  591. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  592. if (r) {
  593. return r;
  594. }
  595. }
  596. return 0;
  597. }
  598. static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
  599. {
  600. struct evergreen_cs_track *track = p->track;
  601. struct eg_surface surf;
  602. unsigned pitch, slice, mslice;
  603. unsigned long offset;
  604. int r;
  605. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  606. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  607. slice = track->db_depth_slice;
  608. surf.nbx = (pitch + 1) * 8;
  609. surf.nby = ((slice + 1) * 64) / surf.nbx;
  610. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  611. surf.format = G_028040_FORMAT(track->db_z_info);
  612. surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
  613. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  614. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  615. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  616. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  617. surf.nsamples = 1;
  618. switch (surf.format) {
  619. case V_028040_Z_16:
  620. surf.format = V_028C70_COLOR_16;
  621. break;
  622. case V_028040_Z_24:
  623. case V_028040_Z_32_FLOAT:
  624. surf.format = V_028C70_COLOR_8_8_8_8;
  625. break;
  626. default:
  627. dev_warn(p->dev, "%s:%d depth invalid format %d\n",
  628. __func__, __LINE__, surf.format);
  629. return -EINVAL;
  630. }
  631. r = evergreen_surface_value_conv_check(p, &surf, "depth");
  632. if (r) {
  633. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  634. __func__, __LINE__, track->db_depth_size,
  635. track->db_depth_slice, track->db_z_info);
  636. return r;
  637. }
  638. r = evergreen_surface_check(p, &surf, "depth");
  639. if (r) {
  640. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  641. __func__, __LINE__, track->db_depth_size,
  642. track->db_depth_slice, track->db_z_info);
  643. return r;
  644. }
  645. offset = track->db_z_read_offset << 8;
  646. if (offset & (surf.base_align - 1)) {
  647. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  648. __func__, __LINE__, offset, surf.base_align);
  649. return -EINVAL;
  650. }
  651. offset += surf.layer_size * mslice;
  652. if (offset > radeon_bo_size(track->db_z_read_bo)) {
  653. dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
  654. "offset %ld, max layer %d, bo size %ld)\n",
  655. __func__, __LINE__, surf.layer_size,
  656. (unsigned long)track->db_z_read_offset << 8, mslice,
  657. radeon_bo_size(track->db_z_read_bo));
  658. return -EINVAL;
  659. }
  660. offset = track->db_z_write_offset << 8;
  661. if (offset & (surf.base_align - 1)) {
  662. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  663. __func__, __LINE__, offset, surf.base_align);
  664. return -EINVAL;
  665. }
  666. offset += surf.layer_size * mslice;
  667. if (offset > radeon_bo_size(track->db_z_write_bo)) {
  668. dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
  669. "offset %ld, max layer %d, bo size %ld)\n",
  670. __func__, __LINE__, surf.layer_size,
  671. (unsigned long)track->db_z_write_offset << 8, mslice,
  672. radeon_bo_size(track->db_z_write_bo));
  673. return -EINVAL;
  674. }
  675. /* hyperz */
  676. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  677. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  678. if (r) {
  679. return r;
  680. }
  681. }
  682. return 0;
  683. }
  684. static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
  685. struct radeon_bo *texture,
  686. struct radeon_bo *mipmap,
  687. unsigned idx)
  688. {
  689. struct eg_surface surf;
  690. unsigned long toffset, moffset;
  691. unsigned dim, llevel, mslice, width, height, depth, i;
  692. u32 texdw[8];
  693. int r;
  694. texdw[0] = radeon_get_ib_value(p, idx + 0);
  695. texdw[1] = radeon_get_ib_value(p, idx + 1);
  696. texdw[2] = radeon_get_ib_value(p, idx + 2);
  697. texdw[3] = radeon_get_ib_value(p, idx + 3);
  698. texdw[4] = radeon_get_ib_value(p, idx + 4);
  699. texdw[5] = radeon_get_ib_value(p, idx + 5);
  700. texdw[6] = radeon_get_ib_value(p, idx + 6);
  701. texdw[7] = radeon_get_ib_value(p, idx + 7);
  702. dim = G_030000_DIM(texdw[0]);
  703. llevel = G_030014_LAST_LEVEL(texdw[5]);
  704. mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
  705. width = G_030000_TEX_WIDTH(texdw[0]) + 1;
  706. height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
  707. depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
  708. surf.format = G_03001C_DATA_FORMAT(texdw[7]);
  709. surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
  710. surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
  711. surf.nby = r600_fmt_get_nblocksy(surf.format, height);
  712. surf.mode = G_030004_ARRAY_MODE(texdw[1]);
  713. surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
  714. surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
  715. surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
  716. surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
  717. surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
  718. surf.nsamples = 1;
  719. toffset = texdw[2] << 8;
  720. moffset = texdw[3] << 8;
  721. if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
  722. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  723. __func__, __LINE__, surf.format);
  724. return -EINVAL;
  725. }
  726. switch (dim) {
  727. case V_030000_SQ_TEX_DIM_1D:
  728. case V_030000_SQ_TEX_DIM_2D:
  729. case V_030000_SQ_TEX_DIM_CUBEMAP:
  730. case V_030000_SQ_TEX_DIM_1D_ARRAY:
  731. case V_030000_SQ_TEX_DIM_2D_ARRAY:
  732. depth = 1;
  733. break;
  734. case V_030000_SQ_TEX_DIM_2D_MSAA:
  735. case V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  736. surf.nsamples = 1 << llevel;
  737. llevel = 0;
  738. depth = 1;
  739. break;
  740. case V_030000_SQ_TEX_DIM_3D:
  741. break;
  742. default:
  743. dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
  744. __func__, __LINE__, dim);
  745. return -EINVAL;
  746. }
  747. r = evergreen_surface_value_conv_check(p, &surf, "texture");
  748. if (r) {
  749. return r;
  750. }
  751. /* align height */
  752. evergreen_surface_check(p, &surf, NULL);
  753. surf.nby = ALIGN(surf.nby, surf.halign);
  754. r = evergreen_surface_check(p, &surf, "texture");
  755. if (r) {
  756. dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  757. __func__, __LINE__, texdw[0], texdw[1], texdw[4],
  758. texdw[5], texdw[6], texdw[7]);
  759. return r;
  760. }
  761. /* check texture size */
  762. if (toffset & (surf.base_align - 1)) {
  763. dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
  764. __func__, __LINE__, toffset, surf.base_align);
  765. return -EINVAL;
  766. }
  767. if (moffset & (surf.base_align - 1)) {
  768. dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
  769. __func__, __LINE__, moffset, surf.base_align);
  770. return -EINVAL;
  771. }
  772. if (dim == SQ_TEX_DIM_3D) {
  773. toffset += surf.layer_size * depth;
  774. } else {
  775. toffset += surf.layer_size * mslice;
  776. }
  777. if (toffset > radeon_bo_size(texture)) {
  778. dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
  779. "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
  780. __func__, __LINE__, surf.layer_size,
  781. (unsigned long)texdw[2] << 8, mslice,
  782. depth, radeon_bo_size(texture),
  783. surf.nbx, surf.nby);
  784. return -EINVAL;
  785. }
  786. if (!mipmap) {
  787. if (llevel) {
  788. dev_warn(p->dev, "%s:%i got NULL MIP_ADDRESS relocation\n",
  789. __func__, __LINE__);
  790. return -EINVAL;
  791. } else {
  792. return 0; /* everything's ok */
  793. }
  794. }
  795. /* check mipmap size */
  796. for (i = 1; i <= llevel; i++) {
  797. unsigned w, h, d;
  798. w = r600_mip_minify(width, i);
  799. h = r600_mip_minify(height, i);
  800. d = r600_mip_minify(depth, i);
  801. surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
  802. surf.nby = r600_fmt_get_nblocksy(surf.format, h);
  803. switch (surf.mode) {
  804. case ARRAY_2D_TILED_THIN1:
  805. if (surf.nbx < surf.palign || surf.nby < surf.halign) {
  806. surf.mode = ARRAY_1D_TILED_THIN1;
  807. }
  808. /* recompute alignment */
  809. evergreen_surface_check(p, &surf, NULL);
  810. break;
  811. case ARRAY_LINEAR_GENERAL:
  812. case ARRAY_LINEAR_ALIGNED:
  813. case ARRAY_1D_TILED_THIN1:
  814. break;
  815. default:
  816. dev_warn(p->dev, "%s:%d invalid array mode %d\n",
  817. __func__, __LINE__, surf.mode);
  818. return -EINVAL;
  819. }
  820. surf.nbx = ALIGN(surf.nbx, surf.palign);
  821. surf.nby = ALIGN(surf.nby, surf.halign);
  822. r = evergreen_surface_check(p, &surf, "mipmap");
  823. if (r) {
  824. return r;
  825. }
  826. if (dim == SQ_TEX_DIM_3D) {
  827. moffset += surf.layer_size * d;
  828. } else {
  829. moffset += surf.layer_size * mslice;
  830. }
  831. if (moffset > radeon_bo_size(mipmap)) {
  832. dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
  833. "offset %ld, coffset %ld, max layer %d, depth %d, "
  834. "bo size %ld) level0 (%d %d %d)\n",
  835. __func__, __LINE__, i, surf.layer_size,
  836. (unsigned long)texdw[3] << 8, moffset, mslice,
  837. d, radeon_bo_size(mipmap),
  838. width, height, depth);
  839. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  840. __func__, __LINE__, surf.nbx, surf.nby,
  841. surf.mode, surf.bpe, surf.nsamples,
  842. surf.bankw, surf.bankh,
  843. surf.tsplit, surf.mtilea);
  844. return -EINVAL;
  845. }
  846. }
  847. return 0;
  848. }
  849. static int evergreen_cs_track_check(struct radeon_cs_parser *p)
  850. {
  851. struct evergreen_cs_track *track = p->track;
  852. unsigned tmp, i;
  853. int r;
  854. unsigned buffer_mask = 0;
  855. /* check streamout */
  856. if (track->streamout_dirty && track->vgt_strmout_config) {
  857. for (i = 0; i < 4; i++) {
  858. if (track->vgt_strmout_config & (1 << i)) {
  859. buffer_mask |= (track->vgt_strmout_buffer_config >> (i * 4)) & 0xf;
  860. }
  861. }
  862. for (i = 0; i < 4; i++) {
  863. if (buffer_mask & (1 << i)) {
  864. if (track->vgt_strmout_bo[i]) {
  865. u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
  866. (u64)track->vgt_strmout_size[i];
  867. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  868. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  869. i, offset,
  870. radeon_bo_size(track->vgt_strmout_bo[i]));
  871. return -EINVAL;
  872. }
  873. } else {
  874. dev_warn(p->dev, "No buffer for streamout %d\n", i);
  875. return -EINVAL;
  876. }
  877. }
  878. }
  879. track->streamout_dirty = false;
  880. }
  881. if (track->sx_misc_kill_all_prims)
  882. return 0;
  883. /* check that we have a cb for each enabled target
  884. */
  885. if (track->cb_dirty) {
  886. tmp = track->cb_target_mask;
  887. for (i = 0; i < 8; i++) {
  888. if ((tmp >> (i * 4)) & 0xF) {
  889. /* at least one component is enabled */
  890. if (track->cb_color_bo[i] == NULL) {
  891. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  892. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  893. return -EINVAL;
  894. }
  895. /* check cb */
  896. r = evergreen_cs_track_validate_cb(p, i);
  897. if (r) {
  898. return r;
  899. }
  900. }
  901. }
  902. track->cb_dirty = false;
  903. }
  904. if (track->db_dirty) {
  905. /* Check stencil buffer */
  906. if (G_028044_FORMAT(track->db_s_info) != V_028044_STENCIL_INVALID &&
  907. G_028800_STENCIL_ENABLE(track->db_depth_control)) {
  908. r = evergreen_cs_track_validate_stencil(p);
  909. if (r)
  910. return r;
  911. }
  912. /* Check depth buffer */
  913. if (G_028040_FORMAT(track->db_z_info) != V_028040_Z_INVALID &&
  914. G_028800_Z_ENABLE(track->db_depth_control)) {
  915. r = evergreen_cs_track_validate_depth(p);
  916. if (r)
  917. return r;
  918. }
  919. track->db_dirty = false;
  920. }
  921. return 0;
  922. }
  923. /**
  924. * evergreen_cs_packet_parse() - parse cp packet and point ib index to next packet
  925. * @parser: parser structure holding parsing context.
  926. * @pkt: where to store packet informations
  927. *
  928. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  929. * if packet is bigger than remaining ib size. or if packets is unknown.
  930. **/
  931. static int evergreen_cs_packet_parse(struct radeon_cs_parser *p,
  932. struct radeon_cs_packet *pkt,
  933. unsigned idx)
  934. {
  935. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  936. uint32_t header;
  937. if (idx >= ib_chunk->length_dw) {
  938. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  939. idx, ib_chunk->length_dw);
  940. return -EINVAL;
  941. }
  942. header = radeon_get_ib_value(p, idx);
  943. pkt->idx = idx;
  944. pkt->type = CP_PACKET_GET_TYPE(header);
  945. pkt->count = CP_PACKET_GET_COUNT(header);
  946. pkt->one_reg_wr = 0;
  947. switch (pkt->type) {
  948. case PACKET_TYPE0:
  949. pkt->reg = CP_PACKET0_GET_REG(header);
  950. break;
  951. case PACKET_TYPE3:
  952. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  953. break;
  954. case PACKET_TYPE2:
  955. pkt->count = -1;
  956. break;
  957. default:
  958. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  959. return -EINVAL;
  960. }
  961. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  962. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  963. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  964. return -EINVAL;
  965. }
  966. return 0;
  967. }
  968. /**
  969. * evergreen_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  970. * @parser: parser structure holding parsing context.
  971. * @data: pointer to relocation data
  972. * @offset_start: starting offset
  973. * @offset_mask: offset mask (to align start offset on)
  974. * @reloc: reloc informations
  975. *
  976. * Check next packet is relocation packet3, do bo validation and compute
  977. * GPU offset using the provided start.
  978. **/
  979. static int evergreen_cs_packet_next_reloc(struct radeon_cs_parser *p,
  980. struct radeon_cs_reloc **cs_reloc)
  981. {
  982. struct radeon_cs_chunk *relocs_chunk;
  983. struct radeon_cs_packet p3reloc;
  984. unsigned idx;
  985. int r;
  986. if (p->chunk_relocs_idx == -1) {
  987. DRM_ERROR("No relocation chunk !\n");
  988. return -EINVAL;
  989. }
  990. *cs_reloc = NULL;
  991. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  992. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx);
  993. if (r) {
  994. return r;
  995. }
  996. p->idx += p3reloc.count + 2;
  997. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  998. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  999. p3reloc.idx);
  1000. return -EINVAL;
  1001. }
  1002. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1003. if (idx >= relocs_chunk->length_dw) {
  1004. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1005. idx, relocs_chunk->length_dw);
  1006. return -EINVAL;
  1007. }
  1008. /* FIXME: we assume reloc size is 4 dwords */
  1009. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1010. return 0;
  1011. }
  1012. /**
  1013. * evergreen_cs_packet_next_is_pkt3_nop() - test if the next packet is NOP
  1014. * @p: structure holding the parser context.
  1015. *
  1016. * Check if the next packet is a relocation packet3.
  1017. **/
  1018. static bool evergreen_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  1019. {
  1020. struct radeon_cs_packet p3reloc;
  1021. int r;
  1022. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx);
  1023. if (r) {
  1024. return false;
  1025. }
  1026. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1027. return false;
  1028. }
  1029. return true;
  1030. }
  1031. /**
  1032. * evergreen_cs_packet_next_vline() - parse userspace VLINE packet
  1033. * @parser: parser structure holding parsing context.
  1034. *
  1035. * Userspace sends a special sequence for VLINE waits.
  1036. * PACKET0 - VLINE_START_END + value
  1037. * PACKET3 - WAIT_REG_MEM poll vline status reg
  1038. * RELOC (P3) - crtc_id in reloc.
  1039. *
  1040. * This function parses this and relocates the VLINE START END
  1041. * and WAIT_REG_MEM packets to the correct crtc.
  1042. * It also detects a switched off crtc and nulls out the
  1043. * wait in that case.
  1044. */
  1045. static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1046. {
  1047. struct drm_mode_object *obj;
  1048. struct drm_crtc *crtc;
  1049. struct radeon_crtc *radeon_crtc;
  1050. struct radeon_cs_packet p3reloc, wait_reg_mem;
  1051. int crtc_id;
  1052. int r;
  1053. uint32_t header, h_idx, reg, wait_reg_mem_info;
  1054. volatile uint32_t *ib;
  1055. ib = p->ib.ptr;
  1056. /* parse the WAIT_REG_MEM */
  1057. r = evergreen_cs_packet_parse(p, &wait_reg_mem, p->idx);
  1058. if (r)
  1059. return r;
  1060. /* check its a WAIT_REG_MEM */
  1061. if (wait_reg_mem.type != PACKET_TYPE3 ||
  1062. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  1063. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  1064. return -EINVAL;
  1065. }
  1066. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  1067. /* bit 4 is reg (0) or mem (1) */
  1068. if (wait_reg_mem_info & 0x10) {
  1069. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  1070. return -EINVAL;
  1071. }
  1072. /* waiting for value to be equal */
  1073. if ((wait_reg_mem_info & 0x7) != 0x3) {
  1074. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  1075. return -EINVAL;
  1076. }
  1077. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != EVERGREEN_VLINE_STATUS) {
  1078. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  1079. return -EINVAL;
  1080. }
  1081. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != EVERGREEN_VLINE_STAT) {
  1082. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  1083. return -EINVAL;
  1084. }
  1085. /* jump over the NOP */
  1086. r = evergreen_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  1087. if (r)
  1088. return r;
  1089. h_idx = p->idx - 2;
  1090. p->idx += wait_reg_mem.count + 2;
  1091. p->idx += p3reloc.count + 2;
  1092. header = radeon_get_ib_value(p, h_idx);
  1093. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  1094. reg = CP_PACKET0_GET_REG(header);
  1095. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1096. if (!obj) {
  1097. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1098. return -EINVAL;
  1099. }
  1100. crtc = obj_to_crtc(obj);
  1101. radeon_crtc = to_radeon_crtc(crtc);
  1102. crtc_id = radeon_crtc->crtc_id;
  1103. if (!crtc->enabled) {
  1104. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  1105. ib[h_idx + 2] = PACKET2(0);
  1106. ib[h_idx + 3] = PACKET2(0);
  1107. ib[h_idx + 4] = PACKET2(0);
  1108. ib[h_idx + 5] = PACKET2(0);
  1109. ib[h_idx + 6] = PACKET2(0);
  1110. ib[h_idx + 7] = PACKET2(0);
  1111. ib[h_idx + 8] = PACKET2(0);
  1112. } else {
  1113. switch (reg) {
  1114. case EVERGREEN_VLINE_START_END:
  1115. header &= ~R600_CP_PACKET0_REG_MASK;
  1116. header |= (EVERGREEN_VLINE_START_END + radeon_crtc->crtc_offset) >> 2;
  1117. ib[h_idx] = header;
  1118. ib[h_idx + 4] = (EVERGREEN_VLINE_STATUS + radeon_crtc->crtc_offset) >> 2;
  1119. break;
  1120. default:
  1121. DRM_ERROR("unknown crtc reloc\n");
  1122. return -EINVAL;
  1123. }
  1124. }
  1125. return 0;
  1126. }
  1127. static int evergreen_packet0_check(struct radeon_cs_parser *p,
  1128. struct radeon_cs_packet *pkt,
  1129. unsigned idx, unsigned reg)
  1130. {
  1131. int r;
  1132. switch (reg) {
  1133. case EVERGREEN_VLINE_START_END:
  1134. r = evergreen_cs_packet_parse_vline(p);
  1135. if (r) {
  1136. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1137. idx, reg);
  1138. return r;
  1139. }
  1140. break;
  1141. default:
  1142. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1143. reg, idx);
  1144. return -EINVAL;
  1145. }
  1146. return 0;
  1147. }
  1148. static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
  1149. struct radeon_cs_packet *pkt)
  1150. {
  1151. unsigned reg, i;
  1152. unsigned idx;
  1153. int r;
  1154. idx = pkt->idx + 1;
  1155. reg = pkt->reg;
  1156. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  1157. r = evergreen_packet0_check(p, pkt, idx, reg);
  1158. if (r) {
  1159. return r;
  1160. }
  1161. }
  1162. return 0;
  1163. }
  1164. /**
  1165. * evergreen_cs_check_reg() - check if register is authorized or not
  1166. * @parser: parser structure holding parsing context
  1167. * @reg: register we are testing
  1168. * @idx: index into the cs buffer
  1169. *
  1170. * This function will test against evergreen_reg_safe_bm and return 0
  1171. * if register is safe. If register is not flag as safe this function
  1172. * will test it against a list of register needind special handling.
  1173. */
  1174. static int evergreen_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1175. {
  1176. struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
  1177. struct radeon_cs_reloc *reloc;
  1178. u32 last_reg;
  1179. u32 m, i, tmp, *ib;
  1180. int r;
  1181. if (p->rdev->family >= CHIP_CAYMAN)
  1182. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1183. else
  1184. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1185. i = (reg >> 7);
  1186. if (i >= last_reg) {
  1187. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1188. return -EINVAL;
  1189. }
  1190. m = 1 << ((reg >> 2) & 31);
  1191. if (p->rdev->family >= CHIP_CAYMAN) {
  1192. if (!(cayman_reg_safe_bm[i] & m))
  1193. return 0;
  1194. } else {
  1195. if (!(evergreen_reg_safe_bm[i] & m))
  1196. return 0;
  1197. }
  1198. ib = p->ib.ptr;
  1199. switch (reg) {
  1200. /* force following reg to 0 in an attempt to disable out buffer
  1201. * which will need us to better understand how it works to perform
  1202. * security check on it (Jerome)
  1203. */
  1204. case SQ_ESGS_RING_SIZE:
  1205. case SQ_GSVS_RING_SIZE:
  1206. case SQ_ESTMP_RING_SIZE:
  1207. case SQ_GSTMP_RING_SIZE:
  1208. case SQ_HSTMP_RING_SIZE:
  1209. case SQ_LSTMP_RING_SIZE:
  1210. case SQ_PSTMP_RING_SIZE:
  1211. case SQ_VSTMP_RING_SIZE:
  1212. case SQ_ESGS_RING_ITEMSIZE:
  1213. case SQ_ESTMP_RING_ITEMSIZE:
  1214. case SQ_GSTMP_RING_ITEMSIZE:
  1215. case SQ_GSVS_RING_ITEMSIZE:
  1216. case SQ_GS_VERT_ITEMSIZE:
  1217. case SQ_GS_VERT_ITEMSIZE_1:
  1218. case SQ_GS_VERT_ITEMSIZE_2:
  1219. case SQ_GS_VERT_ITEMSIZE_3:
  1220. case SQ_GSVS_RING_OFFSET_1:
  1221. case SQ_GSVS_RING_OFFSET_2:
  1222. case SQ_GSVS_RING_OFFSET_3:
  1223. case SQ_HSTMP_RING_ITEMSIZE:
  1224. case SQ_LSTMP_RING_ITEMSIZE:
  1225. case SQ_PSTMP_RING_ITEMSIZE:
  1226. case SQ_VSTMP_RING_ITEMSIZE:
  1227. case VGT_TF_RING_SIZE:
  1228. /* get value to populate the IB don't remove */
  1229. /*tmp =radeon_get_ib_value(p, idx);
  1230. ib[idx] = 0;*/
  1231. break;
  1232. case SQ_ESGS_RING_BASE:
  1233. case SQ_GSVS_RING_BASE:
  1234. case SQ_ESTMP_RING_BASE:
  1235. case SQ_GSTMP_RING_BASE:
  1236. case SQ_HSTMP_RING_BASE:
  1237. case SQ_LSTMP_RING_BASE:
  1238. case SQ_PSTMP_RING_BASE:
  1239. case SQ_VSTMP_RING_BASE:
  1240. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1241. if (r) {
  1242. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1243. "0x%04X\n", reg);
  1244. return -EINVAL;
  1245. }
  1246. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1247. break;
  1248. case DB_DEPTH_CONTROL:
  1249. track->db_depth_control = radeon_get_ib_value(p, idx);
  1250. track->db_dirty = true;
  1251. break;
  1252. case CAYMAN_DB_EQAA:
  1253. if (p->rdev->family < CHIP_CAYMAN) {
  1254. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1255. "0x%04X\n", reg);
  1256. return -EINVAL;
  1257. }
  1258. break;
  1259. case CAYMAN_DB_DEPTH_INFO:
  1260. if (p->rdev->family < CHIP_CAYMAN) {
  1261. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1262. "0x%04X\n", reg);
  1263. return -EINVAL;
  1264. }
  1265. break;
  1266. case DB_Z_INFO:
  1267. track->db_z_info = radeon_get_ib_value(p, idx);
  1268. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1269. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1270. if (r) {
  1271. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1272. "0x%04X\n", reg);
  1273. return -EINVAL;
  1274. }
  1275. ib[idx] &= ~Z_ARRAY_MODE(0xf);
  1276. track->db_z_info &= ~Z_ARRAY_MODE(0xf);
  1277. ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1278. track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1279. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1280. unsigned bankw, bankh, mtaspect, tile_split;
  1281. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1282. &bankw, &bankh, &mtaspect,
  1283. &tile_split);
  1284. ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1285. ib[idx] |= DB_TILE_SPLIT(tile_split) |
  1286. DB_BANK_WIDTH(bankw) |
  1287. DB_BANK_HEIGHT(bankh) |
  1288. DB_MACRO_TILE_ASPECT(mtaspect);
  1289. }
  1290. }
  1291. track->db_dirty = true;
  1292. break;
  1293. case DB_STENCIL_INFO:
  1294. track->db_s_info = radeon_get_ib_value(p, idx);
  1295. track->db_dirty = true;
  1296. break;
  1297. case DB_DEPTH_VIEW:
  1298. track->db_depth_view = radeon_get_ib_value(p, idx);
  1299. track->db_dirty = true;
  1300. break;
  1301. case DB_DEPTH_SIZE:
  1302. track->db_depth_size = radeon_get_ib_value(p, idx);
  1303. track->db_dirty = true;
  1304. break;
  1305. case R_02805C_DB_DEPTH_SLICE:
  1306. track->db_depth_slice = radeon_get_ib_value(p, idx);
  1307. track->db_dirty = true;
  1308. break;
  1309. case DB_Z_READ_BASE:
  1310. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1311. if (r) {
  1312. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1313. "0x%04X\n", reg);
  1314. return -EINVAL;
  1315. }
  1316. track->db_z_read_offset = radeon_get_ib_value(p, idx);
  1317. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1318. track->db_z_read_bo = reloc->robj;
  1319. track->db_dirty = true;
  1320. break;
  1321. case DB_Z_WRITE_BASE:
  1322. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1323. if (r) {
  1324. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1325. "0x%04X\n", reg);
  1326. return -EINVAL;
  1327. }
  1328. track->db_z_write_offset = radeon_get_ib_value(p, idx);
  1329. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1330. track->db_z_write_bo = reloc->robj;
  1331. track->db_dirty = true;
  1332. break;
  1333. case DB_STENCIL_READ_BASE:
  1334. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1335. if (r) {
  1336. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1337. "0x%04X\n", reg);
  1338. return -EINVAL;
  1339. }
  1340. track->db_s_read_offset = radeon_get_ib_value(p, idx);
  1341. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1342. track->db_s_read_bo = reloc->robj;
  1343. track->db_dirty = true;
  1344. break;
  1345. case DB_STENCIL_WRITE_BASE:
  1346. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1347. if (r) {
  1348. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1349. "0x%04X\n", reg);
  1350. return -EINVAL;
  1351. }
  1352. track->db_s_write_offset = radeon_get_ib_value(p, idx);
  1353. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1354. track->db_s_write_bo = reloc->robj;
  1355. track->db_dirty = true;
  1356. break;
  1357. case VGT_STRMOUT_CONFIG:
  1358. track->vgt_strmout_config = radeon_get_ib_value(p, idx);
  1359. track->streamout_dirty = true;
  1360. break;
  1361. case VGT_STRMOUT_BUFFER_CONFIG:
  1362. track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
  1363. track->streamout_dirty = true;
  1364. break;
  1365. case VGT_STRMOUT_BUFFER_BASE_0:
  1366. case VGT_STRMOUT_BUFFER_BASE_1:
  1367. case VGT_STRMOUT_BUFFER_BASE_2:
  1368. case VGT_STRMOUT_BUFFER_BASE_3:
  1369. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1370. if (r) {
  1371. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1372. "0x%04X\n", reg);
  1373. return -EINVAL;
  1374. }
  1375. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1376. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1377. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1378. track->vgt_strmout_bo[tmp] = reloc->robj;
  1379. track->streamout_dirty = true;
  1380. break;
  1381. case VGT_STRMOUT_BUFFER_SIZE_0:
  1382. case VGT_STRMOUT_BUFFER_SIZE_1:
  1383. case VGT_STRMOUT_BUFFER_SIZE_2:
  1384. case VGT_STRMOUT_BUFFER_SIZE_3:
  1385. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1386. /* size in register is DWs, convert to bytes */
  1387. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1388. track->streamout_dirty = true;
  1389. break;
  1390. case CP_COHER_BASE:
  1391. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1392. if (r) {
  1393. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1394. "0x%04X\n", reg);
  1395. return -EINVAL;
  1396. }
  1397. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1398. case CB_TARGET_MASK:
  1399. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1400. track->cb_dirty = true;
  1401. break;
  1402. case CB_SHADER_MASK:
  1403. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1404. track->cb_dirty = true;
  1405. break;
  1406. case PA_SC_AA_CONFIG:
  1407. if (p->rdev->family >= CHIP_CAYMAN) {
  1408. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1409. "0x%04X\n", reg);
  1410. return -EINVAL;
  1411. }
  1412. tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
  1413. track->nsamples = 1 << tmp;
  1414. break;
  1415. case CAYMAN_PA_SC_AA_CONFIG:
  1416. if (p->rdev->family < CHIP_CAYMAN) {
  1417. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1418. "0x%04X\n", reg);
  1419. return -EINVAL;
  1420. }
  1421. tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
  1422. track->nsamples = 1 << tmp;
  1423. break;
  1424. case CB_COLOR0_VIEW:
  1425. case CB_COLOR1_VIEW:
  1426. case CB_COLOR2_VIEW:
  1427. case CB_COLOR3_VIEW:
  1428. case CB_COLOR4_VIEW:
  1429. case CB_COLOR5_VIEW:
  1430. case CB_COLOR6_VIEW:
  1431. case CB_COLOR7_VIEW:
  1432. tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
  1433. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1434. track->cb_dirty = true;
  1435. break;
  1436. case CB_COLOR8_VIEW:
  1437. case CB_COLOR9_VIEW:
  1438. case CB_COLOR10_VIEW:
  1439. case CB_COLOR11_VIEW:
  1440. tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
  1441. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1442. track->cb_dirty = true;
  1443. break;
  1444. case CB_COLOR0_INFO:
  1445. case CB_COLOR1_INFO:
  1446. case CB_COLOR2_INFO:
  1447. case CB_COLOR3_INFO:
  1448. case CB_COLOR4_INFO:
  1449. case CB_COLOR5_INFO:
  1450. case CB_COLOR6_INFO:
  1451. case CB_COLOR7_INFO:
  1452. tmp = (reg - CB_COLOR0_INFO) / 0x3c;
  1453. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1454. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1455. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1456. if (r) {
  1457. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1458. "0x%04X\n", reg);
  1459. return -EINVAL;
  1460. }
  1461. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1462. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1463. }
  1464. track->cb_dirty = true;
  1465. break;
  1466. case CB_COLOR8_INFO:
  1467. case CB_COLOR9_INFO:
  1468. case CB_COLOR10_INFO:
  1469. case CB_COLOR11_INFO:
  1470. tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
  1471. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1472. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1473. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1474. if (r) {
  1475. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1476. "0x%04X\n", reg);
  1477. return -EINVAL;
  1478. }
  1479. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1480. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  1481. }
  1482. track->cb_dirty = true;
  1483. break;
  1484. case CB_COLOR0_PITCH:
  1485. case CB_COLOR1_PITCH:
  1486. case CB_COLOR2_PITCH:
  1487. case CB_COLOR3_PITCH:
  1488. case CB_COLOR4_PITCH:
  1489. case CB_COLOR5_PITCH:
  1490. case CB_COLOR6_PITCH:
  1491. case CB_COLOR7_PITCH:
  1492. tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
  1493. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1494. track->cb_dirty = true;
  1495. break;
  1496. case CB_COLOR8_PITCH:
  1497. case CB_COLOR9_PITCH:
  1498. case CB_COLOR10_PITCH:
  1499. case CB_COLOR11_PITCH:
  1500. tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
  1501. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1502. track->cb_dirty = true;
  1503. break;
  1504. case CB_COLOR0_SLICE:
  1505. case CB_COLOR1_SLICE:
  1506. case CB_COLOR2_SLICE:
  1507. case CB_COLOR3_SLICE:
  1508. case CB_COLOR4_SLICE:
  1509. case CB_COLOR5_SLICE:
  1510. case CB_COLOR6_SLICE:
  1511. case CB_COLOR7_SLICE:
  1512. tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
  1513. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1514. track->cb_color_slice_idx[tmp] = idx;
  1515. track->cb_dirty = true;
  1516. break;
  1517. case CB_COLOR8_SLICE:
  1518. case CB_COLOR9_SLICE:
  1519. case CB_COLOR10_SLICE:
  1520. case CB_COLOR11_SLICE:
  1521. tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
  1522. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1523. track->cb_color_slice_idx[tmp] = idx;
  1524. track->cb_dirty = true;
  1525. break;
  1526. case CB_COLOR0_ATTRIB:
  1527. case CB_COLOR1_ATTRIB:
  1528. case CB_COLOR2_ATTRIB:
  1529. case CB_COLOR3_ATTRIB:
  1530. case CB_COLOR4_ATTRIB:
  1531. case CB_COLOR5_ATTRIB:
  1532. case CB_COLOR6_ATTRIB:
  1533. case CB_COLOR7_ATTRIB:
  1534. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1535. if (r) {
  1536. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1537. "0x%04X\n", reg);
  1538. return -EINVAL;
  1539. }
  1540. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1541. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1542. unsigned bankw, bankh, mtaspect, tile_split;
  1543. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1544. &bankw, &bankh, &mtaspect,
  1545. &tile_split);
  1546. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1547. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1548. CB_BANK_WIDTH(bankw) |
  1549. CB_BANK_HEIGHT(bankh) |
  1550. CB_MACRO_TILE_ASPECT(mtaspect);
  1551. }
  1552. }
  1553. tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
  1554. track->cb_color_attrib[tmp] = ib[idx];
  1555. track->cb_dirty = true;
  1556. break;
  1557. case CB_COLOR8_ATTRIB:
  1558. case CB_COLOR9_ATTRIB:
  1559. case CB_COLOR10_ATTRIB:
  1560. case CB_COLOR11_ATTRIB:
  1561. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1562. if (r) {
  1563. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1564. "0x%04X\n", reg);
  1565. return -EINVAL;
  1566. }
  1567. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1568. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1569. unsigned bankw, bankh, mtaspect, tile_split;
  1570. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  1571. &bankw, &bankh, &mtaspect,
  1572. &tile_split);
  1573. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1574. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1575. CB_BANK_WIDTH(bankw) |
  1576. CB_BANK_HEIGHT(bankh) |
  1577. CB_MACRO_TILE_ASPECT(mtaspect);
  1578. }
  1579. }
  1580. tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
  1581. track->cb_color_attrib[tmp] = ib[idx];
  1582. track->cb_dirty = true;
  1583. break;
  1584. case CB_COLOR0_FMASK:
  1585. case CB_COLOR1_FMASK:
  1586. case CB_COLOR2_FMASK:
  1587. case CB_COLOR3_FMASK:
  1588. case CB_COLOR4_FMASK:
  1589. case CB_COLOR5_FMASK:
  1590. case CB_COLOR6_FMASK:
  1591. case CB_COLOR7_FMASK:
  1592. tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
  1593. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1594. if (r) {
  1595. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1596. return -EINVAL;
  1597. }
  1598. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1599. track->cb_color_fmask_bo[tmp] = reloc->robj;
  1600. break;
  1601. case CB_COLOR0_CMASK:
  1602. case CB_COLOR1_CMASK:
  1603. case CB_COLOR2_CMASK:
  1604. case CB_COLOR3_CMASK:
  1605. case CB_COLOR4_CMASK:
  1606. case CB_COLOR5_CMASK:
  1607. case CB_COLOR6_CMASK:
  1608. case CB_COLOR7_CMASK:
  1609. tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
  1610. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1611. if (r) {
  1612. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1613. return -EINVAL;
  1614. }
  1615. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1616. track->cb_color_cmask_bo[tmp] = reloc->robj;
  1617. break;
  1618. case CB_COLOR0_FMASK_SLICE:
  1619. case CB_COLOR1_FMASK_SLICE:
  1620. case CB_COLOR2_FMASK_SLICE:
  1621. case CB_COLOR3_FMASK_SLICE:
  1622. case CB_COLOR4_FMASK_SLICE:
  1623. case CB_COLOR5_FMASK_SLICE:
  1624. case CB_COLOR6_FMASK_SLICE:
  1625. case CB_COLOR7_FMASK_SLICE:
  1626. tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
  1627. track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1628. break;
  1629. case CB_COLOR0_CMASK_SLICE:
  1630. case CB_COLOR1_CMASK_SLICE:
  1631. case CB_COLOR2_CMASK_SLICE:
  1632. case CB_COLOR3_CMASK_SLICE:
  1633. case CB_COLOR4_CMASK_SLICE:
  1634. case CB_COLOR5_CMASK_SLICE:
  1635. case CB_COLOR6_CMASK_SLICE:
  1636. case CB_COLOR7_CMASK_SLICE:
  1637. tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
  1638. track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1639. break;
  1640. case CB_COLOR0_BASE:
  1641. case CB_COLOR1_BASE:
  1642. case CB_COLOR2_BASE:
  1643. case CB_COLOR3_BASE:
  1644. case CB_COLOR4_BASE:
  1645. case CB_COLOR5_BASE:
  1646. case CB_COLOR6_BASE:
  1647. case CB_COLOR7_BASE:
  1648. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1649. if (r) {
  1650. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1651. "0x%04X\n", reg);
  1652. return -EINVAL;
  1653. }
  1654. tmp = (reg - CB_COLOR0_BASE) / 0x3c;
  1655. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1656. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1657. track->cb_color_bo[tmp] = reloc->robj;
  1658. track->cb_dirty = true;
  1659. break;
  1660. case CB_COLOR8_BASE:
  1661. case CB_COLOR9_BASE:
  1662. case CB_COLOR10_BASE:
  1663. case CB_COLOR11_BASE:
  1664. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1665. if (r) {
  1666. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1667. "0x%04X\n", reg);
  1668. return -EINVAL;
  1669. }
  1670. tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
  1671. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1672. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1673. track->cb_color_bo[tmp] = reloc->robj;
  1674. track->cb_dirty = true;
  1675. break;
  1676. case DB_HTILE_DATA_BASE:
  1677. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1678. if (r) {
  1679. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1680. "0x%04X\n", reg);
  1681. return -EINVAL;
  1682. }
  1683. track->htile_offset = radeon_get_ib_value(p, idx);
  1684. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1685. track->htile_bo = reloc->robj;
  1686. track->db_dirty = true;
  1687. break;
  1688. case DB_HTILE_SURFACE:
  1689. /* 8x8 only */
  1690. track->htile_surface = radeon_get_ib_value(p, idx);
  1691. track->db_dirty = true;
  1692. break;
  1693. case CB_IMMED0_BASE:
  1694. case CB_IMMED1_BASE:
  1695. case CB_IMMED2_BASE:
  1696. case CB_IMMED3_BASE:
  1697. case CB_IMMED4_BASE:
  1698. case CB_IMMED5_BASE:
  1699. case CB_IMMED6_BASE:
  1700. case CB_IMMED7_BASE:
  1701. case CB_IMMED8_BASE:
  1702. case CB_IMMED9_BASE:
  1703. case CB_IMMED10_BASE:
  1704. case CB_IMMED11_BASE:
  1705. case SQ_PGM_START_FS:
  1706. case SQ_PGM_START_ES:
  1707. case SQ_PGM_START_VS:
  1708. case SQ_PGM_START_GS:
  1709. case SQ_PGM_START_PS:
  1710. case SQ_PGM_START_HS:
  1711. case SQ_PGM_START_LS:
  1712. case SQ_CONST_MEM_BASE:
  1713. case SQ_ALU_CONST_CACHE_GS_0:
  1714. case SQ_ALU_CONST_CACHE_GS_1:
  1715. case SQ_ALU_CONST_CACHE_GS_2:
  1716. case SQ_ALU_CONST_CACHE_GS_3:
  1717. case SQ_ALU_CONST_CACHE_GS_4:
  1718. case SQ_ALU_CONST_CACHE_GS_5:
  1719. case SQ_ALU_CONST_CACHE_GS_6:
  1720. case SQ_ALU_CONST_CACHE_GS_7:
  1721. case SQ_ALU_CONST_CACHE_GS_8:
  1722. case SQ_ALU_CONST_CACHE_GS_9:
  1723. case SQ_ALU_CONST_CACHE_GS_10:
  1724. case SQ_ALU_CONST_CACHE_GS_11:
  1725. case SQ_ALU_CONST_CACHE_GS_12:
  1726. case SQ_ALU_CONST_CACHE_GS_13:
  1727. case SQ_ALU_CONST_CACHE_GS_14:
  1728. case SQ_ALU_CONST_CACHE_GS_15:
  1729. case SQ_ALU_CONST_CACHE_PS_0:
  1730. case SQ_ALU_CONST_CACHE_PS_1:
  1731. case SQ_ALU_CONST_CACHE_PS_2:
  1732. case SQ_ALU_CONST_CACHE_PS_3:
  1733. case SQ_ALU_CONST_CACHE_PS_4:
  1734. case SQ_ALU_CONST_CACHE_PS_5:
  1735. case SQ_ALU_CONST_CACHE_PS_6:
  1736. case SQ_ALU_CONST_CACHE_PS_7:
  1737. case SQ_ALU_CONST_CACHE_PS_8:
  1738. case SQ_ALU_CONST_CACHE_PS_9:
  1739. case SQ_ALU_CONST_CACHE_PS_10:
  1740. case SQ_ALU_CONST_CACHE_PS_11:
  1741. case SQ_ALU_CONST_CACHE_PS_12:
  1742. case SQ_ALU_CONST_CACHE_PS_13:
  1743. case SQ_ALU_CONST_CACHE_PS_14:
  1744. case SQ_ALU_CONST_CACHE_PS_15:
  1745. case SQ_ALU_CONST_CACHE_VS_0:
  1746. case SQ_ALU_CONST_CACHE_VS_1:
  1747. case SQ_ALU_CONST_CACHE_VS_2:
  1748. case SQ_ALU_CONST_CACHE_VS_3:
  1749. case SQ_ALU_CONST_CACHE_VS_4:
  1750. case SQ_ALU_CONST_CACHE_VS_5:
  1751. case SQ_ALU_CONST_CACHE_VS_6:
  1752. case SQ_ALU_CONST_CACHE_VS_7:
  1753. case SQ_ALU_CONST_CACHE_VS_8:
  1754. case SQ_ALU_CONST_CACHE_VS_9:
  1755. case SQ_ALU_CONST_CACHE_VS_10:
  1756. case SQ_ALU_CONST_CACHE_VS_11:
  1757. case SQ_ALU_CONST_CACHE_VS_12:
  1758. case SQ_ALU_CONST_CACHE_VS_13:
  1759. case SQ_ALU_CONST_CACHE_VS_14:
  1760. case SQ_ALU_CONST_CACHE_VS_15:
  1761. case SQ_ALU_CONST_CACHE_HS_0:
  1762. case SQ_ALU_CONST_CACHE_HS_1:
  1763. case SQ_ALU_CONST_CACHE_HS_2:
  1764. case SQ_ALU_CONST_CACHE_HS_3:
  1765. case SQ_ALU_CONST_CACHE_HS_4:
  1766. case SQ_ALU_CONST_CACHE_HS_5:
  1767. case SQ_ALU_CONST_CACHE_HS_6:
  1768. case SQ_ALU_CONST_CACHE_HS_7:
  1769. case SQ_ALU_CONST_CACHE_HS_8:
  1770. case SQ_ALU_CONST_CACHE_HS_9:
  1771. case SQ_ALU_CONST_CACHE_HS_10:
  1772. case SQ_ALU_CONST_CACHE_HS_11:
  1773. case SQ_ALU_CONST_CACHE_HS_12:
  1774. case SQ_ALU_CONST_CACHE_HS_13:
  1775. case SQ_ALU_CONST_CACHE_HS_14:
  1776. case SQ_ALU_CONST_CACHE_HS_15:
  1777. case SQ_ALU_CONST_CACHE_LS_0:
  1778. case SQ_ALU_CONST_CACHE_LS_1:
  1779. case SQ_ALU_CONST_CACHE_LS_2:
  1780. case SQ_ALU_CONST_CACHE_LS_3:
  1781. case SQ_ALU_CONST_CACHE_LS_4:
  1782. case SQ_ALU_CONST_CACHE_LS_5:
  1783. case SQ_ALU_CONST_CACHE_LS_6:
  1784. case SQ_ALU_CONST_CACHE_LS_7:
  1785. case SQ_ALU_CONST_CACHE_LS_8:
  1786. case SQ_ALU_CONST_CACHE_LS_9:
  1787. case SQ_ALU_CONST_CACHE_LS_10:
  1788. case SQ_ALU_CONST_CACHE_LS_11:
  1789. case SQ_ALU_CONST_CACHE_LS_12:
  1790. case SQ_ALU_CONST_CACHE_LS_13:
  1791. case SQ_ALU_CONST_CACHE_LS_14:
  1792. case SQ_ALU_CONST_CACHE_LS_15:
  1793. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1794. if (r) {
  1795. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1796. "0x%04X\n", reg);
  1797. return -EINVAL;
  1798. }
  1799. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1800. break;
  1801. case SX_MEMORY_EXPORT_BASE:
  1802. if (p->rdev->family >= CHIP_CAYMAN) {
  1803. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1804. "0x%04X\n", reg);
  1805. return -EINVAL;
  1806. }
  1807. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1808. if (r) {
  1809. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1810. "0x%04X\n", reg);
  1811. return -EINVAL;
  1812. }
  1813. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1814. break;
  1815. case CAYMAN_SX_SCATTER_EXPORT_BASE:
  1816. if (p->rdev->family < CHIP_CAYMAN) {
  1817. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1818. "0x%04X\n", reg);
  1819. return -EINVAL;
  1820. }
  1821. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1822. if (r) {
  1823. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1824. "0x%04X\n", reg);
  1825. return -EINVAL;
  1826. }
  1827. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1828. break;
  1829. case SX_MISC:
  1830. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1831. break;
  1832. default:
  1833. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1834. return -EINVAL;
  1835. }
  1836. return 0;
  1837. }
  1838. static bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1839. {
  1840. u32 last_reg, m, i;
  1841. if (p->rdev->family >= CHIP_CAYMAN)
  1842. last_reg = ARRAY_SIZE(cayman_reg_safe_bm);
  1843. else
  1844. last_reg = ARRAY_SIZE(evergreen_reg_safe_bm);
  1845. i = (reg >> 7);
  1846. if (i >= last_reg) {
  1847. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1848. return false;
  1849. }
  1850. m = 1 << ((reg >> 2) & 31);
  1851. if (p->rdev->family >= CHIP_CAYMAN) {
  1852. if (!(cayman_reg_safe_bm[i] & m))
  1853. return true;
  1854. } else {
  1855. if (!(evergreen_reg_safe_bm[i] & m))
  1856. return true;
  1857. }
  1858. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1859. return false;
  1860. }
  1861. static int evergreen_packet3_check(struct radeon_cs_parser *p,
  1862. struct radeon_cs_packet *pkt)
  1863. {
  1864. struct radeon_cs_reloc *reloc;
  1865. struct evergreen_cs_track *track;
  1866. volatile u32 *ib;
  1867. unsigned idx;
  1868. unsigned i;
  1869. unsigned start_reg, end_reg, reg;
  1870. int r;
  1871. u32 idx_value;
  1872. track = (struct evergreen_cs_track *)p->track;
  1873. ib = p->ib.ptr;
  1874. idx = pkt->idx + 1;
  1875. idx_value = radeon_get_ib_value(p, idx);
  1876. switch (pkt->opcode) {
  1877. case PACKET3_SET_PREDICATION:
  1878. {
  1879. int pred_op;
  1880. int tmp;
  1881. uint64_t offset;
  1882. if (pkt->count != 1) {
  1883. DRM_ERROR("bad SET PREDICATION\n");
  1884. return -EINVAL;
  1885. }
  1886. tmp = radeon_get_ib_value(p, idx + 1);
  1887. pred_op = (tmp >> 16) & 0x7;
  1888. /* for the clear predicate operation */
  1889. if (pred_op == 0)
  1890. return 0;
  1891. if (pred_op > 2) {
  1892. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1893. return -EINVAL;
  1894. }
  1895. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1896. if (r) {
  1897. DRM_ERROR("bad SET PREDICATION\n");
  1898. return -EINVAL;
  1899. }
  1900. offset = reloc->lobj.gpu_offset +
  1901. (idx_value & 0xfffffff0) +
  1902. ((u64)(tmp & 0xff) << 32);
  1903. ib[idx + 0] = offset;
  1904. ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1905. }
  1906. break;
  1907. case PACKET3_CONTEXT_CONTROL:
  1908. if (pkt->count != 1) {
  1909. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1910. return -EINVAL;
  1911. }
  1912. break;
  1913. case PACKET3_INDEX_TYPE:
  1914. case PACKET3_NUM_INSTANCES:
  1915. case PACKET3_CLEAR_STATE:
  1916. if (pkt->count) {
  1917. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1918. return -EINVAL;
  1919. }
  1920. break;
  1921. case CAYMAN_PACKET3_DEALLOC_STATE:
  1922. if (p->rdev->family < CHIP_CAYMAN) {
  1923. DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
  1924. return -EINVAL;
  1925. }
  1926. if (pkt->count) {
  1927. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1928. return -EINVAL;
  1929. }
  1930. break;
  1931. case PACKET3_INDEX_BASE:
  1932. {
  1933. uint64_t offset;
  1934. if (pkt->count != 1) {
  1935. DRM_ERROR("bad INDEX_BASE\n");
  1936. return -EINVAL;
  1937. }
  1938. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1939. if (r) {
  1940. DRM_ERROR("bad INDEX_BASE\n");
  1941. return -EINVAL;
  1942. }
  1943. offset = reloc->lobj.gpu_offset +
  1944. idx_value +
  1945. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1946. ib[idx+0] = offset;
  1947. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1948. r = evergreen_cs_track_check(p);
  1949. if (r) {
  1950. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1951. return r;
  1952. }
  1953. break;
  1954. }
  1955. case PACKET3_DRAW_INDEX:
  1956. {
  1957. uint64_t offset;
  1958. if (pkt->count != 3) {
  1959. DRM_ERROR("bad DRAW_INDEX\n");
  1960. return -EINVAL;
  1961. }
  1962. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1963. if (r) {
  1964. DRM_ERROR("bad DRAW_INDEX\n");
  1965. return -EINVAL;
  1966. }
  1967. offset = reloc->lobj.gpu_offset +
  1968. idx_value +
  1969. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1970. ib[idx+0] = offset;
  1971. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1972. r = evergreen_cs_track_check(p);
  1973. if (r) {
  1974. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1975. return r;
  1976. }
  1977. break;
  1978. }
  1979. case PACKET3_DRAW_INDEX_2:
  1980. {
  1981. uint64_t offset;
  1982. if (pkt->count != 4) {
  1983. DRM_ERROR("bad DRAW_INDEX_2\n");
  1984. return -EINVAL;
  1985. }
  1986. r = evergreen_cs_packet_next_reloc(p, &reloc);
  1987. if (r) {
  1988. DRM_ERROR("bad DRAW_INDEX_2\n");
  1989. return -EINVAL;
  1990. }
  1991. offset = reloc->lobj.gpu_offset +
  1992. radeon_get_ib_value(p, idx+1) +
  1993. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1994. ib[idx+1] = offset;
  1995. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1996. r = evergreen_cs_track_check(p);
  1997. if (r) {
  1998. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1999. return r;
  2000. }
  2001. break;
  2002. }
  2003. case PACKET3_DRAW_INDEX_AUTO:
  2004. if (pkt->count != 1) {
  2005. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  2006. return -EINVAL;
  2007. }
  2008. r = evergreen_cs_track_check(p);
  2009. if (r) {
  2010. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  2011. return r;
  2012. }
  2013. break;
  2014. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2015. if (pkt->count != 2) {
  2016. DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
  2017. return -EINVAL;
  2018. }
  2019. r = evergreen_cs_track_check(p);
  2020. if (r) {
  2021. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  2022. return r;
  2023. }
  2024. break;
  2025. case PACKET3_DRAW_INDEX_IMMD:
  2026. if (pkt->count < 2) {
  2027. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  2028. return -EINVAL;
  2029. }
  2030. r = evergreen_cs_track_check(p);
  2031. if (r) {
  2032. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2033. return r;
  2034. }
  2035. break;
  2036. case PACKET3_DRAW_INDEX_OFFSET:
  2037. if (pkt->count != 2) {
  2038. DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
  2039. return -EINVAL;
  2040. }
  2041. r = evergreen_cs_track_check(p);
  2042. if (r) {
  2043. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2044. return r;
  2045. }
  2046. break;
  2047. case PACKET3_DRAW_INDEX_OFFSET_2:
  2048. if (pkt->count != 3) {
  2049. DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
  2050. return -EINVAL;
  2051. }
  2052. r = evergreen_cs_track_check(p);
  2053. if (r) {
  2054. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2055. return r;
  2056. }
  2057. break;
  2058. case PACKET3_DISPATCH_DIRECT:
  2059. if (pkt->count != 3) {
  2060. DRM_ERROR("bad DISPATCH_DIRECT\n");
  2061. return -EINVAL;
  2062. }
  2063. r = evergreen_cs_track_check(p);
  2064. if (r) {
  2065. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  2066. return r;
  2067. }
  2068. break;
  2069. case PACKET3_DISPATCH_INDIRECT:
  2070. if (pkt->count != 1) {
  2071. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  2072. return -EINVAL;
  2073. }
  2074. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2075. if (r) {
  2076. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  2077. return -EINVAL;
  2078. }
  2079. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  2080. r = evergreen_cs_track_check(p);
  2081. if (r) {
  2082. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  2083. return r;
  2084. }
  2085. break;
  2086. case PACKET3_WAIT_REG_MEM:
  2087. if (pkt->count != 5) {
  2088. DRM_ERROR("bad WAIT_REG_MEM\n");
  2089. return -EINVAL;
  2090. }
  2091. /* bit 4 is reg (0) or mem (1) */
  2092. if (idx_value & 0x10) {
  2093. uint64_t offset;
  2094. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2095. if (r) {
  2096. DRM_ERROR("bad WAIT_REG_MEM\n");
  2097. return -EINVAL;
  2098. }
  2099. offset = reloc->lobj.gpu_offset +
  2100. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2101. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2102. ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffffc);
  2103. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2104. }
  2105. break;
  2106. case PACKET3_SURFACE_SYNC:
  2107. if (pkt->count != 3) {
  2108. DRM_ERROR("bad SURFACE_SYNC\n");
  2109. return -EINVAL;
  2110. }
  2111. /* 0xffffffff/0x0 is flush all cache flag */
  2112. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  2113. radeon_get_ib_value(p, idx + 2) != 0) {
  2114. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2115. if (r) {
  2116. DRM_ERROR("bad SURFACE_SYNC\n");
  2117. return -EINVAL;
  2118. }
  2119. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2120. }
  2121. break;
  2122. case PACKET3_EVENT_WRITE:
  2123. if (pkt->count != 2 && pkt->count != 0) {
  2124. DRM_ERROR("bad EVENT_WRITE\n");
  2125. return -EINVAL;
  2126. }
  2127. if (pkt->count) {
  2128. uint64_t offset;
  2129. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2130. if (r) {
  2131. DRM_ERROR("bad EVENT_WRITE\n");
  2132. return -EINVAL;
  2133. }
  2134. offset = reloc->lobj.gpu_offset +
  2135. (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
  2136. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2137. ib[idx+1] = offset & 0xfffffff8;
  2138. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2139. }
  2140. break;
  2141. case PACKET3_EVENT_WRITE_EOP:
  2142. {
  2143. uint64_t offset;
  2144. if (pkt->count != 4) {
  2145. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2146. return -EINVAL;
  2147. }
  2148. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2149. if (r) {
  2150. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2151. return -EINVAL;
  2152. }
  2153. offset = reloc->lobj.gpu_offset +
  2154. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2155. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2156. ib[idx+1] = offset & 0xfffffffc;
  2157. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2158. break;
  2159. }
  2160. case PACKET3_EVENT_WRITE_EOS:
  2161. {
  2162. uint64_t offset;
  2163. if (pkt->count != 3) {
  2164. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2165. return -EINVAL;
  2166. }
  2167. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2168. if (r) {
  2169. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2170. return -EINVAL;
  2171. }
  2172. offset = reloc->lobj.gpu_offset +
  2173. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2174. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2175. ib[idx+1] = offset & 0xfffffffc;
  2176. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2177. break;
  2178. }
  2179. case PACKET3_SET_CONFIG_REG:
  2180. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2181. end_reg = 4 * pkt->count + start_reg - 4;
  2182. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2183. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2184. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2185. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2186. return -EINVAL;
  2187. }
  2188. for (i = 0; i < pkt->count; i++) {
  2189. reg = start_reg + (4 * i);
  2190. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2191. if (r)
  2192. return r;
  2193. }
  2194. break;
  2195. case PACKET3_SET_CONTEXT_REG:
  2196. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
  2197. end_reg = 4 * pkt->count + start_reg - 4;
  2198. if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
  2199. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  2200. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  2201. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  2202. return -EINVAL;
  2203. }
  2204. for (i = 0; i < pkt->count; i++) {
  2205. reg = start_reg + (4 * i);
  2206. r = evergreen_cs_check_reg(p, reg, idx+1+i);
  2207. if (r)
  2208. return r;
  2209. }
  2210. break;
  2211. case PACKET3_SET_RESOURCE:
  2212. if (pkt->count % 8) {
  2213. DRM_ERROR("bad SET_RESOURCE\n");
  2214. return -EINVAL;
  2215. }
  2216. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
  2217. end_reg = 4 * pkt->count + start_reg - 4;
  2218. if ((start_reg < PACKET3_SET_RESOURCE_START) ||
  2219. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  2220. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  2221. DRM_ERROR("bad SET_RESOURCE\n");
  2222. return -EINVAL;
  2223. }
  2224. for (i = 0; i < (pkt->count / 8); i++) {
  2225. struct radeon_bo *texture, *mipmap;
  2226. u32 toffset, moffset;
  2227. u32 size, offset, mip_address, tex_dim;
  2228. switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
  2229. case SQ_TEX_VTX_VALID_TEXTURE:
  2230. /* tex base */
  2231. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2232. if (r) {
  2233. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2234. return -EINVAL;
  2235. }
  2236. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  2237. ib[idx+1+(i*8)+1] |=
  2238. TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->lobj.tiling_flags));
  2239. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  2240. unsigned bankw, bankh, mtaspect, tile_split;
  2241. evergreen_tiling_fields(reloc->lobj.tiling_flags,
  2242. &bankw, &bankh, &mtaspect,
  2243. &tile_split);
  2244. ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
  2245. ib[idx+1+(i*8)+7] |=
  2246. TEX_BANK_WIDTH(bankw) |
  2247. TEX_BANK_HEIGHT(bankh) |
  2248. MACRO_TILE_ASPECT(mtaspect) |
  2249. TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  2250. }
  2251. }
  2252. texture = reloc->robj;
  2253. toffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2254. /* tex mip base */
  2255. tex_dim = ib[idx+1+(i*8)+0] & 0x7;
  2256. mip_address = ib[idx+1+(i*8)+3];
  2257. if ((tex_dim == SQ_TEX_DIM_2D_MSAA || tex_dim == SQ_TEX_DIM_2D_ARRAY_MSAA) &&
  2258. !mip_address &&
  2259. !evergreen_cs_packet_next_is_pkt3_nop(p)) {
  2260. /* MIP_ADDRESS should point to FMASK for an MSAA texture.
  2261. * It should be 0 if FMASK is disabled. */
  2262. moffset = 0;
  2263. mipmap = NULL;
  2264. } else {
  2265. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2266. if (r) {
  2267. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2268. return -EINVAL;
  2269. }
  2270. moffset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  2271. mipmap = reloc->robj;
  2272. }
  2273. r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
  2274. if (r)
  2275. return r;
  2276. ib[idx+1+(i*8)+2] += toffset;
  2277. ib[idx+1+(i*8)+3] += moffset;
  2278. break;
  2279. case SQ_TEX_VTX_VALID_BUFFER:
  2280. {
  2281. uint64_t offset64;
  2282. /* vtx base */
  2283. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2284. if (r) {
  2285. DRM_ERROR("bad SET_RESOURCE (vtx)\n");
  2286. return -EINVAL;
  2287. }
  2288. offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
  2289. size = radeon_get_ib_value(p, idx+1+(i*8)+1);
  2290. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  2291. /* force size to size of the buffer */
  2292. dev_warn(p->dev, "vbo resource seems too big for the bo\n");
  2293. ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj) - offset;
  2294. }
  2295. offset64 = reloc->lobj.gpu_offset + offset;
  2296. ib[idx+1+(i*8)+0] = offset64;
  2297. ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
  2298. (upper_32_bits(offset64) & 0xff);
  2299. break;
  2300. }
  2301. case SQ_TEX_VTX_INVALID_TEXTURE:
  2302. case SQ_TEX_VTX_INVALID_BUFFER:
  2303. default:
  2304. DRM_ERROR("bad SET_RESOURCE\n");
  2305. return -EINVAL;
  2306. }
  2307. }
  2308. break;
  2309. case PACKET3_SET_ALU_CONST:
  2310. /* XXX fix me ALU const buffers only */
  2311. break;
  2312. case PACKET3_SET_BOOL_CONST:
  2313. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
  2314. end_reg = 4 * pkt->count + start_reg - 4;
  2315. if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
  2316. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  2317. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  2318. DRM_ERROR("bad SET_BOOL_CONST\n");
  2319. return -EINVAL;
  2320. }
  2321. break;
  2322. case PACKET3_SET_LOOP_CONST:
  2323. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
  2324. end_reg = 4 * pkt->count + start_reg - 4;
  2325. if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
  2326. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  2327. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  2328. DRM_ERROR("bad SET_LOOP_CONST\n");
  2329. return -EINVAL;
  2330. }
  2331. break;
  2332. case PACKET3_SET_CTL_CONST:
  2333. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
  2334. end_reg = 4 * pkt->count + start_reg - 4;
  2335. if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
  2336. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  2337. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  2338. DRM_ERROR("bad SET_CTL_CONST\n");
  2339. return -EINVAL;
  2340. }
  2341. break;
  2342. case PACKET3_SET_SAMPLER:
  2343. if (pkt->count % 3) {
  2344. DRM_ERROR("bad SET_SAMPLER\n");
  2345. return -EINVAL;
  2346. }
  2347. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
  2348. end_reg = 4 * pkt->count + start_reg - 4;
  2349. if ((start_reg < PACKET3_SET_SAMPLER_START) ||
  2350. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  2351. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  2352. DRM_ERROR("bad SET_SAMPLER\n");
  2353. return -EINVAL;
  2354. }
  2355. break;
  2356. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2357. if (pkt->count != 4) {
  2358. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2359. return -EINVAL;
  2360. }
  2361. /* Updating memory at DST_ADDRESS. */
  2362. if (idx_value & 0x1) {
  2363. u64 offset;
  2364. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2365. if (r) {
  2366. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2367. return -EINVAL;
  2368. }
  2369. offset = radeon_get_ib_value(p, idx+1);
  2370. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2371. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2372. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2373. offset + 4, radeon_bo_size(reloc->robj));
  2374. return -EINVAL;
  2375. }
  2376. offset += reloc->lobj.gpu_offset;
  2377. ib[idx+1] = offset;
  2378. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2379. }
  2380. /* Reading data from SRC_ADDRESS. */
  2381. if (((idx_value >> 1) & 0x3) == 2) {
  2382. u64 offset;
  2383. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2384. if (r) {
  2385. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2386. return -EINVAL;
  2387. }
  2388. offset = radeon_get_ib_value(p, idx+3);
  2389. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2390. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2391. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2392. offset + 4, radeon_bo_size(reloc->robj));
  2393. return -EINVAL;
  2394. }
  2395. offset += reloc->lobj.gpu_offset;
  2396. ib[idx+3] = offset;
  2397. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2398. }
  2399. break;
  2400. case PACKET3_COPY_DW:
  2401. if (pkt->count != 4) {
  2402. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2403. return -EINVAL;
  2404. }
  2405. if (idx_value & 0x1) {
  2406. u64 offset;
  2407. /* SRC is memory. */
  2408. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2409. if (r) {
  2410. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2411. return -EINVAL;
  2412. }
  2413. offset = radeon_get_ib_value(p, idx+1);
  2414. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2415. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2416. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2417. offset + 4, radeon_bo_size(reloc->robj));
  2418. return -EINVAL;
  2419. }
  2420. offset += reloc->lobj.gpu_offset;
  2421. ib[idx+1] = offset;
  2422. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2423. } else {
  2424. /* SRC is a reg. */
  2425. reg = radeon_get_ib_value(p, idx+1) << 2;
  2426. if (!evergreen_is_safe_reg(p, reg, idx+1))
  2427. return -EINVAL;
  2428. }
  2429. if (idx_value & 0x2) {
  2430. u64 offset;
  2431. /* DST is memory. */
  2432. r = evergreen_cs_packet_next_reloc(p, &reloc);
  2433. if (r) {
  2434. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2435. return -EINVAL;
  2436. }
  2437. offset = radeon_get_ib_value(p, idx+3);
  2438. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2439. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2440. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2441. offset + 4, radeon_bo_size(reloc->robj));
  2442. return -EINVAL;
  2443. }
  2444. offset += reloc->lobj.gpu_offset;
  2445. ib[idx+3] = offset;
  2446. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2447. } else {
  2448. /* DST is a reg. */
  2449. reg = radeon_get_ib_value(p, idx+3) << 2;
  2450. if (!evergreen_is_safe_reg(p, reg, idx+3))
  2451. return -EINVAL;
  2452. }
  2453. break;
  2454. case PACKET3_NOP:
  2455. break;
  2456. default:
  2457. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2458. return -EINVAL;
  2459. }
  2460. return 0;
  2461. }
  2462. int evergreen_cs_parse(struct radeon_cs_parser *p)
  2463. {
  2464. struct radeon_cs_packet pkt;
  2465. struct evergreen_cs_track *track;
  2466. u32 tmp;
  2467. int r;
  2468. if (p->track == NULL) {
  2469. /* initialize tracker, we are in kms */
  2470. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2471. if (track == NULL)
  2472. return -ENOMEM;
  2473. evergreen_cs_track_init(track);
  2474. if (p->rdev->family >= CHIP_CAYMAN)
  2475. tmp = p->rdev->config.cayman.tile_config;
  2476. else
  2477. tmp = p->rdev->config.evergreen.tile_config;
  2478. switch (tmp & 0xf) {
  2479. case 0:
  2480. track->npipes = 1;
  2481. break;
  2482. case 1:
  2483. default:
  2484. track->npipes = 2;
  2485. break;
  2486. case 2:
  2487. track->npipes = 4;
  2488. break;
  2489. case 3:
  2490. track->npipes = 8;
  2491. break;
  2492. }
  2493. switch ((tmp & 0xf0) >> 4) {
  2494. case 0:
  2495. track->nbanks = 4;
  2496. break;
  2497. case 1:
  2498. default:
  2499. track->nbanks = 8;
  2500. break;
  2501. case 2:
  2502. track->nbanks = 16;
  2503. break;
  2504. }
  2505. switch ((tmp & 0xf00) >> 8) {
  2506. case 0:
  2507. track->group_size = 256;
  2508. break;
  2509. case 1:
  2510. default:
  2511. track->group_size = 512;
  2512. break;
  2513. }
  2514. switch ((tmp & 0xf000) >> 12) {
  2515. case 0:
  2516. track->row_size = 1;
  2517. break;
  2518. case 1:
  2519. default:
  2520. track->row_size = 2;
  2521. break;
  2522. case 2:
  2523. track->row_size = 4;
  2524. break;
  2525. }
  2526. p->track = track;
  2527. }
  2528. do {
  2529. r = evergreen_cs_packet_parse(p, &pkt, p->idx);
  2530. if (r) {
  2531. kfree(p->track);
  2532. p->track = NULL;
  2533. return r;
  2534. }
  2535. p->idx += pkt.count + 2;
  2536. switch (pkt.type) {
  2537. case PACKET_TYPE0:
  2538. r = evergreen_cs_parse_packet0(p, &pkt);
  2539. break;
  2540. case PACKET_TYPE2:
  2541. break;
  2542. case PACKET_TYPE3:
  2543. r = evergreen_packet3_check(p, &pkt);
  2544. break;
  2545. default:
  2546. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2547. kfree(p->track);
  2548. p->track = NULL;
  2549. return -EINVAL;
  2550. }
  2551. if (r) {
  2552. kfree(p->track);
  2553. p->track = NULL;
  2554. return r;
  2555. }
  2556. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2557. #if 0
  2558. for (r = 0; r < p->ib.length_dw; r++) {
  2559. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
  2560. mdelay(1);
  2561. }
  2562. #endif
  2563. kfree(p->track);
  2564. p->track = NULL;
  2565. return 0;
  2566. }
  2567. /* vm parser */
  2568. static bool evergreen_vm_reg_valid(u32 reg)
  2569. {
  2570. /* context regs are fine */
  2571. if (reg >= 0x28000)
  2572. return true;
  2573. /* check config regs */
  2574. switch (reg) {
  2575. case GRBM_GFX_INDEX:
  2576. case VGT_VTX_VECT_EJECT_REG:
  2577. case VGT_CACHE_INVALIDATION:
  2578. case VGT_GS_VERTEX_REUSE:
  2579. case VGT_PRIMITIVE_TYPE:
  2580. case VGT_INDEX_TYPE:
  2581. case VGT_NUM_INDICES:
  2582. case VGT_NUM_INSTANCES:
  2583. case VGT_COMPUTE_DIM_X:
  2584. case VGT_COMPUTE_DIM_Y:
  2585. case VGT_COMPUTE_DIM_Z:
  2586. case VGT_COMPUTE_START_X:
  2587. case VGT_COMPUTE_START_Y:
  2588. case VGT_COMPUTE_START_Z:
  2589. case VGT_COMPUTE_INDEX:
  2590. case VGT_COMPUTE_THREAD_GROUP_SIZE:
  2591. case VGT_HS_OFFCHIP_PARAM:
  2592. case PA_CL_ENHANCE:
  2593. case PA_SU_LINE_STIPPLE_VALUE:
  2594. case PA_SC_LINE_STIPPLE_STATE:
  2595. case PA_SC_ENHANCE:
  2596. case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
  2597. case SQ_DYN_GPR_SIMD_LOCK_EN:
  2598. case SQ_CONFIG:
  2599. case SQ_GPR_RESOURCE_MGMT_1:
  2600. case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
  2601. case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
  2602. case SQ_CONST_MEM_BASE:
  2603. case SQ_STATIC_THREAD_MGMT_1:
  2604. case SQ_STATIC_THREAD_MGMT_2:
  2605. case SQ_STATIC_THREAD_MGMT_3:
  2606. case SPI_CONFIG_CNTL:
  2607. case SPI_CONFIG_CNTL_1:
  2608. case TA_CNTL_AUX:
  2609. case DB_DEBUG:
  2610. case DB_DEBUG2:
  2611. case DB_DEBUG3:
  2612. case DB_DEBUG4:
  2613. case DB_WATERMARKS:
  2614. case TD_PS_BORDER_COLOR_INDEX:
  2615. case TD_PS_BORDER_COLOR_RED:
  2616. case TD_PS_BORDER_COLOR_GREEN:
  2617. case TD_PS_BORDER_COLOR_BLUE:
  2618. case TD_PS_BORDER_COLOR_ALPHA:
  2619. case TD_VS_BORDER_COLOR_INDEX:
  2620. case TD_VS_BORDER_COLOR_RED:
  2621. case TD_VS_BORDER_COLOR_GREEN:
  2622. case TD_VS_BORDER_COLOR_BLUE:
  2623. case TD_VS_BORDER_COLOR_ALPHA:
  2624. case TD_GS_BORDER_COLOR_INDEX:
  2625. case TD_GS_BORDER_COLOR_RED:
  2626. case TD_GS_BORDER_COLOR_GREEN:
  2627. case TD_GS_BORDER_COLOR_BLUE:
  2628. case TD_GS_BORDER_COLOR_ALPHA:
  2629. case TD_HS_BORDER_COLOR_INDEX:
  2630. case TD_HS_BORDER_COLOR_RED:
  2631. case TD_HS_BORDER_COLOR_GREEN:
  2632. case TD_HS_BORDER_COLOR_BLUE:
  2633. case TD_HS_BORDER_COLOR_ALPHA:
  2634. case TD_LS_BORDER_COLOR_INDEX:
  2635. case TD_LS_BORDER_COLOR_RED:
  2636. case TD_LS_BORDER_COLOR_GREEN:
  2637. case TD_LS_BORDER_COLOR_BLUE:
  2638. case TD_LS_BORDER_COLOR_ALPHA:
  2639. case TD_CS_BORDER_COLOR_INDEX:
  2640. case TD_CS_BORDER_COLOR_RED:
  2641. case TD_CS_BORDER_COLOR_GREEN:
  2642. case TD_CS_BORDER_COLOR_BLUE:
  2643. case TD_CS_BORDER_COLOR_ALPHA:
  2644. case SQ_ESGS_RING_SIZE:
  2645. case SQ_GSVS_RING_SIZE:
  2646. case SQ_ESTMP_RING_SIZE:
  2647. case SQ_GSTMP_RING_SIZE:
  2648. case SQ_HSTMP_RING_SIZE:
  2649. case SQ_LSTMP_RING_SIZE:
  2650. case SQ_PSTMP_RING_SIZE:
  2651. case SQ_VSTMP_RING_SIZE:
  2652. case SQ_ESGS_RING_ITEMSIZE:
  2653. case SQ_ESTMP_RING_ITEMSIZE:
  2654. case SQ_GSTMP_RING_ITEMSIZE:
  2655. case SQ_GSVS_RING_ITEMSIZE:
  2656. case SQ_GS_VERT_ITEMSIZE:
  2657. case SQ_GS_VERT_ITEMSIZE_1:
  2658. case SQ_GS_VERT_ITEMSIZE_2:
  2659. case SQ_GS_VERT_ITEMSIZE_3:
  2660. case SQ_GSVS_RING_OFFSET_1:
  2661. case SQ_GSVS_RING_OFFSET_2:
  2662. case SQ_GSVS_RING_OFFSET_3:
  2663. case SQ_HSTMP_RING_ITEMSIZE:
  2664. case SQ_LSTMP_RING_ITEMSIZE:
  2665. case SQ_PSTMP_RING_ITEMSIZE:
  2666. case SQ_VSTMP_RING_ITEMSIZE:
  2667. case VGT_TF_RING_SIZE:
  2668. case SQ_ESGS_RING_BASE:
  2669. case SQ_GSVS_RING_BASE:
  2670. case SQ_ESTMP_RING_BASE:
  2671. case SQ_GSTMP_RING_BASE:
  2672. case SQ_HSTMP_RING_BASE:
  2673. case SQ_LSTMP_RING_BASE:
  2674. case SQ_PSTMP_RING_BASE:
  2675. case SQ_VSTMP_RING_BASE:
  2676. case CAYMAN_VGT_OFFCHIP_LDS_BASE:
  2677. case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
  2678. return true;
  2679. default:
  2680. return false;
  2681. }
  2682. }
  2683. static int evergreen_vm_packet3_check(struct radeon_device *rdev,
  2684. u32 *ib, struct radeon_cs_packet *pkt)
  2685. {
  2686. u32 idx = pkt->idx + 1;
  2687. u32 idx_value = ib[idx];
  2688. u32 start_reg, end_reg, reg, i;
  2689. switch (pkt->opcode) {
  2690. case PACKET3_NOP:
  2691. case PACKET3_SET_BASE:
  2692. case PACKET3_CLEAR_STATE:
  2693. case PACKET3_INDEX_BUFFER_SIZE:
  2694. case PACKET3_DISPATCH_DIRECT:
  2695. case PACKET3_DISPATCH_INDIRECT:
  2696. case PACKET3_MODE_CONTROL:
  2697. case PACKET3_SET_PREDICATION:
  2698. case PACKET3_COND_EXEC:
  2699. case PACKET3_PRED_EXEC:
  2700. case PACKET3_DRAW_INDIRECT:
  2701. case PACKET3_DRAW_INDEX_INDIRECT:
  2702. case PACKET3_INDEX_BASE:
  2703. case PACKET3_DRAW_INDEX_2:
  2704. case PACKET3_CONTEXT_CONTROL:
  2705. case PACKET3_DRAW_INDEX_OFFSET:
  2706. case PACKET3_INDEX_TYPE:
  2707. case PACKET3_DRAW_INDEX:
  2708. case PACKET3_DRAW_INDEX_AUTO:
  2709. case PACKET3_DRAW_INDEX_IMMD:
  2710. case PACKET3_NUM_INSTANCES:
  2711. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2712. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2713. case PACKET3_DRAW_INDEX_OFFSET_2:
  2714. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2715. case PACKET3_MPEG_INDEX:
  2716. case PACKET3_WAIT_REG_MEM:
  2717. case PACKET3_MEM_WRITE:
  2718. case PACKET3_SURFACE_SYNC:
  2719. case PACKET3_EVENT_WRITE:
  2720. case PACKET3_EVENT_WRITE_EOP:
  2721. case PACKET3_EVENT_WRITE_EOS:
  2722. case PACKET3_SET_CONTEXT_REG:
  2723. case PACKET3_SET_BOOL_CONST:
  2724. case PACKET3_SET_LOOP_CONST:
  2725. case PACKET3_SET_RESOURCE:
  2726. case PACKET3_SET_SAMPLER:
  2727. case PACKET3_SET_CTL_CONST:
  2728. case PACKET3_SET_RESOURCE_OFFSET:
  2729. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2730. case PACKET3_SET_RESOURCE_INDIRECT:
  2731. case CAYMAN_PACKET3_DEALLOC_STATE:
  2732. break;
  2733. case PACKET3_COND_WRITE:
  2734. if (idx_value & 0x100) {
  2735. reg = ib[idx + 5] * 4;
  2736. if (!evergreen_vm_reg_valid(reg))
  2737. return -EINVAL;
  2738. }
  2739. break;
  2740. case PACKET3_COPY_DW:
  2741. if (idx_value & 0x2) {
  2742. reg = ib[idx + 3] * 4;
  2743. if (!evergreen_vm_reg_valid(reg))
  2744. return -EINVAL;
  2745. }
  2746. break;
  2747. case PACKET3_SET_CONFIG_REG:
  2748. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2749. end_reg = 4 * pkt->count + start_reg - 4;
  2750. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2751. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2752. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2753. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2754. return -EINVAL;
  2755. }
  2756. for (i = 0; i < pkt->count; i++) {
  2757. reg = start_reg + (4 * i);
  2758. if (!evergreen_vm_reg_valid(reg))
  2759. return -EINVAL;
  2760. }
  2761. break;
  2762. default:
  2763. return -EINVAL;
  2764. }
  2765. return 0;
  2766. }
  2767. int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2768. {
  2769. int ret = 0;
  2770. u32 idx = 0;
  2771. struct radeon_cs_packet pkt;
  2772. do {
  2773. pkt.idx = idx;
  2774. pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2775. pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2776. pkt.one_reg_wr = 0;
  2777. switch (pkt.type) {
  2778. case PACKET_TYPE0:
  2779. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2780. ret = -EINVAL;
  2781. break;
  2782. case PACKET_TYPE2:
  2783. idx += 1;
  2784. break;
  2785. case PACKET_TYPE3:
  2786. pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2787. ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
  2788. idx += pkt.count + 2;
  2789. break;
  2790. default:
  2791. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2792. ret = -EINVAL;
  2793. break;
  2794. }
  2795. if (ret)
  2796. break;
  2797. } while (idx < ib->length_dw);
  2798. return ret;
  2799. }