atombios_encoders.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. static u8
  34. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  35. {
  36. u8 backlight_level;
  37. u32 bios_2_scratch;
  38. if (rdev->family >= CHIP_R600)
  39. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  40. else
  41. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  42. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  43. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  44. return backlight_level;
  45. }
  46. static void
  47. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  48. u8 backlight_level)
  49. {
  50. u32 bios_2_scratch;
  51. if (rdev->family >= CHIP_R600)
  52. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  53. else
  54. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  55. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  56. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  57. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  58. if (rdev->family >= CHIP_R600)
  59. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  60. else
  61. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  62. }
  63. u8
  64. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  65. {
  66. struct drm_device *dev = radeon_encoder->base.dev;
  67. struct radeon_device *rdev = dev->dev_private;
  68. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  69. return 0;
  70. return radeon_atom_get_backlight_level_from_reg(rdev);
  71. }
  72. void
  73. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  74. {
  75. struct drm_encoder *encoder = &radeon_encoder->base;
  76. struct drm_device *dev = radeon_encoder->base.dev;
  77. struct radeon_device *rdev = dev->dev_private;
  78. struct radeon_encoder_atom_dig *dig;
  79. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  80. int index;
  81. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  82. return;
  83. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  84. radeon_encoder->enc_priv) {
  85. dig = radeon_encoder->enc_priv;
  86. dig->backlight_level = level;
  87. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  88. switch (radeon_encoder->encoder_id) {
  89. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  90. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  91. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  92. if (dig->backlight_level == 0) {
  93. args.ucAction = ATOM_LCD_BLOFF;
  94. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  95. } else {
  96. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  97. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  98. args.ucAction = ATOM_LCD_BLON;
  99. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  100. }
  101. break;
  102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  104. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  106. if (dig->backlight_level == 0)
  107. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  108. else {
  109. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  111. }
  112. break;
  113. default:
  114. break;
  115. }
  116. }
  117. }
  118. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  119. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  120. {
  121. u8 level;
  122. /* Convert brightness to hardware level */
  123. if (bd->props.brightness < 0)
  124. level = 0;
  125. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  126. level = RADEON_MAX_BL_LEVEL;
  127. else
  128. level = bd->props.brightness;
  129. return level;
  130. }
  131. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  132. {
  133. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  134. struct radeon_encoder *radeon_encoder = pdata->encoder;
  135. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  136. return 0;
  137. }
  138. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  139. {
  140. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  141. struct radeon_encoder *radeon_encoder = pdata->encoder;
  142. struct drm_device *dev = radeon_encoder->base.dev;
  143. struct radeon_device *rdev = dev->dev_private;
  144. return radeon_atom_get_backlight_level_from_reg(rdev);
  145. }
  146. static const struct backlight_ops radeon_atom_backlight_ops = {
  147. .get_brightness = radeon_atom_backlight_get_brightness,
  148. .update_status = radeon_atom_backlight_update_status,
  149. };
  150. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  151. struct drm_connector *drm_connector)
  152. {
  153. struct drm_device *dev = radeon_encoder->base.dev;
  154. struct radeon_device *rdev = dev->dev_private;
  155. struct backlight_device *bd;
  156. struct backlight_properties props;
  157. struct radeon_backlight_privdata *pdata;
  158. struct radeon_encoder_atom_dig *dig;
  159. u8 backlight_level;
  160. if (!radeon_encoder->enc_priv)
  161. return;
  162. if (!rdev->is_atom_bios)
  163. return;
  164. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  165. return;
  166. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  167. if (!pdata) {
  168. DRM_ERROR("Memory allocation failed\n");
  169. goto error;
  170. }
  171. memset(&props, 0, sizeof(props));
  172. props.max_brightness = RADEON_MAX_BL_LEVEL;
  173. props.type = BACKLIGHT_RAW;
  174. bd = backlight_device_register("radeon_bl", &drm_connector->kdev,
  175. pdata, &radeon_atom_backlight_ops, &props);
  176. if (IS_ERR(bd)) {
  177. DRM_ERROR("Backlight registration failed\n");
  178. goto error;
  179. }
  180. pdata->encoder = radeon_encoder;
  181. backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
  182. dig = radeon_encoder->enc_priv;
  183. dig->bl_dev = bd;
  184. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  185. bd->props.power = FB_BLANK_UNBLANK;
  186. backlight_update_status(bd);
  187. DRM_INFO("radeon atom DIG backlight initialized\n");
  188. return;
  189. error:
  190. kfree(pdata);
  191. return;
  192. }
  193. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  194. {
  195. struct drm_device *dev = radeon_encoder->base.dev;
  196. struct radeon_device *rdev = dev->dev_private;
  197. struct backlight_device *bd = NULL;
  198. struct radeon_encoder_atom_dig *dig;
  199. if (!radeon_encoder->enc_priv)
  200. return;
  201. if (!rdev->is_atom_bios)
  202. return;
  203. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  204. return;
  205. dig = radeon_encoder->enc_priv;
  206. bd = dig->bl_dev;
  207. dig->bl_dev = NULL;
  208. if (bd) {
  209. struct radeon_legacy_backlight_privdata *pdata;
  210. pdata = bl_get_data(bd);
  211. backlight_device_unregister(bd);
  212. kfree(pdata);
  213. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  214. }
  215. }
  216. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  217. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  218. {
  219. }
  220. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  221. {
  222. }
  223. #endif
  224. /* evil but including atombios.h is much worse */
  225. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  226. struct drm_display_mode *mode);
  227. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  228. {
  229. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  230. switch (radeon_encoder->encoder_id) {
  231. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  232. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  233. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  234. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  235. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  236. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  237. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  238. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  239. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  240. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  241. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  242. return true;
  243. default:
  244. return false;
  245. }
  246. }
  247. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  248. const struct drm_display_mode *mode,
  249. struct drm_display_mode *adjusted_mode)
  250. {
  251. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  252. struct drm_device *dev = encoder->dev;
  253. struct radeon_device *rdev = dev->dev_private;
  254. /* set the active encoder to connector routing */
  255. radeon_encoder_set_active_device(encoder);
  256. drm_mode_set_crtcinfo(adjusted_mode, 0);
  257. /* hw bug */
  258. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  259. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  260. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  261. /* get the native mode for LVDS */
  262. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  263. radeon_panel_mode_fixup(encoder, adjusted_mode);
  264. /* get the native mode for TV */
  265. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  266. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  267. if (tv_dac) {
  268. if (tv_dac->tv_std == TV_STD_NTSC ||
  269. tv_dac->tv_std == TV_STD_NTSC_J ||
  270. tv_dac->tv_std == TV_STD_PAL_M)
  271. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  272. else
  273. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  274. }
  275. }
  276. if (ASIC_IS_DCE3(rdev) &&
  277. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  278. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  279. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  280. radeon_dp_set_link_config(connector, mode);
  281. }
  282. return true;
  283. }
  284. static void
  285. atombios_dac_setup(struct drm_encoder *encoder, int action)
  286. {
  287. struct drm_device *dev = encoder->dev;
  288. struct radeon_device *rdev = dev->dev_private;
  289. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  290. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  291. int index = 0;
  292. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  293. memset(&args, 0, sizeof(args));
  294. switch (radeon_encoder->encoder_id) {
  295. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  296. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  297. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  298. break;
  299. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  300. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  301. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  302. break;
  303. }
  304. args.ucAction = action;
  305. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  306. args.ucDacStandard = ATOM_DAC1_PS2;
  307. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  308. args.ucDacStandard = ATOM_DAC1_CV;
  309. else {
  310. switch (dac_info->tv_std) {
  311. case TV_STD_PAL:
  312. case TV_STD_PAL_M:
  313. case TV_STD_SCART_PAL:
  314. case TV_STD_SECAM:
  315. case TV_STD_PAL_CN:
  316. args.ucDacStandard = ATOM_DAC1_PAL;
  317. break;
  318. case TV_STD_NTSC:
  319. case TV_STD_NTSC_J:
  320. case TV_STD_PAL_60:
  321. default:
  322. args.ucDacStandard = ATOM_DAC1_NTSC;
  323. break;
  324. }
  325. }
  326. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  327. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  328. }
  329. static void
  330. atombios_tv_setup(struct drm_encoder *encoder, int action)
  331. {
  332. struct drm_device *dev = encoder->dev;
  333. struct radeon_device *rdev = dev->dev_private;
  334. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  335. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  336. int index = 0;
  337. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  338. memset(&args, 0, sizeof(args));
  339. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  340. args.sTVEncoder.ucAction = action;
  341. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  342. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  343. else {
  344. switch (dac_info->tv_std) {
  345. case TV_STD_NTSC:
  346. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  347. break;
  348. case TV_STD_PAL:
  349. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  350. break;
  351. case TV_STD_PAL_M:
  352. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  353. break;
  354. case TV_STD_PAL_60:
  355. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  356. break;
  357. case TV_STD_NTSC_J:
  358. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  359. break;
  360. case TV_STD_SCART_PAL:
  361. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  362. break;
  363. case TV_STD_SECAM:
  364. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  365. break;
  366. case TV_STD_PAL_CN:
  367. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  368. break;
  369. default:
  370. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  371. break;
  372. }
  373. }
  374. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  375. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  376. }
  377. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  378. {
  379. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  380. int bpc = 8;
  381. if (connector)
  382. bpc = radeon_get_monitor_bpc(connector);
  383. switch (bpc) {
  384. case 0:
  385. return PANEL_BPC_UNDEFINE;
  386. case 6:
  387. return PANEL_6BIT_PER_COLOR;
  388. case 8:
  389. default:
  390. return PANEL_8BIT_PER_COLOR;
  391. case 10:
  392. return PANEL_10BIT_PER_COLOR;
  393. case 12:
  394. return PANEL_12BIT_PER_COLOR;
  395. case 16:
  396. return PANEL_16BIT_PER_COLOR;
  397. }
  398. }
  399. union dvo_encoder_control {
  400. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  401. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  402. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  403. };
  404. void
  405. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  406. {
  407. struct drm_device *dev = encoder->dev;
  408. struct radeon_device *rdev = dev->dev_private;
  409. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  410. union dvo_encoder_control args;
  411. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  412. uint8_t frev, crev;
  413. memset(&args, 0, sizeof(args));
  414. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  415. return;
  416. /* some R4xx chips have the wrong frev */
  417. if (rdev->family <= CHIP_RV410)
  418. frev = 1;
  419. switch (frev) {
  420. case 1:
  421. switch (crev) {
  422. case 1:
  423. /* R4xx, R5xx */
  424. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  425. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  426. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  427. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  428. break;
  429. case 2:
  430. /* RS600/690/740 */
  431. args.dvo.sDVOEncoder.ucAction = action;
  432. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  433. /* DFP1, CRT1, TV1 depending on the type of port */
  434. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  435. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  436. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  437. break;
  438. case 3:
  439. /* R6xx */
  440. args.dvo_v3.ucAction = action;
  441. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  442. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  443. break;
  444. default:
  445. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  446. break;
  447. }
  448. break;
  449. default:
  450. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  451. break;
  452. }
  453. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  454. }
  455. union lvds_encoder_control {
  456. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  457. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  458. };
  459. void
  460. atombios_digital_setup(struct drm_encoder *encoder, int action)
  461. {
  462. struct drm_device *dev = encoder->dev;
  463. struct radeon_device *rdev = dev->dev_private;
  464. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  465. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  466. union lvds_encoder_control args;
  467. int index = 0;
  468. int hdmi_detected = 0;
  469. uint8_t frev, crev;
  470. if (!dig)
  471. return;
  472. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  473. hdmi_detected = 1;
  474. memset(&args, 0, sizeof(args));
  475. switch (radeon_encoder->encoder_id) {
  476. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  477. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  478. break;
  479. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  480. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  481. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  482. break;
  483. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  484. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  485. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  486. else
  487. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  488. break;
  489. }
  490. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  491. return;
  492. switch (frev) {
  493. case 1:
  494. case 2:
  495. switch (crev) {
  496. case 1:
  497. args.v1.ucMisc = 0;
  498. args.v1.ucAction = action;
  499. if (hdmi_detected)
  500. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  501. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  502. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  503. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  504. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  505. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  506. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  507. } else {
  508. if (dig->linkb)
  509. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  510. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  511. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  512. /*if (pScrn->rgbBits == 8) */
  513. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  514. }
  515. break;
  516. case 2:
  517. case 3:
  518. args.v2.ucMisc = 0;
  519. args.v2.ucAction = action;
  520. if (crev == 3) {
  521. if (dig->coherent_mode)
  522. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  523. }
  524. if (hdmi_detected)
  525. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  526. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  527. args.v2.ucTruncate = 0;
  528. args.v2.ucSpatial = 0;
  529. args.v2.ucTemporal = 0;
  530. args.v2.ucFRC = 0;
  531. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  532. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  533. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  534. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  535. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  536. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  537. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  538. }
  539. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  540. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  541. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  542. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  543. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  544. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  545. }
  546. } else {
  547. if (dig->linkb)
  548. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  549. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  550. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  551. }
  552. break;
  553. default:
  554. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  555. break;
  556. }
  557. break;
  558. default:
  559. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  560. break;
  561. }
  562. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  563. }
  564. int
  565. atombios_get_encoder_mode(struct drm_encoder *encoder)
  566. {
  567. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  568. struct drm_connector *connector;
  569. struct radeon_connector *radeon_connector;
  570. struct radeon_connector_atom_dig *dig_connector;
  571. /* dp bridges are always DP */
  572. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  573. return ATOM_ENCODER_MODE_DP;
  574. /* DVO is always DVO */
  575. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  576. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  577. return ATOM_ENCODER_MODE_DVO;
  578. connector = radeon_get_connector_for_encoder(encoder);
  579. /* if we don't have an active device yet, just use one of
  580. * the connectors tied to the encoder.
  581. */
  582. if (!connector)
  583. connector = radeon_get_connector_for_encoder_init(encoder);
  584. radeon_connector = to_radeon_connector(connector);
  585. switch (connector->connector_type) {
  586. case DRM_MODE_CONNECTOR_DVII:
  587. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  588. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  589. radeon_audio)
  590. return ATOM_ENCODER_MODE_HDMI;
  591. else if (radeon_connector->use_digital)
  592. return ATOM_ENCODER_MODE_DVI;
  593. else
  594. return ATOM_ENCODER_MODE_CRT;
  595. break;
  596. case DRM_MODE_CONNECTOR_DVID:
  597. case DRM_MODE_CONNECTOR_HDMIA:
  598. default:
  599. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  600. radeon_audio)
  601. return ATOM_ENCODER_MODE_HDMI;
  602. else
  603. return ATOM_ENCODER_MODE_DVI;
  604. break;
  605. case DRM_MODE_CONNECTOR_LVDS:
  606. return ATOM_ENCODER_MODE_LVDS;
  607. break;
  608. case DRM_MODE_CONNECTOR_DisplayPort:
  609. dig_connector = radeon_connector->con_priv;
  610. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  611. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  612. return ATOM_ENCODER_MODE_DP;
  613. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  614. radeon_audio)
  615. return ATOM_ENCODER_MODE_HDMI;
  616. else
  617. return ATOM_ENCODER_MODE_DVI;
  618. break;
  619. case DRM_MODE_CONNECTOR_eDP:
  620. return ATOM_ENCODER_MODE_DP;
  621. case DRM_MODE_CONNECTOR_DVIA:
  622. case DRM_MODE_CONNECTOR_VGA:
  623. return ATOM_ENCODER_MODE_CRT;
  624. break;
  625. case DRM_MODE_CONNECTOR_Composite:
  626. case DRM_MODE_CONNECTOR_SVIDEO:
  627. case DRM_MODE_CONNECTOR_9PinDIN:
  628. /* fix me */
  629. return ATOM_ENCODER_MODE_TV;
  630. /*return ATOM_ENCODER_MODE_CV;*/
  631. break;
  632. }
  633. }
  634. /*
  635. * DIG Encoder/Transmitter Setup
  636. *
  637. * DCE 3.0/3.1
  638. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  639. * Supports up to 3 digital outputs
  640. * - 2 DIG encoder blocks.
  641. * DIG1 can drive UNIPHY link A or link B
  642. * DIG2 can drive UNIPHY link B or LVTMA
  643. *
  644. * DCE 3.2
  645. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  646. * Supports up to 5 digital outputs
  647. * - 2 DIG encoder blocks.
  648. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  649. *
  650. * DCE 4.0/5.0/6.0
  651. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  652. * Supports up to 6 digital outputs
  653. * - 6 DIG encoder blocks.
  654. * - DIG to PHY mapping is hardcoded
  655. * DIG1 drives UNIPHY0 link A, A+B
  656. * DIG2 drives UNIPHY0 link B
  657. * DIG3 drives UNIPHY1 link A, A+B
  658. * DIG4 drives UNIPHY1 link B
  659. * DIG5 drives UNIPHY2 link A, A+B
  660. * DIG6 drives UNIPHY2 link B
  661. *
  662. * DCE 4.1
  663. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  664. * Supports up to 6 digital outputs
  665. * - 2 DIG encoder blocks.
  666. * llano
  667. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  668. * ontario
  669. * DIG1 drives UNIPHY0/1/2 link A
  670. * DIG2 drives UNIPHY0/1/2 link B
  671. *
  672. * Routing
  673. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  674. * Examples:
  675. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  676. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  677. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  678. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  679. */
  680. union dig_encoder_control {
  681. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  682. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  683. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  684. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  685. };
  686. void
  687. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  688. {
  689. struct drm_device *dev = encoder->dev;
  690. struct radeon_device *rdev = dev->dev_private;
  691. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  692. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  693. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  694. union dig_encoder_control args;
  695. int index = 0;
  696. uint8_t frev, crev;
  697. int dp_clock = 0;
  698. int dp_lane_count = 0;
  699. int hpd_id = RADEON_HPD_NONE;
  700. if (connector) {
  701. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  702. struct radeon_connector_atom_dig *dig_connector =
  703. radeon_connector->con_priv;
  704. dp_clock = dig_connector->dp_clock;
  705. dp_lane_count = dig_connector->dp_lane_count;
  706. hpd_id = radeon_connector->hpd.hpd;
  707. }
  708. /* no dig encoder assigned */
  709. if (dig->dig_encoder == -1)
  710. return;
  711. memset(&args, 0, sizeof(args));
  712. if (ASIC_IS_DCE4(rdev))
  713. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  714. else {
  715. if (dig->dig_encoder)
  716. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  717. else
  718. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  719. }
  720. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  721. return;
  722. switch (frev) {
  723. case 1:
  724. switch (crev) {
  725. case 1:
  726. args.v1.ucAction = action;
  727. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  728. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  729. args.v3.ucPanelMode = panel_mode;
  730. else
  731. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  732. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  733. args.v1.ucLaneNum = dp_lane_count;
  734. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  735. args.v1.ucLaneNum = 8;
  736. else
  737. args.v1.ucLaneNum = 4;
  738. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  739. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  740. switch (radeon_encoder->encoder_id) {
  741. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  742. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  743. break;
  744. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  745. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  746. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  747. break;
  748. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  749. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  750. break;
  751. }
  752. if (dig->linkb)
  753. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  754. else
  755. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  756. break;
  757. case 2:
  758. case 3:
  759. args.v3.ucAction = action;
  760. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  761. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  762. args.v3.ucPanelMode = panel_mode;
  763. else
  764. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  765. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  766. args.v3.ucLaneNum = dp_lane_count;
  767. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  768. args.v3.ucLaneNum = 8;
  769. else
  770. args.v3.ucLaneNum = 4;
  771. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  772. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  773. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  774. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  775. break;
  776. case 4:
  777. args.v4.ucAction = action;
  778. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  779. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  780. args.v4.ucPanelMode = panel_mode;
  781. else
  782. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  783. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  784. args.v4.ucLaneNum = dp_lane_count;
  785. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  786. args.v4.ucLaneNum = 8;
  787. else
  788. args.v4.ucLaneNum = 4;
  789. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  790. if (dp_clock == 270000)
  791. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  792. else if (dp_clock == 540000)
  793. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  794. }
  795. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  796. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  797. if (hpd_id == RADEON_HPD_NONE)
  798. args.v4.ucHPD_ID = 0;
  799. else
  800. args.v4.ucHPD_ID = hpd_id + 1;
  801. break;
  802. default:
  803. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  804. break;
  805. }
  806. break;
  807. default:
  808. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  809. break;
  810. }
  811. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  812. }
  813. union dig_transmitter_control {
  814. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  815. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  816. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  817. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  818. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  819. };
  820. void
  821. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  822. {
  823. struct drm_device *dev = encoder->dev;
  824. struct radeon_device *rdev = dev->dev_private;
  825. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  826. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  827. struct drm_connector *connector;
  828. union dig_transmitter_control args;
  829. int index = 0;
  830. uint8_t frev, crev;
  831. bool is_dp = false;
  832. int pll_id = 0;
  833. int dp_clock = 0;
  834. int dp_lane_count = 0;
  835. int connector_object_id = 0;
  836. int igp_lane_info = 0;
  837. int dig_encoder = dig->dig_encoder;
  838. int hpd_id = RADEON_HPD_NONE;
  839. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  840. connector = radeon_get_connector_for_encoder_init(encoder);
  841. /* just needed to avoid bailing in the encoder check. the encoder
  842. * isn't used for init
  843. */
  844. dig_encoder = 0;
  845. } else
  846. connector = radeon_get_connector_for_encoder(encoder);
  847. if (connector) {
  848. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  849. struct radeon_connector_atom_dig *dig_connector =
  850. radeon_connector->con_priv;
  851. hpd_id = radeon_connector->hpd.hpd;
  852. dp_clock = dig_connector->dp_clock;
  853. dp_lane_count = dig_connector->dp_lane_count;
  854. connector_object_id =
  855. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  856. igp_lane_info = dig_connector->igp_lane_info;
  857. }
  858. if (encoder->crtc) {
  859. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  860. pll_id = radeon_crtc->pll_id;
  861. }
  862. /* no dig encoder assigned */
  863. if (dig_encoder == -1)
  864. return;
  865. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  866. is_dp = true;
  867. memset(&args, 0, sizeof(args));
  868. switch (radeon_encoder->encoder_id) {
  869. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  870. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  871. break;
  872. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  873. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  874. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  875. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  876. break;
  877. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  878. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  879. break;
  880. }
  881. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  882. return;
  883. switch (frev) {
  884. case 1:
  885. switch (crev) {
  886. case 1:
  887. args.v1.ucAction = action;
  888. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  889. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  890. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  891. args.v1.asMode.ucLaneSel = lane_num;
  892. args.v1.asMode.ucLaneSet = lane_set;
  893. } else {
  894. if (is_dp)
  895. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  896. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  897. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  898. else
  899. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  900. }
  901. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  902. if (dig_encoder)
  903. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  904. else
  905. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  906. if ((rdev->flags & RADEON_IS_IGP) &&
  907. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  908. if (is_dp ||
  909. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  910. if (igp_lane_info & 0x1)
  911. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  912. else if (igp_lane_info & 0x2)
  913. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  914. else if (igp_lane_info & 0x4)
  915. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  916. else if (igp_lane_info & 0x8)
  917. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  918. } else {
  919. if (igp_lane_info & 0x3)
  920. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  921. else if (igp_lane_info & 0xc)
  922. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  923. }
  924. }
  925. if (dig->linkb)
  926. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  927. else
  928. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  929. if (is_dp)
  930. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  931. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  932. if (dig->coherent_mode)
  933. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  934. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  935. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  936. }
  937. break;
  938. case 2:
  939. args.v2.ucAction = action;
  940. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  941. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  942. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  943. args.v2.asMode.ucLaneSel = lane_num;
  944. args.v2.asMode.ucLaneSet = lane_set;
  945. } else {
  946. if (is_dp)
  947. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  948. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  949. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  950. else
  951. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  952. }
  953. args.v2.acConfig.ucEncoderSel = dig_encoder;
  954. if (dig->linkb)
  955. args.v2.acConfig.ucLinkSel = 1;
  956. switch (radeon_encoder->encoder_id) {
  957. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  958. args.v2.acConfig.ucTransmitterSel = 0;
  959. break;
  960. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  961. args.v2.acConfig.ucTransmitterSel = 1;
  962. break;
  963. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  964. args.v2.acConfig.ucTransmitterSel = 2;
  965. break;
  966. }
  967. if (is_dp) {
  968. args.v2.acConfig.fCoherentMode = 1;
  969. args.v2.acConfig.fDPConnector = 1;
  970. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  971. if (dig->coherent_mode)
  972. args.v2.acConfig.fCoherentMode = 1;
  973. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  974. args.v2.acConfig.fDualLinkConnector = 1;
  975. }
  976. break;
  977. case 3:
  978. args.v3.ucAction = action;
  979. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  980. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  981. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  982. args.v3.asMode.ucLaneSel = lane_num;
  983. args.v3.asMode.ucLaneSet = lane_set;
  984. } else {
  985. if (is_dp)
  986. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  987. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  988. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  989. else
  990. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  991. }
  992. if (is_dp)
  993. args.v3.ucLaneNum = dp_lane_count;
  994. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  995. args.v3.ucLaneNum = 8;
  996. else
  997. args.v3.ucLaneNum = 4;
  998. if (dig->linkb)
  999. args.v3.acConfig.ucLinkSel = 1;
  1000. if (dig_encoder & 1)
  1001. args.v3.acConfig.ucEncoderSel = 1;
  1002. /* Select the PLL for the PHY
  1003. * DP PHY should be clocked from external src if there is
  1004. * one.
  1005. */
  1006. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1007. if (is_dp && rdev->clock.dp_extclk)
  1008. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1009. else
  1010. args.v3.acConfig.ucRefClkSource = pll_id;
  1011. switch (radeon_encoder->encoder_id) {
  1012. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1013. args.v3.acConfig.ucTransmitterSel = 0;
  1014. break;
  1015. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1016. args.v3.acConfig.ucTransmitterSel = 1;
  1017. break;
  1018. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1019. args.v3.acConfig.ucTransmitterSel = 2;
  1020. break;
  1021. }
  1022. if (is_dp)
  1023. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1024. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1025. if (dig->coherent_mode)
  1026. args.v3.acConfig.fCoherentMode = 1;
  1027. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1028. args.v3.acConfig.fDualLinkConnector = 1;
  1029. }
  1030. break;
  1031. case 4:
  1032. args.v4.ucAction = action;
  1033. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1034. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1035. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1036. args.v4.asMode.ucLaneSel = lane_num;
  1037. args.v4.asMode.ucLaneSet = lane_set;
  1038. } else {
  1039. if (is_dp)
  1040. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1041. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1042. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1043. else
  1044. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1045. }
  1046. if (is_dp)
  1047. args.v4.ucLaneNum = dp_lane_count;
  1048. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1049. args.v4.ucLaneNum = 8;
  1050. else
  1051. args.v4.ucLaneNum = 4;
  1052. if (dig->linkb)
  1053. args.v4.acConfig.ucLinkSel = 1;
  1054. if (dig_encoder & 1)
  1055. args.v4.acConfig.ucEncoderSel = 1;
  1056. /* Select the PLL for the PHY
  1057. * DP PHY should be clocked from external src if there is
  1058. * one.
  1059. */
  1060. /* On DCE5 DCPLL usually generates the DP ref clock */
  1061. if (is_dp) {
  1062. if (rdev->clock.dp_extclk)
  1063. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1064. else
  1065. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1066. } else
  1067. args.v4.acConfig.ucRefClkSource = pll_id;
  1068. switch (radeon_encoder->encoder_id) {
  1069. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1070. args.v4.acConfig.ucTransmitterSel = 0;
  1071. break;
  1072. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1073. args.v4.acConfig.ucTransmitterSel = 1;
  1074. break;
  1075. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1076. args.v4.acConfig.ucTransmitterSel = 2;
  1077. break;
  1078. }
  1079. if (is_dp)
  1080. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1081. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1082. if (dig->coherent_mode)
  1083. args.v4.acConfig.fCoherentMode = 1;
  1084. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1085. args.v4.acConfig.fDualLinkConnector = 1;
  1086. }
  1087. break;
  1088. case 5:
  1089. args.v5.ucAction = action;
  1090. if (is_dp)
  1091. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1092. else
  1093. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1094. switch (radeon_encoder->encoder_id) {
  1095. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1096. if (dig->linkb)
  1097. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1098. else
  1099. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1100. break;
  1101. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1102. if (dig->linkb)
  1103. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1104. else
  1105. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1106. break;
  1107. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1108. if (dig->linkb)
  1109. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1110. else
  1111. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1112. break;
  1113. }
  1114. if (is_dp)
  1115. args.v5.ucLaneNum = dp_lane_count;
  1116. else if (radeon_encoder->pixel_clock > 165000)
  1117. args.v5.ucLaneNum = 8;
  1118. else
  1119. args.v5.ucLaneNum = 4;
  1120. args.v5.ucConnObjId = connector_object_id;
  1121. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1122. if (is_dp && rdev->clock.dp_extclk)
  1123. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1124. else
  1125. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1126. if (is_dp)
  1127. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1128. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1129. if (dig->coherent_mode)
  1130. args.v5.asConfig.ucCoherentMode = 1;
  1131. }
  1132. if (hpd_id == RADEON_HPD_NONE)
  1133. args.v5.asConfig.ucHPDSel = 0;
  1134. else
  1135. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1136. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1137. args.v5.ucDPLaneSet = lane_set;
  1138. break;
  1139. default:
  1140. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1141. break;
  1142. }
  1143. break;
  1144. default:
  1145. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1146. break;
  1147. }
  1148. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1149. }
  1150. bool
  1151. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1152. {
  1153. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1154. struct drm_device *dev = radeon_connector->base.dev;
  1155. struct radeon_device *rdev = dev->dev_private;
  1156. union dig_transmitter_control args;
  1157. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1158. uint8_t frev, crev;
  1159. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1160. goto done;
  1161. if (!ASIC_IS_DCE4(rdev))
  1162. goto done;
  1163. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1164. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1165. goto done;
  1166. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1167. goto done;
  1168. memset(&args, 0, sizeof(args));
  1169. args.v1.ucAction = action;
  1170. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1171. /* wait for the panel to power up */
  1172. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1173. int i;
  1174. for (i = 0; i < 300; i++) {
  1175. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1176. return true;
  1177. mdelay(1);
  1178. }
  1179. return false;
  1180. }
  1181. done:
  1182. return true;
  1183. }
  1184. union external_encoder_control {
  1185. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1186. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1187. };
  1188. static void
  1189. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1190. struct drm_encoder *ext_encoder,
  1191. int action)
  1192. {
  1193. struct drm_device *dev = encoder->dev;
  1194. struct radeon_device *rdev = dev->dev_private;
  1195. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1196. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1197. union external_encoder_control args;
  1198. struct drm_connector *connector;
  1199. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1200. u8 frev, crev;
  1201. int dp_clock = 0;
  1202. int dp_lane_count = 0;
  1203. int connector_object_id = 0;
  1204. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1205. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1206. connector = radeon_get_connector_for_encoder_init(encoder);
  1207. else
  1208. connector = radeon_get_connector_for_encoder(encoder);
  1209. if (connector) {
  1210. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1211. struct radeon_connector_atom_dig *dig_connector =
  1212. radeon_connector->con_priv;
  1213. dp_clock = dig_connector->dp_clock;
  1214. dp_lane_count = dig_connector->dp_lane_count;
  1215. connector_object_id =
  1216. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1217. }
  1218. memset(&args, 0, sizeof(args));
  1219. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1220. return;
  1221. switch (frev) {
  1222. case 1:
  1223. /* no params on frev 1 */
  1224. break;
  1225. case 2:
  1226. switch (crev) {
  1227. case 1:
  1228. case 2:
  1229. args.v1.sDigEncoder.ucAction = action;
  1230. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1231. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1232. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1233. if (dp_clock == 270000)
  1234. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1235. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1236. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1237. args.v1.sDigEncoder.ucLaneNum = 8;
  1238. else
  1239. args.v1.sDigEncoder.ucLaneNum = 4;
  1240. break;
  1241. case 3:
  1242. args.v3.sExtEncoder.ucAction = action;
  1243. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1244. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1245. else
  1246. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1247. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1248. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1249. if (dp_clock == 270000)
  1250. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1251. else if (dp_clock == 540000)
  1252. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1253. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1254. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1255. args.v3.sExtEncoder.ucLaneNum = 8;
  1256. else
  1257. args.v3.sExtEncoder.ucLaneNum = 4;
  1258. switch (ext_enum) {
  1259. case GRAPH_OBJECT_ENUM_ID1:
  1260. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1261. break;
  1262. case GRAPH_OBJECT_ENUM_ID2:
  1263. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1264. break;
  1265. case GRAPH_OBJECT_ENUM_ID3:
  1266. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1267. break;
  1268. }
  1269. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1270. break;
  1271. default:
  1272. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1273. return;
  1274. }
  1275. break;
  1276. default:
  1277. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1278. return;
  1279. }
  1280. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1281. }
  1282. static void
  1283. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1284. {
  1285. struct drm_device *dev = encoder->dev;
  1286. struct radeon_device *rdev = dev->dev_private;
  1287. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1288. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1289. ENABLE_YUV_PS_ALLOCATION args;
  1290. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1291. uint32_t temp, reg;
  1292. memset(&args, 0, sizeof(args));
  1293. if (rdev->family >= CHIP_R600)
  1294. reg = R600_BIOS_3_SCRATCH;
  1295. else
  1296. reg = RADEON_BIOS_3_SCRATCH;
  1297. /* XXX: fix up scratch reg handling */
  1298. temp = RREG32(reg);
  1299. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1300. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1301. (radeon_crtc->crtc_id << 18)));
  1302. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1303. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1304. else
  1305. WREG32(reg, 0);
  1306. if (enable)
  1307. args.ucEnable = ATOM_ENABLE;
  1308. args.ucCRTC = radeon_crtc->crtc_id;
  1309. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1310. WREG32(reg, temp);
  1311. }
  1312. static void
  1313. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1314. {
  1315. struct drm_device *dev = encoder->dev;
  1316. struct radeon_device *rdev = dev->dev_private;
  1317. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1318. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1319. int index = 0;
  1320. memset(&args, 0, sizeof(args));
  1321. switch (radeon_encoder->encoder_id) {
  1322. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1323. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1324. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1325. break;
  1326. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1327. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1328. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1329. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1330. break;
  1331. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1332. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1333. break;
  1334. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1335. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1336. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1337. else
  1338. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1339. break;
  1340. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1341. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1342. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1343. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1344. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1345. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1346. else
  1347. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1348. break;
  1349. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1350. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1351. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1352. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1353. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1354. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1355. else
  1356. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1357. break;
  1358. default:
  1359. return;
  1360. }
  1361. switch (mode) {
  1362. case DRM_MODE_DPMS_ON:
  1363. args.ucAction = ATOM_ENABLE;
  1364. /* workaround for DVOOutputControl on some RS690 systems */
  1365. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1366. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1367. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1368. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1369. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1370. } else
  1371. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1372. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1373. args.ucAction = ATOM_LCD_BLON;
  1374. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1375. }
  1376. break;
  1377. case DRM_MODE_DPMS_STANDBY:
  1378. case DRM_MODE_DPMS_SUSPEND:
  1379. case DRM_MODE_DPMS_OFF:
  1380. args.ucAction = ATOM_DISABLE;
  1381. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1382. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1383. args.ucAction = ATOM_LCD_BLOFF;
  1384. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1385. }
  1386. break;
  1387. }
  1388. }
  1389. static void
  1390. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1391. {
  1392. struct drm_device *dev = encoder->dev;
  1393. struct radeon_device *rdev = dev->dev_private;
  1394. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1395. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1396. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1397. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1398. struct radeon_connector *radeon_connector = NULL;
  1399. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1400. if (connector) {
  1401. radeon_connector = to_radeon_connector(connector);
  1402. radeon_dig_connector = radeon_connector->con_priv;
  1403. }
  1404. switch (mode) {
  1405. case DRM_MODE_DPMS_ON:
  1406. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1407. if (!connector)
  1408. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1409. else
  1410. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1411. /* setup and enable the encoder */
  1412. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1413. atombios_dig_encoder_setup(encoder,
  1414. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1415. dig->panel_mode);
  1416. if (ext_encoder) {
  1417. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1418. atombios_external_encoder_setup(encoder, ext_encoder,
  1419. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1420. }
  1421. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1422. } else if (ASIC_IS_DCE4(rdev)) {
  1423. /* setup and enable the encoder */
  1424. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1425. /* enable the transmitter */
  1426. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1427. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1428. } else {
  1429. /* setup and enable the encoder and transmitter */
  1430. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1431. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1432. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1433. /* some early dce3.2 boards have a bug in their transmitter control table */
  1434. if ((rdev->family != CHIP_RV710) || (rdev->family != CHIP_RV730))
  1435. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1436. }
  1437. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1438. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1439. atombios_set_edp_panel_power(connector,
  1440. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1441. radeon_dig_connector->edp_on = true;
  1442. }
  1443. radeon_dp_link_train(encoder, connector);
  1444. if (ASIC_IS_DCE4(rdev))
  1445. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1446. }
  1447. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1448. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1449. break;
  1450. case DRM_MODE_DPMS_STANDBY:
  1451. case DRM_MODE_DPMS_SUSPEND:
  1452. case DRM_MODE_DPMS_OFF:
  1453. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1454. /* disable the transmitter */
  1455. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1456. } else if (ASIC_IS_DCE4(rdev)) {
  1457. /* disable the transmitter */
  1458. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1459. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1460. } else {
  1461. /* disable the encoder and transmitter */
  1462. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1463. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1464. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1465. }
  1466. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1467. if (ASIC_IS_DCE4(rdev))
  1468. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1469. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1470. atombios_set_edp_panel_power(connector,
  1471. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1472. radeon_dig_connector->edp_on = false;
  1473. }
  1474. }
  1475. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1476. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1477. break;
  1478. }
  1479. }
  1480. static void
  1481. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1482. struct drm_encoder *ext_encoder,
  1483. int mode)
  1484. {
  1485. struct drm_device *dev = encoder->dev;
  1486. struct radeon_device *rdev = dev->dev_private;
  1487. switch (mode) {
  1488. case DRM_MODE_DPMS_ON:
  1489. default:
  1490. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1491. atombios_external_encoder_setup(encoder, ext_encoder,
  1492. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1493. atombios_external_encoder_setup(encoder, ext_encoder,
  1494. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1495. } else
  1496. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1497. break;
  1498. case DRM_MODE_DPMS_STANDBY:
  1499. case DRM_MODE_DPMS_SUSPEND:
  1500. case DRM_MODE_DPMS_OFF:
  1501. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1502. atombios_external_encoder_setup(encoder, ext_encoder,
  1503. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1504. atombios_external_encoder_setup(encoder, ext_encoder,
  1505. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1506. } else
  1507. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1508. break;
  1509. }
  1510. }
  1511. static void
  1512. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1513. {
  1514. struct drm_device *dev = encoder->dev;
  1515. struct radeon_device *rdev = dev->dev_private;
  1516. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1517. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1518. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1519. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1520. radeon_encoder->active_device);
  1521. switch (radeon_encoder->encoder_id) {
  1522. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1523. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1524. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1525. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1526. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1527. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1528. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1529. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1530. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1531. break;
  1532. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1533. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1534. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1535. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1536. radeon_atom_encoder_dpms_dig(encoder, mode);
  1537. break;
  1538. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1539. if (ASIC_IS_DCE5(rdev)) {
  1540. switch (mode) {
  1541. case DRM_MODE_DPMS_ON:
  1542. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1543. break;
  1544. case DRM_MODE_DPMS_STANDBY:
  1545. case DRM_MODE_DPMS_SUSPEND:
  1546. case DRM_MODE_DPMS_OFF:
  1547. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1548. break;
  1549. }
  1550. } else if (ASIC_IS_DCE3(rdev))
  1551. radeon_atom_encoder_dpms_dig(encoder, mode);
  1552. else
  1553. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1554. break;
  1555. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1556. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1557. if (ASIC_IS_DCE5(rdev)) {
  1558. switch (mode) {
  1559. case DRM_MODE_DPMS_ON:
  1560. atombios_dac_setup(encoder, ATOM_ENABLE);
  1561. break;
  1562. case DRM_MODE_DPMS_STANDBY:
  1563. case DRM_MODE_DPMS_SUSPEND:
  1564. case DRM_MODE_DPMS_OFF:
  1565. atombios_dac_setup(encoder, ATOM_DISABLE);
  1566. break;
  1567. }
  1568. } else
  1569. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1570. break;
  1571. default:
  1572. return;
  1573. }
  1574. if (ext_encoder)
  1575. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1576. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1577. }
  1578. union crtc_source_param {
  1579. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1580. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1581. };
  1582. static void
  1583. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1584. {
  1585. struct drm_device *dev = encoder->dev;
  1586. struct radeon_device *rdev = dev->dev_private;
  1587. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1588. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1589. union crtc_source_param args;
  1590. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1591. uint8_t frev, crev;
  1592. struct radeon_encoder_atom_dig *dig;
  1593. memset(&args, 0, sizeof(args));
  1594. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1595. return;
  1596. switch (frev) {
  1597. case 1:
  1598. switch (crev) {
  1599. case 1:
  1600. default:
  1601. if (ASIC_IS_AVIVO(rdev))
  1602. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1603. else {
  1604. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1605. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1606. } else {
  1607. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1608. }
  1609. }
  1610. switch (radeon_encoder->encoder_id) {
  1611. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1612. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1613. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1614. break;
  1615. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1616. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1617. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1618. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1619. else
  1620. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1621. break;
  1622. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1623. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1624. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1625. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1626. break;
  1627. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1628. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1629. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1630. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1631. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1632. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1633. else
  1634. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1635. break;
  1636. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1637. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1638. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1639. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1640. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1641. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1642. else
  1643. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1644. break;
  1645. }
  1646. break;
  1647. case 2:
  1648. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1649. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1650. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1651. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1652. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1653. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1654. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1655. else
  1656. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1657. } else
  1658. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1659. switch (radeon_encoder->encoder_id) {
  1660. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1661. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1662. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1663. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1664. dig = radeon_encoder->enc_priv;
  1665. switch (dig->dig_encoder) {
  1666. case 0:
  1667. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1668. break;
  1669. case 1:
  1670. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1671. break;
  1672. case 2:
  1673. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1674. break;
  1675. case 3:
  1676. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1677. break;
  1678. case 4:
  1679. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1680. break;
  1681. case 5:
  1682. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1683. break;
  1684. }
  1685. break;
  1686. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1687. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1688. break;
  1689. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1690. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1691. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1692. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1693. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1694. else
  1695. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1696. break;
  1697. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1698. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1699. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1700. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1701. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1702. else
  1703. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1704. break;
  1705. }
  1706. break;
  1707. }
  1708. break;
  1709. default:
  1710. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1711. return;
  1712. }
  1713. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1714. /* update scratch regs with new routing */
  1715. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1716. }
  1717. static void
  1718. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1719. struct drm_display_mode *mode)
  1720. {
  1721. struct drm_device *dev = encoder->dev;
  1722. struct radeon_device *rdev = dev->dev_private;
  1723. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1724. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1725. /* Funky macbooks */
  1726. if ((dev->pdev->device == 0x71C5) &&
  1727. (dev->pdev->subsystem_vendor == 0x106b) &&
  1728. (dev->pdev->subsystem_device == 0x0080)) {
  1729. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1730. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1731. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1732. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1733. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1734. }
  1735. }
  1736. /* set scaler clears this on some chips */
  1737. if (ASIC_IS_AVIVO(rdev) &&
  1738. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1739. if (ASIC_IS_DCE4(rdev)) {
  1740. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1741. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1742. EVERGREEN_INTERLEAVE_EN);
  1743. else
  1744. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1745. } else {
  1746. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1747. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1748. AVIVO_D1MODE_INTERLEAVE_EN);
  1749. else
  1750. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1751. }
  1752. }
  1753. }
  1754. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1755. {
  1756. struct drm_device *dev = encoder->dev;
  1757. struct radeon_device *rdev = dev->dev_private;
  1758. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1759. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1760. struct drm_encoder *test_encoder;
  1761. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1762. uint32_t dig_enc_in_use = 0;
  1763. if (ASIC_IS_DCE6(rdev)) {
  1764. /* DCE6 */
  1765. switch (radeon_encoder->encoder_id) {
  1766. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1767. if (dig->linkb)
  1768. return 1;
  1769. else
  1770. return 0;
  1771. break;
  1772. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1773. if (dig->linkb)
  1774. return 3;
  1775. else
  1776. return 2;
  1777. break;
  1778. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1779. if (dig->linkb)
  1780. return 5;
  1781. else
  1782. return 4;
  1783. break;
  1784. }
  1785. } else if (ASIC_IS_DCE4(rdev)) {
  1786. /* DCE4/5 */
  1787. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1788. /* ontario follows DCE4 */
  1789. if (rdev->family == CHIP_PALM) {
  1790. if (dig->linkb)
  1791. return 1;
  1792. else
  1793. return 0;
  1794. } else
  1795. /* llano follows DCE3.2 */
  1796. return radeon_crtc->crtc_id;
  1797. } else {
  1798. switch (radeon_encoder->encoder_id) {
  1799. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1800. if (dig->linkb)
  1801. return 1;
  1802. else
  1803. return 0;
  1804. break;
  1805. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1806. if (dig->linkb)
  1807. return 3;
  1808. else
  1809. return 2;
  1810. break;
  1811. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1812. if (dig->linkb)
  1813. return 5;
  1814. else
  1815. return 4;
  1816. break;
  1817. }
  1818. }
  1819. }
  1820. /* on DCE32 and encoder can driver any block so just crtc id */
  1821. if (ASIC_IS_DCE32(rdev)) {
  1822. return radeon_crtc->crtc_id;
  1823. }
  1824. /* on DCE3 - LVTMA can only be driven by DIGB */
  1825. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1826. struct radeon_encoder *radeon_test_encoder;
  1827. if (encoder == test_encoder)
  1828. continue;
  1829. if (!radeon_encoder_is_digital(test_encoder))
  1830. continue;
  1831. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1832. dig = radeon_test_encoder->enc_priv;
  1833. if (dig->dig_encoder >= 0)
  1834. dig_enc_in_use |= (1 << dig->dig_encoder);
  1835. }
  1836. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1837. if (dig_enc_in_use & 0x2)
  1838. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1839. return 1;
  1840. }
  1841. if (!(dig_enc_in_use & 1))
  1842. return 0;
  1843. return 1;
  1844. }
  1845. /* This only needs to be called once at startup */
  1846. void
  1847. radeon_atom_encoder_init(struct radeon_device *rdev)
  1848. {
  1849. struct drm_device *dev = rdev->ddev;
  1850. struct drm_encoder *encoder;
  1851. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1852. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1853. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1854. switch (radeon_encoder->encoder_id) {
  1855. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1856. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1857. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1858. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1859. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1860. break;
  1861. default:
  1862. break;
  1863. }
  1864. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1865. atombios_external_encoder_setup(encoder, ext_encoder,
  1866. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1867. }
  1868. }
  1869. static void
  1870. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1871. struct drm_display_mode *mode,
  1872. struct drm_display_mode *adjusted_mode)
  1873. {
  1874. struct drm_device *dev = encoder->dev;
  1875. struct radeon_device *rdev = dev->dev_private;
  1876. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1877. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1878. /* need to call this here rather than in prepare() since we need some crtc info */
  1879. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1880. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1881. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1882. atombios_yuv_setup(encoder, true);
  1883. else
  1884. atombios_yuv_setup(encoder, false);
  1885. }
  1886. switch (radeon_encoder->encoder_id) {
  1887. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1888. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1889. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1890. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1891. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1892. break;
  1893. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1894. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1895. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1896. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1897. /* handled in dpms */
  1898. break;
  1899. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1900. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1901. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1902. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1903. break;
  1904. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1905. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1906. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1907. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1908. atombios_dac_setup(encoder, ATOM_ENABLE);
  1909. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1910. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1911. atombios_tv_setup(encoder, ATOM_ENABLE);
  1912. else
  1913. atombios_tv_setup(encoder, ATOM_DISABLE);
  1914. }
  1915. break;
  1916. }
  1917. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1918. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1919. r600_hdmi_enable(encoder);
  1920. if (ASIC_IS_DCE6(rdev))
  1921. ; /* TODO (use pointers instead of if-s?) */
  1922. else if (ASIC_IS_DCE4(rdev))
  1923. evergreen_hdmi_setmode(encoder, adjusted_mode);
  1924. else
  1925. r600_hdmi_setmode(encoder, adjusted_mode);
  1926. }
  1927. }
  1928. static bool
  1929. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1930. {
  1931. struct drm_device *dev = encoder->dev;
  1932. struct radeon_device *rdev = dev->dev_private;
  1933. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1934. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1935. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1936. ATOM_DEVICE_CV_SUPPORT |
  1937. ATOM_DEVICE_CRT_SUPPORT)) {
  1938. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1939. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1940. uint8_t frev, crev;
  1941. memset(&args, 0, sizeof(args));
  1942. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1943. return false;
  1944. args.sDacload.ucMisc = 0;
  1945. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1946. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1947. args.sDacload.ucDacType = ATOM_DAC_A;
  1948. else
  1949. args.sDacload.ucDacType = ATOM_DAC_B;
  1950. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1951. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1952. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1953. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1954. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1955. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1956. if (crev >= 3)
  1957. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1958. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1959. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1960. if (crev >= 3)
  1961. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1962. }
  1963. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1964. return true;
  1965. } else
  1966. return false;
  1967. }
  1968. static enum drm_connector_status
  1969. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1970. {
  1971. struct drm_device *dev = encoder->dev;
  1972. struct radeon_device *rdev = dev->dev_private;
  1973. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1974. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1975. uint32_t bios_0_scratch;
  1976. if (!atombios_dac_load_detect(encoder, connector)) {
  1977. DRM_DEBUG_KMS("detect returned false \n");
  1978. return connector_status_unknown;
  1979. }
  1980. if (rdev->family >= CHIP_R600)
  1981. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1982. else
  1983. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1984. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1985. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1986. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1987. return connector_status_connected;
  1988. }
  1989. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1990. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1991. return connector_status_connected;
  1992. }
  1993. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1994. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1995. return connector_status_connected;
  1996. }
  1997. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1998. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1999. return connector_status_connected; /* CTV */
  2000. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2001. return connector_status_connected; /* STV */
  2002. }
  2003. return connector_status_disconnected;
  2004. }
  2005. static enum drm_connector_status
  2006. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2007. {
  2008. struct drm_device *dev = encoder->dev;
  2009. struct radeon_device *rdev = dev->dev_private;
  2010. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2011. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2012. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2013. u32 bios_0_scratch;
  2014. if (!ASIC_IS_DCE4(rdev))
  2015. return connector_status_unknown;
  2016. if (!ext_encoder)
  2017. return connector_status_unknown;
  2018. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2019. return connector_status_unknown;
  2020. /* load detect on the dp bridge */
  2021. atombios_external_encoder_setup(encoder, ext_encoder,
  2022. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2023. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2024. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2025. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2026. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2027. return connector_status_connected;
  2028. }
  2029. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2030. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2031. return connector_status_connected;
  2032. }
  2033. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2034. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2035. return connector_status_connected;
  2036. }
  2037. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2038. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2039. return connector_status_connected; /* CTV */
  2040. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2041. return connector_status_connected; /* STV */
  2042. }
  2043. return connector_status_disconnected;
  2044. }
  2045. void
  2046. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2047. {
  2048. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2049. if (ext_encoder)
  2050. /* ddc_setup on the dp bridge */
  2051. atombios_external_encoder_setup(encoder, ext_encoder,
  2052. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2053. }
  2054. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2055. {
  2056. struct radeon_device *rdev = encoder->dev->dev_private;
  2057. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2058. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2059. if ((radeon_encoder->active_device &
  2060. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2061. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2062. ENCODER_OBJECT_ID_NONE)) {
  2063. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2064. if (dig) {
  2065. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2066. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2067. if (rdev->family >= CHIP_R600)
  2068. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2069. else
  2070. /* RS600/690/740 have only 1 afmt block */
  2071. dig->afmt = rdev->mode_info.afmt[0];
  2072. }
  2073. }
  2074. }
  2075. radeon_atom_output_lock(encoder, true);
  2076. if (connector) {
  2077. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2078. /* select the clock/data port if it uses a router */
  2079. if (radeon_connector->router.cd_valid)
  2080. radeon_router_select_cd_port(radeon_connector);
  2081. /* turn eDP panel on for mode set */
  2082. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2083. atombios_set_edp_panel_power(connector,
  2084. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2085. }
  2086. /* this is needed for the pll/ss setup to work correctly in some cases */
  2087. atombios_set_encoder_crtc_source(encoder);
  2088. }
  2089. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2090. {
  2091. /* need to call this here as we need the crtc set up */
  2092. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2093. radeon_atom_output_lock(encoder, false);
  2094. }
  2095. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2096. {
  2097. struct drm_device *dev = encoder->dev;
  2098. struct radeon_device *rdev = dev->dev_private;
  2099. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2100. struct radeon_encoder_atom_dig *dig;
  2101. /* check for pre-DCE3 cards with shared encoders;
  2102. * can't really use the links individually, so don't disable
  2103. * the encoder if it's in use by another connector
  2104. */
  2105. if (!ASIC_IS_DCE3(rdev)) {
  2106. struct drm_encoder *other_encoder;
  2107. struct radeon_encoder *other_radeon_encoder;
  2108. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2109. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2110. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2111. drm_helper_encoder_in_use(other_encoder))
  2112. goto disable_done;
  2113. }
  2114. }
  2115. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2116. switch (radeon_encoder->encoder_id) {
  2117. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2118. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2119. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2120. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2121. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2122. break;
  2123. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2124. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2125. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2126. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2127. /* handled in dpms */
  2128. break;
  2129. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2130. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2131. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2132. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2133. break;
  2134. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2135. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2136. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2137. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2138. atombios_dac_setup(encoder, ATOM_DISABLE);
  2139. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2140. atombios_tv_setup(encoder, ATOM_DISABLE);
  2141. break;
  2142. }
  2143. disable_done:
  2144. if (radeon_encoder_is_digital(encoder)) {
  2145. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  2146. r600_hdmi_disable(encoder);
  2147. dig = radeon_encoder->enc_priv;
  2148. dig->dig_encoder = -1;
  2149. }
  2150. radeon_encoder->active_device = 0;
  2151. }
  2152. /* these are handled by the primary encoders */
  2153. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2154. {
  2155. }
  2156. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2157. {
  2158. }
  2159. static void
  2160. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2161. struct drm_display_mode *mode,
  2162. struct drm_display_mode *adjusted_mode)
  2163. {
  2164. }
  2165. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2166. {
  2167. }
  2168. static void
  2169. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2170. {
  2171. }
  2172. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2173. const struct drm_display_mode *mode,
  2174. struct drm_display_mode *adjusted_mode)
  2175. {
  2176. return true;
  2177. }
  2178. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2179. .dpms = radeon_atom_ext_dpms,
  2180. .mode_fixup = radeon_atom_ext_mode_fixup,
  2181. .prepare = radeon_atom_ext_prepare,
  2182. .mode_set = radeon_atom_ext_mode_set,
  2183. .commit = radeon_atom_ext_commit,
  2184. .disable = radeon_atom_ext_disable,
  2185. /* no detect for TMDS/LVDS yet */
  2186. };
  2187. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2188. .dpms = radeon_atom_encoder_dpms,
  2189. .mode_fixup = radeon_atom_mode_fixup,
  2190. .prepare = radeon_atom_encoder_prepare,
  2191. .mode_set = radeon_atom_encoder_mode_set,
  2192. .commit = radeon_atom_encoder_commit,
  2193. .disable = radeon_atom_encoder_disable,
  2194. .detect = radeon_atom_dig_detect,
  2195. };
  2196. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2197. .dpms = radeon_atom_encoder_dpms,
  2198. .mode_fixup = radeon_atom_mode_fixup,
  2199. .prepare = radeon_atom_encoder_prepare,
  2200. .mode_set = radeon_atom_encoder_mode_set,
  2201. .commit = radeon_atom_encoder_commit,
  2202. .detect = radeon_atom_dac_detect,
  2203. };
  2204. void radeon_enc_destroy(struct drm_encoder *encoder)
  2205. {
  2206. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2207. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2208. radeon_atom_backlight_exit(radeon_encoder);
  2209. kfree(radeon_encoder->enc_priv);
  2210. drm_encoder_cleanup(encoder);
  2211. kfree(radeon_encoder);
  2212. }
  2213. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2214. .destroy = radeon_enc_destroy,
  2215. };
  2216. static struct radeon_encoder_atom_dac *
  2217. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2218. {
  2219. struct drm_device *dev = radeon_encoder->base.dev;
  2220. struct radeon_device *rdev = dev->dev_private;
  2221. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2222. if (!dac)
  2223. return NULL;
  2224. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2225. return dac;
  2226. }
  2227. static struct radeon_encoder_atom_dig *
  2228. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2229. {
  2230. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2231. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2232. if (!dig)
  2233. return NULL;
  2234. /* coherent mode by default */
  2235. dig->coherent_mode = true;
  2236. dig->dig_encoder = -1;
  2237. if (encoder_enum == 2)
  2238. dig->linkb = true;
  2239. else
  2240. dig->linkb = false;
  2241. return dig;
  2242. }
  2243. void
  2244. radeon_add_atom_encoder(struct drm_device *dev,
  2245. uint32_t encoder_enum,
  2246. uint32_t supported_device,
  2247. u16 caps)
  2248. {
  2249. struct radeon_device *rdev = dev->dev_private;
  2250. struct drm_encoder *encoder;
  2251. struct radeon_encoder *radeon_encoder;
  2252. /* see if we already added it */
  2253. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2254. radeon_encoder = to_radeon_encoder(encoder);
  2255. if (radeon_encoder->encoder_enum == encoder_enum) {
  2256. radeon_encoder->devices |= supported_device;
  2257. return;
  2258. }
  2259. }
  2260. /* add a new one */
  2261. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2262. if (!radeon_encoder)
  2263. return;
  2264. encoder = &radeon_encoder->base;
  2265. switch (rdev->num_crtc) {
  2266. case 1:
  2267. encoder->possible_crtcs = 0x1;
  2268. break;
  2269. case 2:
  2270. default:
  2271. encoder->possible_crtcs = 0x3;
  2272. break;
  2273. case 4:
  2274. encoder->possible_crtcs = 0xf;
  2275. break;
  2276. case 6:
  2277. encoder->possible_crtcs = 0x3f;
  2278. break;
  2279. }
  2280. radeon_encoder->enc_priv = NULL;
  2281. radeon_encoder->encoder_enum = encoder_enum;
  2282. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2283. radeon_encoder->devices = supported_device;
  2284. radeon_encoder->rmx_type = RMX_OFF;
  2285. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2286. radeon_encoder->is_ext_encoder = false;
  2287. radeon_encoder->caps = caps;
  2288. switch (radeon_encoder->encoder_id) {
  2289. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2290. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2291. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2292. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2293. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2294. radeon_encoder->rmx_type = RMX_FULL;
  2295. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2296. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2297. } else {
  2298. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2299. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2300. }
  2301. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2302. break;
  2303. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2304. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2305. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2306. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2307. break;
  2308. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2309. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2310. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2311. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2312. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2313. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2314. break;
  2315. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2316. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2317. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2318. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2319. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2320. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2321. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2322. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2323. radeon_encoder->rmx_type = RMX_FULL;
  2324. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2325. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2326. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2327. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2328. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2329. } else {
  2330. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2331. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2332. }
  2333. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2334. break;
  2335. case ENCODER_OBJECT_ID_SI170B:
  2336. case ENCODER_OBJECT_ID_CH7303:
  2337. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2338. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2339. case ENCODER_OBJECT_ID_TITFP513:
  2340. case ENCODER_OBJECT_ID_VT1623:
  2341. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2342. case ENCODER_OBJECT_ID_TRAVIS:
  2343. case ENCODER_OBJECT_ID_NUTMEG:
  2344. /* these are handled by the primary encoders */
  2345. radeon_encoder->is_ext_encoder = true;
  2346. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2347. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2348. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2349. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2350. else
  2351. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2352. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2353. break;
  2354. }
  2355. }