atombios_crtc.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. struct radeon_encoder *radeon_encoder =
  81. to_radeon_encoder(radeon_crtc->encoder);
  82. /* fixme - fill in enc_priv for atom dac */
  83. enum radeon_tv_std tv_std = TV_STD_NTSC;
  84. bool is_tv = false, is_cv = false;
  85. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  86. return;
  87. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  88. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  89. tv_std = tv_dac->tv_std;
  90. is_tv = true;
  91. }
  92. memset(&args, 0, sizeof(args));
  93. args.ucScaler = radeon_crtc->crtc_id;
  94. if (is_tv) {
  95. switch (tv_std) {
  96. case TV_STD_NTSC:
  97. default:
  98. args.ucTVStandard = ATOM_TV_NTSC;
  99. break;
  100. case TV_STD_PAL:
  101. args.ucTVStandard = ATOM_TV_PAL;
  102. break;
  103. case TV_STD_PAL_M:
  104. args.ucTVStandard = ATOM_TV_PALM;
  105. break;
  106. case TV_STD_PAL_60:
  107. args.ucTVStandard = ATOM_TV_PAL60;
  108. break;
  109. case TV_STD_NTSC_J:
  110. args.ucTVStandard = ATOM_TV_NTSCJ;
  111. break;
  112. case TV_STD_SCART_PAL:
  113. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  114. break;
  115. case TV_STD_SECAM:
  116. args.ucTVStandard = ATOM_TV_SECAM;
  117. break;
  118. case TV_STD_PAL_CN:
  119. args.ucTVStandard = ATOM_TV_PALCN;
  120. break;
  121. }
  122. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  123. } else if (is_cv) {
  124. args.ucTVStandard = ATOM_TV_CV;
  125. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  126. } else {
  127. switch (radeon_crtc->rmx_type) {
  128. case RMX_FULL:
  129. args.ucEnable = ATOM_SCALER_EXPANSION;
  130. break;
  131. case RMX_CENTER:
  132. args.ucEnable = ATOM_SCALER_CENTER;
  133. break;
  134. case RMX_ASPECT:
  135. args.ucEnable = ATOM_SCALER_EXPANSION;
  136. break;
  137. default:
  138. if (ASIC_IS_AVIVO(rdev))
  139. args.ucEnable = ATOM_SCALER_DISABLE;
  140. else
  141. args.ucEnable = ATOM_SCALER_CENTER;
  142. break;
  143. }
  144. }
  145. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  146. if ((is_tv || is_cv)
  147. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  148. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  149. }
  150. }
  151. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  152. {
  153. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  154. struct drm_device *dev = crtc->dev;
  155. struct radeon_device *rdev = dev->dev_private;
  156. int index =
  157. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  158. ENABLE_CRTC_PS_ALLOCATION args;
  159. memset(&args, 0, sizeof(args));
  160. args.ucCRTC = radeon_crtc->crtc_id;
  161. args.ucEnable = lock;
  162. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  163. }
  164. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  165. {
  166. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  167. struct drm_device *dev = crtc->dev;
  168. struct radeon_device *rdev = dev->dev_private;
  169. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  170. ENABLE_CRTC_PS_ALLOCATION args;
  171. memset(&args, 0, sizeof(args));
  172. args.ucCRTC = radeon_crtc->crtc_id;
  173. args.ucEnable = state;
  174. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  175. }
  176. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  177. {
  178. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  179. struct drm_device *dev = crtc->dev;
  180. struct radeon_device *rdev = dev->dev_private;
  181. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  182. ENABLE_CRTC_PS_ALLOCATION args;
  183. memset(&args, 0, sizeof(args));
  184. args.ucCRTC = radeon_crtc->crtc_id;
  185. args.ucEnable = state;
  186. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  187. }
  188. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  189. {
  190. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  191. struct drm_device *dev = crtc->dev;
  192. struct radeon_device *rdev = dev->dev_private;
  193. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  194. BLANK_CRTC_PS_ALLOCATION args;
  195. memset(&args, 0, sizeof(args));
  196. args.ucCRTC = radeon_crtc->crtc_id;
  197. args.ucBlanking = state;
  198. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  199. }
  200. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  201. {
  202. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  203. struct drm_device *dev = crtc->dev;
  204. struct radeon_device *rdev = dev->dev_private;
  205. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  206. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  207. memset(&args, 0, sizeof(args));
  208. args.ucDispPipeId = radeon_crtc->crtc_id;
  209. args.ucEnable = state;
  210. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  211. }
  212. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  213. {
  214. struct drm_device *dev = crtc->dev;
  215. struct radeon_device *rdev = dev->dev_private;
  216. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  217. switch (mode) {
  218. case DRM_MODE_DPMS_ON:
  219. radeon_crtc->enabled = true;
  220. /* adjust pm to dpms changes BEFORE enabling crtcs */
  221. radeon_pm_compute_clocks(rdev);
  222. if (ASIC_IS_DCE6(rdev) && !radeon_crtc->in_mode_set)
  223. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  224. atombios_enable_crtc(crtc, ATOM_ENABLE);
  225. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  226. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  227. atombios_blank_crtc(crtc, ATOM_DISABLE);
  228. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  229. radeon_crtc_load_lut(crtc);
  230. break;
  231. case DRM_MODE_DPMS_STANDBY:
  232. case DRM_MODE_DPMS_SUSPEND:
  233. case DRM_MODE_DPMS_OFF:
  234. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  235. if (radeon_crtc->enabled)
  236. atombios_blank_crtc(crtc, ATOM_ENABLE);
  237. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  238. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  239. atombios_enable_crtc(crtc, ATOM_DISABLE);
  240. radeon_crtc->enabled = false;
  241. if (ASIC_IS_DCE6(rdev) && !radeon_crtc->in_mode_set)
  242. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  243. /* adjust pm to dpms changes AFTER disabling crtcs */
  244. radeon_pm_compute_clocks(rdev);
  245. break;
  246. }
  247. }
  248. static void
  249. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  250. struct drm_display_mode *mode)
  251. {
  252. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  253. struct drm_device *dev = crtc->dev;
  254. struct radeon_device *rdev = dev->dev_private;
  255. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  256. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  257. u16 misc = 0;
  258. memset(&args, 0, sizeof(args));
  259. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  260. args.usH_Blanking_Time =
  261. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  262. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  263. args.usV_Blanking_Time =
  264. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  265. args.usH_SyncOffset =
  266. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  267. args.usH_SyncWidth =
  268. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  269. args.usV_SyncOffset =
  270. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  271. args.usV_SyncWidth =
  272. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  273. args.ucH_Border = radeon_crtc->h_border;
  274. args.ucV_Border = radeon_crtc->v_border;
  275. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  276. misc |= ATOM_VSYNC_POLARITY;
  277. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  278. misc |= ATOM_HSYNC_POLARITY;
  279. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  280. misc |= ATOM_COMPOSITESYNC;
  281. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  282. misc |= ATOM_INTERLACE;
  283. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  284. misc |= ATOM_DOUBLE_CLOCK_MODE;
  285. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  286. args.ucCRTC = radeon_crtc->crtc_id;
  287. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  288. }
  289. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  290. struct drm_display_mode *mode)
  291. {
  292. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  293. struct drm_device *dev = crtc->dev;
  294. struct radeon_device *rdev = dev->dev_private;
  295. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  296. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  297. u16 misc = 0;
  298. memset(&args, 0, sizeof(args));
  299. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  300. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  301. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  302. args.usH_SyncWidth =
  303. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  304. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  305. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  306. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  307. args.usV_SyncWidth =
  308. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  309. args.ucOverscanRight = radeon_crtc->h_border;
  310. args.ucOverscanLeft = radeon_crtc->h_border;
  311. args.ucOverscanBottom = radeon_crtc->v_border;
  312. args.ucOverscanTop = radeon_crtc->v_border;
  313. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  314. misc |= ATOM_VSYNC_POLARITY;
  315. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  316. misc |= ATOM_HSYNC_POLARITY;
  317. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  318. misc |= ATOM_COMPOSITESYNC;
  319. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  320. misc |= ATOM_INTERLACE;
  321. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  322. misc |= ATOM_DOUBLE_CLOCK_MODE;
  323. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  324. args.ucCRTC = radeon_crtc->crtc_id;
  325. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  326. }
  327. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  328. {
  329. u32 ss_cntl;
  330. if (ASIC_IS_DCE4(rdev)) {
  331. switch (pll_id) {
  332. case ATOM_PPLL1:
  333. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  334. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  335. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  336. break;
  337. case ATOM_PPLL2:
  338. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  339. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  340. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  341. break;
  342. case ATOM_DCPLL:
  343. case ATOM_PPLL_INVALID:
  344. return;
  345. }
  346. } else if (ASIC_IS_AVIVO(rdev)) {
  347. switch (pll_id) {
  348. case ATOM_PPLL1:
  349. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  350. ss_cntl &= ~1;
  351. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  352. break;
  353. case ATOM_PPLL2:
  354. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  355. ss_cntl &= ~1;
  356. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  357. break;
  358. case ATOM_DCPLL:
  359. case ATOM_PPLL_INVALID:
  360. return;
  361. }
  362. }
  363. }
  364. union atom_enable_ss {
  365. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  366. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  367. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  368. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  369. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  370. };
  371. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  372. int enable,
  373. int pll_id,
  374. int crtc_id,
  375. struct radeon_atom_ss *ss)
  376. {
  377. unsigned i;
  378. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  379. union atom_enable_ss args;
  380. if (!enable) {
  381. for (i = 0; i < rdev->num_crtc; i++) {
  382. if (rdev->mode_info.crtcs[i] &&
  383. rdev->mode_info.crtcs[i]->enabled &&
  384. i != crtc_id &&
  385. pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  386. /* one other crtc is using this pll don't turn
  387. * off spread spectrum as it might turn off
  388. * display on active crtc
  389. */
  390. return;
  391. }
  392. }
  393. }
  394. memset(&args, 0, sizeof(args));
  395. if (ASIC_IS_DCE5(rdev)) {
  396. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  397. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  398. switch (pll_id) {
  399. case ATOM_PPLL1:
  400. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  401. break;
  402. case ATOM_PPLL2:
  403. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  404. break;
  405. case ATOM_DCPLL:
  406. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  407. break;
  408. case ATOM_PPLL_INVALID:
  409. return;
  410. }
  411. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  412. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  413. args.v3.ucEnable = enable;
  414. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE61(rdev))
  415. args.v3.ucEnable = ATOM_DISABLE;
  416. } else if (ASIC_IS_DCE4(rdev)) {
  417. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  418. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  419. switch (pll_id) {
  420. case ATOM_PPLL1:
  421. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  422. break;
  423. case ATOM_PPLL2:
  424. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  425. break;
  426. case ATOM_DCPLL:
  427. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  428. break;
  429. case ATOM_PPLL_INVALID:
  430. return;
  431. }
  432. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  433. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  434. args.v2.ucEnable = enable;
  435. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
  436. args.v2.ucEnable = ATOM_DISABLE;
  437. } else if (ASIC_IS_DCE3(rdev)) {
  438. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  439. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  440. args.v1.ucSpreadSpectrumStep = ss->step;
  441. args.v1.ucSpreadSpectrumDelay = ss->delay;
  442. args.v1.ucSpreadSpectrumRange = ss->range;
  443. args.v1.ucPpll = pll_id;
  444. args.v1.ucEnable = enable;
  445. } else if (ASIC_IS_AVIVO(rdev)) {
  446. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  447. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  448. atombios_disable_ss(rdev, pll_id);
  449. return;
  450. }
  451. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  452. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  453. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  454. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  455. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  456. args.lvds_ss_2.ucEnable = enable;
  457. } else {
  458. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  459. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  460. atombios_disable_ss(rdev, pll_id);
  461. return;
  462. }
  463. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  464. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  465. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  466. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  467. args.lvds_ss.ucEnable = enable;
  468. }
  469. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  470. }
  471. union adjust_pixel_clock {
  472. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  473. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  474. };
  475. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  476. struct drm_display_mode *mode)
  477. {
  478. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  479. struct drm_device *dev = crtc->dev;
  480. struct radeon_device *rdev = dev->dev_private;
  481. struct drm_encoder *encoder = radeon_crtc->encoder;
  482. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  483. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  484. u32 adjusted_clock = mode->clock;
  485. int encoder_mode = atombios_get_encoder_mode(encoder);
  486. u32 dp_clock = mode->clock;
  487. int bpc = radeon_get_monitor_bpc(connector);
  488. bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  489. /* reset the pll flags */
  490. radeon_crtc->pll_flags = 0;
  491. if (ASIC_IS_AVIVO(rdev)) {
  492. if ((rdev->family == CHIP_RS600) ||
  493. (rdev->family == CHIP_RS690) ||
  494. (rdev->family == CHIP_RS740))
  495. radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  496. RADEON_PLL_PREFER_CLOSEST_LOWER);
  497. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  498. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  499. else
  500. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  501. if (rdev->family < CHIP_RV770)
  502. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  503. /* use frac fb div on APUs */
  504. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  505. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  506. } else {
  507. radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
  508. if (mode->clock > 200000) /* range limits??? */
  509. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  510. else
  511. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  512. }
  513. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  514. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  515. if (connector) {
  516. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  517. struct radeon_connector_atom_dig *dig_connector =
  518. radeon_connector->con_priv;
  519. dp_clock = dig_connector->dp_clock;
  520. }
  521. }
  522. /* use recommended ref_div for ss */
  523. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  524. if (radeon_crtc->ss_enabled) {
  525. if (radeon_crtc->ss.refdiv) {
  526. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  527. radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
  528. if (ASIC_IS_AVIVO(rdev))
  529. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  530. }
  531. }
  532. }
  533. if (ASIC_IS_AVIVO(rdev)) {
  534. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  535. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  536. adjusted_clock = mode->clock * 2;
  537. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  538. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  539. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  540. radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
  541. } else {
  542. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  543. radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  544. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  545. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  546. }
  547. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  548. * accordingly based on the encoder/transmitter to work around
  549. * special hw requirements.
  550. */
  551. if (ASIC_IS_DCE3(rdev)) {
  552. union adjust_pixel_clock args;
  553. u8 frev, crev;
  554. int index;
  555. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  556. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  557. &crev))
  558. return adjusted_clock;
  559. memset(&args, 0, sizeof(args));
  560. switch (frev) {
  561. case 1:
  562. switch (crev) {
  563. case 1:
  564. case 2:
  565. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  566. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  567. args.v1.ucEncodeMode = encoder_mode;
  568. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  569. args.v1.ucConfig |=
  570. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  571. atom_execute_table(rdev->mode_info.atom_context,
  572. index, (uint32_t *)&args);
  573. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  574. break;
  575. case 3:
  576. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  577. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  578. args.v3.sInput.ucEncodeMode = encoder_mode;
  579. args.v3.sInput.ucDispPllConfig = 0;
  580. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  581. args.v3.sInput.ucDispPllConfig |=
  582. DISPPLL_CONFIG_SS_ENABLE;
  583. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  584. args.v3.sInput.ucDispPllConfig |=
  585. DISPPLL_CONFIG_COHERENT_MODE;
  586. /* 16200 or 27000 */
  587. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  588. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  589. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  590. if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
  591. /* deep color support */
  592. args.v3.sInput.usPixelClock =
  593. cpu_to_le16((mode->clock * bpc / 8) / 10);
  594. if (dig->coherent_mode)
  595. args.v3.sInput.ucDispPllConfig |=
  596. DISPPLL_CONFIG_COHERENT_MODE;
  597. if (is_duallink)
  598. args.v3.sInput.ucDispPllConfig |=
  599. DISPPLL_CONFIG_DUAL_LINK;
  600. }
  601. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  602. ENCODER_OBJECT_ID_NONE)
  603. args.v3.sInput.ucExtTransmitterID =
  604. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  605. else
  606. args.v3.sInput.ucExtTransmitterID = 0;
  607. atom_execute_table(rdev->mode_info.atom_context,
  608. index, (uint32_t *)&args);
  609. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  610. if (args.v3.sOutput.ucRefDiv) {
  611. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  612. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  613. radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
  614. }
  615. if (args.v3.sOutput.ucPostDiv) {
  616. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  617. radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
  618. radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
  619. }
  620. break;
  621. default:
  622. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  623. return adjusted_clock;
  624. }
  625. break;
  626. default:
  627. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  628. return adjusted_clock;
  629. }
  630. }
  631. return adjusted_clock;
  632. }
  633. union set_pixel_clock {
  634. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  635. PIXEL_CLOCK_PARAMETERS v1;
  636. PIXEL_CLOCK_PARAMETERS_V2 v2;
  637. PIXEL_CLOCK_PARAMETERS_V3 v3;
  638. PIXEL_CLOCK_PARAMETERS_V5 v5;
  639. PIXEL_CLOCK_PARAMETERS_V6 v6;
  640. };
  641. /* on DCE5, make sure the voltage is high enough to support the
  642. * required disp clk.
  643. */
  644. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  645. u32 dispclk)
  646. {
  647. u8 frev, crev;
  648. int index;
  649. union set_pixel_clock args;
  650. memset(&args, 0, sizeof(args));
  651. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  652. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  653. &crev))
  654. return;
  655. switch (frev) {
  656. case 1:
  657. switch (crev) {
  658. case 5:
  659. /* if the default dcpll clock is specified,
  660. * SetPixelClock provides the dividers
  661. */
  662. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  663. args.v5.usPixelClock = cpu_to_le16(dispclk);
  664. args.v5.ucPpll = ATOM_DCPLL;
  665. break;
  666. case 6:
  667. /* if the default dcpll clock is specified,
  668. * SetPixelClock provides the dividers
  669. */
  670. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  671. if (ASIC_IS_DCE61(rdev))
  672. args.v6.ucPpll = ATOM_EXT_PLL1;
  673. else if (ASIC_IS_DCE6(rdev))
  674. args.v6.ucPpll = ATOM_PPLL0;
  675. else
  676. args.v6.ucPpll = ATOM_DCPLL;
  677. break;
  678. default:
  679. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  680. return;
  681. }
  682. break;
  683. default:
  684. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  685. return;
  686. }
  687. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  688. }
  689. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  690. u32 crtc_id,
  691. int pll_id,
  692. u32 encoder_mode,
  693. u32 encoder_id,
  694. u32 clock,
  695. u32 ref_div,
  696. u32 fb_div,
  697. u32 frac_fb_div,
  698. u32 post_div,
  699. int bpc,
  700. bool ss_enabled,
  701. struct radeon_atom_ss *ss)
  702. {
  703. struct drm_device *dev = crtc->dev;
  704. struct radeon_device *rdev = dev->dev_private;
  705. u8 frev, crev;
  706. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  707. union set_pixel_clock args;
  708. memset(&args, 0, sizeof(args));
  709. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  710. &crev))
  711. return;
  712. switch (frev) {
  713. case 1:
  714. switch (crev) {
  715. case 1:
  716. if (clock == ATOM_DISABLE)
  717. return;
  718. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  719. args.v1.usRefDiv = cpu_to_le16(ref_div);
  720. args.v1.usFbDiv = cpu_to_le16(fb_div);
  721. args.v1.ucFracFbDiv = frac_fb_div;
  722. args.v1.ucPostDiv = post_div;
  723. args.v1.ucPpll = pll_id;
  724. args.v1.ucCRTC = crtc_id;
  725. args.v1.ucRefDivSrc = 1;
  726. break;
  727. case 2:
  728. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  729. args.v2.usRefDiv = cpu_to_le16(ref_div);
  730. args.v2.usFbDiv = cpu_to_le16(fb_div);
  731. args.v2.ucFracFbDiv = frac_fb_div;
  732. args.v2.ucPostDiv = post_div;
  733. args.v2.ucPpll = pll_id;
  734. args.v2.ucCRTC = crtc_id;
  735. args.v2.ucRefDivSrc = 1;
  736. break;
  737. case 3:
  738. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  739. args.v3.usRefDiv = cpu_to_le16(ref_div);
  740. args.v3.usFbDiv = cpu_to_le16(fb_div);
  741. args.v3.ucFracFbDiv = frac_fb_div;
  742. args.v3.ucPostDiv = post_div;
  743. args.v3.ucPpll = pll_id;
  744. if (crtc_id == ATOM_CRTC2)
  745. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
  746. else
  747. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
  748. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  749. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  750. args.v3.ucTransmitterId = encoder_id;
  751. args.v3.ucEncoderMode = encoder_mode;
  752. break;
  753. case 5:
  754. args.v5.ucCRTC = crtc_id;
  755. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  756. args.v5.ucRefDiv = ref_div;
  757. args.v5.usFbDiv = cpu_to_le16(fb_div);
  758. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  759. args.v5.ucPostDiv = post_div;
  760. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  761. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  762. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  763. switch (bpc) {
  764. case 8:
  765. default:
  766. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  767. break;
  768. case 10:
  769. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  770. break;
  771. }
  772. args.v5.ucTransmitterID = encoder_id;
  773. args.v5.ucEncoderMode = encoder_mode;
  774. args.v5.ucPpll = pll_id;
  775. break;
  776. case 6:
  777. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  778. args.v6.ucRefDiv = ref_div;
  779. args.v6.usFbDiv = cpu_to_le16(fb_div);
  780. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  781. args.v6.ucPostDiv = post_div;
  782. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  783. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  784. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  785. switch (bpc) {
  786. case 8:
  787. default:
  788. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  789. break;
  790. case 10:
  791. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  792. break;
  793. case 12:
  794. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  795. break;
  796. case 16:
  797. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  798. break;
  799. }
  800. args.v6.ucTransmitterID = encoder_id;
  801. args.v6.ucEncoderMode = encoder_mode;
  802. args.v6.ucPpll = pll_id;
  803. break;
  804. default:
  805. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  806. return;
  807. }
  808. break;
  809. default:
  810. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  811. return;
  812. }
  813. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  814. }
  815. static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  816. {
  817. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  818. struct drm_device *dev = crtc->dev;
  819. struct radeon_device *rdev = dev->dev_private;
  820. struct radeon_encoder *radeon_encoder =
  821. to_radeon_encoder(radeon_crtc->encoder);
  822. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  823. radeon_crtc->bpc = 8;
  824. radeon_crtc->ss_enabled = false;
  825. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  826. (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
  827. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  828. struct drm_connector *connector =
  829. radeon_get_connector_for_encoder(radeon_crtc->encoder);
  830. struct radeon_connector *radeon_connector =
  831. to_radeon_connector(connector);
  832. struct radeon_connector_atom_dig *dig_connector =
  833. radeon_connector->con_priv;
  834. int dp_clock;
  835. radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
  836. switch (encoder_mode) {
  837. case ATOM_ENCODER_MODE_DP_MST:
  838. case ATOM_ENCODER_MODE_DP:
  839. /* DP/eDP */
  840. dp_clock = dig_connector->dp_clock / 10;
  841. if (ASIC_IS_DCE4(rdev))
  842. radeon_crtc->ss_enabled =
  843. radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
  844. ASIC_INTERNAL_SS_ON_DP,
  845. dp_clock);
  846. else {
  847. if (dp_clock == 16200) {
  848. radeon_crtc->ss_enabled =
  849. radeon_atombios_get_ppll_ss_info(rdev,
  850. &radeon_crtc->ss,
  851. ATOM_DP_SS_ID2);
  852. if (!radeon_crtc->ss_enabled)
  853. radeon_crtc->ss_enabled =
  854. radeon_atombios_get_ppll_ss_info(rdev,
  855. &radeon_crtc->ss,
  856. ATOM_DP_SS_ID1);
  857. } else
  858. radeon_crtc->ss_enabled =
  859. radeon_atombios_get_ppll_ss_info(rdev,
  860. &radeon_crtc->ss,
  861. ATOM_DP_SS_ID1);
  862. }
  863. break;
  864. case ATOM_ENCODER_MODE_LVDS:
  865. if (ASIC_IS_DCE4(rdev))
  866. radeon_crtc->ss_enabled =
  867. radeon_atombios_get_asic_ss_info(rdev,
  868. &radeon_crtc->ss,
  869. dig->lcd_ss_id,
  870. mode->clock / 10);
  871. else
  872. radeon_crtc->ss_enabled =
  873. radeon_atombios_get_ppll_ss_info(rdev,
  874. &radeon_crtc->ss,
  875. dig->lcd_ss_id);
  876. break;
  877. case ATOM_ENCODER_MODE_DVI:
  878. if (ASIC_IS_DCE4(rdev))
  879. radeon_crtc->ss_enabled =
  880. radeon_atombios_get_asic_ss_info(rdev,
  881. &radeon_crtc->ss,
  882. ASIC_INTERNAL_SS_ON_TMDS,
  883. mode->clock / 10);
  884. break;
  885. case ATOM_ENCODER_MODE_HDMI:
  886. if (ASIC_IS_DCE4(rdev))
  887. radeon_crtc->ss_enabled =
  888. radeon_atombios_get_asic_ss_info(rdev,
  889. &radeon_crtc->ss,
  890. ASIC_INTERNAL_SS_ON_HDMI,
  891. mode->clock / 10);
  892. break;
  893. default:
  894. break;
  895. }
  896. }
  897. /* adjust pixel clock as needed */
  898. radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
  899. return true;
  900. }
  901. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  902. {
  903. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  904. struct drm_device *dev = crtc->dev;
  905. struct radeon_device *rdev = dev->dev_private;
  906. struct radeon_encoder *radeon_encoder =
  907. to_radeon_encoder(radeon_crtc->encoder);
  908. u32 pll_clock = mode->clock;
  909. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  910. struct radeon_pll *pll;
  911. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  912. switch (radeon_crtc->pll_id) {
  913. case ATOM_PPLL1:
  914. pll = &rdev->clock.p1pll;
  915. break;
  916. case ATOM_PPLL2:
  917. pll = &rdev->clock.p2pll;
  918. break;
  919. case ATOM_DCPLL:
  920. case ATOM_PPLL_INVALID:
  921. default:
  922. pll = &rdev->clock.dcpll;
  923. break;
  924. }
  925. /* update pll params */
  926. pll->flags = radeon_crtc->pll_flags;
  927. pll->reference_div = radeon_crtc->pll_reference_div;
  928. pll->post_div = radeon_crtc->pll_post_div;
  929. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  930. /* TV seems to prefer the legacy algo on some boards */
  931. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  932. &fb_div, &frac_fb_div, &ref_div, &post_div);
  933. else if (ASIC_IS_AVIVO(rdev))
  934. radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
  935. &fb_div, &frac_fb_div, &ref_div, &post_div);
  936. else
  937. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  938. &fb_div, &frac_fb_div, &ref_div, &post_div);
  939. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
  940. radeon_crtc->crtc_id, &radeon_crtc->ss);
  941. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  942. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  943. ref_div, fb_div, frac_fb_div, post_div,
  944. radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
  945. if (radeon_crtc->ss_enabled) {
  946. /* calculate ss amount and step size */
  947. if (ASIC_IS_DCE4(rdev)) {
  948. u32 step_size;
  949. u32 amount = (((fb_div * 10) + frac_fb_div) * radeon_crtc->ss.percentage) / 10000;
  950. radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  951. radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  952. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  953. if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  954. step_size = (4 * amount * ref_div * (radeon_crtc->ss.rate * 2048)) /
  955. (125 * 25 * pll->reference_freq / 100);
  956. else
  957. step_size = (2 * amount * ref_div * (radeon_crtc->ss.rate * 2048)) /
  958. (125 * 25 * pll->reference_freq / 100);
  959. radeon_crtc->ss.step = step_size;
  960. }
  961. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
  962. radeon_crtc->crtc_id, &radeon_crtc->ss);
  963. }
  964. }
  965. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  966. struct drm_framebuffer *fb,
  967. int x, int y, int atomic)
  968. {
  969. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  970. struct drm_device *dev = crtc->dev;
  971. struct radeon_device *rdev = dev->dev_private;
  972. struct radeon_framebuffer *radeon_fb;
  973. struct drm_framebuffer *target_fb;
  974. struct drm_gem_object *obj;
  975. struct radeon_bo *rbo;
  976. uint64_t fb_location;
  977. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  978. unsigned bankw, bankh, mtaspect, tile_split;
  979. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  980. u32 tmp, viewport_w, viewport_h;
  981. int r;
  982. /* no fb bound */
  983. if (!atomic && !crtc->fb) {
  984. DRM_DEBUG_KMS("No FB bound\n");
  985. return 0;
  986. }
  987. if (atomic) {
  988. radeon_fb = to_radeon_framebuffer(fb);
  989. target_fb = fb;
  990. }
  991. else {
  992. radeon_fb = to_radeon_framebuffer(crtc->fb);
  993. target_fb = crtc->fb;
  994. }
  995. /* If atomic, assume fb object is pinned & idle & fenced and
  996. * just update base pointers
  997. */
  998. obj = radeon_fb->obj;
  999. rbo = gem_to_radeon_bo(obj);
  1000. r = radeon_bo_reserve(rbo, false);
  1001. if (unlikely(r != 0))
  1002. return r;
  1003. if (atomic)
  1004. fb_location = radeon_bo_gpu_offset(rbo);
  1005. else {
  1006. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1007. if (unlikely(r != 0)) {
  1008. radeon_bo_unreserve(rbo);
  1009. return -EINVAL;
  1010. }
  1011. }
  1012. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1013. radeon_bo_unreserve(rbo);
  1014. switch (target_fb->bits_per_pixel) {
  1015. case 8:
  1016. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1017. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1018. break;
  1019. case 15:
  1020. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1021. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1022. break;
  1023. case 16:
  1024. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1025. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1026. #ifdef __BIG_ENDIAN
  1027. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1028. #endif
  1029. break;
  1030. case 24:
  1031. case 32:
  1032. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1033. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1034. #ifdef __BIG_ENDIAN
  1035. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1036. #endif
  1037. break;
  1038. default:
  1039. DRM_ERROR("Unsupported screen depth %d\n",
  1040. target_fb->bits_per_pixel);
  1041. return -EINVAL;
  1042. }
  1043. if (tiling_flags & RADEON_TILING_MACRO) {
  1044. if (rdev->family >= CHIP_TAHITI)
  1045. tmp = rdev->config.si.tile_config;
  1046. else if (rdev->family >= CHIP_CAYMAN)
  1047. tmp = rdev->config.cayman.tile_config;
  1048. else
  1049. tmp = rdev->config.evergreen.tile_config;
  1050. switch ((tmp & 0xf0) >> 4) {
  1051. case 0: /* 4 banks */
  1052. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1053. break;
  1054. case 1: /* 8 banks */
  1055. default:
  1056. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1057. break;
  1058. case 2: /* 16 banks */
  1059. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1060. break;
  1061. }
  1062. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1063. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1064. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1065. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1066. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1067. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1068. } else if (tiling_flags & RADEON_TILING_MICRO)
  1069. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1070. if ((rdev->family == CHIP_TAHITI) ||
  1071. (rdev->family == CHIP_PITCAIRN))
  1072. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
  1073. else if (rdev->family == CHIP_VERDE)
  1074. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
  1075. switch (radeon_crtc->crtc_id) {
  1076. case 0:
  1077. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1078. break;
  1079. case 1:
  1080. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1081. break;
  1082. case 2:
  1083. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1084. break;
  1085. case 3:
  1086. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1087. break;
  1088. case 4:
  1089. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1090. break;
  1091. case 5:
  1092. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1093. break;
  1094. default:
  1095. break;
  1096. }
  1097. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1098. upper_32_bits(fb_location));
  1099. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1100. upper_32_bits(fb_location));
  1101. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1102. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1103. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1104. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1105. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1106. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1107. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1108. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1109. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1110. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1111. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1112. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1113. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1114. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1115. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1116. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1117. target_fb->height);
  1118. x &= ~3;
  1119. y &= ~1;
  1120. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1121. (x << 16) | y);
  1122. viewport_w = crtc->mode.hdisplay;
  1123. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1124. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1125. (viewport_w << 16) | viewport_h);
  1126. /* pageflip setup */
  1127. /* make sure flip is at vb rather than hb */
  1128. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1129. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1130. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1131. /* set pageflip to happen anywhere in vblank interval */
  1132. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1133. if (!atomic && fb && fb != crtc->fb) {
  1134. radeon_fb = to_radeon_framebuffer(fb);
  1135. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1136. r = radeon_bo_reserve(rbo, false);
  1137. if (unlikely(r != 0))
  1138. return r;
  1139. radeon_bo_unpin(rbo);
  1140. radeon_bo_unreserve(rbo);
  1141. }
  1142. /* Bytes per pixel may have changed */
  1143. radeon_bandwidth_update(rdev);
  1144. return 0;
  1145. }
  1146. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1147. struct drm_framebuffer *fb,
  1148. int x, int y, int atomic)
  1149. {
  1150. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1151. struct drm_device *dev = crtc->dev;
  1152. struct radeon_device *rdev = dev->dev_private;
  1153. struct radeon_framebuffer *radeon_fb;
  1154. struct drm_gem_object *obj;
  1155. struct radeon_bo *rbo;
  1156. struct drm_framebuffer *target_fb;
  1157. uint64_t fb_location;
  1158. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1159. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1160. u32 tmp, viewport_w, viewport_h;
  1161. int r;
  1162. /* no fb bound */
  1163. if (!atomic && !crtc->fb) {
  1164. DRM_DEBUG_KMS("No FB bound\n");
  1165. return 0;
  1166. }
  1167. if (atomic) {
  1168. radeon_fb = to_radeon_framebuffer(fb);
  1169. target_fb = fb;
  1170. }
  1171. else {
  1172. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1173. target_fb = crtc->fb;
  1174. }
  1175. obj = radeon_fb->obj;
  1176. rbo = gem_to_radeon_bo(obj);
  1177. r = radeon_bo_reserve(rbo, false);
  1178. if (unlikely(r != 0))
  1179. return r;
  1180. /* If atomic, assume fb object is pinned & idle & fenced and
  1181. * just update base pointers
  1182. */
  1183. if (atomic)
  1184. fb_location = radeon_bo_gpu_offset(rbo);
  1185. else {
  1186. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1187. if (unlikely(r != 0)) {
  1188. radeon_bo_unreserve(rbo);
  1189. return -EINVAL;
  1190. }
  1191. }
  1192. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1193. radeon_bo_unreserve(rbo);
  1194. switch (target_fb->bits_per_pixel) {
  1195. case 8:
  1196. fb_format =
  1197. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1198. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1199. break;
  1200. case 15:
  1201. fb_format =
  1202. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1203. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1204. break;
  1205. case 16:
  1206. fb_format =
  1207. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1208. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1209. #ifdef __BIG_ENDIAN
  1210. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1211. #endif
  1212. break;
  1213. case 24:
  1214. case 32:
  1215. fb_format =
  1216. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1217. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1218. #ifdef __BIG_ENDIAN
  1219. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1220. #endif
  1221. break;
  1222. default:
  1223. DRM_ERROR("Unsupported screen depth %d\n",
  1224. target_fb->bits_per_pixel);
  1225. return -EINVAL;
  1226. }
  1227. if (rdev->family >= CHIP_R600) {
  1228. if (tiling_flags & RADEON_TILING_MACRO)
  1229. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1230. else if (tiling_flags & RADEON_TILING_MICRO)
  1231. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1232. } else {
  1233. if (tiling_flags & RADEON_TILING_MACRO)
  1234. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1235. if (tiling_flags & RADEON_TILING_MICRO)
  1236. fb_format |= AVIVO_D1GRPH_TILED;
  1237. }
  1238. if (radeon_crtc->crtc_id == 0)
  1239. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1240. else
  1241. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1242. if (rdev->family >= CHIP_RV770) {
  1243. if (radeon_crtc->crtc_id) {
  1244. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1245. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1246. } else {
  1247. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1248. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1249. }
  1250. }
  1251. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1252. (u32) fb_location);
  1253. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1254. radeon_crtc->crtc_offset, (u32) fb_location);
  1255. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1256. if (rdev->family >= CHIP_R600)
  1257. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1258. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1259. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1260. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1261. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1262. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1263. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1264. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1265. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1266. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1267. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1268. target_fb->height);
  1269. x &= ~3;
  1270. y &= ~1;
  1271. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1272. (x << 16) | y);
  1273. viewport_w = crtc->mode.hdisplay;
  1274. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1275. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1276. (viewport_w << 16) | viewport_h);
  1277. /* pageflip setup */
  1278. /* make sure flip is at vb rather than hb */
  1279. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1280. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1281. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1282. /* set pageflip to happen anywhere in vblank interval */
  1283. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1284. if (!atomic && fb && fb != crtc->fb) {
  1285. radeon_fb = to_radeon_framebuffer(fb);
  1286. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1287. r = radeon_bo_reserve(rbo, false);
  1288. if (unlikely(r != 0))
  1289. return r;
  1290. radeon_bo_unpin(rbo);
  1291. radeon_bo_unreserve(rbo);
  1292. }
  1293. /* Bytes per pixel may have changed */
  1294. radeon_bandwidth_update(rdev);
  1295. return 0;
  1296. }
  1297. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1298. struct drm_framebuffer *old_fb)
  1299. {
  1300. struct drm_device *dev = crtc->dev;
  1301. struct radeon_device *rdev = dev->dev_private;
  1302. if (ASIC_IS_DCE4(rdev))
  1303. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1304. else if (ASIC_IS_AVIVO(rdev))
  1305. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1306. else
  1307. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1308. }
  1309. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1310. struct drm_framebuffer *fb,
  1311. int x, int y, enum mode_set_atomic state)
  1312. {
  1313. struct drm_device *dev = crtc->dev;
  1314. struct radeon_device *rdev = dev->dev_private;
  1315. if (ASIC_IS_DCE4(rdev))
  1316. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1317. else if (ASIC_IS_AVIVO(rdev))
  1318. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1319. else
  1320. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1321. }
  1322. /* properly set additional regs when using atombios */
  1323. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1324. {
  1325. struct drm_device *dev = crtc->dev;
  1326. struct radeon_device *rdev = dev->dev_private;
  1327. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1328. u32 disp_merge_cntl;
  1329. switch (radeon_crtc->crtc_id) {
  1330. case 0:
  1331. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1332. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1333. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1334. break;
  1335. case 1:
  1336. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1337. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1338. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1339. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1340. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1341. break;
  1342. }
  1343. }
  1344. /**
  1345. * radeon_get_pll_use_mask - look up a mask of which pplls are in use
  1346. *
  1347. * @crtc: drm crtc
  1348. *
  1349. * Returns the mask of which PPLLs (Pixel PLLs) are in use.
  1350. */
  1351. static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
  1352. {
  1353. struct drm_device *dev = crtc->dev;
  1354. struct drm_crtc *test_crtc;
  1355. struct radeon_crtc *test_radeon_crtc;
  1356. u32 pll_in_use = 0;
  1357. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1358. if (crtc == test_crtc)
  1359. continue;
  1360. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1361. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1362. pll_in_use |= (1 << test_radeon_crtc->pll_id);
  1363. }
  1364. return pll_in_use;
  1365. }
  1366. /**
  1367. * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
  1368. *
  1369. * @crtc: drm crtc
  1370. *
  1371. * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
  1372. * also in DP mode. For DP, a single PPLL can be used for all DP
  1373. * crtcs/encoders.
  1374. */
  1375. static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
  1376. {
  1377. struct drm_device *dev = crtc->dev;
  1378. struct drm_crtc *test_crtc;
  1379. struct radeon_crtc *test_radeon_crtc;
  1380. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1381. if (crtc == test_crtc)
  1382. continue;
  1383. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1384. if (test_radeon_crtc->encoder &&
  1385. ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1386. /* for DP use the same PLL for all */
  1387. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1388. return test_radeon_crtc->pll_id;
  1389. }
  1390. }
  1391. return ATOM_PPLL_INVALID;
  1392. }
  1393. /**
  1394. * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
  1395. *
  1396. * @crtc: drm crtc
  1397. * @encoder: drm encoder
  1398. *
  1399. * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
  1400. * be shared (i.e., same clock).
  1401. */
  1402. static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
  1403. {
  1404. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1405. struct drm_device *dev = crtc->dev;
  1406. struct drm_crtc *test_crtc;
  1407. struct radeon_crtc *test_radeon_crtc;
  1408. u32 adjusted_clock, test_adjusted_clock;
  1409. adjusted_clock = radeon_crtc->adjusted_clock;
  1410. if (adjusted_clock == 0)
  1411. return ATOM_PPLL_INVALID;
  1412. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1413. if (crtc == test_crtc)
  1414. continue;
  1415. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1416. if (test_radeon_crtc->encoder &&
  1417. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1418. /* check if we are already driving this connector with another crtc */
  1419. if (test_radeon_crtc->connector == radeon_crtc->connector) {
  1420. /* if we are, return that pll */
  1421. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1422. return test_radeon_crtc->pll_id;
  1423. }
  1424. /* for non-DP check the clock */
  1425. test_adjusted_clock = test_radeon_crtc->adjusted_clock;
  1426. if ((crtc->mode.clock == test_crtc->mode.clock) &&
  1427. (adjusted_clock == test_adjusted_clock) &&
  1428. (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
  1429. (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
  1430. return test_radeon_crtc->pll_id;
  1431. }
  1432. }
  1433. return ATOM_PPLL_INVALID;
  1434. }
  1435. /**
  1436. * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
  1437. *
  1438. * @crtc: drm crtc
  1439. *
  1440. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1441. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1442. * monitors a dedicated PPLL must be used. If a particular board has
  1443. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1444. * as there is no need to program the PLL itself. If we are not able to
  1445. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1446. * avoid messing up an existing monitor.
  1447. *
  1448. * Asic specific PLL information
  1449. *
  1450. * DCE 6.1
  1451. * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
  1452. * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
  1453. *
  1454. * DCE 6.0
  1455. * - PPLL0 is available to all UNIPHY (DP only)
  1456. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1457. *
  1458. * DCE 5.0
  1459. * - DCPLL is available to all UNIPHY (DP only)
  1460. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1461. *
  1462. * DCE 3.0/4.0/4.1
  1463. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1464. *
  1465. */
  1466. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1467. {
  1468. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1469. struct drm_device *dev = crtc->dev;
  1470. struct radeon_device *rdev = dev->dev_private;
  1471. struct radeon_encoder *radeon_encoder =
  1472. to_radeon_encoder(radeon_crtc->encoder);
  1473. u32 pll_in_use;
  1474. int pll;
  1475. if (ASIC_IS_DCE61(rdev)) {
  1476. struct radeon_encoder_atom_dig *dig =
  1477. radeon_encoder->enc_priv;
  1478. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1479. (dig->linkb == false))
  1480. /* UNIPHY A uses PPLL2 */
  1481. return ATOM_PPLL2;
  1482. else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1483. /* UNIPHY B/C/D/E/F */
  1484. if (rdev->clock.dp_extclk)
  1485. /* skip PPLL programming if using ext clock */
  1486. return ATOM_PPLL_INVALID;
  1487. else {
  1488. /* use the same PPLL for all DP monitors */
  1489. pll = radeon_get_shared_dp_ppll(crtc);
  1490. if (pll != ATOM_PPLL_INVALID)
  1491. return pll;
  1492. }
  1493. } else {
  1494. /* use the same PPLL for all monitors with the same clock */
  1495. pll = radeon_get_shared_nondp_ppll(crtc);
  1496. if (pll != ATOM_PPLL_INVALID)
  1497. return pll;
  1498. }
  1499. /* UNIPHY B/C/D/E/F */
  1500. pll_in_use = radeon_get_pll_use_mask(crtc);
  1501. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1502. return ATOM_PPLL0;
  1503. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1504. return ATOM_PPLL1;
  1505. DRM_ERROR("unable to allocate a PPLL\n");
  1506. return ATOM_PPLL_INVALID;
  1507. } else if (ASIC_IS_DCE4(rdev)) {
  1508. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1509. * depending on the asic:
  1510. * DCE4: PPLL or ext clock
  1511. * DCE5: PPLL, DCPLL, or ext clock
  1512. * DCE6: PPLL, PPLL0, or ext clock
  1513. *
  1514. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1515. * PPLL/DCPLL programming and only program the DP DTO for the
  1516. * crtc virtual pixel clock.
  1517. */
  1518. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1519. if (rdev->clock.dp_extclk)
  1520. /* skip PPLL programming if using ext clock */
  1521. return ATOM_PPLL_INVALID;
  1522. else if (ASIC_IS_DCE6(rdev))
  1523. /* use PPLL0 for all DP */
  1524. return ATOM_PPLL0;
  1525. else if (ASIC_IS_DCE5(rdev))
  1526. /* use DCPLL for all DP */
  1527. return ATOM_DCPLL;
  1528. else {
  1529. /* use the same PPLL for all DP monitors */
  1530. pll = radeon_get_shared_dp_ppll(crtc);
  1531. if (pll != ATOM_PPLL_INVALID)
  1532. return pll;
  1533. }
  1534. } else {
  1535. /* use the same PPLL for all monitors with the same clock */
  1536. pll = radeon_get_shared_nondp_ppll(crtc);
  1537. if (pll != ATOM_PPLL_INVALID)
  1538. return pll;
  1539. }
  1540. /* all other cases */
  1541. pll_in_use = radeon_get_pll_use_mask(crtc);
  1542. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1543. return ATOM_PPLL1;
  1544. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1545. return ATOM_PPLL2;
  1546. DRM_ERROR("unable to allocate a PPLL\n");
  1547. return ATOM_PPLL_INVALID;
  1548. } else {
  1549. if (ASIC_IS_AVIVO(rdev)) {
  1550. /* in DP mode, the DP ref clock can come from either PPLL
  1551. * depending on the asic:
  1552. * DCE3: PPLL1 or PPLL2
  1553. */
  1554. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1555. /* use the same PPLL for all DP monitors */
  1556. pll = radeon_get_shared_dp_ppll(crtc);
  1557. if (pll != ATOM_PPLL_INVALID)
  1558. return pll;
  1559. } else {
  1560. /* use the same PPLL for all monitors with the same clock */
  1561. pll = radeon_get_shared_nondp_ppll(crtc);
  1562. if (pll != ATOM_PPLL_INVALID)
  1563. return pll;
  1564. }
  1565. /* all other cases */
  1566. pll_in_use = radeon_get_pll_use_mask(crtc);
  1567. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1568. return ATOM_PPLL1;
  1569. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1570. return ATOM_PPLL2;
  1571. DRM_ERROR("unable to allocate a PPLL\n");
  1572. return ATOM_PPLL_INVALID;
  1573. } else {
  1574. /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
  1575. return radeon_crtc->crtc_id;
  1576. }
  1577. }
  1578. }
  1579. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1580. {
  1581. /* always set DCPLL */
  1582. if (ASIC_IS_DCE6(rdev))
  1583. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1584. else if (ASIC_IS_DCE4(rdev)) {
  1585. struct radeon_atom_ss ss;
  1586. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1587. ASIC_INTERNAL_SS_ON_DCPLL,
  1588. rdev->clock.default_dispclk);
  1589. if (ss_enabled)
  1590. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
  1591. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1592. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1593. if (ss_enabled)
  1594. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
  1595. }
  1596. }
  1597. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1598. struct drm_display_mode *mode,
  1599. struct drm_display_mode *adjusted_mode,
  1600. int x, int y, struct drm_framebuffer *old_fb)
  1601. {
  1602. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1603. struct drm_device *dev = crtc->dev;
  1604. struct radeon_device *rdev = dev->dev_private;
  1605. struct radeon_encoder *radeon_encoder =
  1606. to_radeon_encoder(radeon_crtc->encoder);
  1607. bool is_tvcv = false;
  1608. if (radeon_encoder->active_device &
  1609. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1610. is_tvcv = true;
  1611. atombios_crtc_set_pll(crtc, adjusted_mode);
  1612. if (ASIC_IS_DCE4(rdev))
  1613. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1614. else if (ASIC_IS_AVIVO(rdev)) {
  1615. if (is_tvcv)
  1616. atombios_crtc_set_timing(crtc, adjusted_mode);
  1617. else
  1618. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1619. } else {
  1620. atombios_crtc_set_timing(crtc, adjusted_mode);
  1621. if (radeon_crtc->crtc_id == 0)
  1622. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1623. radeon_legacy_atom_fixup(crtc);
  1624. }
  1625. atombios_crtc_set_base(crtc, x, y, old_fb);
  1626. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1627. atombios_scaler_setup(crtc);
  1628. return 0;
  1629. }
  1630. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1631. const struct drm_display_mode *mode,
  1632. struct drm_display_mode *adjusted_mode)
  1633. {
  1634. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1635. struct drm_device *dev = crtc->dev;
  1636. struct drm_encoder *encoder;
  1637. /* assign the encoder to the radeon crtc to avoid repeated lookups later */
  1638. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1639. if (encoder->crtc == crtc) {
  1640. radeon_crtc->encoder = encoder;
  1641. radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
  1642. break;
  1643. }
  1644. }
  1645. if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
  1646. radeon_crtc->encoder = NULL;
  1647. radeon_crtc->connector = NULL;
  1648. return false;
  1649. }
  1650. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1651. return false;
  1652. if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
  1653. return false;
  1654. /* pick pll */
  1655. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1656. /* if we can't get a PPLL for a non-DP encoder, fail */
  1657. if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
  1658. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
  1659. return false;
  1660. return true;
  1661. }
  1662. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1663. {
  1664. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1665. struct drm_device *dev = crtc->dev;
  1666. struct radeon_device *rdev = dev->dev_private;
  1667. radeon_crtc->in_mode_set = true;
  1668. /* disable crtc pair power gating before programming */
  1669. if (ASIC_IS_DCE6(rdev))
  1670. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  1671. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1672. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1673. }
  1674. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1675. {
  1676. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1677. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1678. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1679. radeon_crtc->in_mode_set = false;
  1680. }
  1681. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1682. {
  1683. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1684. struct drm_device *dev = crtc->dev;
  1685. struct radeon_device *rdev = dev->dev_private;
  1686. struct radeon_atom_ss ss;
  1687. int i;
  1688. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1689. for (i = 0; i < rdev->num_crtc; i++) {
  1690. if (rdev->mode_info.crtcs[i] &&
  1691. rdev->mode_info.crtcs[i]->enabled &&
  1692. i != radeon_crtc->crtc_id &&
  1693. radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  1694. /* one other crtc is using this pll don't turn
  1695. * off the pll
  1696. */
  1697. goto done;
  1698. }
  1699. }
  1700. switch (radeon_crtc->pll_id) {
  1701. case ATOM_PPLL1:
  1702. case ATOM_PPLL2:
  1703. /* disable the ppll */
  1704. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1705. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1706. break;
  1707. case ATOM_PPLL0:
  1708. /* disable the ppll */
  1709. if (ASIC_IS_DCE61(rdev))
  1710. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1711. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1712. break;
  1713. default:
  1714. break;
  1715. }
  1716. done:
  1717. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1718. radeon_crtc->adjusted_clock = 0;
  1719. radeon_crtc->encoder = NULL;
  1720. radeon_crtc->connector = NULL;
  1721. }
  1722. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1723. .dpms = atombios_crtc_dpms,
  1724. .mode_fixup = atombios_crtc_mode_fixup,
  1725. .mode_set = atombios_crtc_mode_set,
  1726. .mode_set_base = atombios_crtc_set_base,
  1727. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1728. .prepare = atombios_crtc_prepare,
  1729. .commit = atombios_crtc_commit,
  1730. .load_lut = radeon_crtc_load_lut,
  1731. .disable = atombios_crtc_disable,
  1732. };
  1733. void radeon_atombios_init_crtc(struct drm_device *dev,
  1734. struct radeon_crtc *radeon_crtc)
  1735. {
  1736. struct radeon_device *rdev = dev->dev_private;
  1737. if (ASIC_IS_DCE4(rdev)) {
  1738. switch (radeon_crtc->crtc_id) {
  1739. case 0:
  1740. default:
  1741. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1742. break;
  1743. case 1:
  1744. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1745. break;
  1746. case 2:
  1747. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1748. break;
  1749. case 3:
  1750. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1751. break;
  1752. case 4:
  1753. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1754. break;
  1755. case 5:
  1756. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1757. break;
  1758. }
  1759. } else {
  1760. if (radeon_crtc->crtc_id == 1)
  1761. radeon_crtc->crtc_offset =
  1762. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1763. else
  1764. radeon_crtc->crtc_offset = 0;
  1765. }
  1766. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  1767. radeon_crtc->adjusted_clock = 0;
  1768. radeon_crtc->encoder = NULL;
  1769. radeon_crtc->connector = NULL;
  1770. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1771. }