nv50_display.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969
  1. /*
  2. * Copyright (C) 2008 Maarten Maathuis.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "nouveau_drm.h"
  27. #include "nouveau_dma.h"
  28. #include "nv50_display.h"
  29. #include "nouveau_crtc.h"
  30. #include "nouveau_encoder.h"
  31. #include "nouveau_connector.h"
  32. #include "nouveau_fbcon.h"
  33. #include <drm/drm_crtc_helper.h>
  34. #include "nouveau_fence.h"
  35. #include <core/gpuobj.h>
  36. #include <subdev/timer.h>
  37. static void nv50_display_bh(unsigned long);
  38. static inline int
  39. nv50_sor_nr(struct drm_device *dev)
  40. {
  41. struct nouveau_device *device = nouveau_dev(dev);
  42. if (device->chipset < 0x90 ||
  43. device->chipset == 0x92 ||
  44. device->chipset == 0xa0)
  45. return 2;
  46. return 4;
  47. }
  48. u32
  49. nv50_display_active_crtcs(struct drm_device *dev)
  50. {
  51. struct nouveau_device *device = nouveau_dev(dev);
  52. u32 mask = 0;
  53. int i;
  54. if (device->chipset < 0x90 ||
  55. device->chipset == 0x92 ||
  56. device->chipset == 0xa0) {
  57. for (i = 0; i < 2; i++)
  58. mask |= nv_rd32(device, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
  59. } else {
  60. for (i = 0; i < 4; i++)
  61. mask |= nv_rd32(device, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));
  62. }
  63. for (i = 0; i < 3; i++)
  64. mask |= nv_rd32(device, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));
  65. return mask & 3;
  66. }
  67. int
  68. nv50_display_early_init(struct drm_device *dev)
  69. {
  70. return 0;
  71. }
  72. void
  73. nv50_display_late_takedown(struct drm_device *dev)
  74. {
  75. }
  76. int
  77. nv50_display_sync(struct drm_device *dev)
  78. {
  79. struct nv50_display *disp = nv50_display(dev);
  80. struct nouveau_channel *evo = disp->master;
  81. int ret;
  82. ret = RING_SPACE(evo, 6);
  83. if (ret == 0) {
  84. BEGIN_NV04(evo, 0, 0x0084, 1);
  85. OUT_RING (evo, 0x80000000);
  86. BEGIN_NV04(evo, 0, 0x0080, 1);
  87. OUT_RING (evo, 0);
  88. BEGIN_NV04(evo, 0, 0x0084, 1);
  89. OUT_RING (evo, 0x00000000);
  90. nv_wo32(disp->ramin, 0x2000, 0x00000000);
  91. FIRE_RING (evo);
  92. if (nv_wait_ne(disp->ramin, 0x2000, 0xffffffff, 0x00000000))
  93. return 0;
  94. }
  95. return 0;
  96. }
  97. int
  98. nv50_display_init(struct drm_device *dev)
  99. {
  100. struct nouveau_drm *drm = nouveau_drm(dev);
  101. struct nouveau_device *device = nouveau_dev(dev);
  102. struct nouveau_channel *evo;
  103. int ret, i;
  104. u32 val;
  105. NV_DEBUG(drm, "\n");
  106. nv_wr32(device, 0x00610184, nv_rd32(device, 0x00614004));
  107. /*
  108. * I think the 0x006101XX range is some kind of main control area
  109. * that enables things.
  110. */
  111. /* CRTC? */
  112. for (i = 0; i < 2; i++) {
  113. val = nv_rd32(device, 0x00616100 + (i * 0x800));
  114. nv_wr32(device, 0x00610190 + (i * 0x10), val);
  115. val = nv_rd32(device, 0x00616104 + (i * 0x800));
  116. nv_wr32(device, 0x00610194 + (i * 0x10), val);
  117. val = nv_rd32(device, 0x00616108 + (i * 0x800));
  118. nv_wr32(device, 0x00610198 + (i * 0x10), val);
  119. val = nv_rd32(device, 0x0061610c + (i * 0x800));
  120. nv_wr32(device, 0x0061019c + (i * 0x10), val);
  121. }
  122. /* DAC */
  123. for (i = 0; i < 3; i++) {
  124. val = nv_rd32(device, 0x0061a000 + (i * 0x800));
  125. nv_wr32(device, 0x006101d0 + (i * 0x04), val);
  126. }
  127. /* SOR */
  128. for (i = 0; i < nv50_sor_nr(dev); i++) {
  129. val = nv_rd32(device, 0x0061c000 + (i * 0x800));
  130. nv_wr32(device, 0x006101e0 + (i * 0x04), val);
  131. }
  132. /* EXT */
  133. for (i = 0; i < 3; i++) {
  134. val = nv_rd32(device, 0x0061e000 + (i * 0x800));
  135. nv_wr32(device, 0x006101f0 + (i * 0x04), val);
  136. }
  137. for (i = 0; i < 3; i++) {
  138. nv_wr32(device, NV50_PDISPLAY_DAC_DPMS_CTRL(i), 0x00550000 |
  139. NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING);
  140. nv_wr32(device, NV50_PDISPLAY_DAC_CLK_CTRL1(i), 0x00000001);
  141. }
  142. /* The precise purpose is unknown, i suspect it has something to do
  143. * with text mode.
  144. */
  145. if (nv_rd32(device, NV50_PDISPLAY_INTR_1) & 0x100) {
  146. nv_wr32(device, NV50_PDISPLAY_INTR_1, 0x100);
  147. nv_wr32(device, 0x006194e8, nv_rd32(device, 0x006194e8) & ~1);
  148. if (!nv_wait(device, 0x006194e8, 2, 0)) {
  149. NV_ERROR(drm, "timeout: (0x6194e8 & 2) != 0\n");
  150. NV_ERROR(drm, "0x6194e8 = 0x%08x\n",
  151. nv_rd32(device, 0x6194e8));
  152. return -EBUSY;
  153. }
  154. }
  155. for (i = 0; i < 2; i++) {
  156. nv_wr32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0x2000);
  157. if (!nv_wait(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  158. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
  159. NV_ERROR(drm, "timeout: CURSOR_CTRL2_STATUS == 0\n");
  160. NV_ERROR(drm, "CURSOR_CTRL2 = 0x%08x\n",
  161. nv_rd32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  162. return -EBUSY;
  163. }
  164. nv_wr32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  165. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON);
  166. if (!nv_wait(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  167. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS,
  168. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE)) {
  169. NV_ERROR(drm, "timeout: "
  170. "CURSOR_CTRL2_STATUS_ACTIVE(%d)\n", i);
  171. NV_ERROR(drm, "CURSOR_CTRL2(%d) = 0x%08x\n", i,
  172. nv_rd32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  173. return -EBUSY;
  174. }
  175. }
  176. nv_wr32(device, NV50_PDISPLAY_PIO_CTRL, 0x00000000);
  177. nv_mask(device, NV50_PDISPLAY_INTR_0, 0x00000000, 0x00000000);
  178. nv_wr32(device, NV50_PDISPLAY_INTR_EN_0, 0x00000000);
  179. nv_mask(device, NV50_PDISPLAY_INTR_1, 0x00000000, 0x00000000);
  180. nv_wr32(device, NV50_PDISPLAY_INTR_EN_1,
  181. NV50_PDISPLAY_INTR_EN_1_CLK_UNK10 |
  182. NV50_PDISPLAY_INTR_EN_1_CLK_UNK20 |
  183. NV50_PDISPLAY_INTR_EN_1_CLK_UNK40);
  184. ret = nv50_evo_init(dev);
  185. if (ret)
  186. return ret;
  187. evo = nv50_display(dev)->master;
  188. nv_wr32(device, NV50_PDISPLAY_OBJECTS, (nv50_display(dev)->ramin->addr >> 8) | 9);
  189. ret = RING_SPACE(evo, 3);
  190. if (ret)
  191. return ret;
  192. BEGIN_NV04(evo, 0, NV50_EVO_UNK84, 2);
  193. OUT_RING (evo, NV50_EVO_UNK84_NOTIFY_DISABLED);
  194. OUT_RING (evo, NvEvoSync);
  195. return nv50_display_sync(dev);
  196. }
  197. void
  198. nv50_display_fini(struct drm_device *dev)
  199. {
  200. struct nouveau_drm *drm = nouveau_drm(dev);
  201. struct nouveau_device *device = nouveau_dev(dev);
  202. struct nv50_display *disp = nv50_display(dev);
  203. struct nouveau_channel *evo = disp->master;
  204. struct drm_crtc *drm_crtc;
  205. int ret, i;
  206. NV_DEBUG(drm, "\n");
  207. list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
  208. struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
  209. nv50_crtc_blank(crtc, true);
  210. }
  211. ret = RING_SPACE(evo, 2);
  212. if (ret == 0) {
  213. BEGIN_NV04(evo, 0, NV50_EVO_UPDATE, 1);
  214. OUT_RING(evo, 0);
  215. }
  216. FIRE_RING(evo);
  217. /* Almost like ack'ing a vblank interrupt, maybe in the spirit of
  218. * cleaning up?
  219. */
  220. list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
  221. struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
  222. uint32_t mask = NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(crtc->index);
  223. if (!crtc->base.enabled)
  224. continue;
  225. nv_wr32(device, NV50_PDISPLAY_INTR_1, mask);
  226. if (!nv_wait(device, NV50_PDISPLAY_INTR_1, mask, mask)) {
  227. NV_ERROR(drm, "timeout: (0x610024 & 0x%08x) == "
  228. "0x%08x\n", mask, mask);
  229. NV_ERROR(drm, "0x610024 = 0x%08x\n",
  230. nv_rd32(device, NV50_PDISPLAY_INTR_1));
  231. }
  232. }
  233. for (i = 0; i < 2; i++) {
  234. nv_wr32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0);
  235. if (!nv_wait(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  236. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
  237. NV_ERROR(drm, "timeout: CURSOR_CTRL2_STATUS == 0\n");
  238. NV_ERROR(drm, "CURSOR_CTRL2 = 0x%08x\n",
  239. nv_rd32(device, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  240. }
  241. }
  242. nv50_evo_fini(dev);
  243. for (i = 0; i < 3; i++) {
  244. if (!nv_wait(device, NV50_PDISPLAY_SOR_DPMS_STATE(i),
  245. NV50_PDISPLAY_SOR_DPMS_STATE_WAIT, 0)) {
  246. NV_ERROR(drm, "timeout: SOR_DPMS_STATE_WAIT(%d) == 0\n", i);
  247. NV_ERROR(drm, "SOR_DPMS_STATE(%d) = 0x%08x\n", i,
  248. nv_rd32(device, NV50_PDISPLAY_SOR_DPMS_STATE(i)));
  249. }
  250. }
  251. /* disable interrupts. */
  252. nv_wr32(device, NV50_PDISPLAY_INTR_EN_1, 0x00000000);
  253. }
  254. int
  255. nv50_display_create(struct drm_device *dev)
  256. {
  257. struct nouveau_drm *drm = nouveau_drm(dev);
  258. struct dcb_table *dcb = &drm->vbios.dcb;
  259. struct drm_connector *connector, *ct;
  260. struct nv50_display *priv;
  261. int ret, i;
  262. NV_DEBUG(drm, "\n");
  263. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  264. if (!priv)
  265. return -ENOMEM;
  266. nouveau_display(dev)->priv = priv;
  267. nouveau_display(dev)->dtor = nv50_display_destroy;
  268. nouveau_display(dev)->init = nv50_display_init;
  269. nouveau_display(dev)->fini = nv50_display_fini;
  270. /* Create CRTC objects */
  271. for (i = 0; i < 2; i++) {
  272. ret = nv50_crtc_create(dev, i);
  273. if (ret)
  274. return ret;
  275. }
  276. /* We setup the encoders from the BIOS table */
  277. for (i = 0 ; i < dcb->entries; i++) {
  278. struct dcb_output *entry = &dcb->entry[i];
  279. if (entry->location != DCB_LOC_ON_CHIP) {
  280. NV_WARN(drm, "Off-chip encoder %d/%d unsupported\n",
  281. entry->type, ffs(entry->or) - 1);
  282. continue;
  283. }
  284. connector = nouveau_connector_create(dev, entry->connector);
  285. if (IS_ERR(connector))
  286. continue;
  287. switch (entry->type) {
  288. case DCB_OUTPUT_TMDS:
  289. case DCB_OUTPUT_LVDS:
  290. case DCB_OUTPUT_DP:
  291. nv50_sor_create(connector, entry);
  292. break;
  293. case DCB_OUTPUT_ANALOG:
  294. nv50_dac_create(connector, entry);
  295. break;
  296. default:
  297. NV_WARN(drm, "DCB encoder %d unknown\n", entry->type);
  298. continue;
  299. }
  300. }
  301. list_for_each_entry_safe(connector, ct,
  302. &dev->mode_config.connector_list, head) {
  303. if (!connector->encoder_ids[0]) {
  304. NV_WARN(drm, "%s has no encoders, removing\n",
  305. drm_get_connector_name(connector));
  306. connector->funcs->destroy(connector);
  307. }
  308. }
  309. tasklet_init(&priv->tasklet, nv50_display_bh, (unsigned long)dev);
  310. ret = nv50_evo_create(dev);
  311. if (ret) {
  312. nv50_display_destroy(dev);
  313. return ret;
  314. }
  315. return 0;
  316. }
  317. void
  318. nv50_display_destroy(struct drm_device *dev)
  319. {
  320. struct nv50_display *disp = nv50_display(dev);
  321. nv50_evo_destroy(dev);
  322. kfree(disp);
  323. }
  324. struct nouveau_bo *
  325. nv50_display_crtc_sema(struct drm_device *dev, int crtc)
  326. {
  327. return nv50_display(dev)->crtc[crtc].sem.bo;
  328. }
  329. void
  330. nv50_display_flip_stop(struct drm_crtc *crtc)
  331. {
  332. struct nv50_display *disp = nv50_display(crtc->dev);
  333. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  334. struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index];
  335. struct nouveau_channel *evo = dispc->sync;
  336. int ret;
  337. ret = RING_SPACE(evo, 8);
  338. if (ret) {
  339. WARN_ON(1);
  340. return;
  341. }
  342. BEGIN_NV04(evo, 0, 0x0084, 1);
  343. OUT_RING (evo, 0x00000000);
  344. BEGIN_NV04(evo, 0, 0x0094, 1);
  345. OUT_RING (evo, 0x00000000);
  346. BEGIN_NV04(evo, 0, 0x00c0, 1);
  347. OUT_RING (evo, 0x00000000);
  348. BEGIN_NV04(evo, 0, 0x0080, 1);
  349. OUT_RING (evo, 0x00000000);
  350. FIRE_RING (evo);
  351. }
  352. int
  353. nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  354. struct nouveau_channel *chan)
  355. {
  356. struct nouveau_drm *drm = nouveau_drm(crtc->dev);
  357. struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
  358. struct nv50_display *disp = nv50_display(crtc->dev);
  359. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  360. struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index];
  361. struct nouveau_channel *evo = dispc->sync;
  362. int ret;
  363. ret = RING_SPACE(evo, chan ? 25 : 27);
  364. if (unlikely(ret))
  365. return ret;
  366. /* synchronise with the rendering channel, if necessary */
  367. if (likely(chan)) {
  368. ret = RING_SPACE(chan, 10);
  369. if (ret) {
  370. WIND_RING(evo);
  371. return ret;
  372. }
  373. if (nv_device(drm->device)->chipset < 0xc0) {
  374. BEGIN_NV04(chan, 0, 0x0060, 2);
  375. OUT_RING (chan, NvEvoSema0 + nv_crtc->index);
  376. OUT_RING (chan, dispc->sem.offset);
  377. BEGIN_NV04(chan, 0, 0x006c, 1);
  378. OUT_RING (chan, 0xf00d0000 | dispc->sem.value);
  379. BEGIN_NV04(chan, 0, 0x0064, 2);
  380. OUT_RING (chan, dispc->sem.offset ^ 0x10);
  381. OUT_RING (chan, 0x74b1e000);
  382. BEGIN_NV04(chan, 0, 0x0060, 1);
  383. if (nv_device(drm->device)->chipset < 0x84)
  384. OUT_RING (chan, NvSema);
  385. else
  386. OUT_RING (chan, chan->vram);
  387. } else {
  388. u64 offset = nvc0_fence_crtc(chan, nv_crtc->index);
  389. offset += dispc->sem.offset;
  390. BEGIN_NVC0(chan, 0, 0x0010, 4);
  391. OUT_RING (chan, upper_32_bits(offset));
  392. OUT_RING (chan, lower_32_bits(offset));
  393. OUT_RING (chan, 0xf00d0000 | dispc->sem.value);
  394. OUT_RING (chan, 0x1002);
  395. BEGIN_NVC0(chan, 0, 0x0010, 4);
  396. OUT_RING (chan, upper_32_bits(offset));
  397. OUT_RING (chan, lower_32_bits(offset ^ 0x10));
  398. OUT_RING (chan, 0x74b1e000);
  399. OUT_RING (chan, 0x1001);
  400. }
  401. FIRE_RING (chan);
  402. } else {
  403. nouveau_bo_wr32(dispc->sem.bo, dispc->sem.offset / 4,
  404. 0xf00d0000 | dispc->sem.value);
  405. }
  406. /* queue the flip on the crtc's "display sync" channel */
  407. BEGIN_NV04(evo, 0, 0x0100, 1);
  408. OUT_RING (evo, 0xfffe0000);
  409. if (chan) {
  410. BEGIN_NV04(evo, 0, 0x0084, 1);
  411. OUT_RING (evo, 0x00000100);
  412. } else {
  413. BEGIN_NV04(evo, 0, 0x0084, 1);
  414. OUT_RING (evo, 0x00000010);
  415. /* allows gamma somehow, PDISP will bitch at you if
  416. * you don't wait for vblank before changing this..
  417. */
  418. BEGIN_NV04(evo, 0, 0x00e0, 1);
  419. OUT_RING (evo, 0x40000000);
  420. }
  421. BEGIN_NV04(evo, 0, 0x0088, 4);
  422. OUT_RING (evo, dispc->sem.offset);
  423. OUT_RING (evo, 0xf00d0000 | dispc->sem.value);
  424. OUT_RING (evo, 0x74b1e000);
  425. OUT_RING (evo, NvEvoSync);
  426. BEGIN_NV04(evo, 0, 0x00a0, 2);
  427. OUT_RING (evo, 0x00000000);
  428. OUT_RING (evo, 0x00000000);
  429. BEGIN_NV04(evo, 0, 0x00c0, 1);
  430. OUT_RING (evo, nv_fb->r_dma);
  431. BEGIN_NV04(evo, 0, 0x0110, 2);
  432. OUT_RING (evo, 0x00000000);
  433. OUT_RING (evo, 0x00000000);
  434. BEGIN_NV04(evo, 0, 0x0800, 5);
  435. OUT_RING (evo, nv_fb->nvbo->bo.offset >> 8);
  436. OUT_RING (evo, 0);
  437. OUT_RING (evo, (fb->height << 16) | fb->width);
  438. OUT_RING (evo, nv_fb->r_pitch);
  439. OUT_RING (evo, nv_fb->r_format);
  440. BEGIN_NV04(evo, 0, 0x0080, 1);
  441. OUT_RING (evo, 0x00000000);
  442. FIRE_RING (evo);
  443. dispc->sem.offset ^= 0x10;
  444. dispc->sem.value++;
  445. return 0;
  446. }
  447. static u16
  448. nv50_display_script_select(struct drm_device *dev, struct dcb_output *dcb,
  449. u32 mc, int pxclk)
  450. {
  451. struct nouveau_drm *drm = nouveau_drm(dev);
  452. struct nouveau_connector *nv_connector = NULL;
  453. struct drm_encoder *encoder;
  454. struct nvbios *bios = &drm->vbios;
  455. u32 script = 0, or;
  456. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  457. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  458. if (nv_encoder->dcb != dcb)
  459. continue;
  460. nv_connector = nouveau_encoder_connector_get(nv_encoder);
  461. break;
  462. }
  463. or = ffs(dcb->or) - 1;
  464. switch (dcb->type) {
  465. case DCB_OUTPUT_LVDS:
  466. script = (mc >> 8) & 0xf;
  467. if (bios->fp_no_ddc) {
  468. if (bios->fp.dual_link)
  469. script |= 0x0100;
  470. if (bios->fp.if_is_24bit)
  471. script |= 0x0200;
  472. } else {
  473. /* determine number of lvds links */
  474. if (nv_connector && nv_connector->edid &&
  475. nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
  476. /* http://www.spwg.org */
  477. if (((u8 *)nv_connector->edid)[121] == 2)
  478. script |= 0x0100;
  479. } else
  480. if (pxclk >= bios->fp.duallink_transition_clk) {
  481. script |= 0x0100;
  482. }
  483. /* determine panel depth */
  484. if (script & 0x0100) {
  485. if (bios->fp.strapless_is_24bit & 2)
  486. script |= 0x0200;
  487. } else {
  488. if (bios->fp.strapless_is_24bit & 1)
  489. script |= 0x0200;
  490. }
  491. if (nv_connector && nv_connector->edid &&
  492. (nv_connector->edid->revision >= 4) &&
  493. (nv_connector->edid->input & 0x70) >= 0x20)
  494. script |= 0x0200;
  495. }
  496. break;
  497. case DCB_OUTPUT_TMDS:
  498. script = (mc >> 8) & 0xf;
  499. if (pxclk >= 165000)
  500. script |= 0x0100;
  501. break;
  502. case DCB_OUTPUT_DP:
  503. script = (mc >> 8) & 0xf;
  504. break;
  505. case DCB_OUTPUT_ANALOG:
  506. script = 0xff;
  507. break;
  508. default:
  509. NV_ERROR(drm, "modeset on unsupported output type!\n");
  510. break;
  511. }
  512. return script;
  513. }
  514. static void
  515. nv50_display_unk10_handler(struct drm_device *dev)
  516. {
  517. struct nouveau_device *device = nouveau_dev(dev);
  518. struct nouveau_drm *drm = nouveau_drm(dev);
  519. struct nv50_display *disp = nv50_display(dev);
  520. u32 unk30 = nv_rd32(device, 0x610030), mc;
  521. int i, crtc, or = 0, type = DCB_OUTPUT_ANY;
  522. NV_DEBUG(drm, "0x610030: 0x%08x\n", unk30);
  523. disp->irq.dcb = NULL;
  524. nv_wr32(device, 0x619494, nv_rd32(device, 0x619494) & ~8);
  525. /* Determine which CRTC we're dealing with, only 1 ever will be
  526. * signalled at the same time with the current nouveau code.
  527. */
  528. crtc = ffs((unk30 & 0x00000060) >> 5) - 1;
  529. if (crtc < 0)
  530. goto ack;
  531. /* Nothing needs to be done for the encoder */
  532. crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
  533. if (crtc < 0)
  534. goto ack;
  535. /* Find which encoder was connected to the CRTC */
  536. for (i = 0; type == DCB_OUTPUT_ANY && i < 3; i++) {
  537. mc = nv_rd32(device, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));
  538. NV_DEBUG(drm, "DAC-%d mc: 0x%08x\n", i, mc);
  539. if (!(mc & (1 << crtc)))
  540. continue;
  541. switch ((mc & 0x00000f00) >> 8) {
  542. case 0: type = DCB_OUTPUT_ANALOG; break;
  543. case 1: type = DCB_OUTPUT_TV; break;
  544. default:
  545. NV_ERROR(drm, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
  546. goto ack;
  547. }
  548. or = i;
  549. }
  550. for (i = 0; type == DCB_OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
  551. if (nv_device(drm->device)->chipset < 0x90 ||
  552. nv_device(drm->device)->chipset == 0x92 ||
  553. nv_device(drm->device)->chipset == 0xa0)
  554. mc = nv_rd32(device, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
  555. else
  556. mc = nv_rd32(device, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));
  557. NV_DEBUG(drm, "SOR-%d mc: 0x%08x\n", i, mc);
  558. if (!(mc & (1 << crtc)))
  559. continue;
  560. switch ((mc & 0x00000f00) >> 8) {
  561. case 0: type = DCB_OUTPUT_LVDS; break;
  562. case 1: type = DCB_OUTPUT_TMDS; break;
  563. case 2: type = DCB_OUTPUT_TMDS; break;
  564. case 5: type = DCB_OUTPUT_TMDS; break;
  565. case 8: type = DCB_OUTPUT_DP; break;
  566. case 9: type = DCB_OUTPUT_DP; break;
  567. default:
  568. NV_ERROR(drm, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
  569. goto ack;
  570. }
  571. or = i;
  572. }
  573. /* There was no encoder to disable */
  574. if (type == DCB_OUTPUT_ANY)
  575. goto ack;
  576. /* Disable the encoder */
  577. for (i = 0; i < drm->vbios.dcb.entries; i++) {
  578. struct dcb_output *dcb = &drm->vbios.dcb.entry[i];
  579. if (dcb->type == type && (dcb->or & (1 << or))) {
  580. nouveau_bios_run_display_table(dev, 0, -1, dcb, -1);
  581. disp->irq.dcb = dcb;
  582. goto ack;
  583. }
  584. }
  585. NV_ERROR(drm, "no dcb for %d %d 0x%08x\n", or, type, mc);
  586. ack:
  587. nv_wr32(device, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK10);
  588. nv_wr32(device, 0x610030, 0x80000000);
  589. }
  590. static void
  591. nv50_display_unk20_handler(struct drm_device *dev)
  592. {
  593. struct nouveau_device *device = nouveau_dev(dev);
  594. struct nouveau_drm *drm = nouveau_drm(dev);
  595. struct nv50_display *disp = nv50_display(dev);
  596. u32 unk30 = nv_rd32(device, 0x610030), tmp, pclk, script, mc = 0;
  597. struct dcb_output *dcb;
  598. int i, crtc, or = 0, type = DCB_OUTPUT_ANY;
  599. NV_DEBUG(drm, "0x610030: 0x%08x\n", unk30);
  600. dcb = disp->irq.dcb;
  601. if (dcb) {
  602. nouveau_bios_run_display_table(dev, 0, -2, dcb, -1);
  603. disp->irq.dcb = NULL;
  604. }
  605. /* CRTC clock change requested? */
  606. crtc = ffs((unk30 & 0x00000600) >> 9) - 1;
  607. if (crtc >= 0) {
  608. pclk = nv_rd32(device, NV50_PDISPLAY_CRTC_P(crtc, CLOCK));
  609. pclk &= 0x003fffff;
  610. if (pclk)
  611. nv50_crtc_set_clock(dev, crtc, pclk);
  612. tmp = nv_rd32(device, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc));
  613. tmp &= ~0x000000f;
  614. nv_wr32(device, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc), tmp);
  615. }
  616. /* Nothing needs to be done for the encoder */
  617. crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
  618. if (crtc < 0)
  619. goto ack;
  620. pclk = nv_rd32(device, NV50_PDISPLAY_CRTC_P(crtc, CLOCK)) & 0x003fffff;
  621. /* Find which encoder is connected to the CRTC */
  622. for (i = 0; type == DCB_OUTPUT_ANY && i < 3; i++) {
  623. mc = nv_rd32(device, NV50_PDISPLAY_DAC_MODE_CTRL_P(i));
  624. NV_DEBUG(drm, "DAC-%d mc: 0x%08x\n", i, mc);
  625. if (!(mc & (1 << crtc)))
  626. continue;
  627. switch ((mc & 0x00000f00) >> 8) {
  628. case 0: type = DCB_OUTPUT_ANALOG; break;
  629. case 1: type = DCB_OUTPUT_TV; break;
  630. default:
  631. NV_ERROR(drm, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
  632. goto ack;
  633. }
  634. or = i;
  635. }
  636. for (i = 0; type == DCB_OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
  637. if (nv_device(drm->device)->chipset < 0x90 ||
  638. nv_device(drm->device)->chipset == 0x92 ||
  639. nv_device(drm->device)->chipset == 0xa0)
  640. mc = nv_rd32(device, NV50_PDISPLAY_SOR_MODE_CTRL_P(i));
  641. else
  642. mc = nv_rd32(device, NV90_PDISPLAY_SOR_MODE_CTRL_P(i));
  643. NV_DEBUG(drm, "SOR-%d mc: 0x%08x\n", i, mc);
  644. if (!(mc & (1 << crtc)))
  645. continue;
  646. switch ((mc & 0x00000f00) >> 8) {
  647. case 0: type = DCB_OUTPUT_LVDS; break;
  648. case 1: type = DCB_OUTPUT_TMDS; break;
  649. case 2: type = DCB_OUTPUT_TMDS; break;
  650. case 5: type = DCB_OUTPUT_TMDS; break;
  651. case 8: type = DCB_OUTPUT_DP; break;
  652. case 9: type = DCB_OUTPUT_DP; break;
  653. default:
  654. NV_ERROR(drm, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
  655. goto ack;
  656. }
  657. or = i;
  658. }
  659. if (type == DCB_OUTPUT_ANY)
  660. goto ack;
  661. /* Enable the encoder */
  662. for (i = 0; i < drm->vbios.dcb.entries; i++) {
  663. dcb = &drm->vbios.dcb.entry[i];
  664. if (dcb->type == type && (dcb->or & (1 << or)))
  665. break;
  666. }
  667. if (i == drm->vbios.dcb.entries) {
  668. NV_ERROR(drm, "no dcb for %d %d 0x%08x\n", or, type, mc);
  669. goto ack;
  670. }
  671. script = nv50_display_script_select(dev, dcb, mc, pclk);
  672. nouveau_bios_run_display_table(dev, script, pclk, dcb, -1);
  673. if (type == DCB_OUTPUT_DP) {
  674. int link = !(dcb->dpconf.sor.link & 1);
  675. if ((mc & 0x000f0000) == 0x00020000)
  676. nv50_sor_dp_calc_tu(dev, or, link, pclk, 18);
  677. else
  678. nv50_sor_dp_calc_tu(dev, or, link, pclk, 24);
  679. }
  680. if (dcb->type != DCB_OUTPUT_ANALOG) {
  681. tmp = nv_rd32(device, NV50_PDISPLAY_SOR_CLK_CTRL2(or));
  682. tmp &= ~0x00000f0f;
  683. if (script & 0x0100)
  684. tmp |= 0x00000101;
  685. nv_wr32(device, NV50_PDISPLAY_SOR_CLK_CTRL2(or), tmp);
  686. } else {
  687. nv_wr32(device, NV50_PDISPLAY_DAC_CLK_CTRL2(or), 0);
  688. }
  689. disp->irq.dcb = dcb;
  690. disp->irq.pclk = pclk;
  691. disp->irq.script = script;
  692. ack:
  693. nv_wr32(device, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK20);
  694. nv_wr32(device, 0x610030, 0x80000000);
  695. }
  696. /* If programming a TMDS output on a SOR that can also be configured for
  697. * DisplayPort, make sure NV50_SOR_DP_CTRL_ENABLE is forced off.
  698. *
  699. * It looks like the VBIOS TMDS scripts make an attempt at this, however,
  700. * the VBIOS scripts on at least one board I have only switch it off on
  701. * link 0, causing a blank display if the output has previously been
  702. * programmed for DisplayPort.
  703. */
  704. static void
  705. nv50_display_unk40_dp_set_tmds(struct drm_device *dev, struct dcb_output *dcb)
  706. {
  707. struct nouveau_device *device = nouveau_dev(dev);
  708. int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1);
  709. struct drm_encoder *encoder;
  710. u32 tmp;
  711. if (dcb->type != DCB_OUTPUT_TMDS)
  712. return;
  713. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  714. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  715. if (nv_encoder->dcb->type == DCB_OUTPUT_DP &&
  716. nv_encoder->dcb->or & (1 << or)) {
  717. tmp = nv_rd32(device, NV50_SOR_DP_CTRL(or, link));
  718. tmp &= ~NV50_SOR_DP_CTRL_ENABLED;
  719. nv_wr32(device, NV50_SOR_DP_CTRL(or, link), tmp);
  720. break;
  721. }
  722. }
  723. }
  724. static void
  725. nv50_display_unk40_handler(struct drm_device *dev)
  726. {
  727. struct nouveau_device *device = nouveau_dev(dev);
  728. struct nouveau_drm *drm = nouveau_drm(dev);
  729. struct nv50_display *disp = nv50_display(dev);
  730. struct dcb_output *dcb = disp->irq.dcb;
  731. u16 script = disp->irq.script;
  732. u32 unk30 = nv_rd32(device, 0x610030), pclk = disp->irq.pclk;
  733. NV_DEBUG(drm, "0x610030: 0x%08x\n", unk30);
  734. disp->irq.dcb = NULL;
  735. if (!dcb)
  736. goto ack;
  737. nouveau_bios_run_display_table(dev, script, -pclk, dcb, -1);
  738. nv50_display_unk40_dp_set_tmds(dev, dcb);
  739. ack:
  740. nv_wr32(device, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK40);
  741. nv_wr32(device, 0x610030, 0x80000000);
  742. nv_wr32(device, 0x619494, nv_rd32(device, 0x619494) | 8);
  743. }
  744. static void
  745. nv50_display_bh(unsigned long data)
  746. {
  747. struct drm_device *dev = (struct drm_device *)data;
  748. struct nouveau_device *device = nouveau_dev(dev);
  749. struct nouveau_drm *drm = nouveau_drm(dev);
  750. for (;;) {
  751. uint32_t intr0 = nv_rd32(device, NV50_PDISPLAY_INTR_0);
  752. uint32_t intr1 = nv_rd32(device, NV50_PDISPLAY_INTR_1);
  753. NV_DEBUG(drm, "PDISPLAY_INTR_BH 0x%08x 0x%08x\n", intr0, intr1);
  754. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK10)
  755. nv50_display_unk10_handler(dev);
  756. else
  757. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK20)
  758. nv50_display_unk20_handler(dev);
  759. else
  760. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK40)
  761. nv50_display_unk40_handler(dev);
  762. else
  763. break;
  764. }
  765. nv_wr32(device, NV03_PMC_INTR_EN_0, 1);
  766. }
  767. static void
  768. nv50_display_error_handler(struct drm_device *dev)
  769. {
  770. struct nouveau_device *device = nouveau_dev(dev);
  771. struct nouveau_drm *drm = nouveau_drm(dev);
  772. u32 channels = (nv_rd32(device, NV50_PDISPLAY_INTR_0) & 0x001f0000) >> 16;
  773. u32 addr, data;
  774. int chid;
  775. for (chid = 0; chid < 5; chid++) {
  776. if (!(channels & (1 << chid)))
  777. continue;
  778. nv_wr32(device, NV50_PDISPLAY_INTR_0, 0x00010000 << chid);
  779. addr = nv_rd32(device, NV50_PDISPLAY_TRAPPED_ADDR(chid));
  780. data = nv_rd32(device, NV50_PDISPLAY_TRAPPED_DATA(chid));
  781. NV_ERROR(drm, "EvoCh %d Mthd 0x%04x Data 0x%08x "
  782. "(0x%04x 0x%02x)\n", chid,
  783. addr & 0xffc, data, addr >> 16, (addr >> 12) & 0xf);
  784. nv_wr32(device, NV50_PDISPLAY_TRAPPED_ADDR(chid), 0x90000000);
  785. }
  786. }
  787. void
  788. nv50_display_intr(struct drm_device *dev)
  789. {
  790. struct nouveau_device *device = nouveau_dev(dev);
  791. struct nouveau_drm *drm = nouveau_drm(dev);
  792. struct nv50_display *disp = nv50_display(dev);
  793. uint32_t delayed = 0;
  794. while (nv_rd32(device, NV50_PMC_INTR_0) & NV50_PMC_INTR_0_DISPLAY) {
  795. uint32_t intr0 = nv_rd32(device, NV50_PDISPLAY_INTR_0);
  796. uint32_t intr1 = nv_rd32(device, NV50_PDISPLAY_INTR_1);
  797. uint32_t clock;
  798. NV_DEBUG(drm, "PDISPLAY_INTR 0x%08x 0x%08x\n", intr0, intr1);
  799. if (!intr0 && !(intr1 & ~delayed))
  800. break;
  801. if (intr0 & 0x001f0000) {
  802. nv50_display_error_handler(dev);
  803. intr0 &= ~0x001f0000;
  804. }
  805. if (intr1 & NV50_PDISPLAY_INTR_1_VBLANK_CRTC) {
  806. intr1 &= ~NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
  807. delayed |= NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
  808. }
  809. clock = (intr1 & (NV50_PDISPLAY_INTR_1_CLK_UNK10 |
  810. NV50_PDISPLAY_INTR_1_CLK_UNK20 |
  811. NV50_PDISPLAY_INTR_1_CLK_UNK40));
  812. if (clock) {
  813. nv_wr32(device, NV03_PMC_INTR_EN_0, 0);
  814. tasklet_schedule(&disp->tasklet);
  815. delayed |= clock;
  816. intr1 &= ~clock;
  817. }
  818. if (intr0) {
  819. NV_ERROR(drm, "unknown PDISPLAY_INTR_0: 0x%08x\n", intr0);
  820. nv_wr32(device, NV50_PDISPLAY_INTR_0, intr0);
  821. }
  822. if (intr1) {
  823. NV_ERROR(drm,
  824. "unknown PDISPLAY_INTR_1: 0x%08x\n", intr1);
  825. nv_wr32(device, NV50_PDISPLAY_INTR_1, intr1);
  826. }
  827. }
  828. }