intel_overlay.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/i915_drm.h>
  30. #include "i915_drv.h"
  31. #include "i915_reg.h"
  32. #include "intel_drv.h"
  33. /* Limits for overlay size. According to intel doc, the real limits are:
  34. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  35. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  36. * the mininum of both. */
  37. #define IMAGE_MAX_WIDTH 2048
  38. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  39. /* on 830 and 845 these large limits result in the card hanging */
  40. #define IMAGE_MAX_WIDTH_LEGACY 1024
  41. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  42. /* overlay register definitions */
  43. /* OCMD register */
  44. #define OCMD_TILED_SURFACE (0x1<<19)
  45. #define OCMD_MIRROR_MASK (0x3<<17)
  46. #define OCMD_MIRROR_MODE (0x3<<17)
  47. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  48. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  49. #define OCMD_MIRROR_BOTH (0x3<<17)
  50. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  51. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  52. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  53. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  54. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  55. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  56. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  58. #define OCMD_YUV_422_PACKED (0x8<<10)
  59. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_420_PLANAR (0xc<<10)
  61. #define OCMD_YUV_422_PLANAR (0xd<<10)
  62. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  63. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  64. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  65. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  66. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  67. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  68. #define OCMD_TEST_MODE (0x1<<4)
  69. #define OCMD_BUFFER_SELECT (0x3<<2)
  70. #define OCMD_BUFFER0 (0x0<<2)
  71. #define OCMD_BUFFER1 (0x1<<2)
  72. #define OCMD_FIELD_SELECT (0x1<<2)
  73. #define OCMD_FIELD0 (0x0<<1)
  74. #define OCMD_FIELD1 (0x1<<1)
  75. #define OCMD_ENABLE (0x1<<0)
  76. /* OCONFIG register */
  77. #define OCONF_PIPE_MASK (0x1<<18)
  78. #define OCONF_PIPE_A (0x0<<18)
  79. #define OCONF_PIPE_B (0x1<<18)
  80. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  81. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  82. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  83. #define OCONF_CSC_BYPASS (0x1<<4)
  84. #define OCONF_CC_OUT_8BIT (0x1<<3)
  85. #define OCONF_TEST_MODE (0x1<<2)
  86. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  87. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  88. /* DCLRKM (dst-key) register */
  89. #define DST_KEY_ENABLE (0x1<<31)
  90. #define CLK_RGB24_MASK 0x0
  91. #define CLK_RGB16_MASK 0x070307
  92. #define CLK_RGB15_MASK 0x070707
  93. #define CLK_RGB8I_MASK 0xffffff
  94. #define RGB16_TO_COLORKEY(c) \
  95. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  96. #define RGB15_TO_COLORKEY(c) \
  97. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  98. /* overlay flip addr flag */
  99. #define OFC_UPDATE 0x1
  100. /* polyphase filter coefficients */
  101. #define N_HORIZ_Y_TAPS 5
  102. #define N_VERT_Y_TAPS 3
  103. #define N_HORIZ_UV_TAPS 3
  104. #define N_VERT_UV_TAPS 3
  105. #define N_PHASES 17
  106. #define MAX_TAPS 5
  107. /* memory bufferd overlay registers */
  108. struct overlay_registers {
  109. u32 OBUF_0Y;
  110. u32 OBUF_1Y;
  111. u32 OBUF_0U;
  112. u32 OBUF_0V;
  113. u32 OBUF_1U;
  114. u32 OBUF_1V;
  115. u32 OSTRIDE;
  116. u32 YRGB_VPH;
  117. u32 UV_VPH;
  118. u32 HORZ_PH;
  119. u32 INIT_PHS;
  120. u32 DWINPOS;
  121. u32 DWINSZ;
  122. u32 SWIDTH;
  123. u32 SWIDTHSW;
  124. u32 SHEIGHT;
  125. u32 YRGBSCALE;
  126. u32 UVSCALE;
  127. u32 OCLRC0;
  128. u32 OCLRC1;
  129. u32 DCLRKV;
  130. u32 DCLRKM;
  131. u32 SCLRKVH;
  132. u32 SCLRKVL;
  133. u32 SCLRKEN;
  134. u32 OCONFIG;
  135. u32 OCMD;
  136. u32 RESERVED1; /* 0x6C */
  137. u32 OSTART_0Y;
  138. u32 OSTART_1Y;
  139. u32 OSTART_0U;
  140. u32 OSTART_0V;
  141. u32 OSTART_1U;
  142. u32 OSTART_1V;
  143. u32 OTILEOFF_0Y;
  144. u32 OTILEOFF_1Y;
  145. u32 OTILEOFF_0U;
  146. u32 OTILEOFF_0V;
  147. u32 OTILEOFF_1U;
  148. u32 OTILEOFF_1V;
  149. u32 FASTHSCALE; /* 0xA0 */
  150. u32 UVSCALEV; /* 0xA4 */
  151. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  152. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  153. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  154. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  155. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  156. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  157. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  158. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  159. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  160. };
  161. struct intel_overlay {
  162. struct drm_device *dev;
  163. struct intel_crtc *crtc;
  164. struct drm_i915_gem_object *vid_bo;
  165. struct drm_i915_gem_object *old_vid_bo;
  166. int active;
  167. int pfit_active;
  168. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  169. u32 color_key;
  170. u32 brightness, contrast, saturation;
  171. u32 old_xscale, old_yscale;
  172. /* register access */
  173. u32 flip_addr;
  174. struct drm_i915_gem_object *reg_bo;
  175. /* flip handling */
  176. uint32_t last_flip_req;
  177. void (*flip_tail)(struct intel_overlay *);
  178. };
  179. static struct overlay_registers __iomem *
  180. intel_overlay_map_regs(struct intel_overlay *overlay)
  181. {
  182. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  183. struct overlay_registers __iomem *regs;
  184. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  185. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_obj->handle->vaddr;
  186. else
  187. regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
  188. overlay->reg_bo->gtt_offset);
  189. return regs;
  190. }
  191. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  192. struct overlay_registers __iomem *regs)
  193. {
  194. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  195. io_mapping_unmap(regs);
  196. }
  197. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  198. struct drm_i915_gem_request *request,
  199. void (*tail)(struct intel_overlay *))
  200. {
  201. struct drm_device *dev = overlay->dev;
  202. drm_i915_private_t *dev_priv = dev->dev_private;
  203. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  204. int ret;
  205. BUG_ON(overlay->last_flip_req);
  206. ret = i915_add_request(ring, NULL, request);
  207. if (ret) {
  208. kfree(request);
  209. return ret;
  210. }
  211. overlay->last_flip_req = request->seqno;
  212. overlay->flip_tail = tail;
  213. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  214. if (ret)
  215. return ret;
  216. i915_gem_retire_requests(dev);
  217. overlay->last_flip_req = 0;
  218. return 0;
  219. }
  220. /* overlay needs to be disable in OCMD reg */
  221. static int intel_overlay_on(struct intel_overlay *overlay)
  222. {
  223. struct drm_device *dev = overlay->dev;
  224. struct drm_i915_private *dev_priv = dev->dev_private;
  225. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  226. struct drm_i915_gem_request *request;
  227. int ret;
  228. BUG_ON(overlay->active);
  229. overlay->active = 1;
  230. WARN_ON(IS_I830(dev) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
  231. request = kzalloc(sizeof(*request), GFP_KERNEL);
  232. if (request == NULL) {
  233. ret = -ENOMEM;
  234. goto out;
  235. }
  236. ret = intel_ring_begin(ring, 4);
  237. if (ret) {
  238. kfree(request);
  239. goto out;
  240. }
  241. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  242. intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
  243. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  244. intel_ring_emit(ring, MI_NOOP);
  245. intel_ring_advance(ring);
  246. ret = intel_overlay_do_wait_request(overlay, request, NULL);
  247. out:
  248. return ret;
  249. }
  250. /* overlay needs to be enabled in OCMD reg */
  251. static int intel_overlay_continue(struct intel_overlay *overlay,
  252. bool load_polyphase_filter)
  253. {
  254. struct drm_device *dev = overlay->dev;
  255. drm_i915_private_t *dev_priv = dev->dev_private;
  256. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  257. struct drm_i915_gem_request *request;
  258. u32 flip_addr = overlay->flip_addr;
  259. u32 tmp;
  260. int ret;
  261. BUG_ON(!overlay->active);
  262. request = kzalloc(sizeof(*request), GFP_KERNEL);
  263. if (request == NULL)
  264. return -ENOMEM;
  265. if (load_polyphase_filter)
  266. flip_addr |= OFC_UPDATE;
  267. /* check for underruns */
  268. tmp = I915_READ(DOVSTA);
  269. if (tmp & (1 << 17))
  270. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  271. ret = intel_ring_begin(ring, 2);
  272. if (ret) {
  273. kfree(request);
  274. return ret;
  275. }
  276. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  277. intel_ring_emit(ring, flip_addr);
  278. intel_ring_advance(ring);
  279. ret = i915_add_request(ring, NULL, request);
  280. if (ret) {
  281. kfree(request);
  282. return ret;
  283. }
  284. overlay->last_flip_req = request->seqno;
  285. return 0;
  286. }
  287. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  288. {
  289. struct drm_i915_gem_object *obj = overlay->old_vid_bo;
  290. i915_gem_object_unpin(obj);
  291. drm_gem_object_unreference(&obj->base);
  292. overlay->old_vid_bo = NULL;
  293. }
  294. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  295. {
  296. struct drm_i915_gem_object *obj = overlay->vid_bo;
  297. /* never have the overlay hw on without showing a frame */
  298. BUG_ON(!overlay->vid_bo);
  299. i915_gem_object_unpin(obj);
  300. drm_gem_object_unreference(&obj->base);
  301. overlay->vid_bo = NULL;
  302. overlay->crtc->overlay = NULL;
  303. overlay->crtc = NULL;
  304. overlay->active = 0;
  305. }
  306. /* overlay needs to be disabled in OCMD reg */
  307. static int intel_overlay_off(struct intel_overlay *overlay)
  308. {
  309. struct drm_device *dev = overlay->dev;
  310. struct drm_i915_private *dev_priv = dev->dev_private;
  311. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  312. u32 flip_addr = overlay->flip_addr;
  313. struct drm_i915_gem_request *request;
  314. int ret;
  315. BUG_ON(!overlay->active);
  316. request = kzalloc(sizeof(*request), GFP_KERNEL);
  317. if (request == NULL)
  318. return -ENOMEM;
  319. /* According to intel docs the overlay hw may hang (when switching
  320. * off) without loading the filter coeffs. It is however unclear whether
  321. * this applies to the disabling of the overlay or to the switching off
  322. * of the hw. Do it in both cases */
  323. flip_addr |= OFC_UPDATE;
  324. ret = intel_ring_begin(ring, 6);
  325. if (ret) {
  326. kfree(request);
  327. return ret;
  328. }
  329. /* wait for overlay to go idle */
  330. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  331. intel_ring_emit(ring, flip_addr);
  332. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  333. /* turn overlay off */
  334. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  335. intel_ring_emit(ring, flip_addr);
  336. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  337. intel_ring_advance(ring);
  338. return intel_overlay_do_wait_request(overlay, request,
  339. intel_overlay_off_tail);
  340. }
  341. /* recover from an interruption due to a signal
  342. * We have to be careful not to repeat work forever an make forward progess. */
  343. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  344. {
  345. struct drm_device *dev = overlay->dev;
  346. drm_i915_private_t *dev_priv = dev->dev_private;
  347. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  348. int ret;
  349. if (overlay->last_flip_req == 0)
  350. return 0;
  351. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  352. if (ret)
  353. return ret;
  354. i915_gem_retire_requests(dev);
  355. if (overlay->flip_tail)
  356. overlay->flip_tail(overlay);
  357. overlay->last_flip_req = 0;
  358. return 0;
  359. }
  360. /* Wait for pending overlay flip and release old frame.
  361. * Needs to be called before the overlay register are changed
  362. * via intel_overlay_(un)map_regs
  363. */
  364. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  365. {
  366. struct drm_device *dev = overlay->dev;
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  369. int ret;
  370. /* Only wait if there is actually an old frame to release to
  371. * guarantee forward progress.
  372. */
  373. if (!overlay->old_vid_bo)
  374. return 0;
  375. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  376. struct drm_i915_gem_request *request;
  377. /* synchronous slowpath */
  378. request = kzalloc(sizeof(*request), GFP_KERNEL);
  379. if (request == NULL)
  380. return -ENOMEM;
  381. ret = intel_ring_begin(ring, 2);
  382. if (ret) {
  383. kfree(request);
  384. return ret;
  385. }
  386. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  387. intel_ring_emit(ring, MI_NOOP);
  388. intel_ring_advance(ring);
  389. ret = intel_overlay_do_wait_request(overlay, request,
  390. intel_overlay_release_old_vid_tail);
  391. if (ret)
  392. return ret;
  393. }
  394. intel_overlay_release_old_vid_tail(overlay);
  395. return 0;
  396. }
  397. struct put_image_params {
  398. int format;
  399. short dst_x;
  400. short dst_y;
  401. short dst_w;
  402. short dst_h;
  403. short src_w;
  404. short src_scan_h;
  405. short src_scan_w;
  406. short src_h;
  407. short stride_Y;
  408. short stride_UV;
  409. int offset_Y;
  410. int offset_U;
  411. int offset_V;
  412. };
  413. static int packed_depth_bytes(u32 format)
  414. {
  415. switch (format & I915_OVERLAY_DEPTH_MASK) {
  416. case I915_OVERLAY_YUV422:
  417. return 4;
  418. case I915_OVERLAY_YUV411:
  419. /* return 6; not implemented */
  420. default:
  421. return -EINVAL;
  422. }
  423. }
  424. static int packed_width_bytes(u32 format, short width)
  425. {
  426. switch (format & I915_OVERLAY_DEPTH_MASK) {
  427. case I915_OVERLAY_YUV422:
  428. return width << 1;
  429. default:
  430. return -EINVAL;
  431. }
  432. }
  433. static int uv_hsubsampling(u32 format)
  434. {
  435. switch (format & I915_OVERLAY_DEPTH_MASK) {
  436. case I915_OVERLAY_YUV422:
  437. case I915_OVERLAY_YUV420:
  438. return 2;
  439. case I915_OVERLAY_YUV411:
  440. case I915_OVERLAY_YUV410:
  441. return 4;
  442. default:
  443. return -EINVAL;
  444. }
  445. }
  446. static int uv_vsubsampling(u32 format)
  447. {
  448. switch (format & I915_OVERLAY_DEPTH_MASK) {
  449. case I915_OVERLAY_YUV420:
  450. case I915_OVERLAY_YUV410:
  451. return 2;
  452. case I915_OVERLAY_YUV422:
  453. case I915_OVERLAY_YUV411:
  454. return 1;
  455. default:
  456. return -EINVAL;
  457. }
  458. }
  459. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  460. {
  461. u32 mask, shift, ret;
  462. if (IS_GEN2(dev)) {
  463. mask = 0x1f;
  464. shift = 5;
  465. } else {
  466. mask = 0x3f;
  467. shift = 6;
  468. }
  469. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  470. if (!IS_GEN2(dev))
  471. ret <<= 1;
  472. ret -= 1;
  473. return ret << 2;
  474. }
  475. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  476. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  477. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  478. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  479. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  480. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  481. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  482. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  483. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  484. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  485. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  486. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  487. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  488. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  489. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  490. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  491. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  492. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  493. };
  494. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  495. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  496. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  497. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  498. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  499. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  500. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  501. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  502. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  503. 0x3000, 0x0800, 0x3000
  504. };
  505. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  506. {
  507. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  508. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  509. sizeof(uv_static_hcoeffs));
  510. }
  511. static bool update_scaling_factors(struct intel_overlay *overlay,
  512. struct overlay_registers __iomem *regs,
  513. struct put_image_params *params)
  514. {
  515. /* fixed point with a 12 bit shift */
  516. u32 xscale, yscale, xscale_UV, yscale_UV;
  517. #define FP_SHIFT 12
  518. #define FRACT_MASK 0xfff
  519. bool scale_changed = false;
  520. int uv_hscale = uv_hsubsampling(params->format);
  521. int uv_vscale = uv_vsubsampling(params->format);
  522. if (params->dst_w > 1)
  523. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  524. /(params->dst_w);
  525. else
  526. xscale = 1 << FP_SHIFT;
  527. if (params->dst_h > 1)
  528. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  529. /(params->dst_h);
  530. else
  531. yscale = 1 << FP_SHIFT;
  532. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  533. xscale_UV = xscale/uv_hscale;
  534. yscale_UV = yscale/uv_vscale;
  535. /* make the Y scale to UV scale ratio an exact multiply */
  536. xscale = xscale_UV * uv_hscale;
  537. yscale = yscale_UV * uv_vscale;
  538. /*} else {
  539. xscale_UV = 0;
  540. yscale_UV = 0;
  541. }*/
  542. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  543. scale_changed = true;
  544. overlay->old_xscale = xscale;
  545. overlay->old_yscale = yscale;
  546. iowrite32(((yscale & FRACT_MASK) << 20) |
  547. ((xscale >> FP_SHIFT) << 16) |
  548. ((xscale & FRACT_MASK) << 3),
  549. &regs->YRGBSCALE);
  550. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  551. ((xscale_UV >> FP_SHIFT) << 16) |
  552. ((xscale_UV & FRACT_MASK) << 3),
  553. &regs->UVSCALE);
  554. iowrite32((((yscale >> FP_SHIFT) << 16) |
  555. ((yscale_UV >> FP_SHIFT) << 0)),
  556. &regs->UVSCALEV);
  557. if (scale_changed)
  558. update_polyphase_filter(regs);
  559. return scale_changed;
  560. }
  561. static void update_colorkey(struct intel_overlay *overlay,
  562. struct overlay_registers __iomem *regs)
  563. {
  564. u32 key = overlay->color_key;
  565. switch (overlay->crtc->base.fb->bits_per_pixel) {
  566. case 8:
  567. iowrite32(0, &regs->DCLRKV);
  568. iowrite32(CLK_RGB8I_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  569. break;
  570. case 16:
  571. if (overlay->crtc->base.fb->depth == 15) {
  572. iowrite32(RGB15_TO_COLORKEY(key), &regs->DCLRKV);
  573. iowrite32(CLK_RGB15_MASK | DST_KEY_ENABLE,
  574. &regs->DCLRKM);
  575. } else {
  576. iowrite32(RGB16_TO_COLORKEY(key), &regs->DCLRKV);
  577. iowrite32(CLK_RGB16_MASK | DST_KEY_ENABLE,
  578. &regs->DCLRKM);
  579. }
  580. break;
  581. case 24:
  582. case 32:
  583. iowrite32(key, &regs->DCLRKV);
  584. iowrite32(CLK_RGB24_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  585. break;
  586. }
  587. }
  588. static u32 overlay_cmd_reg(struct put_image_params *params)
  589. {
  590. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  591. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  592. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  593. case I915_OVERLAY_YUV422:
  594. cmd |= OCMD_YUV_422_PLANAR;
  595. break;
  596. case I915_OVERLAY_YUV420:
  597. cmd |= OCMD_YUV_420_PLANAR;
  598. break;
  599. case I915_OVERLAY_YUV411:
  600. case I915_OVERLAY_YUV410:
  601. cmd |= OCMD_YUV_410_PLANAR;
  602. break;
  603. }
  604. } else { /* YUV packed */
  605. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  606. case I915_OVERLAY_YUV422:
  607. cmd |= OCMD_YUV_422_PACKED;
  608. break;
  609. case I915_OVERLAY_YUV411:
  610. cmd |= OCMD_YUV_411_PACKED;
  611. break;
  612. }
  613. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  614. case I915_OVERLAY_NO_SWAP:
  615. break;
  616. case I915_OVERLAY_UV_SWAP:
  617. cmd |= OCMD_UV_SWAP;
  618. break;
  619. case I915_OVERLAY_Y_SWAP:
  620. cmd |= OCMD_Y_SWAP;
  621. break;
  622. case I915_OVERLAY_Y_AND_UV_SWAP:
  623. cmd |= OCMD_Y_AND_UV_SWAP;
  624. break;
  625. }
  626. }
  627. return cmd;
  628. }
  629. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  630. struct drm_i915_gem_object *new_bo,
  631. struct put_image_params *params)
  632. {
  633. int ret, tmp_width;
  634. struct overlay_registers __iomem *regs;
  635. bool scale_changed = false;
  636. struct drm_device *dev = overlay->dev;
  637. u32 swidth, swidthsw, sheight, ostride;
  638. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  639. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  640. BUG_ON(!overlay);
  641. ret = intel_overlay_release_old_vid(overlay);
  642. if (ret != 0)
  643. return ret;
  644. ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
  645. if (ret != 0)
  646. return ret;
  647. ret = i915_gem_object_put_fence(new_bo);
  648. if (ret)
  649. goto out_unpin;
  650. if (!overlay->active) {
  651. u32 oconfig;
  652. regs = intel_overlay_map_regs(overlay);
  653. if (!regs) {
  654. ret = -ENOMEM;
  655. goto out_unpin;
  656. }
  657. oconfig = OCONF_CC_OUT_8BIT;
  658. if (IS_GEN4(overlay->dev))
  659. oconfig |= OCONF_CSC_MODE_BT709;
  660. oconfig |= overlay->crtc->pipe == 0 ?
  661. OCONF_PIPE_A : OCONF_PIPE_B;
  662. iowrite32(oconfig, &regs->OCONFIG);
  663. intel_overlay_unmap_regs(overlay, regs);
  664. ret = intel_overlay_on(overlay);
  665. if (ret != 0)
  666. goto out_unpin;
  667. }
  668. regs = intel_overlay_map_regs(overlay);
  669. if (!regs) {
  670. ret = -ENOMEM;
  671. goto out_unpin;
  672. }
  673. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  674. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  675. if (params->format & I915_OVERLAY_YUV_PACKED)
  676. tmp_width = packed_width_bytes(params->format, params->src_w);
  677. else
  678. tmp_width = params->src_w;
  679. swidth = params->src_w;
  680. swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
  681. sheight = params->src_h;
  682. iowrite32(new_bo->gtt_offset + params->offset_Y, &regs->OBUF_0Y);
  683. ostride = params->stride_Y;
  684. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  685. int uv_hscale = uv_hsubsampling(params->format);
  686. int uv_vscale = uv_vsubsampling(params->format);
  687. u32 tmp_U, tmp_V;
  688. swidth |= (params->src_w/uv_hscale) << 16;
  689. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  690. params->src_w/uv_hscale);
  691. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  692. params->src_w/uv_hscale);
  693. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  694. sheight |= (params->src_h/uv_vscale) << 16;
  695. iowrite32(new_bo->gtt_offset + params->offset_U, &regs->OBUF_0U);
  696. iowrite32(new_bo->gtt_offset + params->offset_V, &regs->OBUF_0V);
  697. ostride |= params->stride_UV << 16;
  698. }
  699. iowrite32(swidth, &regs->SWIDTH);
  700. iowrite32(swidthsw, &regs->SWIDTHSW);
  701. iowrite32(sheight, &regs->SHEIGHT);
  702. iowrite32(ostride, &regs->OSTRIDE);
  703. scale_changed = update_scaling_factors(overlay, regs, params);
  704. update_colorkey(overlay, regs);
  705. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  706. intel_overlay_unmap_regs(overlay, regs);
  707. ret = intel_overlay_continue(overlay, scale_changed);
  708. if (ret)
  709. goto out_unpin;
  710. overlay->old_vid_bo = overlay->vid_bo;
  711. overlay->vid_bo = new_bo;
  712. return 0;
  713. out_unpin:
  714. i915_gem_object_unpin(new_bo);
  715. return ret;
  716. }
  717. int intel_overlay_switch_off(struct intel_overlay *overlay)
  718. {
  719. struct overlay_registers __iomem *regs;
  720. struct drm_device *dev = overlay->dev;
  721. int ret;
  722. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  723. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  724. ret = intel_overlay_recover_from_interrupt(overlay);
  725. if (ret != 0)
  726. return ret;
  727. if (!overlay->active)
  728. return 0;
  729. ret = intel_overlay_release_old_vid(overlay);
  730. if (ret != 0)
  731. return ret;
  732. regs = intel_overlay_map_regs(overlay);
  733. iowrite32(0, &regs->OCMD);
  734. intel_overlay_unmap_regs(overlay, regs);
  735. ret = intel_overlay_off(overlay);
  736. if (ret != 0)
  737. return ret;
  738. intel_overlay_off_tail(overlay);
  739. return 0;
  740. }
  741. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  742. struct intel_crtc *crtc)
  743. {
  744. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  745. if (!crtc->active)
  746. return -EINVAL;
  747. /* can't use the overlay with double wide pipe */
  748. if (INTEL_INFO(overlay->dev)->gen < 4 &&
  749. (I915_READ(PIPECONF(crtc->pipe)) & (PIPECONF_DOUBLE_WIDE | PIPECONF_ENABLE)) != PIPECONF_ENABLE)
  750. return -EINVAL;
  751. return 0;
  752. }
  753. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  754. {
  755. struct drm_device *dev = overlay->dev;
  756. drm_i915_private_t *dev_priv = dev->dev_private;
  757. u32 pfit_control = I915_READ(PFIT_CONTROL);
  758. u32 ratio;
  759. /* XXX: This is not the same logic as in the xorg driver, but more in
  760. * line with the intel documentation for the i965
  761. */
  762. if (INTEL_INFO(dev)->gen >= 4) {
  763. /* on i965 use the PGM reg to read out the autoscaler values */
  764. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  765. } else {
  766. if (pfit_control & VERT_AUTO_SCALE)
  767. ratio = I915_READ(PFIT_AUTO_RATIOS);
  768. else
  769. ratio = I915_READ(PFIT_PGM_RATIOS);
  770. ratio >>= PFIT_VERT_SCALE_SHIFT;
  771. }
  772. overlay->pfit_vscale_ratio = ratio;
  773. }
  774. static int check_overlay_dst(struct intel_overlay *overlay,
  775. struct drm_intel_overlay_put_image *rec)
  776. {
  777. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  778. if (rec->dst_x < mode->hdisplay &&
  779. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  780. rec->dst_y < mode->vdisplay &&
  781. rec->dst_y + rec->dst_height <= mode->vdisplay)
  782. return 0;
  783. else
  784. return -EINVAL;
  785. }
  786. static int check_overlay_scaling(struct put_image_params *rec)
  787. {
  788. u32 tmp;
  789. /* downscaling limit is 8.0 */
  790. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  791. if (tmp > 7)
  792. return -EINVAL;
  793. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  794. if (tmp > 7)
  795. return -EINVAL;
  796. return 0;
  797. }
  798. static int check_overlay_src(struct drm_device *dev,
  799. struct drm_intel_overlay_put_image *rec,
  800. struct drm_i915_gem_object *new_bo)
  801. {
  802. int uv_hscale = uv_hsubsampling(rec->flags);
  803. int uv_vscale = uv_vsubsampling(rec->flags);
  804. u32 stride_mask;
  805. int depth;
  806. u32 tmp;
  807. /* check src dimensions */
  808. if (IS_845G(dev) || IS_I830(dev)) {
  809. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  810. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  811. return -EINVAL;
  812. } else {
  813. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  814. rec->src_width > IMAGE_MAX_WIDTH)
  815. return -EINVAL;
  816. }
  817. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  818. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  819. rec->src_width < N_HORIZ_Y_TAPS*4)
  820. return -EINVAL;
  821. /* check alignment constraints */
  822. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  823. case I915_OVERLAY_RGB:
  824. /* not implemented */
  825. return -EINVAL;
  826. case I915_OVERLAY_YUV_PACKED:
  827. if (uv_vscale != 1)
  828. return -EINVAL;
  829. depth = packed_depth_bytes(rec->flags);
  830. if (depth < 0)
  831. return depth;
  832. /* ignore UV planes */
  833. rec->stride_UV = 0;
  834. rec->offset_U = 0;
  835. rec->offset_V = 0;
  836. /* check pixel alignment */
  837. if (rec->offset_Y % depth)
  838. return -EINVAL;
  839. break;
  840. case I915_OVERLAY_YUV_PLANAR:
  841. if (uv_vscale < 0 || uv_hscale < 0)
  842. return -EINVAL;
  843. /* no offset restrictions for planar formats */
  844. break;
  845. default:
  846. return -EINVAL;
  847. }
  848. if (rec->src_width % uv_hscale)
  849. return -EINVAL;
  850. /* stride checking */
  851. if (IS_I830(dev) || IS_845G(dev))
  852. stride_mask = 255;
  853. else
  854. stride_mask = 63;
  855. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  856. return -EINVAL;
  857. if (IS_GEN4(dev) && rec->stride_Y < 512)
  858. return -EINVAL;
  859. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  860. 4096 : 8192;
  861. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  862. return -EINVAL;
  863. /* check buffer dimensions */
  864. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  865. case I915_OVERLAY_RGB:
  866. case I915_OVERLAY_YUV_PACKED:
  867. /* always 4 Y values per depth pixels */
  868. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  869. return -EINVAL;
  870. tmp = rec->stride_Y*rec->src_height;
  871. if (rec->offset_Y + tmp > new_bo->base.size)
  872. return -EINVAL;
  873. break;
  874. case I915_OVERLAY_YUV_PLANAR:
  875. if (rec->src_width > rec->stride_Y)
  876. return -EINVAL;
  877. if (rec->src_width/uv_hscale > rec->stride_UV)
  878. return -EINVAL;
  879. tmp = rec->stride_Y * rec->src_height;
  880. if (rec->offset_Y + tmp > new_bo->base.size)
  881. return -EINVAL;
  882. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  883. if (rec->offset_U + tmp > new_bo->base.size ||
  884. rec->offset_V + tmp > new_bo->base.size)
  885. return -EINVAL;
  886. break;
  887. }
  888. return 0;
  889. }
  890. /**
  891. * Return the pipe currently connected to the panel fitter,
  892. * or -1 if the panel fitter is not present or not in use
  893. */
  894. static int intel_panel_fitter_pipe(struct drm_device *dev)
  895. {
  896. struct drm_i915_private *dev_priv = dev->dev_private;
  897. u32 pfit_control;
  898. /* i830 doesn't have a panel fitter */
  899. if (IS_I830(dev))
  900. return -1;
  901. pfit_control = I915_READ(PFIT_CONTROL);
  902. /* See if the panel fitter is in use */
  903. if ((pfit_control & PFIT_ENABLE) == 0)
  904. return -1;
  905. /* 965 can place panel fitter on either pipe */
  906. if (IS_GEN4(dev))
  907. return (pfit_control >> 29) & 0x3;
  908. /* older chips can only use pipe 1 */
  909. return 1;
  910. }
  911. int intel_overlay_put_image(struct drm_device *dev, void *data,
  912. struct drm_file *file_priv)
  913. {
  914. struct drm_intel_overlay_put_image *put_image_rec = data;
  915. drm_i915_private_t *dev_priv = dev->dev_private;
  916. struct intel_overlay *overlay;
  917. struct drm_mode_object *drmmode_obj;
  918. struct intel_crtc *crtc;
  919. struct drm_i915_gem_object *new_bo;
  920. struct put_image_params *params;
  921. int ret;
  922. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  923. overlay = dev_priv->overlay;
  924. if (!overlay) {
  925. DRM_DEBUG("userspace bug: no overlay\n");
  926. return -ENODEV;
  927. }
  928. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  929. mutex_lock(&dev->mode_config.mutex);
  930. mutex_lock(&dev->struct_mutex);
  931. ret = intel_overlay_switch_off(overlay);
  932. mutex_unlock(&dev->struct_mutex);
  933. mutex_unlock(&dev->mode_config.mutex);
  934. return ret;
  935. }
  936. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  937. if (!params)
  938. return -ENOMEM;
  939. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  940. DRM_MODE_OBJECT_CRTC);
  941. if (!drmmode_obj) {
  942. ret = -ENOENT;
  943. goto out_free;
  944. }
  945. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  946. new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
  947. put_image_rec->bo_handle));
  948. if (&new_bo->base == NULL) {
  949. ret = -ENOENT;
  950. goto out_free;
  951. }
  952. mutex_lock(&dev->mode_config.mutex);
  953. mutex_lock(&dev->struct_mutex);
  954. if (new_bo->tiling_mode) {
  955. DRM_ERROR("buffer used for overlay image can not be tiled\n");
  956. ret = -EINVAL;
  957. goto out_unlock;
  958. }
  959. ret = intel_overlay_recover_from_interrupt(overlay);
  960. if (ret != 0)
  961. goto out_unlock;
  962. if (overlay->crtc != crtc) {
  963. struct drm_display_mode *mode = &crtc->base.mode;
  964. ret = intel_overlay_switch_off(overlay);
  965. if (ret != 0)
  966. goto out_unlock;
  967. ret = check_overlay_possible_on_crtc(overlay, crtc);
  968. if (ret != 0)
  969. goto out_unlock;
  970. overlay->crtc = crtc;
  971. crtc->overlay = overlay;
  972. /* line too wide, i.e. one-line-mode */
  973. if (mode->hdisplay > 1024 &&
  974. intel_panel_fitter_pipe(dev) == crtc->pipe) {
  975. overlay->pfit_active = 1;
  976. update_pfit_vscale_ratio(overlay);
  977. } else
  978. overlay->pfit_active = 0;
  979. }
  980. ret = check_overlay_dst(overlay, put_image_rec);
  981. if (ret != 0)
  982. goto out_unlock;
  983. if (overlay->pfit_active) {
  984. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  985. overlay->pfit_vscale_ratio);
  986. /* shifting right rounds downwards, so add 1 */
  987. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  988. overlay->pfit_vscale_ratio) + 1;
  989. } else {
  990. params->dst_y = put_image_rec->dst_y;
  991. params->dst_h = put_image_rec->dst_height;
  992. }
  993. params->dst_x = put_image_rec->dst_x;
  994. params->dst_w = put_image_rec->dst_width;
  995. params->src_w = put_image_rec->src_width;
  996. params->src_h = put_image_rec->src_height;
  997. params->src_scan_w = put_image_rec->src_scan_width;
  998. params->src_scan_h = put_image_rec->src_scan_height;
  999. if (params->src_scan_h > params->src_h ||
  1000. params->src_scan_w > params->src_w) {
  1001. ret = -EINVAL;
  1002. goto out_unlock;
  1003. }
  1004. ret = check_overlay_src(dev, put_image_rec, new_bo);
  1005. if (ret != 0)
  1006. goto out_unlock;
  1007. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1008. params->stride_Y = put_image_rec->stride_Y;
  1009. params->stride_UV = put_image_rec->stride_UV;
  1010. params->offset_Y = put_image_rec->offset_Y;
  1011. params->offset_U = put_image_rec->offset_U;
  1012. params->offset_V = put_image_rec->offset_V;
  1013. /* Check scaling after src size to prevent a divide-by-zero. */
  1014. ret = check_overlay_scaling(params);
  1015. if (ret != 0)
  1016. goto out_unlock;
  1017. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1018. if (ret != 0)
  1019. goto out_unlock;
  1020. mutex_unlock(&dev->struct_mutex);
  1021. mutex_unlock(&dev->mode_config.mutex);
  1022. kfree(params);
  1023. return 0;
  1024. out_unlock:
  1025. mutex_unlock(&dev->struct_mutex);
  1026. mutex_unlock(&dev->mode_config.mutex);
  1027. drm_gem_object_unreference_unlocked(&new_bo->base);
  1028. out_free:
  1029. kfree(params);
  1030. return ret;
  1031. }
  1032. static void update_reg_attrs(struct intel_overlay *overlay,
  1033. struct overlay_registers __iomem *regs)
  1034. {
  1035. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  1036. &regs->OCLRC0);
  1037. iowrite32(overlay->saturation, &regs->OCLRC1);
  1038. }
  1039. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1040. {
  1041. int i;
  1042. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1043. return false;
  1044. for (i = 0; i < 3; i++) {
  1045. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1046. return false;
  1047. }
  1048. return true;
  1049. }
  1050. static bool check_gamma5_errata(u32 gamma5)
  1051. {
  1052. int i;
  1053. for (i = 0; i < 3; i++) {
  1054. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1055. return false;
  1056. }
  1057. return true;
  1058. }
  1059. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1060. {
  1061. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1062. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1063. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1064. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1065. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1066. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1067. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1068. return -EINVAL;
  1069. if (!check_gamma5_errata(attrs->gamma5))
  1070. return -EINVAL;
  1071. return 0;
  1072. }
  1073. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1074. struct drm_file *file_priv)
  1075. {
  1076. struct drm_intel_overlay_attrs *attrs = data;
  1077. drm_i915_private_t *dev_priv = dev->dev_private;
  1078. struct intel_overlay *overlay;
  1079. struct overlay_registers __iomem *regs;
  1080. int ret;
  1081. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  1082. overlay = dev_priv->overlay;
  1083. if (!overlay) {
  1084. DRM_DEBUG("userspace bug: no overlay\n");
  1085. return -ENODEV;
  1086. }
  1087. mutex_lock(&dev->mode_config.mutex);
  1088. mutex_lock(&dev->struct_mutex);
  1089. ret = -EINVAL;
  1090. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1091. attrs->color_key = overlay->color_key;
  1092. attrs->brightness = overlay->brightness;
  1093. attrs->contrast = overlay->contrast;
  1094. attrs->saturation = overlay->saturation;
  1095. if (!IS_GEN2(dev)) {
  1096. attrs->gamma0 = I915_READ(OGAMC0);
  1097. attrs->gamma1 = I915_READ(OGAMC1);
  1098. attrs->gamma2 = I915_READ(OGAMC2);
  1099. attrs->gamma3 = I915_READ(OGAMC3);
  1100. attrs->gamma4 = I915_READ(OGAMC4);
  1101. attrs->gamma5 = I915_READ(OGAMC5);
  1102. }
  1103. } else {
  1104. if (attrs->brightness < -128 || attrs->brightness > 127)
  1105. goto out_unlock;
  1106. if (attrs->contrast > 255)
  1107. goto out_unlock;
  1108. if (attrs->saturation > 1023)
  1109. goto out_unlock;
  1110. overlay->color_key = attrs->color_key;
  1111. overlay->brightness = attrs->brightness;
  1112. overlay->contrast = attrs->contrast;
  1113. overlay->saturation = attrs->saturation;
  1114. regs = intel_overlay_map_regs(overlay);
  1115. if (!regs) {
  1116. ret = -ENOMEM;
  1117. goto out_unlock;
  1118. }
  1119. update_reg_attrs(overlay, regs);
  1120. intel_overlay_unmap_regs(overlay, regs);
  1121. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1122. if (IS_GEN2(dev))
  1123. goto out_unlock;
  1124. if (overlay->active) {
  1125. ret = -EBUSY;
  1126. goto out_unlock;
  1127. }
  1128. ret = check_gamma(attrs);
  1129. if (ret)
  1130. goto out_unlock;
  1131. I915_WRITE(OGAMC0, attrs->gamma0);
  1132. I915_WRITE(OGAMC1, attrs->gamma1);
  1133. I915_WRITE(OGAMC2, attrs->gamma2);
  1134. I915_WRITE(OGAMC3, attrs->gamma3);
  1135. I915_WRITE(OGAMC4, attrs->gamma4);
  1136. I915_WRITE(OGAMC5, attrs->gamma5);
  1137. }
  1138. }
  1139. ret = 0;
  1140. out_unlock:
  1141. mutex_unlock(&dev->struct_mutex);
  1142. mutex_unlock(&dev->mode_config.mutex);
  1143. return ret;
  1144. }
  1145. void intel_setup_overlay(struct drm_device *dev)
  1146. {
  1147. drm_i915_private_t *dev_priv = dev->dev_private;
  1148. struct intel_overlay *overlay;
  1149. struct drm_i915_gem_object *reg_bo;
  1150. struct overlay_registers __iomem *regs;
  1151. int ret;
  1152. if (!HAS_OVERLAY(dev))
  1153. return;
  1154. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1155. if (!overlay)
  1156. return;
  1157. mutex_lock(&dev->struct_mutex);
  1158. if (WARN_ON(dev_priv->overlay))
  1159. goto out_free;
  1160. overlay->dev = dev;
  1161. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1162. if (!reg_bo)
  1163. goto out_free;
  1164. overlay->reg_bo = reg_bo;
  1165. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1166. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1167. I915_GEM_PHYS_OVERLAY_REGS,
  1168. PAGE_SIZE);
  1169. if (ret) {
  1170. DRM_ERROR("failed to attach phys overlay regs\n");
  1171. goto out_free_bo;
  1172. }
  1173. overlay->flip_addr = reg_bo->phys_obj->handle->busaddr;
  1174. } else {
  1175. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE, true, false);
  1176. if (ret) {
  1177. DRM_ERROR("failed to pin overlay register bo\n");
  1178. goto out_free_bo;
  1179. }
  1180. overlay->flip_addr = reg_bo->gtt_offset;
  1181. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1182. if (ret) {
  1183. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1184. goto out_unpin_bo;
  1185. }
  1186. }
  1187. /* init all values */
  1188. overlay->color_key = 0x0101fe;
  1189. overlay->brightness = -19;
  1190. overlay->contrast = 75;
  1191. overlay->saturation = 146;
  1192. regs = intel_overlay_map_regs(overlay);
  1193. if (!regs)
  1194. goto out_unpin_bo;
  1195. memset_io(regs, 0, sizeof(struct overlay_registers));
  1196. update_polyphase_filter(regs);
  1197. update_reg_attrs(overlay, regs);
  1198. intel_overlay_unmap_regs(overlay, regs);
  1199. dev_priv->overlay = overlay;
  1200. mutex_unlock(&dev->struct_mutex);
  1201. DRM_INFO("initialized overlay support\n");
  1202. return;
  1203. out_unpin_bo:
  1204. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1205. i915_gem_object_unpin(reg_bo);
  1206. out_free_bo:
  1207. drm_gem_object_unreference(&reg_bo->base);
  1208. out_free:
  1209. mutex_unlock(&dev->struct_mutex);
  1210. kfree(overlay);
  1211. return;
  1212. }
  1213. void intel_cleanup_overlay(struct drm_device *dev)
  1214. {
  1215. drm_i915_private_t *dev_priv = dev->dev_private;
  1216. if (!dev_priv->overlay)
  1217. return;
  1218. /* The bo's should be free'd by the generic code already.
  1219. * Furthermore modesetting teardown happens beforehand so the
  1220. * hardware should be off already */
  1221. BUG_ON(dev_priv->overlay->active);
  1222. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1223. kfree(dev_priv->overlay);
  1224. }
  1225. #ifdef CONFIG_DEBUG_FS
  1226. #include <linux/seq_file.h>
  1227. struct intel_overlay_error_state {
  1228. struct overlay_registers regs;
  1229. unsigned long base;
  1230. u32 dovsta;
  1231. u32 isr;
  1232. };
  1233. static struct overlay_registers __iomem *
  1234. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1235. {
  1236. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  1237. struct overlay_registers __iomem *regs;
  1238. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1239. /* Cast to make sparse happy, but it's wc memory anyway, so
  1240. * equivalent to the wc io mapping on X86. */
  1241. regs = (struct overlay_registers __iomem *)
  1242. overlay->reg_bo->phys_obj->handle->vaddr;
  1243. else
  1244. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  1245. overlay->reg_bo->gtt_offset);
  1246. return regs;
  1247. }
  1248. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1249. struct overlay_registers __iomem *regs)
  1250. {
  1251. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1252. io_mapping_unmap_atomic(regs);
  1253. }
  1254. struct intel_overlay_error_state *
  1255. intel_overlay_capture_error_state(struct drm_device *dev)
  1256. {
  1257. drm_i915_private_t *dev_priv = dev->dev_private;
  1258. struct intel_overlay *overlay = dev_priv->overlay;
  1259. struct intel_overlay_error_state *error;
  1260. struct overlay_registers __iomem *regs;
  1261. if (!overlay || !overlay->active)
  1262. return NULL;
  1263. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1264. if (error == NULL)
  1265. return NULL;
  1266. error->dovsta = I915_READ(DOVSTA);
  1267. error->isr = I915_READ(ISR);
  1268. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1269. error->base = (__force long)overlay->reg_bo->phys_obj->handle->vaddr;
  1270. else
  1271. error->base = overlay->reg_bo->gtt_offset;
  1272. regs = intel_overlay_map_regs_atomic(overlay);
  1273. if (!regs)
  1274. goto err;
  1275. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1276. intel_overlay_unmap_regs_atomic(overlay, regs);
  1277. return error;
  1278. err:
  1279. kfree(error);
  1280. return NULL;
  1281. }
  1282. void
  1283. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1284. {
  1285. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1286. error->dovsta, error->isr);
  1287. seq_printf(m, " Register file at 0x%08lx:\n",
  1288. error->base);
  1289. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1290. P(OBUF_0Y);
  1291. P(OBUF_1Y);
  1292. P(OBUF_0U);
  1293. P(OBUF_0V);
  1294. P(OBUF_1U);
  1295. P(OBUF_1V);
  1296. P(OSTRIDE);
  1297. P(YRGB_VPH);
  1298. P(UV_VPH);
  1299. P(HORZ_PH);
  1300. P(INIT_PHS);
  1301. P(DWINPOS);
  1302. P(DWINSZ);
  1303. P(SWIDTH);
  1304. P(SWIDTHSW);
  1305. P(SHEIGHT);
  1306. P(YRGBSCALE);
  1307. P(UVSCALE);
  1308. P(OCLRC0);
  1309. P(OCLRC1);
  1310. P(DCLRKV);
  1311. P(DCLRKM);
  1312. P(SCLRKVH);
  1313. P(SCLRKVL);
  1314. P(SCLRKEN);
  1315. P(OCONFIG);
  1316. P(OCMD);
  1317. P(OSTART_0Y);
  1318. P(OSTART_1Y);
  1319. P(OSTART_0U);
  1320. P(OSTART_0V);
  1321. P(OSTART_1U);
  1322. P(OSTART_1V);
  1323. P(OTILEOFF_0Y);
  1324. P(OTILEOFF_1Y);
  1325. P(OTILEOFF_0U);
  1326. P(OTILEOFF_0V);
  1327. P(OTILEOFF_1U);
  1328. P(OTILEOFF_1V);
  1329. P(FASTHSCALE);
  1330. P(UVSCALEV);
  1331. #undef P
  1332. }
  1333. #endif