intel_hdmi.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. static void
  38. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  39. {
  40. struct drm_device *dev = intel_hdmi->base.base.dev;
  41. struct drm_i915_private *dev_priv = dev->dev_private;
  42. uint32_t enabled_bits;
  43. enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  44. WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
  45. "HDMI port enabled, expecting disabled\n");
  46. }
  47. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  48. {
  49. return container_of(encoder, struct intel_hdmi, base.base);
  50. }
  51. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  52. {
  53. return container_of(intel_attached_encoder(connector),
  54. struct intel_hdmi, base);
  55. }
  56. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  57. {
  58. uint8_t *data = (uint8_t *)frame;
  59. uint8_t sum = 0;
  60. unsigned i;
  61. frame->checksum = 0;
  62. frame->ecc = 0;
  63. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  64. sum += data[i];
  65. frame->checksum = 0x100 - sum;
  66. }
  67. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  68. {
  69. switch (frame->type) {
  70. case DIP_TYPE_AVI:
  71. return VIDEO_DIP_SELECT_AVI;
  72. case DIP_TYPE_SPD:
  73. return VIDEO_DIP_SELECT_SPD;
  74. default:
  75. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  76. return 0;
  77. }
  78. }
  79. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  80. {
  81. switch (frame->type) {
  82. case DIP_TYPE_AVI:
  83. return VIDEO_DIP_ENABLE_AVI;
  84. case DIP_TYPE_SPD:
  85. return VIDEO_DIP_ENABLE_SPD;
  86. default:
  87. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  88. return 0;
  89. }
  90. }
  91. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  92. {
  93. switch (frame->type) {
  94. case DIP_TYPE_AVI:
  95. return VIDEO_DIP_ENABLE_AVI_HSW;
  96. case DIP_TYPE_SPD:
  97. return VIDEO_DIP_ENABLE_SPD_HSW;
  98. default:
  99. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  100. return 0;
  101. }
  102. }
  103. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  104. {
  105. switch (frame->type) {
  106. case DIP_TYPE_AVI:
  107. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  108. case DIP_TYPE_SPD:
  109. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  110. default:
  111. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  112. return 0;
  113. }
  114. }
  115. static void g4x_write_infoframe(struct drm_encoder *encoder,
  116. struct dip_infoframe *frame)
  117. {
  118. uint32_t *data = (uint32_t *)frame;
  119. struct drm_device *dev = encoder->dev;
  120. struct drm_i915_private *dev_priv = dev->dev_private;
  121. u32 val = I915_READ(VIDEO_DIP_CTL);
  122. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  123. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  124. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  125. val |= g4x_infoframe_index(frame);
  126. val &= ~g4x_infoframe_enable(frame);
  127. I915_WRITE(VIDEO_DIP_CTL, val);
  128. mmiowb();
  129. for (i = 0; i < len; i += 4) {
  130. I915_WRITE(VIDEO_DIP_DATA, *data);
  131. data++;
  132. }
  133. /* Write every possible data byte to force correct ECC calculation. */
  134. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  135. I915_WRITE(VIDEO_DIP_DATA, 0);
  136. mmiowb();
  137. val |= g4x_infoframe_enable(frame);
  138. val &= ~VIDEO_DIP_FREQ_MASK;
  139. val |= VIDEO_DIP_FREQ_VSYNC;
  140. I915_WRITE(VIDEO_DIP_CTL, val);
  141. POSTING_READ(VIDEO_DIP_CTL);
  142. }
  143. static void ibx_write_infoframe(struct drm_encoder *encoder,
  144. struct dip_infoframe *frame)
  145. {
  146. uint32_t *data = (uint32_t *)frame;
  147. struct drm_device *dev = encoder->dev;
  148. struct drm_i915_private *dev_priv = dev->dev_private;
  149. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  150. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  151. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  152. u32 val = I915_READ(reg);
  153. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  154. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  155. val |= g4x_infoframe_index(frame);
  156. val &= ~g4x_infoframe_enable(frame);
  157. I915_WRITE(reg, val);
  158. mmiowb();
  159. for (i = 0; i < len; i += 4) {
  160. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  161. data++;
  162. }
  163. /* Write every possible data byte to force correct ECC calculation. */
  164. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  165. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  166. mmiowb();
  167. val |= g4x_infoframe_enable(frame);
  168. val &= ~VIDEO_DIP_FREQ_MASK;
  169. val |= VIDEO_DIP_FREQ_VSYNC;
  170. I915_WRITE(reg, val);
  171. POSTING_READ(reg);
  172. }
  173. static void cpt_write_infoframe(struct drm_encoder *encoder,
  174. struct dip_infoframe *frame)
  175. {
  176. uint32_t *data = (uint32_t *)frame;
  177. struct drm_device *dev = encoder->dev;
  178. struct drm_i915_private *dev_priv = dev->dev_private;
  179. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  180. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  181. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  182. u32 val = I915_READ(reg);
  183. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  184. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  185. val |= g4x_infoframe_index(frame);
  186. /* The DIP control register spec says that we need to update the AVI
  187. * infoframe without clearing its enable bit */
  188. if (frame->type != DIP_TYPE_AVI)
  189. val &= ~g4x_infoframe_enable(frame);
  190. I915_WRITE(reg, val);
  191. mmiowb();
  192. for (i = 0; i < len; i += 4) {
  193. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  194. data++;
  195. }
  196. /* Write every possible data byte to force correct ECC calculation. */
  197. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  198. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  199. mmiowb();
  200. val |= g4x_infoframe_enable(frame);
  201. val &= ~VIDEO_DIP_FREQ_MASK;
  202. val |= VIDEO_DIP_FREQ_VSYNC;
  203. I915_WRITE(reg, val);
  204. POSTING_READ(reg);
  205. }
  206. static void vlv_write_infoframe(struct drm_encoder *encoder,
  207. struct dip_infoframe *frame)
  208. {
  209. uint32_t *data = (uint32_t *)frame;
  210. struct drm_device *dev = encoder->dev;
  211. struct drm_i915_private *dev_priv = dev->dev_private;
  212. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  213. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  214. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  215. u32 val = I915_READ(reg);
  216. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  217. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  218. val |= g4x_infoframe_index(frame);
  219. val &= ~g4x_infoframe_enable(frame);
  220. I915_WRITE(reg, val);
  221. mmiowb();
  222. for (i = 0; i < len; i += 4) {
  223. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  224. data++;
  225. }
  226. /* Write every possible data byte to force correct ECC calculation. */
  227. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  228. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  229. mmiowb();
  230. val |= g4x_infoframe_enable(frame);
  231. val &= ~VIDEO_DIP_FREQ_MASK;
  232. val |= VIDEO_DIP_FREQ_VSYNC;
  233. I915_WRITE(reg, val);
  234. POSTING_READ(reg);
  235. }
  236. static void hsw_write_infoframe(struct drm_encoder *encoder,
  237. struct dip_infoframe *frame)
  238. {
  239. uint32_t *data = (uint32_t *)frame;
  240. struct drm_device *dev = encoder->dev;
  241. struct drm_i915_private *dev_priv = dev->dev_private;
  242. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  243. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  244. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  245. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  246. u32 val = I915_READ(ctl_reg);
  247. if (data_reg == 0)
  248. return;
  249. val &= ~hsw_infoframe_enable(frame);
  250. I915_WRITE(ctl_reg, val);
  251. mmiowb();
  252. for (i = 0; i < len; i += 4) {
  253. I915_WRITE(data_reg + i, *data);
  254. data++;
  255. }
  256. /* Write every possible data byte to force correct ECC calculation. */
  257. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  258. I915_WRITE(data_reg + i, 0);
  259. mmiowb();
  260. val |= hsw_infoframe_enable(frame);
  261. I915_WRITE(ctl_reg, val);
  262. POSTING_READ(ctl_reg);
  263. }
  264. static void intel_set_infoframe(struct drm_encoder *encoder,
  265. struct dip_infoframe *frame)
  266. {
  267. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  268. intel_dip_infoframe_csum(frame);
  269. intel_hdmi->write_infoframe(encoder, frame);
  270. }
  271. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  272. struct drm_display_mode *adjusted_mode)
  273. {
  274. struct dip_infoframe avi_if = {
  275. .type = DIP_TYPE_AVI,
  276. .ver = DIP_VERSION_AVI,
  277. .len = DIP_LEN_AVI,
  278. };
  279. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  280. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  281. intel_set_infoframe(encoder, &avi_if);
  282. }
  283. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  284. {
  285. struct dip_infoframe spd_if;
  286. memset(&spd_if, 0, sizeof(spd_if));
  287. spd_if.type = DIP_TYPE_SPD;
  288. spd_if.ver = DIP_VERSION_SPD;
  289. spd_if.len = DIP_LEN_SPD;
  290. strcpy(spd_if.body.spd.vn, "Intel");
  291. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  292. spd_if.body.spd.sdi = DIP_SPD_PC;
  293. intel_set_infoframe(encoder, &spd_if);
  294. }
  295. static void g4x_set_infoframes(struct drm_encoder *encoder,
  296. struct drm_display_mode *adjusted_mode)
  297. {
  298. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  299. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  300. u32 reg = VIDEO_DIP_CTL;
  301. u32 val = I915_READ(reg);
  302. u32 port;
  303. assert_hdmi_port_disabled(intel_hdmi);
  304. /* If the registers were not initialized yet, they might be zeroes,
  305. * which means we're selecting the AVI DIP and we're setting its
  306. * frequency to once. This seems to really confuse the HW and make
  307. * things stop working (the register spec says the AVI always needs to
  308. * be sent every VSync). So here we avoid writing to the register more
  309. * than we need and also explicitly select the AVI DIP and explicitly
  310. * set its frequency to every VSync. Avoiding to write it twice seems to
  311. * be enough to solve the problem, but being defensive shouldn't hurt us
  312. * either. */
  313. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  314. if (!intel_hdmi->has_hdmi_sink) {
  315. if (!(val & VIDEO_DIP_ENABLE))
  316. return;
  317. val &= ~VIDEO_DIP_ENABLE;
  318. I915_WRITE(reg, val);
  319. POSTING_READ(reg);
  320. return;
  321. }
  322. switch (intel_hdmi->sdvox_reg) {
  323. case SDVOB:
  324. port = VIDEO_DIP_PORT_B;
  325. break;
  326. case SDVOC:
  327. port = VIDEO_DIP_PORT_C;
  328. break;
  329. default:
  330. BUG();
  331. return;
  332. }
  333. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  334. if (val & VIDEO_DIP_ENABLE) {
  335. val &= ~VIDEO_DIP_ENABLE;
  336. I915_WRITE(reg, val);
  337. POSTING_READ(reg);
  338. }
  339. val &= ~VIDEO_DIP_PORT_MASK;
  340. val |= port;
  341. }
  342. val |= VIDEO_DIP_ENABLE;
  343. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  344. I915_WRITE(reg, val);
  345. POSTING_READ(reg);
  346. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  347. intel_hdmi_set_spd_infoframe(encoder);
  348. }
  349. static void ibx_set_infoframes(struct drm_encoder *encoder,
  350. struct drm_display_mode *adjusted_mode)
  351. {
  352. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  353. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  354. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  355. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  356. u32 val = I915_READ(reg);
  357. u32 port;
  358. assert_hdmi_port_disabled(intel_hdmi);
  359. /* See the big comment in g4x_set_infoframes() */
  360. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  361. if (!intel_hdmi->has_hdmi_sink) {
  362. if (!(val & VIDEO_DIP_ENABLE))
  363. return;
  364. val &= ~VIDEO_DIP_ENABLE;
  365. I915_WRITE(reg, val);
  366. POSTING_READ(reg);
  367. return;
  368. }
  369. switch (intel_hdmi->sdvox_reg) {
  370. case HDMIB:
  371. port = VIDEO_DIP_PORT_B;
  372. break;
  373. case HDMIC:
  374. port = VIDEO_DIP_PORT_C;
  375. break;
  376. case HDMID:
  377. port = VIDEO_DIP_PORT_D;
  378. break;
  379. default:
  380. BUG();
  381. return;
  382. }
  383. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  384. if (val & VIDEO_DIP_ENABLE) {
  385. val &= ~VIDEO_DIP_ENABLE;
  386. I915_WRITE(reg, val);
  387. POSTING_READ(reg);
  388. }
  389. val &= ~VIDEO_DIP_PORT_MASK;
  390. val |= port;
  391. }
  392. val |= VIDEO_DIP_ENABLE;
  393. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  394. VIDEO_DIP_ENABLE_GCP);
  395. I915_WRITE(reg, val);
  396. POSTING_READ(reg);
  397. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  398. intel_hdmi_set_spd_infoframe(encoder);
  399. }
  400. static void cpt_set_infoframes(struct drm_encoder *encoder,
  401. struct drm_display_mode *adjusted_mode)
  402. {
  403. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  404. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  405. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  406. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  407. u32 val = I915_READ(reg);
  408. assert_hdmi_port_disabled(intel_hdmi);
  409. /* See the big comment in g4x_set_infoframes() */
  410. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  411. if (!intel_hdmi->has_hdmi_sink) {
  412. if (!(val & VIDEO_DIP_ENABLE))
  413. return;
  414. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  415. I915_WRITE(reg, val);
  416. POSTING_READ(reg);
  417. return;
  418. }
  419. /* Set both together, unset both together: see the spec. */
  420. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  421. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  422. VIDEO_DIP_ENABLE_GCP);
  423. I915_WRITE(reg, val);
  424. POSTING_READ(reg);
  425. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  426. intel_hdmi_set_spd_infoframe(encoder);
  427. }
  428. static void vlv_set_infoframes(struct drm_encoder *encoder,
  429. struct drm_display_mode *adjusted_mode)
  430. {
  431. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  432. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  433. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  434. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  435. u32 val = I915_READ(reg);
  436. assert_hdmi_port_disabled(intel_hdmi);
  437. /* See the big comment in g4x_set_infoframes() */
  438. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  439. if (!intel_hdmi->has_hdmi_sink) {
  440. if (!(val & VIDEO_DIP_ENABLE))
  441. return;
  442. val &= ~VIDEO_DIP_ENABLE;
  443. I915_WRITE(reg, val);
  444. POSTING_READ(reg);
  445. return;
  446. }
  447. val |= VIDEO_DIP_ENABLE;
  448. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  449. VIDEO_DIP_ENABLE_GCP);
  450. I915_WRITE(reg, val);
  451. POSTING_READ(reg);
  452. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  453. intel_hdmi_set_spd_infoframe(encoder);
  454. }
  455. static void hsw_set_infoframes(struct drm_encoder *encoder,
  456. struct drm_display_mode *adjusted_mode)
  457. {
  458. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  459. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  460. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  461. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  462. u32 val = I915_READ(reg);
  463. assert_hdmi_port_disabled(intel_hdmi);
  464. if (!intel_hdmi->has_hdmi_sink) {
  465. I915_WRITE(reg, 0);
  466. POSTING_READ(reg);
  467. return;
  468. }
  469. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  470. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  471. I915_WRITE(reg, val);
  472. POSTING_READ(reg);
  473. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  474. intel_hdmi_set_spd_infoframe(encoder);
  475. }
  476. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  477. struct drm_display_mode *mode,
  478. struct drm_display_mode *adjusted_mode)
  479. {
  480. struct drm_device *dev = encoder->dev;
  481. struct drm_i915_private *dev_priv = dev->dev_private;
  482. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  483. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  484. u32 sdvox;
  485. sdvox = SDVO_ENCODING_HDMI;
  486. if (!HAS_PCH_SPLIT(dev))
  487. sdvox |= intel_hdmi->color_range;
  488. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  489. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  490. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  491. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  492. if (intel_crtc->bpp > 24)
  493. sdvox |= COLOR_FORMAT_12bpc;
  494. else
  495. sdvox |= COLOR_FORMAT_8bpc;
  496. /* Required on CPT */
  497. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  498. sdvox |= HDMI_MODE_SELECT;
  499. if (intel_hdmi->has_audio) {
  500. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  501. pipe_name(intel_crtc->pipe));
  502. sdvox |= SDVO_AUDIO_ENABLE;
  503. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  504. intel_write_eld(encoder, adjusted_mode);
  505. }
  506. if (HAS_PCH_CPT(dev))
  507. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  508. else if (intel_crtc->pipe == PIPE_B)
  509. sdvox |= SDVO_PIPE_B_SELECT;
  510. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  511. POSTING_READ(intel_hdmi->sdvox_reg);
  512. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  513. }
  514. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  515. enum pipe *pipe)
  516. {
  517. struct drm_device *dev = encoder->base.dev;
  518. struct drm_i915_private *dev_priv = dev->dev_private;
  519. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  520. u32 tmp;
  521. tmp = I915_READ(intel_hdmi->sdvox_reg);
  522. if (!(tmp & SDVO_ENABLE))
  523. return false;
  524. if (HAS_PCH_CPT(dev))
  525. *pipe = PORT_TO_PIPE_CPT(tmp);
  526. else
  527. *pipe = PORT_TO_PIPE(tmp);
  528. return true;
  529. }
  530. static void intel_enable_hdmi(struct intel_encoder *encoder)
  531. {
  532. struct drm_device *dev = encoder->base.dev;
  533. struct drm_i915_private *dev_priv = dev->dev_private;
  534. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  535. u32 temp;
  536. u32 enable_bits = SDVO_ENABLE;
  537. if (intel_hdmi->has_audio)
  538. enable_bits |= SDVO_AUDIO_ENABLE;
  539. temp = I915_READ(intel_hdmi->sdvox_reg);
  540. /* HW workaround for IBX, we need to move the port to transcoder A
  541. * before disabling it. */
  542. if (HAS_PCH_IBX(dev)) {
  543. struct drm_crtc *crtc = encoder->base.crtc;
  544. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  545. /* Restore the transcoder select bit. */
  546. if (pipe == PIPE_B)
  547. enable_bits |= SDVO_PIPE_B_SELECT;
  548. }
  549. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  550. * we do this anyway which shows more stable in testing.
  551. */
  552. if (HAS_PCH_SPLIT(dev)) {
  553. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  554. POSTING_READ(intel_hdmi->sdvox_reg);
  555. }
  556. temp |= enable_bits;
  557. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  558. POSTING_READ(intel_hdmi->sdvox_reg);
  559. /* HW workaround, need to write this twice for issue that may result
  560. * in first write getting masked.
  561. */
  562. if (HAS_PCH_SPLIT(dev)) {
  563. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  564. POSTING_READ(intel_hdmi->sdvox_reg);
  565. }
  566. }
  567. static void intel_disable_hdmi(struct intel_encoder *encoder)
  568. {
  569. struct drm_device *dev = encoder->base.dev;
  570. struct drm_i915_private *dev_priv = dev->dev_private;
  571. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  572. u32 temp;
  573. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  574. temp = I915_READ(intel_hdmi->sdvox_reg);
  575. /* HW workaround for IBX, we need to move the port to transcoder A
  576. * before disabling it. */
  577. if (HAS_PCH_IBX(dev)) {
  578. struct drm_crtc *crtc = encoder->base.crtc;
  579. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  580. if (temp & SDVO_PIPE_B_SELECT) {
  581. temp &= ~SDVO_PIPE_B_SELECT;
  582. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  583. POSTING_READ(intel_hdmi->sdvox_reg);
  584. /* Again we need to write this twice. */
  585. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  586. POSTING_READ(intel_hdmi->sdvox_reg);
  587. /* Transcoder selection bits only update
  588. * effectively on vblank. */
  589. if (crtc)
  590. intel_wait_for_vblank(dev, pipe);
  591. else
  592. msleep(50);
  593. }
  594. }
  595. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  596. * we do this anyway which shows more stable in testing.
  597. */
  598. if (HAS_PCH_SPLIT(dev)) {
  599. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  600. POSTING_READ(intel_hdmi->sdvox_reg);
  601. }
  602. temp &= ~enable_bits;
  603. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  604. POSTING_READ(intel_hdmi->sdvox_reg);
  605. /* HW workaround, need to write this twice for issue that may result
  606. * in first write getting masked.
  607. */
  608. if (HAS_PCH_SPLIT(dev)) {
  609. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  610. POSTING_READ(intel_hdmi->sdvox_reg);
  611. }
  612. }
  613. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  614. struct drm_display_mode *mode)
  615. {
  616. if (mode->clock > 165000)
  617. return MODE_CLOCK_HIGH;
  618. if (mode->clock < 20000)
  619. return MODE_CLOCK_LOW;
  620. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  621. return MODE_NO_DBLESCAN;
  622. return MODE_OK;
  623. }
  624. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  625. const struct drm_display_mode *mode,
  626. struct drm_display_mode *adjusted_mode)
  627. {
  628. return true;
  629. }
  630. static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
  631. {
  632. struct drm_device *dev = intel_hdmi->base.base.dev;
  633. struct drm_i915_private *dev_priv = dev->dev_private;
  634. uint32_t bit;
  635. switch (intel_hdmi->sdvox_reg) {
  636. case SDVOB:
  637. bit = HDMIB_HOTPLUG_LIVE_STATUS;
  638. break;
  639. case SDVOC:
  640. bit = HDMIC_HOTPLUG_LIVE_STATUS;
  641. break;
  642. default:
  643. bit = 0;
  644. break;
  645. }
  646. return I915_READ(PORT_HOTPLUG_STAT) & bit;
  647. }
  648. static enum drm_connector_status
  649. intel_hdmi_detect(struct drm_connector *connector, bool force)
  650. {
  651. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  652. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  653. struct edid *edid;
  654. enum drm_connector_status status = connector_status_disconnected;
  655. if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
  656. return status;
  657. intel_hdmi->has_hdmi_sink = false;
  658. intel_hdmi->has_audio = false;
  659. edid = drm_get_edid(connector,
  660. intel_gmbus_get_adapter(dev_priv,
  661. intel_hdmi->ddc_bus));
  662. if (edid) {
  663. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  664. status = connector_status_connected;
  665. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  666. intel_hdmi->has_hdmi_sink =
  667. drm_detect_hdmi_monitor(edid);
  668. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  669. }
  670. kfree(edid);
  671. }
  672. if (status == connector_status_connected) {
  673. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  674. intel_hdmi->has_audio =
  675. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  676. }
  677. return status;
  678. }
  679. static int intel_hdmi_get_modes(struct drm_connector *connector)
  680. {
  681. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  682. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  683. /* We should parse the EDID data and find out if it's an HDMI sink so
  684. * we can send audio to it.
  685. */
  686. return intel_ddc_get_modes(connector,
  687. intel_gmbus_get_adapter(dev_priv,
  688. intel_hdmi->ddc_bus));
  689. }
  690. static bool
  691. intel_hdmi_detect_audio(struct drm_connector *connector)
  692. {
  693. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  694. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  695. struct edid *edid;
  696. bool has_audio = false;
  697. edid = drm_get_edid(connector,
  698. intel_gmbus_get_adapter(dev_priv,
  699. intel_hdmi->ddc_bus));
  700. if (edid) {
  701. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  702. has_audio = drm_detect_monitor_audio(edid);
  703. kfree(edid);
  704. }
  705. return has_audio;
  706. }
  707. static int
  708. intel_hdmi_set_property(struct drm_connector *connector,
  709. struct drm_property *property,
  710. uint64_t val)
  711. {
  712. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  713. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  714. int ret;
  715. ret = drm_connector_property_set_value(connector, property, val);
  716. if (ret)
  717. return ret;
  718. if (property == dev_priv->force_audio_property) {
  719. enum hdmi_force_audio i = val;
  720. bool has_audio;
  721. if (i == intel_hdmi->force_audio)
  722. return 0;
  723. intel_hdmi->force_audio = i;
  724. if (i == HDMI_AUDIO_AUTO)
  725. has_audio = intel_hdmi_detect_audio(connector);
  726. else
  727. has_audio = (i == HDMI_AUDIO_ON);
  728. if (i == HDMI_AUDIO_OFF_DVI)
  729. intel_hdmi->has_hdmi_sink = 0;
  730. intel_hdmi->has_audio = has_audio;
  731. goto done;
  732. }
  733. if (property == dev_priv->broadcast_rgb_property) {
  734. if (val == !!intel_hdmi->color_range)
  735. return 0;
  736. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  737. goto done;
  738. }
  739. return -EINVAL;
  740. done:
  741. if (intel_hdmi->base.base.crtc) {
  742. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  743. intel_set_mode(crtc, &crtc->mode,
  744. crtc->x, crtc->y, crtc->fb);
  745. }
  746. return 0;
  747. }
  748. static void intel_hdmi_destroy(struct drm_connector *connector)
  749. {
  750. drm_sysfs_connector_remove(connector);
  751. drm_connector_cleanup(connector);
  752. kfree(connector);
  753. }
  754. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
  755. .mode_fixup = intel_hdmi_mode_fixup,
  756. .mode_set = intel_ddi_mode_set,
  757. .disable = intel_encoder_noop,
  758. };
  759. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  760. .mode_fixup = intel_hdmi_mode_fixup,
  761. .mode_set = intel_hdmi_mode_set,
  762. .disable = intel_encoder_noop,
  763. };
  764. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  765. .dpms = intel_connector_dpms,
  766. .detect = intel_hdmi_detect,
  767. .fill_modes = drm_helper_probe_single_connector_modes,
  768. .set_property = intel_hdmi_set_property,
  769. .destroy = intel_hdmi_destroy,
  770. };
  771. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  772. .get_modes = intel_hdmi_get_modes,
  773. .mode_valid = intel_hdmi_mode_valid,
  774. .best_encoder = intel_best_encoder,
  775. };
  776. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  777. .destroy = intel_encoder_destroy,
  778. };
  779. static void
  780. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  781. {
  782. intel_attach_force_audio_property(connector);
  783. intel_attach_broadcast_rgb_property(connector);
  784. }
  785. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
  786. {
  787. struct drm_i915_private *dev_priv = dev->dev_private;
  788. struct drm_connector *connector;
  789. struct intel_encoder *intel_encoder;
  790. struct intel_connector *intel_connector;
  791. struct intel_hdmi *intel_hdmi;
  792. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  793. if (!intel_hdmi)
  794. return;
  795. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  796. if (!intel_connector) {
  797. kfree(intel_hdmi);
  798. return;
  799. }
  800. intel_encoder = &intel_hdmi->base;
  801. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  802. DRM_MODE_ENCODER_TMDS);
  803. connector = &intel_connector->base;
  804. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  805. DRM_MODE_CONNECTOR_HDMIA);
  806. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  807. intel_encoder->type = INTEL_OUTPUT_HDMI;
  808. connector->polled = DRM_CONNECTOR_POLL_HPD;
  809. connector->interlace_allowed = 1;
  810. connector->doublescan_allowed = 0;
  811. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  812. intel_encoder->cloneable = false;
  813. intel_hdmi->ddi_port = port;
  814. switch (port) {
  815. case PORT_B:
  816. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  817. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  818. break;
  819. case PORT_C:
  820. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  821. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  822. break;
  823. case PORT_D:
  824. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  825. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  826. break;
  827. case PORT_A:
  828. /* Internal port only for eDP. */
  829. default:
  830. BUG();
  831. }
  832. intel_hdmi->sdvox_reg = sdvox_reg;
  833. if (!HAS_PCH_SPLIT(dev)) {
  834. intel_hdmi->write_infoframe = g4x_write_infoframe;
  835. intel_hdmi->set_infoframes = g4x_set_infoframes;
  836. } else if (IS_VALLEYVIEW(dev)) {
  837. intel_hdmi->write_infoframe = vlv_write_infoframe;
  838. intel_hdmi->set_infoframes = vlv_set_infoframes;
  839. } else if (IS_HASWELL(dev)) {
  840. intel_hdmi->write_infoframe = hsw_write_infoframe;
  841. intel_hdmi->set_infoframes = hsw_set_infoframes;
  842. } else if (HAS_PCH_IBX(dev)) {
  843. intel_hdmi->write_infoframe = ibx_write_infoframe;
  844. intel_hdmi->set_infoframes = ibx_set_infoframes;
  845. } else {
  846. intel_hdmi->write_infoframe = cpt_write_infoframe;
  847. intel_hdmi->set_infoframes = cpt_set_infoframes;
  848. }
  849. if (IS_HASWELL(dev)) {
  850. intel_encoder->enable = intel_enable_ddi;
  851. intel_encoder->disable = intel_disable_ddi;
  852. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  853. drm_encoder_helper_add(&intel_encoder->base,
  854. &intel_hdmi_helper_funcs_hsw);
  855. } else {
  856. intel_encoder->enable = intel_enable_hdmi;
  857. intel_encoder->disable = intel_disable_hdmi;
  858. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  859. drm_encoder_helper_add(&intel_encoder->base,
  860. &intel_hdmi_helper_funcs);
  861. }
  862. intel_connector->get_hw_state = intel_connector_get_hw_state;
  863. intel_hdmi_add_properties(intel_hdmi, connector);
  864. intel_connector_attach_encoder(intel_connector, intel_encoder);
  865. drm_sysfs_connector_add(connector);
  866. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  867. * 0xd. Failure to do so will result in spurious interrupts being
  868. * generated on the port when a cable is not attached.
  869. */
  870. if (IS_G4X(dev) && !IS_GM45(dev)) {
  871. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  872. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  873. }
  874. }