intel_drv.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23. * IN THE SOFTWARE.
  24. */
  25. #ifndef __INTEL_DRV_H__
  26. #define __INTEL_DRV_H__
  27. #include <linux/i2c.h>
  28. #include <drm/i915_drm.h>
  29. #include "i915_drv.h"
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_fb_helper.h>
  33. #include <drm/drm_dp_helper.h>
  34. #define _wait_for(COND, MS, W) ({ \
  35. unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \
  36. int ret__ = 0; \
  37. while (!(COND)) { \
  38. if (time_after(jiffies, timeout__)) { \
  39. ret__ = -ETIMEDOUT; \
  40. break; \
  41. } \
  42. if (W && drm_can_sleep()) { \
  43. msleep(W); \
  44. } else { \
  45. cpu_relax(); \
  46. } \
  47. } \
  48. ret__; \
  49. })
  50. #define wait_for_atomic_us(COND, US) ({ \
  51. unsigned long timeout__ = jiffies + usecs_to_jiffies(US); \
  52. int ret__ = 0; \
  53. while (!(COND)) { \
  54. if (time_after(jiffies, timeout__)) { \
  55. ret__ = -ETIMEDOUT; \
  56. break; \
  57. } \
  58. cpu_relax(); \
  59. } \
  60. ret__; \
  61. })
  62. #define wait_for(COND, MS) _wait_for(COND, MS, 1)
  63. #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  64. #define KHz(x) (1000*x)
  65. #define MHz(x) KHz(1000*x)
  66. /*
  67. * Display related stuff
  68. */
  69. /* store information about an Ixxx DVO */
  70. /* The i830->i865 use multiple DVOs with multiple i2cs */
  71. /* the i915, i945 have a single sDVO i2c bus - which is different */
  72. #define MAX_OUTPUTS 6
  73. /* maximum connectors per crtcs in the mode set */
  74. #define INTELFB_CONN_LIMIT 4
  75. #define INTEL_I2C_BUS_DVO 1
  76. #define INTEL_I2C_BUS_SDVO 2
  77. /* these are outputs from the chip - integrated only
  78. external chips are via DVO or SDVO output */
  79. #define INTEL_OUTPUT_UNUSED 0
  80. #define INTEL_OUTPUT_ANALOG 1
  81. #define INTEL_OUTPUT_DVO 2
  82. #define INTEL_OUTPUT_SDVO 3
  83. #define INTEL_OUTPUT_LVDS 4
  84. #define INTEL_OUTPUT_TVOUT 5
  85. #define INTEL_OUTPUT_HDMI 6
  86. #define INTEL_OUTPUT_DISPLAYPORT 7
  87. #define INTEL_OUTPUT_EDP 8
  88. #define INTEL_DVO_CHIP_NONE 0
  89. #define INTEL_DVO_CHIP_LVDS 1
  90. #define INTEL_DVO_CHIP_TMDS 2
  91. #define INTEL_DVO_CHIP_TVOUT 4
  92. /* drm_display_mode->private_flags */
  93. #define INTEL_MODE_PIXEL_MULTIPLIER_SHIFT (0x0)
  94. #define INTEL_MODE_PIXEL_MULTIPLIER_MASK (0xf << INTEL_MODE_PIXEL_MULTIPLIER_SHIFT)
  95. #define INTEL_MODE_DP_FORCE_6BPC (0x10)
  96. /* This flag must be set by the encoder's mode_fixup if it changes the crtc
  97. * timings in the mode to prevent the crtc fixup from overwriting them.
  98. * Currently only lvds needs that. */
  99. #define INTEL_MODE_CRTC_TIMINGS_SET (0x20)
  100. static inline void
  101. intel_mode_set_pixel_multiplier(struct drm_display_mode *mode,
  102. int multiplier)
  103. {
  104. mode->clock *= multiplier;
  105. mode->private_flags |= multiplier;
  106. }
  107. static inline int
  108. intel_mode_get_pixel_multiplier(const struct drm_display_mode *mode)
  109. {
  110. return (mode->private_flags & INTEL_MODE_PIXEL_MULTIPLIER_MASK) >> INTEL_MODE_PIXEL_MULTIPLIER_SHIFT;
  111. }
  112. struct intel_framebuffer {
  113. struct drm_framebuffer base;
  114. struct drm_i915_gem_object *obj;
  115. };
  116. struct intel_fbdev {
  117. struct drm_fb_helper helper;
  118. struct intel_framebuffer ifb;
  119. struct list_head fbdev_list;
  120. struct drm_display_mode *our_mode;
  121. };
  122. struct intel_encoder {
  123. struct drm_encoder base;
  124. /*
  125. * The new crtc this encoder will be driven from. Only differs from
  126. * base->crtc while a modeset is in progress.
  127. */
  128. struct intel_crtc *new_crtc;
  129. int type;
  130. bool needs_tv_clock;
  131. /*
  132. * Intel hw has only one MUX where encoders could be clone, hence a
  133. * simple flag is enough to compute the possible_clones mask.
  134. */
  135. bool cloneable;
  136. bool connectors_active;
  137. void (*hot_plug)(struct intel_encoder *);
  138. void (*pre_enable)(struct intel_encoder *);
  139. void (*enable)(struct intel_encoder *);
  140. void (*disable)(struct intel_encoder *);
  141. void (*post_disable)(struct intel_encoder *);
  142. /* Read out the current hw state of this connector, returning true if
  143. * the encoder is active. If the encoder is enabled it also set the pipe
  144. * it is connected to in the pipe parameter. */
  145. bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
  146. int crtc_mask;
  147. };
  148. struct intel_connector {
  149. struct drm_connector base;
  150. /*
  151. * The fixed encoder this connector is connected to.
  152. */
  153. struct intel_encoder *encoder;
  154. /*
  155. * The new encoder this connector will be driven. Only differs from
  156. * encoder while a modeset is in progress.
  157. */
  158. struct intel_encoder *new_encoder;
  159. /* Reads out the current hw, returning true if the connector is enabled
  160. * and active (i.e. dpms ON state). */
  161. bool (*get_hw_state)(struct intel_connector *);
  162. };
  163. struct intel_crtc {
  164. struct drm_crtc base;
  165. enum pipe pipe;
  166. enum plane plane;
  167. u8 lut_r[256], lut_g[256], lut_b[256];
  168. /*
  169. * Whether the crtc and the connected output pipeline is active. Implies
  170. * that crtc->enabled is set, i.e. the current mode configuration has
  171. * some outputs connected to this crtc.
  172. */
  173. bool active;
  174. bool primary_disabled; /* is the crtc obscured by a plane? */
  175. bool lowfreq_avail;
  176. struct intel_overlay *overlay;
  177. struct intel_unpin_work *unpin_work;
  178. int fdi_lanes;
  179. /* Display surface base address adjustement for pageflips. Note that on
  180. * gen4+ this only adjusts up to a tile, offsets within a tile are
  181. * handled in the hw itself (with the TILEOFF register). */
  182. unsigned long dspaddr_offset;
  183. struct drm_i915_gem_object *cursor_bo;
  184. uint32_t cursor_addr;
  185. int16_t cursor_x, cursor_y;
  186. int16_t cursor_width, cursor_height;
  187. bool cursor_visible;
  188. unsigned int bpp;
  189. /* We can share PLLs across outputs if the timings match */
  190. struct intel_pch_pll *pch_pll;
  191. };
  192. struct intel_plane {
  193. struct drm_plane base;
  194. enum pipe pipe;
  195. struct drm_i915_gem_object *obj;
  196. int max_downscale;
  197. u32 lut_r[1024], lut_g[1024], lut_b[1024];
  198. void (*update_plane)(struct drm_plane *plane,
  199. struct drm_framebuffer *fb,
  200. struct drm_i915_gem_object *obj,
  201. int crtc_x, int crtc_y,
  202. unsigned int crtc_w, unsigned int crtc_h,
  203. uint32_t x, uint32_t y,
  204. uint32_t src_w, uint32_t src_h);
  205. void (*disable_plane)(struct drm_plane *plane);
  206. int (*update_colorkey)(struct drm_plane *plane,
  207. struct drm_intel_sprite_colorkey *key);
  208. void (*get_colorkey)(struct drm_plane *plane,
  209. struct drm_intel_sprite_colorkey *key);
  210. };
  211. struct intel_watermark_params {
  212. unsigned long fifo_size;
  213. unsigned long max_wm;
  214. unsigned long default_wm;
  215. unsigned long guard_size;
  216. unsigned long cacheline_size;
  217. };
  218. struct cxsr_latency {
  219. int is_desktop;
  220. int is_ddr3;
  221. unsigned long fsb_freq;
  222. unsigned long mem_freq;
  223. unsigned long display_sr;
  224. unsigned long display_hpll_disable;
  225. unsigned long cursor_sr;
  226. unsigned long cursor_hpll_disable;
  227. };
  228. #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
  229. #define to_intel_connector(x) container_of(x, struct intel_connector, base)
  230. #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
  231. #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
  232. #define to_intel_plane(x) container_of(x, struct intel_plane, base)
  233. #define DIP_HEADER_SIZE 5
  234. #define DIP_TYPE_AVI 0x82
  235. #define DIP_VERSION_AVI 0x2
  236. #define DIP_LEN_AVI 13
  237. #define DIP_AVI_PR_1 0
  238. #define DIP_AVI_PR_2 1
  239. #define DIP_TYPE_SPD 0x83
  240. #define DIP_VERSION_SPD 0x1
  241. #define DIP_LEN_SPD 25
  242. #define DIP_SPD_UNKNOWN 0
  243. #define DIP_SPD_DSTB 0x1
  244. #define DIP_SPD_DVDP 0x2
  245. #define DIP_SPD_DVHS 0x3
  246. #define DIP_SPD_HDDVR 0x4
  247. #define DIP_SPD_DVC 0x5
  248. #define DIP_SPD_DSC 0x6
  249. #define DIP_SPD_VCD 0x7
  250. #define DIP_SPD_GAME 0x8
  251. #define DIP_SPD_PC 0x9
  252. #define DIP_SPD_BD 0xa
  253. #define DIP_SPD_SCD 0xb
  254. struct dip_infoframe {
  255. uint8_t type; /* HB0 */
  256. uint8_t ver; /* HB1 */
  257. uint8_t len; /* HB2 - body len, not including checksum */
  258. uint8_t ecc; /* Header ECC */
  259. uint8_t checksum; /* PB0 */
  260. union {
  261. struct {
  262. /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
  263. uint8_t Y_A_B_S;
  264. /* PB2 - C 7:6, M 5:4, R 3:0 */
  265. uint8_t C_M_R;
  266. /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
  267. uint8_t ITC_EC_Q_SC;
  268. /* PB4 - VIC 6:0 */
  269. uint8_t VIC;
  270. /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
  271. uint8_t YQ_CN_PR;
  272. /* PB6 to PB13 */
  273. uint16_t top_bar_end;
  274. uint16_t bottom_bar_start;
  275. uint16_t left_bar_end;
  276. uint16_t right_bar_start;
  277. } __attribute__ ((packed)) avi;
  278. struct {
  279. uint8_t vn[8];
  280. uint8_t pd[16];
  281. uint8_t sdi;
  282. } __attribute__ ((packed)) spd;
  283. uint8_t payload[27];
  284. } __attribute__ ((packed)) body;
  285. } __attribute__((packed));
  286. struct intel_hdmi {
  287. struct intel_encoder base;
  288. u32 sdvox_reg;
  289. int ddc_bus;
  290. int ddi_port;
  291. uint32_t color_range;
  292. bool has_hdmi_sink;
  293. bool has_audio;
  294. enum hdmi_force_audio force_audio;
  295. void (*write_infoframe)(struct drm_encoder *encoder,
  296. struct dip_infoframe *frame);
  297. void (*set_infoframes)(struct drm_encoder *encoder,
  298. struct drm_display_mode *adjusted_mode);
  299. };
  300. #define DP_RECEIVER_CAP_SIZE 0xf
  301. #define DP_MAX_DOWNSTREAM_PORTS 0x10
  302. #define DP_LINK_CONFIGURATION_SIZE 9
  303. struct intel_dp {
  304. struct intel_encoder base;
  305. uint32_t output_reg;
  306. uint32_t DP;
  307. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  308. bool has_audio;
  309. enum hdmi_force_audio force_audio;
  310. enum port port;
  311. uint32_t color_range;
  312. uint8_t link_bw;
  313. uint8_t lane_count;
  314. uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
  315. uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
  316. struct i2c_adapter adapter;
  317. struct i2c_algo_dp_aux_data algo;
  318. bool is_pch_edp;
  319. uint8_t train_set[4];
  320. int panel_power_up_delay;
  321. int panel_power_down_delay;
  322. int panel_power_cycle_delay;
  323. int backlight_on_delay;
  324. int backlight_off_delay;
  325. struct drm_display_mode *panel_fixed_mode; /* for eDP */
  326. struct delayed_work panel_vdd_work;
  327. bool want_panel_vdd;
  328. struct edid *edid; /* cached EDID for eDP */
  329. int edid_mode_count;
  330. };
  331. static inline struct drm_crtc *
  332. intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
  333. {
  334. struct drm_i915_private *dev_priv = dev->dev_private;
  335. return dev_priv->pipe_to_crtc_mapping[pipe];
  336. }
  337. static inline struct drm_crtc *
  338. intel_get_crtc_for_plane(struct drm_device *dev, int plane)
  339. {
  340. struct drm_i915_private *dev_priv = dev->dev_private;
  341. return dev_priv->plane_to_crtc_mapping[plane];
  342. }
  343. struct intel_unpin_work {
  344. struct work_struct work;
  345. struct drm_device *dev;
  346. struct drm_i915_gem_object *old_fb_obj;
  347. struct drm_i915_gem_object *pending_flip_obj;
  348. struct drm_pending_vblank_event *event;
  349. int pending;
  350. bool enable_stall_check;
  351. };
  352. struct intel_fbc_work {
  353. struct delayed_work work;
  354. struct drm_crtc *crtc;
  355. struct drm_framebuffer *fb;
  356. int interval;
  357. };
  358. int intel_connector_update_modes(struct drm_connector *connector,
  359. struct edid *edid);
  360. int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
  361. extern void intel_attach_force_audio_property(struct drm_connector *connector);
  362. extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
  363. extern void intel_crt_init(struct drm_device *dev);
  364. extern void intel_hdmi_init(struct drm_device *dev,
  365. int sdvox_reg, enum port port);
  366. extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
  367. extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
  368. extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
  369. bool is_sdvob);
  370. extern void intel_dvo_init(struct drm_device *dev);
  371. extern void intel_tv_init(struct drm_device *dev);
  372. extern void intel_mark_busy(struct drm_device *dev);
  373. extern void intel_mark_idle(struct drm_device *dev);
  374. extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj);
  375. extern void intel_mark_fb_idle(struct drm_i915_gem_object *obj);
  376. extern bool intel_lvds_init(struct drm_device *dev);
  377. extern void intel_dp_init(struct drm_device *dev, int output_reg,
  378. enum port port);
  379. void
  380. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  381. struct drm_display_mode *adjusted_mode);
  382. extern bool intel_dpd_is_edp(struct drm_device *dev);
  383. extern void intel_edp_link_config(struct intel_encoder *, int *, int *);
  384. extern int intel_edp_target_clock(struct intel_encoder *,
  385. struct drm_display_mode *mode);
  386. extern bool intel_encoder_is_pch_edp(struct drm_encoder *encoder);
  387. extern int intel_plane_init(struct drm_device *dev, enum pipe pipe);
  388. extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  389. enum plane plane);
  390. /* intel_panel.c */
  391. extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
  392. struct drm_display_mode *adjusted_mode);
  393. extern void intel_pch_panel_fitting(struct drm_device *dev,
  394. int fitting_mode,
  395. const struct drm_display_mode *mode,
  396. struct drm_display_mode *adjusted_mode);
  397. extern u32 intel_panel_get_max_backlight(struct drm_device *dev);
  398. extern void intel_panel_set_backlight(struct drm_device *dev, u32 level);
  399. extern int intel_panel_setup_backlight(struct drm_device *dev);
  400. extern void intel_panel_enable_backlight(struct drm_device *dev,
  401. enum pipe pipe);
  402. extern void intel_panel_disable_backlight(struct drm_device *dev);
  403. extern void intel_panel_destroy_backlight(struct drm_device *dev);
  404. extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
  405. struct intel_set_config {
  406. struct drm_encoder **save_connector_encoders;
  407. struct drm_crtc **save_encoder_crtcs;
  408. bool fb_changed;
  409. bool mode_changed;
  410. };
  411. extern bool intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
  412. int x, int y, struct drm_framebuffer *old_fb);
  413. extern void intel_modeset_disable(struct drm_device *dev);
  414. extern void intel_crtc_load_lut(struct drm_crtc *crtc);
  415. extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
  416. extern void intel_encoder_noop(struct drm_encoder *encoder);
  417. extern void intel_encoder_destroy(struct drm_encoder *encoder);
  418. extern void intel_encoder_dpms(struct intel_encoder *encoder, int mode);
  419. extern bool intel_encoder_check_is_cloned(struct intel_encoder *encoder);
  420. extern void intel_connector_dpms(struct drm_connector *, int mode);
  421. extern bool intel_connector_get_hw_state(struct intel_connector *connector);
  422. extern void intel_modeset_check_state(struct drm_device *dev);
  423. static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
  424. {
  425. return to_intel_connector(connector)->encoder;
  426. }
  427. extern void intel_connector_attach_encoder(struct intel_connector *connector,
  428. struct intel_encoder *encoder);
  429. extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
  430. extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  431. struct drm_crtc *crtc);
  432. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  433. struct drm_file *file_priv);
  434. extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
  435. extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
  436. struct intel_load_detect_pipe {
  437. struct drm_framebuffer *release_fb;
  438. bool load_detect_temp;
  439. int dpms_mode;
  440. };
  441. extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
  442. struct drm_display_mode *mode,
  443. struct intel_load_detect_pipe *old);
  444. extern void intel_release_load_detect_pipe(struct drm_connector *connector,
  445. struct intel_load_detect_pipe *old);
  446. extern void intelfb_restore(void);
  447. extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  448. u16 blue, int regno);
  449. extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  450. u16 *blue, int regno);
  451. extern void intel_enable_clock_gating(struct drm_device *dev);
  452. extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
  453. struct drm_i915_gem_object *obj,
  454. struct intel_ring_buffer *pipelined);
  455. extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
  456. extern int intel_framebuffer_init(struct drm_device *dev,
  457. struct intel_framebuffer *ifb,
  458. struct drm_mode_fb_cmd2 *mode_cmd,
  459. struct drm_i915_gem_object *obj);
  460. extern int intel_fbdev_init(struct drm_device *dev);
  461. extern void intel_fbdev_fini(struct drm_device *dev);
  462. extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
  463. extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
  464. extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
  465. extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
  466. extern void intel_setup_overlay(struct drm_device *dev);
  467. extern void intel_cleanup_overlay(struct drm_device *dev);
  468. extern int intel_overlay_switch_off(struct intel_overlay *overlay);
  469. extern int intel_overlay_put_image(struct drm_device *dev, void *data,
  470. struct drm_file *file_priv);
  471. extern int intel_overlay_attrs(struct drm_device *dev, void *data,
  472. struct drm_file *file_priv);
  473. extern void intel_fb_output_poll_changed(struct drm_device *dev);
  474. extern void intel_fb_restore_mode(struct drm_device *dev);
  475. extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  476. bool state);
  477. #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
  478. #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
  479. extern void intel_init_clock_gating(struct drm_device *dev);
  480. extern void intel_write_eld(struct drm_encoder *encoder,
  481. struct drm_display_mode *mode);
  482. extern void intel_cpt_verify_modeset(struct drm_device *dev, int pipe);
  483. extern void intel_prepare_ddi(struct drm_device *dev);
  484. extern void hsw_fdi_link_train(struct drm_crtc *crtc);
  485. extern void intel_ddi_init(struct drm_device *dev, enum port port);
  486. /* For use by IVB LP watermark workaround in intel_sprite.c */
  487. extern void intel_update_watermarks(struct drm_device *dev);
  488. extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  489. uint32_t sprite_width,
  490. int pixel_size);
  491. extern void intel_update_linetime_watermarks(struct drm_device *dev, int pipe,
  492. struct drm_display_mode *mode);
  493. extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  494. struct drm_file *file_priv);
  495. extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  496. struct drm_file *file_priv);
  497. extern u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg);
  498. /* Power-related functions, located in intel_pm.c */
  499. extern void intel_init_pm(struct drm_device *dev);
  500. /* FBC */
  501. extern bool intel_fbc_enabled(struct drm_device *dev);
  502. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  503. extern void intel_update_fbc(struct drm_device *dev);
  504. /* IPS */
  505. extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
  506. extern void intel_gpu_ips_teardown(void);
  507. extern void intel_init_power_wells(struct drm_device *dev);
  508. extern void intel_enable_gt_powersave(struct drm_device *dev);
  509. extern void intel_disable_gt_powersave(struct drm_device *dev);
  510. extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
  511. extern void ironlake_teardown_rc6(struct drm_device *dev);
  512. extern void intel_enable_ddi(struct intel_encoder *encoder);
  513. extern void intel_disable_ddi(struct intel_encoder *encoder);
  514. extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  515. enum pipe *pipe);
  516. extern void intel_ddi_mode_set(struct drm_encoder *encoder,
  517. struct drm_display_mode *mode,
  518. struct drm_display_mode *adjusted_mode);
  519. #endif /* __INTEL_DRV_H__ */