intel_dp.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <linux/export.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DP_RECEIVER_CAP_SIZE 0xf
  38. #define DP_LINK_STATUS_SIZE 6
  39. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  40. /**
  41. * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
  42. * @intel_dp: DP struct
  43. *
  44. * If a CPU or PCH DP output is attached to an eDP panel, this function
  45. * will return true, and false otherwise.
  46. */
  47. static bool is_edp(struct intel_dp *intel_dp)
  48. {
  49. return intel_dp->base.type == INTEL_OUTPUT_EDP;
  50. }
  51. /**
  52. * is_pch_edp - is the port on the PCH and attached to an eDP panel?
  53. * @intel_dp: DP struct
  54. *
  55. * Returns true if the given DP struct corresponds to a PCH DP port attached
  56. * to an eDP panel, false otherwise. Helpful for determining whether we
  57. * may need FDI resources for a given DP output or not.
  58. */
  59. static bool is_pch_edp(struct intel_dp *intel_dp)
  60. {
  61. return intel_dp->is_pch_edp;
  62. }
  63. /**
  64. * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
  65. * @intel_dp: DP struct
  66. *
  67. * Returns true if the given DP struct corresponds to a CPU eDP port.
  68. */
  69. static bool is_cpu_edp(struct intel_dp *intel_dp)
  70. {
  71. return is_edp(intel_dp) && !is_pch_edp(intel_dp);
  72. }
  73. static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  74. {
  75. return container_of(encoder, struct intel_dp, base.base);
  76. }
  77. static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
  78. {
  79. return container_of(intel_attached_encoder(connector),
  80. struct intel_dp, base);
  81. }
  82. /**
  83. * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
  84. * @encoder: DRM encoder
  85. *
  86. * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
  87. * by intel_display.c.
  88. */
  89. bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
  90. {
  91. struct intel_dp *intel_dp;
  92. if (!encoder)
  93. return false;
  94. intel_dp = enc_to_intel_dp(encoder);
  95. return is_pch_edp(intel_dp);
  96. }
  97. static void intel_dp_start_link_train(struct intel_dp *intel_dp);
  98. static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  99. static void intel_dp_link_down(struct intel_dp *intel_dp);
  100. void
  101. intel_edp_link_config(struct intel_encoder *intel_encoder,
  102. int *lane_num, int *link_bw)
  103. {
  104. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  105. *lane_num = intel_dp->lane_count;
  106. if (intel_dp->link_bw == DP_LINK_BW_1_62)
  107. *link_bw = 162000;
  108. else if (intel_dp->link_bw == DP_LINK_BW_2_7)
  109. *link_bw = 270000;
  110. }
  111. int
  112. intel_edp_target_clock(struct intel_encoder *intel_encoder,
  113. struct drm_display_mode *mode)
  114. {
  115. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  116. if (intel_dp->panel_fixed_mode)
  117. return intel_dp->panel_fixed_mode->clock;
  118. else
  119. return mode->clock;
  120. }
  121. static int
  122. intel_dp_max_lane_count(struct intel_dp *intel_dp)
  123. {
  124. int max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
  125. switch (max_lane_count) {
  126. case 1: case 2: case 4:
  127. break;
  128. default:
  129. max_lane_count = 4;
  130. }
  131. return max_lane_count;
  132. }
  133. static int
  134. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  135. {
  136. int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
  137. switch (max_link_bw) {
  138. case DP_LINK_BW_1_62:
  139. case DP_LINK_BW_2_7:
  140. break;
  141. default:
  142. max_link_bw = DP_LINK_BW_1_62;
  143. break;
  144. }
  145. return max_link_bw;
  146. }
  147. static int
  148. intel_dp_link_clock(uint8_t link_bw)
  149. {
  150. if (link_bw == DP_LINK_BW_2_7)
  151. return 270000;
  152. else
  153. return 162000;
  154. }
  155. /*
  156. * The units on the numbers in the next two are... bizarre. Examples will
  157. * make it clearer; this one parallels an example in the eDP spec.
  158. *
  159. * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
  160. *
  161. * 270000 * 1 * 8 / 10 == 216000
  162. *
  163. * The actual data capacity of that configuration is 2.16Gbit/s, so the
  164. * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
  165. * or equivalently, kilopixels per second - so for 1680x1050R it'd be
  166. * 119000. At 18bpp that's 2142000 kilobits per second.
  167. *
  168. * Thus the strange-looking division by 10 in intel_dp_link_required, to
  169. * get the result in decakilobits instead of kilobits.
  170. */
  171. static int
  172. intel_dp_link_required(int pixel_clock, int bpp)
  173. {
  174. return (pixel_clock * bpp + 9) / 10;
  175. }
  176. static int
  177. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  178. {
  179. return (max_link_clock * max_lanes * 8) / 10;
  180. }
  181. static bool
  182. intel_dp_adjust_dithering(struct intel_dp *intel_dp,
  183. struct drm_display_mode *mode,
  184. bool adjust_mode)
  185. {
  186. int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
  187. int max_lanes = intel_dp_max_lane_count(intel_dp);
  188. int max_rate, mode_rate;
  189. mode_rate = intel_dp_link_required(mode->clock, 24);
  190. max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
  191. if (mode_rate > max_rate) {
  192. mode_rate = intel_dp_link_required(mode->clock, 18);
  193. if (mode_rate > max_rate)
  194. return false;
  195. if (adjust_mode)
  196. mode->private_flags
  197. |= INTEL_MODE_DP_FORCE_6BPC;
  198. return true;
  199. }
  200. return true;
  201. }
  202. static int
  203. intel_dp_mode_valid(struct drm_connector *connector,
  204. struct drm_display_mode *mode)
  205. {
  206. struct intel_dp *intel_dp = intel_attached_dp(connector);
  207. if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
  208. if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
  209. return MODE_PANEL;
  210. if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
  211. return MODE_PANEL;
  212. }
  213. if (!intel_dp_adjust_dithering(intel_dp, mode, false))
  214. return MODE_CLOCK_HIGH;
  215. if (mode->clock < 10000)
  216. return MODE_CLOCK_LOW;
  217. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  218. return MODE_H_ILLEGAL;
  219. return MODE_OK;
  220. }
  221. static uint32_t
  222. pack_aux(uint8_t *src, int src_bytes)
  223. {
  224. int i;
  225. uint32_t v = 0;
  226. if (src_bytes > 4)
  227. src_bytes = 4;
  228. for (i = 0; i < src_bytes; i++)
  229. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  230. return v;
  231. }
  232. static void
  233. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  234. {
  235. int i;
  236. if (dst_bytes > 4)
  237. dst_bytes = 4;
  238. for (i = 0; i < dst_bytes; i++)
  239. dst[i] = src >> ((3-i) * 8);
  240. }
  241. /* hrawclock is 1/4 the FSB frequency */
  242. static int
  243. intel_hrawclk(struct drm_device *dev)
  244. {
  245. struct drm_i915_private *dev_priv = dev->dev_private;
  246. uint32_t clkcfg;
  247. clkcfg = I915_READ(CLKCFG);
  248. switch (clkcfg & CLKCFG_FSB_MASK) {
  249. case CLKCFG_FSB_400:
  250. return 100;
  251. case CLKCFG_FSB_533:
  252. return 133;
  253. case CLKCFG_FSB_667:
  254. return 166;
  255. case CLKCFG_FSB_800:
  256. return 200;
  257. case CLKCFG_FSB_1067:
  258. return 266;
  259. case CLKCFG_FSB_1333:
  260. return 333;
  261. /* these two are just a guess; one of them might be right */
  262. case CLKCFG_FSB_1600:
  263. case CLKCFG_FSB_1600_ALT:
  264. return 400;
  265. default:
  266. return 133;
  267. }
  268. }
  269. static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
  270. {
  271. struct drm_device *dev = intel_dp->base.base.dev;
  272. struct drm_i915_private *dev_priv = dev->dev_private;
  273. return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
  274. }
  275. static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
  276. {
  277. struct drm_device *dev = intel_dp->base.base.dev;
  278. struct drm_i915_private *dev_priv = dev->dev_private;
  279. return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
  280. }
  281. static void
  282. intel_dp_check_edp(struct intel_dp *intel_dp)
  283. {
  284. struct drm_device *dev = intel_dp->base.base.dev;
  285. struct drm_i915_private *dev_priv = dev->dev_private;
  286. if (!is_edp(intel_dp))
  287. return;
  288. if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
  289. WARN(1, "eDP powered off while attempting aux channel communication.\n");
  290. DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
  291. I915_READ(PCH_PP_STATUS),
  292. I915_READ(PCH_PP_CONTROL));
  293. }
  294. }
  295. static int
  296. intel_dp_aux_ch(struct intel_dp *intel_dp,
  297. uint8_t *send, int send_bytes,
  298. uint8_t *recv, int recv_size)
  299. {
  300. uint32_t output_reg = intel_dp->output_reg;
  301. struct drm_device *dev = intel_dp->base.base.dev;
  302. struct drm_i915_private *dev_priv = dev->dev_private;
  303. uint32_t ch_ctl = output_reg + 0x10;
  304. uint32_t ch_data = ch_ctl + 4;
  305. int i;
  306. int recv_bytes;
  307. uint32_t status;
  308. uint32_t aux_clock_divider;
  309. int try, precharge;
  310. intel_dp_check_edp(intel_dp);
  311. /* The clock divider is based off the hrawclk,
  312. * and would like to run at 2MHz. So, take the
  313. * hrawclk value and divide by 2 and use that
  314. *
  315. * Note that PCH attached eDP panels should use a 125MHz input
  316. * clock divider.
  317. */
  318. if (is_cpu_edp(intel_dp)) {
  319. if (IS_GEN6(dev) || IS_GEN7(dev))
  320. aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
  321. else
  322. aux_clock_divider = 225; /* eDP input clock at 450Mhz */
  323. } else if (HAS_PCH_SPLIT(dev))
  324. aux_clock_divider = 63; /* IRL input clock fixed at 125Mhz */
  325. else
  326. aux_clock_divider = intel_hrawclk(dev) / 2;
  327. if (IS_GEN6(dev))
  328. precharge = 3;
  329. else
  330. precharge = 5;
  331. /* Try to wait for any previous AUX channel activity */
  332. for (try = 0; try < 3; try++) {
  333. status = I915_READ(ch_ctl);
  334. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  335. break;
  336. msleep(1);
  337. }
  338. if (try == 3) {
  339. WARN(1, "dp_aux_ch not started status 0x%08x\n",
  340. I915_READ(ch_ctl));
  341. return -EBUSY;
  342. }
  343. /* Must try at least 3 times according to DP spec */
  344. for (try = 0; try < 5; try++) {
  345. /* Load the send data into the aux channel data registers */
  346. for (i = 0; i < send_bytes; i += 4)
  347. I915_WRITE(ch_data + i,
  348. pack_aux(send + i, send_bytes - i));
  349. /* Send the command and wait for it to complete */
  350. I915_WRITE(ch_ctl,
  351. DP_AUX_CH_CTL_SEND_BUSY |
  352. DP_AUX_CH_CTL_TIME_OUT_400us |
  353. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  354. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  355. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  356. DP_AUX_CH_CTL_DONE |
  357. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  358. DP_AUX_CH_CTL_RECEIVE_ERROR);
  359. for (;;) {
  360. status = I915_READ(ch_ctl);
  361. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  362. break;
  363. udelay(100);
  364. }
  365. /* Clear done status and any errors */
  366. I915_WRITE(ch_ctl,
  367. status |
  368. DP_AUX_CH_CTL_DONE |
  369. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  370. DP_AUX_CH_CTL_RECEIVE_ERROR);
  371. if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
  372. DP_AUX_CH_CTL_RECEIVE_ERROR))
  373. continue;
  374. if (status & DP_AUX_CH_CTL_DONE)
  375. break;
  376. }
  377. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  378. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  379. return -EBUSY;
  380. }
  381. /* Check for timeout or receive error.
  382. * Timeouts occur when the sink is not connected
  383. */
  384. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  385. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  386. return -EIO;
  387. }
  388. /* Timeouts occur when the device isn't connected, so they're
  389. * "normal" -- don't fill the kernel log with these */
  390. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  391. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  392. return -ETIMEDOUT;
  393. }
  394. /* Unload any bytes sent back from the other side */
  395. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  396. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  397. if (recv_bytes > recv_size)
  398. recv_bytes = recv_size;
  399. for (i = 0; i < recv_bytes; i += 4)
  400. unpack_aux(I915_READ(ch_data + i),
  401. recv + i, recv_bytes - i);
  402. return recv_bytes;
  403. }
  404. /* Write data to the aux channel in native mode */
  405. static int
  406. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  407. uint16_t address, uint8_t *send, int send_bytes)
  408. {
  409. int ret;
  410. uint8_t msg[20];
  411. int msg_bytes;
  412. uint8_t ack;
  413. intel_dp_check_edp(intel_dp);
  414. if (send_bytes > 16)
  415. return -1;
  416. msg[0] = AUX_NATIVE_WRITE << 4;
  417. msg[1] = address >> 8;
  418. msg[2] = address & 0xff;
  419. msg[3] = send_bytes - 1;
  420. memcpy(&msg[4], send, send_bytes);
  421. msg_bytes = send_bytes + 4;
  422. for (;;) {
  423. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  424. if (ret < 0)
  425. return ret;
  426. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  427. break;
  428. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  429. udelay(100);
  430. else
  431. return -EIO;
  432. }
  433. return send_bytes;
  434. }
  435. /* Write a single byte to the aux channel in native mode */
  436. static int
  437. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  438. uint16_t address, uint8_t byte)
  439. {
  440. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  441. }
  442. /* read bytes from a native aux channel */
  443. static int
  444. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  445. uint16_t address, uint8_t *recv, int recv_bytes)
  446. {
  447. uint8_t msg[4];
  448. int msg_bytes;
  449. uint8_t reply[20];
  450. int reply_bytes;
  451. uint8_t ack;
  452. int ret;
  453. intel_dp_check_edp(intel_dp);
  454. msg[0] = AUX_NATIVE_READ << 4;
  455. msg[1] = address >> 8;
  456. msg[2] = address & 0xff;
  457. msg[3] = recv_bytes - 1;
  458. msg_bytes = 4;
  459. reply_bytes = recv_bytes + 1;
  460. for (;;) {
  461. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  462. reply, reply_bytes);
  463. if (ret == 0)
  464. return -EPROTO;
  465. if (ret < 0)
  466. return ret;
  467. ack = reply[0];
  468. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  469. memcpy(recv, reply + 1, ret - 1);
  470. return ret - 1;
  471. }
  472. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  473. udelay(100);
  474. else
  475. return -EIO;
  476. }
  477. }
  478. static int
  479. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  480. uint8_t write_byte, uint8_t *read_byte)
  481. {
  482. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  483. struct intel_dp *intel_dp = container_of(adapter,
  484. struct intel_dp,
  485. adapter);
  486. uint16_t address = algo_data->address;
  487. uint8_t msg[5];
  488. uint8_t reply[2];
  489. unsigned retry;
  490. int msg_bytes;
  491. int reply_bytes;
  492. int ret;
  493. intel_dp_check_edp(intel_dp);
  494. /* Set up the command byte */
  495. if (mode & MODE_I2C_READ)
  496. msg[0] = AUX_I2C_READ << 4;
  497. else
  498. msg[0] = AUX_I2C_WRITE << 4;
  499. if (!(mode & MODE_I2C_STOP))
  500. msg[0] |= AUX_I2C_MOT << 4;
  501. msg[1] = address >> 8;
  502. msg[2] = address;
  503. switch (mode) {
  504. case MODE_I2C_WRITE:
  505. msg[3] = 0;
  506. msg[4] = write_byte;
  507. msg_bytes = 5;
  508. reply_bytes = 1;
  509. break;
  510. case MODE_I2C_READ:
  511. msg[3] = 0;
  512. msg_bytes = 4;
  513. reply_bytes = 2;
  514. break;
  515. default:
  516. msg_bytes = 3;
  517. reply_bytes = 1;
  518. break;
  519. }
  520. for (retry = 0; retry < 5; retry++) {
  521. ret = intel_dp_aux_ch(intel_dp,
  522. msg, msg_bytes,
  523. reply, reply_bytes);
  524. if (ret < 0) {
  525. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  526. return ret;
  527. }
  528. switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
  529. case AUX_NATIVE_REPLY_ACK:
  530. /* I2C-over-AUX Reply field is only valid
  531. * when paired with AUX ACK.
  532. */
  533. break;
  534. case AUX_NATIVE_REPLY_NACK:
  535. DRM_DEBUG_KMS("aux_ch native nack\n");
  536. return -EREMOTEIO;
  537. case AUX_NATIVE_REPLY_DEFER:
  538. udelay(100);
  539. continue;
  540. default:
  541. DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
  542. reply[0]);
  543. return -EREMOTEIO;
  544. }
  545. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  546. case AUX_I2C_REPLY_ACK:
  547. if (mode == MODE_I2C_READ) {
  548. *read_byte = reply[1];
  549. }
  550. return reply_bytes - 1;
  551. case AUX_I2C_REPLY_NACK:
  552. DRM_DEBUG_KMS("aux_i2c nack\n");
  553. return -EREMOTEIO;
  554. case AUX_I2C_REPLY_DEFER:
  555. DRM_DEBUG_KMS("aux_i2c defer\n");
  556. udelay(100);
  557. break;
  558. default:
  559. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
  560. return -EREMOTEIO;
  561. }
  562. }
  563. DRM_ERROR("too many retries, giving up\n");
  564. return -EREMOTEIO;
  565. }
  566. static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
  567. static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
  568. static int
  569. intel_dp_i2c_init(struct intel_dp *intel_dp,
  570. struct intel_connector *intel_connector, const char *name)
  571. {
  572. int ret;
  573. DRM_DEBUG_KMS("i2c_init %s\n", name);
  574. intel_dp->algo.running = false;
  575. intel_dp->algo.address = 0;
  576. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  577. memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
  578. intel_dp->adapter.owner = THIS_MODULE;
  579. intel_dp->adapter.class = I2C_CLASS_DDC;
  580. strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  581. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  582. intel_dp->adapter.algo_data = &intel_dp->algo;
  583. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  584. ironlake_edp_panel_vdd_on(intel_dp);
  585. ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
  586. ironlake_edp_panel_vdd_off(intel_dp, false);
  587. return ret;
  588. }
  589. static bool
  590. intel_dp_mode_fixup(struct drm_encoder *encoder,
  591. const struct drm_display_mode *mode,
  592. struct drm_display_mode *adjusted_mode)
  593. {
  594. struct drm_device *dev = encoder->dev;
  595. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  596. int lane_count, clock;
  597. int max_lane_count = intel_dp_max_lane_count(intel_dp);
  598. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  599. int bpp, mode_rate;
  600. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  601. if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
  602. intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
  603. intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
  604. mode, adjusted_mode);
  605. }
  606. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  607. return false;
  608. DRM_DEBUG_KMS("DP link computation with max lane count %i "
  609. "max bw %02x pixel clock %iKHz\n",
  610. max_lane_count, bws[max_clock], adjusted_mode->clock);
  611. if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
  612. return false;
  613. bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
  614. mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
  615. for (clock = 0; clock <= max_clock; clock++) {
  616. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  617. int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
  618. if (mode_rate <= link_avail) {
  619. intel_dp->link_bw = bws[clock];
  620. intel_dp->lane_count = lane_count;
  621. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  622. DRM_DEBUG_KMS("DP link bw %02x lane "
  623. "count %d clock %d bpp %d\n",
  624. intel_dp->link_bw, intel_dp->lane_count,
  625. adjusted_mode->clock, bpp);
  626. DRM_DEBUG_KMS("DP link bw required %i available %i\n",
  627. mode_rate, link_avail);
  628. return true;
  629. }
  630. }
  631. }
  632. return false;
  633. }
  634. struct intel_dp_m_n {
  635. uint32_t tu;
  636. uint32_t gmch_m;
  637. uint32_t gmch_n;
  638. uint32_t link_m;
  639. uint32_t link_n;
  640. };
  641. static void
  642. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  643. {
  644. while (*num > 0xffffff || *den > 0xffffff) {
  645. *num >>= 1;
  646. *den >>= 1;
  647. }
  648. }
  649. static void
  650. intel_dp_compute_m_n(int bpp,
  651. int nlanes,
  652. int pixel_clock,
  653. int link_clock,
  654. struct intel_dp_m_n *m_n)
  655. {
  656. m_n->tu = 64;
  657. m_n->gmch_m = (pixel_clock * bpp) >> 3;
  658. m_n->gmch_n = link_clock * nlanes;
  659. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  660. m_n->link_m = pixel_clock;
  661. m_n->link_n = link_clock;
  662. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  663. }
  664. void
  665. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  666. struct drm_display_mode *adjusted_mode)
  667. {
  668. struct drm_device *dev = crtc->dev;
  669. struct intel_encoder *encoder;
  670. struct drm_i915_private *dev_priv = dev->dev_private;
  671. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  672. int lane_count = 4;
  673. struct intel_dp_m_n m_n;
  674. int pipe = intel_crtc->pipe;
  675. /*
  676. * Find the lane count in the intel_encoder private
  677. */
  678. for_each_encoder_on_crtc(dev, crtc, encoder) {
  679. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  680. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
  681. intel_dp->base.type == INTEL_OUTPUT_EDP)
  682. {
  683. lane_count = intel_dp->lane_count;
  684. break;
  685. }
  686. }
  687. /*
  688. * Compute the GMCH and Link ratios. The '3' here is
  689. * the number of bytes_per_pixel post-LUT, which we always
  690. * set up for 8-bits of R/G/B, or 3 bytes total.
  691. */
  692. intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
  693. mode->clock, adjusted_mode->clock, &m_n);
  694. if (HAS_PCH_SPLIT(dev)) {
  695. I915_WRITE(TRANSDATA_M1(pipe),
  696. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  697. m_n.gmch_m);
  698. I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
  699. I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
  700. I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
  701. } else {
  702. I915_WRITE(PIPE_GMCH_DATA_M(pipe),
  703. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  704. m_n.gmch_m);
  705. I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
  706. I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
  707. I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
  708. }
  709. }
  710. static void
  711. intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  712. struct drm_display_mode *adjusted_mode)
  713. {
  714. struct drm_device *dev = encoder->dev;
  715. struct drm_i915_private *dev_priv = dev->dev_private;
  716. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  717. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  718. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  719. /*
  720. * There are four kinds of DP registers:
  721. *
  722. * IBX PCH
  723. * SNB CPU
  724. * IVB CPU
  725. * CPT PCH
  726. *
  727. * IBX PCH and CPU are the same for almost everything,
  728. * except that the CPU DP PLL is configured in this
  729. * register
  730. *
  731. * CPT PCH is quite different, having many bits moved
  732. * to the TRANS_DP_CTL register instead. That
  733. * configuration happens (oddly) in ironlake_pch_enable
  734. */
  735. /* Preserve the BIOS-computed detected bit. This is
  736. * supposed to be read-only.
  737. */
  738. intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
  739. /* Handle DP bits in common between all three register formats */
  740. intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
  741. switch (intel_dp->lane_count) {
  742. case 1:
  743. intel_dp->DP |= DP_PORT_WIDTH_1;
  744. break;
  745. case 2:
  746. intel_dp->DP |= DP_PORT_WIDTH_2;
  747. break;
  748. case 4:
  749. intel_dp->DP |= DP_PORT_WIDTH_4;
  750. break;
  751. }
  752. if (intel_dp->has_audio) {
  753. DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
  754. pipe_name(intel_crtc->pipe));
  755. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  756. intel_write_eld(encoder, adjusted_mode);
  757. }
  758. memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  759. intel_dp->link_configuration[0] = intel_dp->link_bw;
  760. intel_dp->link_configuration[1] = intel_dp->lane_count;
  761. intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
  762. /*
  763. * Check for DPCD version > 1.1 and enhanced framing support
  764. */
  765. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  766. (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
  767. intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  768. }
  769. /* Split out the IBX/CPU vs CPT settings */
  770. if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
  771. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  772. intel_dp->DP |= DP_SYNC_HS_HIGH;
  773. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  774. intel_dp->DP |= DP_SYNC_VS_HIGH;
  775. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  776. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  777. intel_dp->DP |= DP_ENHANCED_FRAMING;
  778. intel_dp->DP |= intel_crtc->pipe << 29;
  779. /* don't miss out required setting for eDP */
  780. if (adjusted_mode->clock < 200000)
  781. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  782. else
  783. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  784. } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
  785. intel_dp->DP |= intel_dp->color_range;
  786. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  787. intel_dp->DP |= DP_SYNC_HS_HIGH;
  788. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  789. intel_dp->DP |= DP_SYNC_VS_HIGH;
  790. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  791. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  792. intel_dp->DP |= DP_ENHANCED_FRAMING;
  793. if (intel_crtc->pipe == 1)
  794. intel_dp->DP |= DP_PIPEB_SELECT;
  795. if (is_cpu_edp(intel_dp)) {
  796. /* don't miss out required setting for eDP */
  797. if (adjusted_mode->clock < 200000)
  798. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  799. else
  800. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  801. }
  802. } else {
  803. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  804. }
  805. }
  806. #define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  807. #define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
  808. #define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  809. #define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  810. #define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
  811. #define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  812. static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
  813. u32 mask,
  814. u32 value)
  815. {
  816. struct drm_device *dev = intel_dp->base.base.dev;
  817. struct drm_i915_private *dev_priv = dev->dev_private;
  818. DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
  819. mask, value,
  820. I915_READ(PCH_PP_STATUS),
  821. I915_READ(PCH_PP_CONTROL));
  822. if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
  823. DRM_ERROR("Panel status timeout: status %08x control %08x\n",
  824. I915_READ(PCH_PP_STATUS),
  825. I915_READ(PCH_PP_CONTROL));
  826. }
  827. }
  828. static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
  829. {
  830. DRM_DEBUG_KMS("Wait for panel power on\n");
  831. ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
  832. }
  833. static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
  834. {
  835. DRM_DEBUG_KMS("Wait for panel power off time\n");
  836. ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
  837. }
  838. static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
  839. {
  840. DRM_DEBUG_KMS("Wait for panel power cycle\n");
  841. ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
  842. }
  843. /* Read the current pp_control value, unlocking the register if it
  844. * is locked
  845. */
  846. static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
  847. {
  848. u32 control = I915_READ(PCH_PP_CONTROL);
  849. control &= ~PANEL_UNLOCK_MASK;
  850. control |= PANEL_UNLOCK_REGS;
  851. return control;
  852. }
  853. static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
  854. {
  855. struct drm_device *dev = intel_dp->base.base.dev;
  856. struct drm_i915_private *dev_priv = dev->dev_private;
  857. u32 pp;
  858. if (!is_edp(intel_dp))
  859. return;
  860. DRM_DEBUG_KMS("Turn eDP VDD on\n");
  861. WARN(intel_dp->want_panel_vdd,
  862. "eDP VDD already requested on\n");
  863. intel_dp->want_panel_vdd = true;
  864. if (ironlake_edp_have_panel_vdd(intel_dp)) {
  865. DRM_DEBUG_KMS("eDP VDD already on\n");
  866. return;
  867. }
  868. if (!ironlake_edp_have_panel_power(intel_dp))
  869. ironlake_wait_panel_power_cycle(intel_dp);
  870. pp = ironlake_get_pp_control(dev_priv);
  871. pp |= EDP_FORCE_VDD;
  872. I915_WRITE(PCH_PP_CONTROL, pp);
  873. POSTING_READ(PCH_PP_CONTROL);
  874. DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
  875. I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
  876. /*
  877. * If the panel wasn't on, delay before accessing aux channel
  878. */
  879. if (!ironlake_edp_have_panel_power(intel_dp)) {
  880. DRM_DEBUG_KMS("eDP was not running\n");
  881. msleep(intel_dp->panel_power_up_delay);
  882. }
  883. }
  884. static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
  885. {
  886. struct drm_device *dev = intel_dp->base.base.dev;
  887. struct drm_i915_private *dev_priv = dev->dev_private;
  888. u32 pp;
  889. if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
  890. pp = ironlake_get_pp_control(dev_priv);
  891. pp &= ~EDP_FORCE_VDD;
  892. I915_WRITE(PCH_PP_CONTROL, pp);
  893. POSTING_READ(PCH_PP_CONTROL);
  894. /* Make sure sequencer is idle before allowing subsequent activity */
  895. DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
  896. I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
  897. msleep(intel_dp->panel_power_down_delay);
  898. }
  899. }
  900. static void ironlake_panel_vdd_work(struct work_struct *__work)
  901. {
  902. struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
  903. struct intel_dp, panel_vdd_work);
  904. struct drm_device *dev = intel_dp->base.base.dev;
  905. mutex_lock(&dev->mode_config.mutex);
  906. ironlake_panel_vdd_off_sync(intel_dp);
  907. mutex_unlock(&dev->mode_config.mutex);
  908. }
  909. static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
  910. {
  911. if (!is_edp(intel_dp))
  912. return;
  913. DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
  914. WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
  915. intel_dp->want_panel_vdd = false;
  916. if (sync) {
  917. ironlake_panel_vdd_off_sync(intel_dp);
  918. } else {
  919. /*
  920. * Queue the timer to fire a long
  921. * time from now (relative to the power down delay)
  922. * to keep the panel power up across a sequence of operations
  923. */
  924. schedule_delayed_work(&intel_dp->panel_vdd_work,
  925. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  926. }
  927. }
  928. static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
  929. {
  930. struct drm_device *dev = intel_dp->base.base.dev;
  931. struct drm_i915_private *dev_priv = dev->dev_private;
  932. u32 pp;
  933. if (!is_edp(intel_dp))
  934. return;
  935. DRM_DEBUG_KMS("Turn eDP power on\n");
  936. if (ironlake_edp_have_panel_power(intel_dp)) {
  937. DRM_DEBUG_KMS("eDP power already on\n");
  938. return;
  939. }
  940. ironlake_wait_panel_power_cycle(intel_dp);
  941. pp = ironlake_get_pp_control(dev_priv);
  942. if (IS_GEN5(dev)) {
  943. /* ILK workaround: disable reset around power sequence */
  944. pp &= ~PANEL_POWER_RESET;
  945. I915_WRITE(PCH_PP_CONTROL, pp);
  946. POSTING_READ(PCH_PP_CONTROL);
  947. }
  948. pp |= POWER_TARGET_ON;
  949. if (!IS_GEN5(dev))
  950. pp |= PANEL_POWER_RESET;
  951. I915_WRITE(PCH_PP_CONTROL, pp);
  952. POSTING_READ(PCH_PP_CONTROL);
  953. ironlake_wait_panel_on(intel_dp);
  954. if (IS_GEN5(dev)) {
  955. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  956. I915_WRITE(PCH_PP_CONTROL, pp);
  957. POSTING_READ(PCH_PP_CONTROL);
  958. }
  959. }
  960. static void ironlake_edp_panel_off(struct intel_dp *intel_dp)
  961. {
  962. struct drm_device *dev = intel_dp->base.base.dev;
  963. struct drm_i915_private *dev_priv = dev->dev_private;
  964. u32 pp;
  965. if (!is_edp(intel_dp))
  966. return;
  967. DRM_DEBUG_KMS("Turn eDP power off\n");
  968. WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
  969. pp = ironlake_get_pp_control(dev_priv);
  970. /* We need to switch off panel power _and_ force vdd, for otherwise some
  971. * panels get very unhappy and cease to work. */
  972. pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
  973. I915_WRITE(PCH_PP_CONTROL, pp);
  974. POSTING_READ(PCH_PP_CONTROL);
  975. intel_dp->want_panel_vdd = false;
  976. ironlake_wait_panel_off(intel_dp);
  977. }
  978. static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
  979. {
  980. struct drm_device *dev = intel_dp->base.base.dev;
  981. struct drm_i915_private *dev_priv = dev->dev_private;
  982. u32 pp;
  983. if (!is_edp(intel_dp))
  984. return;
  985. DRM_DEBUG_KMS("\n");
  986. /*
  987. * If we enable the backlight right away following a panel power
  988. * on, we may see slight flicker as the panel syncs with the eDP
  989. * link. So delay a bit to make sure the image is solid before
  990. * allowing it to appear.
  991. */
  992. msleep(intel_dp->backlight_on_delay);
  993. pp = ironlake_get_pp_control(dev_priv);
  994. pp |= EDP_BLC_ENABLE;
  995. I915_WRITE(PCH_PP_CONTROL, pp);
  996. POSTING_READ(PCH_PP_CONTROL);
  997. }
  998. static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
  999. {
  1000. struct drm_device *dev = intel_dp->base.base.dev;
  1001. struct drm_i915_private *dev_priv = dev->dev_private;
  1002. u32 pp;
  1003. if (!is_edp(intel_dp))
  1004. return;
  1005. DRM_DEBUG_KMS("\n");
  1006. pp = ironlake_get_pp_control(dev_priv);
  1007. pp &= ~EDP_BLC_ENABLE;
  1008. I915_WRITE(PCH_PP_CONTROL, pp);
  1009. POSTING_READ(PCH_PP_CONTROL);
  1010. msleep(intel_dp->backlight_off_delay);
  1011. }
  1012. static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
  1013. {
  1014. struct drm_device *dev = intel_dp->base.base.dev;
  1015. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1016. struct drm_i915_private *dev_priv = dev->dev_private;
  1017. u32 dpa_ctl;
  1018. assert_pipe_disabled(dev_priv,
  1019. to_intel_crtc(crtc)->pipe);
  1020. DRM_DEBUG_KMS("\n");
  1021. dpa_ctl = I915_READ(DP_A);
  1022. WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
  1023. WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
  1024. /* We don't adjust intel_dp->DP while tearing down the link, to
  1025. * facilitate link retraining (e.g. after hotplug). Hence clear all
  1026. * enable bits here to ensure that we don't enable too much. */
  1027. intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
  1028. intel_dp->DP |= DP_PLL_ENABLE;
  1029. I915_WRITE(DP_A, intel_dp->DP);
  1030. POSTING_READ(DP_A);
  1031. udelay(200);
  1032. }
  1033. static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
  1034. {
  1035. struct drm_device *dev = intel_dp->base.base.dev;
  1036. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1037. struct drm_i915_private *dev_priv = dev->dev_private;
  1038. u32 dpa_ctl;
  1039. assert_pipe_disabled(dev_priv,
  1040. to_intel_crtc(crtc)->pipe);
  1041. dpa_ctl = I915_READ(DP_A);
  1042. WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
  1043. "dp pll off, should be on\n");
  1044. WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
  1045. /* We can't rely on the value tracked for the DP register in
  1046. * intel_dp->DP because link_down must not change that (otherwise link
  1047. * re-training will fail. */
  1048. dpa_ctl &= ~DP_PLL_ENABLE;
  1049. I915_WRITE(DP_A, dpa_ctl);
  1050. POSTING_READ(DP_A);
  1051. udelay(200);
  1052. }
  1053. /* If the sink supports it, try to set the power state appropriately */
  1054. static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
  1055. {
  1056. int ret, i;
  1057. /* Should have a valid DPCD by this point */
  1058. if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
  1059. return;
  1060. if (mode != DRM_MODE_DPMS_ON) {
  1061. ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
  1062. DP_SET_POWER_D3);
  1063. if (ret != 1)
  1064. DRM_DEBUG_DRIVER("failed to write sink power state\n");
  1065. } else {
  1066. /*
  1067. * When turning on, we need to retry for 1ms to give the sink
  1068. * time to wake up.
  1069. */
  1070. for (i = 0; i < 3; i++) {
  1071. ret = intel_dp_aux_native_write_1(intel_dp,
  1072. DP_SET_POWER,
  1073. DP_SET_POWER_D0);
  1074. if (ret == 1)
  1075. break;
  1076. msleep(1);
  1077. }
  1078. }
  1079. }
  1080. static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
  1081. enum pipe *pipe)
  1082. {
  1083. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1084. struct drm_device *dev = encoder->base.dev;
  1085. struct drm_i915_private *dev_priv = dev->dev_private;
  1086. u32 tmp = I915_READ(intel_dp->output_reg);
  1087. if (!(tmp & DP_PORT_EN))
  1088. return false;
  1089. if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
  1090. *pipe = PORT_TO_PIPE_CPT(tmp);
  1091. } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
  1092. *pipe = PORT_TO_PIPE(tmp);
  1093. } else {
  1094. u32 trans_sel;
  1095. u32 trans_dp;
  1096. int i;
  1097. switch (intel_dp->output_reg) {
  1098. case PCH_DP_B:
  1099. trans_sel = TRANS_DP_PORT_SEL_B;
  1100. break;
  1101. case PCH_DP_C:
  1102. trans_sel = TRANS_DP_PORT_SEL_C;
  1103. break;
  1104. case PCH_DP_D:
  1105. trans_sel = TRANS_DP_PORT_SEL_D;
  1106. break;
  1107. default:
  1108. return true;
  1109. }
  1110. for_each_pipe(i) {
  1111. trans_dp = I915_READ(TRANS_DP_CTL(i));
  1112. if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
  1113. *pipe = i;
  1114. return true;
  1115. }
  1116. }
  1117. }
  1118. DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", intel_dp->output_reg);
  1119. return true;
  1120. }
  1121. static void intel_disable_dp(struct intel_encoder *encoder)
  1122. {
  1123. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1124. /* Make sure the panel is off before trying to change the mode. But also
  1125. * ensure that we have vdd while we switch off the panel. */
  1126. ironlake_edp_panel_vdd_on(intel_dp);
  1127. ironlake_edp_backlight_off(intel_dp);
  1128. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1129. ironlake_edp_panel_off(intel_dp);
  1130. /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
  1131. if (!is_cpu_edp(intel_dp))
  1132. intel_dp_link_down(intel_dp);
  1133. }
  1134. static void intel_post_disable_dp(struct intel_encoder *encoder)
  1135. {
  1136. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1137. if (is_cpu_edp(intel_dp)) {
  1138. intel_dp_link_down(intel_dp);
  1139. ironlake_edp_pll_off(intel_dp);
  1140. }
  1141. }
  1142. static void intel_enable_dp(struct intel_encoder *encoder)
  1143. {
  1144. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1145. struct drm_device *dev = encoder->base.dev;
  1146. struct drm_i915_private *dev_priv = dev->dev_private;
  1147. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  1148. if (WARN_ON(dp_reg & DP_PORT_EN))
  1149. return;
  1150. ironlake_edp_panel_vdd_on(intel_dp);
  1151. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1152. intel_dp_start_link_train(intel_dp);
  1153. ironlake_edp_panel_on(intel_dp);
  1154. ironlake_edp_panel_vdd_off(intel_dp, true);
  1155. intel_dp_complete_link_train(intel_dp);
  1156. ironlake_edp_backlight_on(intel_dp);
  1157. }
  1158. static void intel_pre_enable_dp(struct intel_encoder *encoder)
  1159. {
  1160. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1161. if (is_cpu_edp(intel_dp))
  1162. ironlake_edp_pll_on(intel_dp);
  1163. }
  1164. /*
  1165. * Native read with retry for link status and receiver capability reads for
  1166. * cases where the sink may still be asleep.
  1167. */
  1168. static bool
  1169. intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
  1170. uint8_t *recv, int recv_bytes)
  1171. {
  1172. int ret, i;
  1173. /*
  1174. * Sinks are *supposed* to come up within 1ms from an off state,
  1175. * but we're also supposed to retry 3 times per the spec.
  1176. */
  1177. for (i = 0; i < 3; i++) {
  1178. ret = intel_dp_aux_native_read(intel_dp, address, recv,
  1179. recv_bytes);
  1180. if (ret == recv_bytes)
  1181. return true;
  1182. msleep(1);
  1183. }
  1184. return false;
  1185. }
  1186. /*
  1187. * Fetch AUX CH registers 0x202 - 0x207 which contain
  1188. * link status information
  1189. */
  1190. static bool
  1191. intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1192. {
  1193. return intel_dp_aux_native_read_retry(intel_dp,
  1194. DP_LANE0_1_STATUS,
  1195. link_status,
  1196. DP_LINK_STATUS_SIZE);
  1197. }
  1198. static uint8_t
  1199. intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  1200. int r)
  1201. {
  1202. return link_status[r - DP_LANE0_1_STATUS];
  1203. }
  1204. static uint8_t
  1205. intel_get_adjust_request_voltage(uint8_t adjust_request[2],
  1206. int lane)
  1207. {
  1208. int s = ((lane & 1) ?
  1209. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  1210. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  1211. uint8_t l = adjust_request[lane>>1];
  1212. return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  1213. }
  1214. static uint8_t
  1215. intel_get_adjust_request_pre_emphasis(uint8_t adjust_request[2],
  1216. int lane)
  1217. {
  1218. int s = ((lane & 1) ?
  1219. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  1220. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  1221. uint8_t l = adjust_request[lane>>1];
  1222. return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  1223. }
  1224. #if 0
  1225. static char *voltage_names[] = {
  1226. "0.4V", "0.6V", "0.8V", "1.2V"
  1227. };
  1228. static char *pre_emph_names[] = {
  1229. "0dB", "3.5dB", "6dB", "9.5dB"
  1230. };
  1231. static char *link_train_names[] = {
  1232. "pattern 1", "pattern 2", "idle", "off"
  1233. };
  1234. #endif
  1235. /*
  1236. * These are source-specific values; current Intel hardware supports
  1237. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  1238. */
  1239. static uint8_t
  1240. intel_dp_voltage_max(struct intel_dp *intel_dp)
  1241. {
  1242. struct drm_device *dev = intel_dp->base.base.dev;
  1243. if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
  1244. return DP_TRAIN_VOLTAGE_SWING_800;
  1245. else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
  1246. return DP_TRAIN_VOLTAGE_SWING_1200;
  1247. else
  1248. return DP_TRAIN_VOLTAGE_SWING_800;
  1249. }
  1250. static uint8_t
  1251. intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
  1252. {
  1253. struct drm_device *dev = intel_dp->base.base.dev;
  1254. if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
  1255. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1256. case DP_TRAIN_VOLTAGE_SWING_400:
  1257. return DP_TRAIN_PRE_EMPHASIS_6;
  1258. case DP_TRAIN_VOLTAGE_SWING_600:
  1259. case DP_TRAIN_VOLTAGE_SWING_800:
  1260. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1261. default:
  1262. return DP_TRAIN_PRE_EMPHASIS_0;
  1263. }
  1264. } else {
  1265. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1266. case DP_TRAIN_VOLTAGE_SWING_400:
  1267. return DP_TRAIN_PRE_EMPHASIS_6;
  1268. case DP_TRAIN_VOLTAGE_SWING_600:
  1269. return DP_TRAIN_PRE_EMPHASIS_6;
  1270. case DP_TRAIN_VOLTAGE_SWING_800:
  1271. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1272. case DP_TRAIN_VOLTAGE_SWING_1200:
  1273. default:
  1274. return DP_TRAIN_PRE_EMPHASIS_0;
  1275. }
  1276. }
  1277. }
  1278. static void
  1279. intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1280. {
  1281. uint8_t v = 0;
  1282. uint8_t p = 0;
  1283. int lane;
  1284. uint8_t *adjust_request = link_status + (DP_ADJUST_REQUEST_LANE0_1 - DP_LANE0_1_STATUS);
  1285. uint8_t voltage_max;
  1286. uint8_t preemph_max;
  1287. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1288. uint8_t this_v = intel_get_adjust_request_voltage(adjust_request, lane);
  1289. uint8_t this_p = intel_get_adjust_request_pre_emphasis(adjust_request, lane);
  1290. if (this_v > v)
  1291. v = this_v;
  1292. if (this_p > p)
  1293. p = this_p;
  1294. }
  1295. voltage_max = intel_dp_voltage_max(intel_dp);
  1296. if (v >= voltage_max)
  1297. v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
  1298. preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
  1299. if (p >= preemph_max)
  1300. p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  1301. for (lane = 0; lane < 4; lane++)
  1302. intel_dp->train_set[lane] = v | p;
  1303. }
  1304. static uint32_t
  1305. intel_dp_signal_levels(uint8_t train_set)
  1306. {
  1307. uint32_t signal_levels = 0;
  1308. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1309. case DP_TRAIN_VOLTAGE_SWING_400:
  1310. default:
  1311. signal_levels |= DP_VOLTAGE_0_4;
  1312. break;
  1313. case DP_TRAIN_VOLTAGE_SWING_600:
  1314. signal_levels |= DP_VOLTAGE_0_6;
  1315. break;
  1316. case DP_TRAIN_VOLTAGE_SWING_800:
  1317. signal_levels |= DP_VOLTAGE_0_8;
  1318. break;
  1319. case DP_TRAIN_VOLTAGE_SWING_1200:
  1320. signal_levels |= DP_VOLTAGE_1_2;
  1321. break;
  1322. }
  1323. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1324. case DP_TRAIN_PRE_EMPHASIS_0:
  1325. default:
  1326. signal_levels |= DP_PRE_EMPHASIS_0;
  1327. break;
  1328. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1329. signal_levels |= DP_PRE_EMPHASIS_3_5;
  1330. break;
  1331. case DP_TRAIN_PRE_EMPHASIS_6:
  1332. signal_levels |= DP_PRE_EMPHASIS_6;
  1333. break;
  1334. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1335. signal_levels |= DP_PRE_EMPHASIS_9_5;
  1336. break;
  1337. }
  1338. return signal_levels;
  1339. }
  1340. /* Gen6's DP voltage swing and pre-emphasis control */
  1341. static uint32_t
  1342. intel_gen6_edp_signal_levels(uint8_t train_set)
  1343. {
  1344. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1345. DP_TRAIN_PRE_EMPHASIS_MASK);
  1346. switch (signal_levels) {
  1347. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1348. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1349. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1350. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1351. return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
  1352. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1353. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1354. return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
  1355. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1356. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1357. return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
  1358. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1359. case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
  1360. return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
  1361. default:
  1362. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1363. "0x%x\n", signal_levels);
  1364. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1365. }
  1366. }
  1367. /* Gen7's DP voltage swing and pre-emphasis control */
  1368. static uint32_t
  1369. intel_gen7_edp_signal_levels(uint8_t train_set)
  1370. {
  1371. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1372. DP_TRAIN_PRE_EMPHASIS_MASK);
  1373. switch (signal_levels) {
  1374. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1375. return EDP_LINK_TRAIN_400MV_0DB_IVB;
  1376. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1377. return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
  1378. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1379. return EDP_LINK_TRAIN_400MV_6DB_IVB;
  1380. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1381. return EDP_LINK_TRAIN_600MV_0DB_IVB;
  1382. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1383. return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
  1384. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1385. return EDP_LINK_TRAIN_800MV_0DB_IVB;
  1386. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1387. return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
  1388. default:
  1389. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1390. "0x%x\n", signal_levels);
  1391. return EDP_LINK_TRAIN_500MV_0DB_IVB;
  1392. }
  1393. }
  1394. static uint8_t
  1395. intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  1396. int lane)
  1397. {
  1398. int s = (lane & 1) * 4;
  1399. uint8_t l = link_status[lane>>1];
  1400. return (l >> s) & 0xf;
  1401. }
  1402. /* Check for clock recovery is done on all channels */
  1403. static bool
  1404. intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
  1405. {
  1406. int lane;
  1407. uint8_t lane_status;
  1408. for (lane = 0; lane < lane_count; lane++) {
  1409. lane_status = intel_get_lane_status(link_status, lane);
  1410. if ((lane_status & DP_LANE_CR_DONE) == 0)
  1411. return false;
  1412. }
  1413. return true;
  1414. }
  1415. /* Check to see if channel eq is done on all channels */
  1416. #define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
  1417. DP_LANE_CHANNEL_EQ_DONE|\
  1418. DP_LANE_SYMBOL_LOCKED)
  1419. static bool
  1420. intel_channel_eq_ok(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1421. {
  1422. uint8_t lane_align;
  1423. uint8_t lane_status;
  1424. int lane;
  1425. lane_align = intel_dp_link_status(link_status,
  1426. DP_LANE_ALIGN_STATUS_UPDATED);
  1427. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  1428. return false;
  1429. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1430. lane_status = intel_get_lane_status(link_status, lane);
  1431. if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
  1432. return false;
  1433. }
  1434. return true;
  1435. }
  1436. static bool
  1437. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1438. uint32_t dp_reg_value,
  1439. uint8_t dp_train_pat)
  1440. {
  1441. struct drm_device *dev = intel_dp->base.base.dev;
  1442. struct drm_i915_private *dev_priv = dev->dev_private;
  1443. int ret;
  1444. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
  1445. dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
  1446. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1447. case DP_TRAINING_PATTERN_DISABLE:
  1448. dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
  1449. break;
  1450. case DP_TRAINING_PATTERN_1:
  1451. dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
  1452. break;
  1453. case DP_TRAINING_PATTERN_2:
  1454. dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
  1455. break;
  1456. case DP_TRAINING_PATTERN_3:
  1457. DRM_ERROR("DP training pattern 3 not supported\n");
  1458. dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
  1459. break;
  1460. }
  1461. } else {
  1462. dp_reg_value &= ~DP_LINK_TRAIN_MASK;
  1463. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1464. case DP_TRAINING_PATTERN_DISABLE:
  1465. dp_reg_value |= DP_LINK_TRAIN_OFF;
  1466. break;
  1467. case DP_TRAINING_PATTERN_1:
  1468. dp_reg_value |= DP_LINK_TRAIN_PAT_1;
  1469. break;
  1470. case DP_TRAINING_PATTERN_2:
  1471. dp_reg_value |= DP_LINK_TRAIN_PAT_2;
  1472. break;
  1473. case DP_TRAINING_PATTERN_3:
  1474. DRM_ERROR("DP training pattern 3 not supported\n");
  1475. dp_reg_value |= DP_LINK_TRAIN_PAT_2;
  1476. break;
  1477. }
  1478. }
  1479. I915_WRITE(intel_dp->output_reg, dp_reg_value);
  1480. POSTING_READ(intel_dp->output_reg);
  1481. intel_dp_aux_native_write_1(intel_dp,
  1482. DP_TRAINING_PATTERN_SET,
  1483. dp_train_pat);
  1484. if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
  1485. DP_TRAINING_PATTERN_DISABLE) {
  1486. ret = intel_dp_aux_native_write(intel_dp,
  1487. DP_TRAINING_LANE0_SET,
  1488. intel_dp->train_set,
  1489. intel_dp->lane_count);
  1490. if (ret != intel_dp->lane_count)
  1491. return false;
  1492. }
  1493. return true;
  1494. }
  1495. /* Enable corresponding port and start training pattern 1 */
  1496. static void
  1497. intel_dp_start_link_train(struct intel_dp *intel_dp)
  1498. {
  1499. struct drm_device *dev = intel_dp->base.base.dev;
  1500. int i;
  1501. uint8_t voltage;
  1502. bool clock_recovery = false;
  1503. int voltage_tries, loop_tries;
  1504. uint32_t DP = intel_dp->DP;
  1505. /* Write the link configuration data */
  1506. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
  1507. intel_dp->link_configuration,
  1508. DP_LINK_CONFIGURATION_SIZE);
  1509. DP |= DP_PORT_EN;
  1510. memset(intel_dp->train_set, 0, 4);
  1511. voltage = 0xff;
  1512. voltage_tries = 0;
  1513. loop_tries = 0;
  1514. clock_recovery = false;
  1515. for (;;) {
  1516. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1517. uint8_t link_status[DP_LINK_STATUS_SIZE];
  1518. uint32_t signal_levels;
  1519. if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
  1520. signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
  1521. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
  1522. } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
  1523. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1524. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1525. } else {
  1526. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
  1527. DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n", signal_levels);
  1528. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1529. }
  1530. if (!intel_dp_set_link_train(intel_dp, DP,
  1531. DP_TRAINING_PATTERN_1 |
  1532. DP_LINK_SCRAMBLING_DISABLE))
  1533. break;
  1534. /* Set training pattern 1 */
  1535. udelay(100);
  1536. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  1537. DRM_ERROR("failed to get link status\n");
  1538. break;
  1539. }
  1540. if (intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  1541. DRM_DEBUG_KMS("clock recovery OK\n");
  1542. clock_recovery = true;
  1543. break;
  1544. }
  1545. /* Check to see if we've tried the max voltage */
  1546. for (i = 0; i < intel_dp->lane_count; i++)
  1547. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  1548. break;
  1549. if (i == intel_dp->lane_count && voltage_tries == 5) {
  1550. if (++loop_tries == 5) {
  1551. DRM_DEBUG_KMS("too many full retries, give up\n");
  1552. break;
  1553. }
  1554. memset(intel_dp->train_set, 0, 4);
  1555. voltage_tries = 0;
  1556. continue;
  1557. }
  1558. /* Check to see if we've tried the same voltage 5 times */
  1559. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
  1560. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  1561. voltage_tries = 0;
  1562. } else
  1563. ++voltage_tries;
  1564. /* Compute new intel_dp->train_set as requested by target */
  1565. intel_get_adjust_train(intel_dp, link_status);
  1566. }
  1567. intel_dp->DP = DP;
  1568. }
  1569. static void
  1570. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  1571. {
  1572. struct drm_device *dev = intel_dp->base.base.dev;
  1573. bool channel_eq = false;
  1574. int tries, cr_tries;
  1575. uint32_t DP = intel_dp->DP;
  1576. /* channel equalization */
  1577. tries = 0;
  1578. cr_tries = 0;
  1579. channel_eq = false;
  1580. for (;;) {
  1581. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1582. uint32_t signal_levels;
  1583. uint8_t link_status[DP_LINK_STATUS_SIZE];
  1584. if (cr_tries > 5) {
  1585. DRM_ERROR("failed to train DP, aborting\n");
  1586. intel_dp_link_down(intel_dp);
  1587. break;
  1588. }
  1589. if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
  1590. signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
  1591. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
  1592. } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
  1593. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1594. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1595. } else {
  1596. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
  1597. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1598. }
  1599. /* channel eq pattern */
  1600. if (!intel_dp_set_link_train(intel_dp, DP,
  1601. DP_TRAINING_PATTERN_2 |
  1602. DP_LINK_SCRAMBLING_DISABLE))
  1603. break;
  1604. udelay(400);
  1605. if (!intel_dp_get_link_status(intel_dp, link_status))
  1606. break;
  1607. /* Make sure clock is still ok */
  1608. if (!intel_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  1609. intel_dp_start_link_train(intel_dp);
  1610. cr_tries++;
  1611. continue;
  1612. }
  1613. if (intel_channel_eq_ok(intel_dp, link_status)) {
  1614. channel_eq = true;
  1615. break;
  1616. }
  1617. /* Try 5 times, then try clock recovery if that fails */
  1618. if (tries > 5) {
  1619. intel_dp_link_down(intel_dp);
  1620. intel_dp_start_link_train(intel_dp);
  1621. tries = 0;
  1622. cr_tries++;
  1623. continue;
  1624. }
  1625. /* Compute new intel_dp->train_set as requested by target */
  1626. intel_get_adjust_train(intel_dp, link_status);
  1627. ++tries;
  1628. }
  1629. intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
  1630. }
  1631. static void
  1632. intel_dp_link_down(struct intel_dp *intel_dp)
  1633. {
  1634. struct drm_device *dev = intel_dp->base.base.dev;
  1635. struct drm_i915_private *dev_priv = dev->dev_private;
  1636. uint32_t DP = intel_dp->DP;
  1637. if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
  1638. return;
  1639. DRM_DEBUG_KMS("\n");
  1640. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
  1641. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1642. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  1643. } else {
  1644. DP &= ~DP_LINK_TRAIN_MASK;
  1645. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  1646. }
  1647. POSTING_READ(intel_dp->output_reg);
  1648. msleep(17);
  1649. if (HAS_PCH_IBX(dev) &&
  1650. I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
  1651. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1652. /* Hardware workaround: leaving our transcoder select
  1653. * set to transcoder B while it's off will prevent the
  1654. * corresponding HDMI output on transcoder A.
  1655. *
  1656. * Combine this with another hardware workaround:
  1657. * transcoder select bit can only be cleared while the
  1658. * port is enabled.
  1659. */
  1660. DP &= ~DP_PIPEB_SELECT;
  1661. I915_WRITE(intel_dp->output_reg, DP);
  1662. /* Changes to enable or select take place the vblank
  1663. * after being written.
  1664. */
  1665. if (crtc == NULL) {
  1666. /* We can arrive here never having been attached
  1667. * to a CRTC, for instance, due to inheriting
  1668. * random state from the BIOS.
  1669. *
  1670. * If the pipe is not running, play safe and
  1671. * wait for the clocks to stabilise before
  1672. * continuing.
  1673. */
  1674. POSTING_READ(intel_dp->output_reg);
  1675. msleep(50);
  1676. } else
  1677. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  1678. }
  1679. DP &= ~DP_AUDIO_OUTPUT_ENABLE;
  1680. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  1681. POSTING_READ(intel_dp->output_reg);
  1682. msleep(intel_dp->panel_power_down_delay);
  1683. }
  1684. static bool
  1685. intel_dp_get_dpcd(struct intel_dp *intel_dp)
  1686. {
  1687. if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
  1688. sizeof(intel_dp->dpcd)) == 0)
  1689. return false; /* aux transfer failed */
  1690. if (intel_dp->dpcd[DP_DPCD_REV] == 0)
  1691. return false; /* DPCD not present */
  1692. if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
  1693. DP_DWN_STRM_PORT_PRESENT))
  1694. return true; /* native DP sink */
  1695. if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
  1696. return true; /* no per-port downstream info */
  1697. if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
  1698. intel_dp->downstream_ports,
  1699. DP_MAX_DOWNSTREAM_PORTS) == 0)
  1700. return false; /* downstream port status fetch failed */
  1701. return true;
  1702. }
  1703. static void
  1704. intel_dp_probe_oui(struct intel_dp *intel_dp)
  1705. {
  1706. u8 buf[3];
  1707. if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  1708. return;
  1709. ironlake_edp_panel_vdd_on(intel_dp);
  1710. if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
  1711. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  1712. buf[0], buf[1], buf[2]);
  1713. if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
  1714. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  1715. buf[0], buf[1], buf[2]);
  1716. ironlake_edp_panel_vdd_off(intel_dp, false);
  1717. }
  1718. static bool
  1719. intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
  1720. {
  1721. int ret;
  1722. ret = intel_dp_aux_native_read_retry(intel_dp,
  1723. DP_DEVICE_SERVICE_IRQ_VECTOR,
  1724. sink_irq_vector, 1);
  1725. if (!ret)
  1726. return false;
  1727. return true;
  1728. }
  1729. static void
  1730. intel_dp_handle_test_request(struct intel_dp *intel_dp)
  1731. {
  1732. /* NAK by default */
  1733. intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_ACK);
  1734. }
  1735. /*
  1736. * According to DP spec
  1737. * 5.1.2:
  1738. * 1. Read DPCD
  1739. * 2. Configure link according to Receiver Capabilities
  1740. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  1741. * 4. Check link status on receipt of hot-plug interrupt
  1742. */
  1743. static void
  1744. intel_dp_check_link_status(struct intel_dp *intel_dp)
  1745. {
  1746. u8 sink_irq_vector;
  1747. u8 link_status[DP_LINK_STATUS_SIZE];
  1748. if (!intel_dp->base.connectors_active)
  1749. return;
  1750. if (WARN_ON(!intel_dp->base.base.crtc))
  1751. return;
  1752. /* Try to read receiver status if the link appears to be up */
  1753. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  1754. intel_dp_link_down(intel_dp);
  1755. return;
  1756. }
  1757. /* Now read the DPCD to see if it's actually running */
  1758. if (!intel_dp_get_dpcd(intel_dp)) {
  1759. intel_dp_link_down(intel_dp);
  1760. return;
  1761. }
  1762. /* Try to read the source of the interrupt */
  1763. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  1764. intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
  1765. /* Clear interrupt source */
  1766. intel_dp_aux_native_write_1(intel_dp,
  1767. DP_DEVICE_SERVICE_IRQ_VECTOR,
  1768. sink_irq_vector);
  1769. if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
  1770. intel_dp_handle_test_request(intel_dp);
  1771. if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
  1772. DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
  1773. }
  1774. if (!intel_channel_eq_ok(intel_dp, link_status)) {
  1775. DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
  1776. drm_get_encoder_name(&intel_dp->base.base));
  1777. intel_dp_start_link_train(intel_dp);
  1778. intel_dp_complete_link_train(intel_dp);
  1779. }
  1780. }
  1781. /* XXX this is probably wrong for multiple downstream ports */
  1782. static enum drm_connector_status
  1783. intel_dp_detect_dpcd(struct intel_dp *intel_dp)
  1784. {
  1785. uint8_t *dpcd = intel_dp->dpcd;
  1786. bool hpd;
  1787. uint8_t type;
  1788. if (!intel_dp_get_dpcd(intel_dp))
  1789. return connector_status_disconnected;
  1790. /* if there's no downstream port, we're done */
  1791. if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
  1792. return connector_status_connected;
  1793. /* If we're HPD-aware, SINK_COUNT changes dynamically */
  1794. hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
  1795. if (hpd) {
  1796. uint8_t reg;
  1797. if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
  1798. &reg, 1))
  1799. return connector_status_unknown;
  1800. return DP_GET_SINK_COUNT(reg) ? connector_status_connected
  1801. : connector_status_disconnected;
  1802. }
  1803. /* If no HPD, poke DDC gently */
  1804. if (drm_probe_ddc(&intel_dp->adapter))
  1805. return connector_status_connected;
  1806. /* Well we tried, say unknown for unreliable port types */
  1807. type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
  1808. if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
  1809. return connector_status_unknown;
  1810. /* Anything else is out of spec, warn and ignore */
  1811. DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
  1812. return connector_status_disconnected;
  1813. }
  1814. static enum drm_connector_status
  1815. ironlake_dp_detect(struct intel_dp *intel_dp)
  1816. {
  1817. enum drm_connector_status status;
  1818. /* Can't disconnect eDP, but you can close the lid... */
  1819. if (is_edp(intel_dp)) {
  1820. status = intel_panel_detect(intel_dp->base.base.dev);
  1821. if (status == connector_status_unknown)
  1822. status = connector_status_connected;
  1823. return status;
  1824. }
  1825. return intel_dp_detect_dpcd(intel_dp);
  1826. }
  1827. static enum drm_connector_status
  1828. g4x_dp_detect(struct intel_dp *intel_dp)
  1829. {
  1830. struct drm_device *dev = intel_dp->base.base.dev;
  1831. struct drm_i915_private *dev_priv = dev->dev_private;
  1832. uint32_t bit;
  1833. switch (intel_dp->output_reg) {
  1834. case DP_B:
  1835. bit = DPB_HOTPLUG_LIVE_STATUS;
  1836. break;
  1837. case DP_C:
  1838. bit = DPC_HOTPLUG_LIVE_STATUS;
  1839. break;
  1840. case DP_D:
  1841. bit = DPD_HOTPLUG_LIVE_STATUS;
  1842. break;
  1843. default:
  1844. return connector_status_unknown;
  1845. }
  1846. if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
  1847. return connector_status_disconnected;
  1848. return intel_dp_detect_dpcd(intel_dp);
  1849. }
  1850. static struct edid *
  1851. intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  1852. {
  1853. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1854. struct edid *edid;
  1855. int size;
  1856. if (is_edp(intel_dp)) {
  1857. if (!intel_dp->edid)
  1858. return NULL;
  1859. size = (intel_dp->edid->extensions + 1) * EDID_LENGTH;
  1860. edid = kmalloc(size, GFP_KERNEL);
  1861. if (!edid)
  1862. return NULL;
  1863. memcpy(edid, intel_dp->edid, size);
  1864. return edid;
  1865. }
  1866. edid = drm_get_edid(connector, adapter);
  1867. return edid;
  1868. }
  1869. static int
  1870. intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
  1871. {
  1872. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1873. int ret;
  1874. if (is_edp(intel_dp)) {
  1875. drm_mode_connector_update_edid_property(connector,
  1876. intel_dp->edid);
  1877. ret = drm_add_edid_modes(connector, intel_dp->edid);
  1878. drm_edid_to_eld(connector,
  1879. intel_dp->edid);
  1880. return intel_dp->edid_mode_count;
  1881. }
  1882. ret = intel_ddc_get_modes(connector, adapter);
  1883. return ret;
  1884. }
  1885. /**
  1886. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
  1887. *
  1888. * \return true if DP port is connected.
  1889. * \return false if DP port is disconnected.
  1890. */
  1891. static enum drm_connector_status
  1892. intel_dp_detect(struct drm_connector *connector, bool force)
  1893. {
  1894. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1895. struct drm_device *dev = intel_dp->base.base.dev;
  1896. enum drm_connector_status status;
  1897. struct edid *edid = NULL;
  1898. intel_dp->has_audio = false;
  1899. if (HAS_PCH_SPLIT(dev))
  1900. status = ironlake_dp_detect(intel_dp);
  1901. else
  1902. status = g4x_dp_detect(intel_dp);
  1903. DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
  1904. intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
  1905. intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
  1906. intel_dp->dpcd[6], intel_dp->dpcd[7]);
  1907. if (status != connector_status_connected)
  1908. return status;
  1909. intel_dp_probe_oui(intel_dp);
  1910. if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
  1911. intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
  1912. } else {
  1913. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  1914. if (edid) {
  1915. intel_dp->has_audio = drm_detect_monitor_audio(edid);
  1916. kfree(edid);
  1917. }
  1918. }
  1919. return connector_status_connected;
  1920. }
  1921. static int intel_dp_get_modes(struct drm_connector *connector)
  1922. {
  1923. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1924. struct drm_device *dev = intel_dp->base.base.dev;
  1925. struct drm_i915_private *dev_priv = dev->dev_private;
  1926. int ret;
  1927. /* We should parse the EDID data and find out if it has an audio sink
  1928. */
  1929. ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
  1930. if (ret) {
  1931. if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
  1932. struct drm_display_mode *newmode;
  1933. list_for_each_entry(newmode, &connector->probed_modes,
  1934. head) {
  1935. if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
  1936. intel_dp->panel_fixed_mode =
  1937. drm_mode_duplicate(dev, newmode);
  1938. break;
  1939. }
  1940. }
  1941. }
  1942. return ret;
  1943. }
  1944. /* if eDP has no EDID, try to use fixed panel mode from VBT */
  1945. if (is_edp(intel_dp)) {
  1946. /* initialize panel mode from VBT if available for eDP */
  1947. if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
  1948. intel_dp->panel_fixed_mode =
  1949. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  1950. if (intel_dp->panel_fixed_mode) {
  1951. intel_dp->panel_fixed_mode->type |=
  1952. DRM_MODE_TYPE_PREFERRED;
  1953. }
  1954. }
  1955. if (intel_dp->panel_fixed_mode) {
  1956. struct drm_display_mode *mode;
  1957. mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
  1958. drm_mode_probed_add(connector, mode);
  1959. return 1;
  1960. }
  1961. }
  1962. return 0;
  1963. }
  1964. static bool
  1965. intel_dp_detect_audio(struct drm_connector *connector)
  1966. {
  1967. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1968. struct edid *edid;
  1969. bool has_audio = false;
  1970. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  1971. if (edid) {
  1972. has_audio = drm_detect_monitor_audio(edid);
  1973. kfree(edid);
  1974. }
  1975. return has_audio;
  1976. }
  1977. static int
  1978. intel_dp_set_property(struct drm_connector *connector,
  1979. struct drm_property *property,
  1980. uint64_t val)
  1981. {
  1982. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1983. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1984. int ret;
  1985. ret = drm_connector_property_set_value(connector, property, val);
  1986. if (ret)
  1987. return ret;
  1988. if (property == dev_priv->force_audio_property) {
  1989. int i = val;
  1990. bool has_audio;
  1991. if (i == intel_dp->force_audio)
  1992. return 0;
  1993. intel_dp->force_audio = i;
  1994. if (i == HDMI_AUDIO_AUTO)
  1995. has_audio = intel_dp_detect_audio(connector);
  1996. else
  1997. has_audio = (i == HDMI_AUDIO_ON);
  1998. if (has_audio == intel_dp->has_audio)
  1999. return 0;
  2000. intel_dp->has_audio = has_audio;
  2001. goto done;
  2002. }
  2003. if (property == dev_priv->broadcast_rgb_property) {
  2004. if (val == !!intel_dp->color_range)
  2005. return 0;
  2006. intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
  2007. goto done;
  2008. }
  2009. return -EINVAL;
  2010. done:
  2011. if (intel_dp->base.base.crtc) {
  2012. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  2013. intel_set_mode(crtc, &crtc->mode,
  2014. crtc->x, crtc->y, crtc->fb);
  2015. }
  2016. return 0;
  2017. }
  2018. static void
  2019. intel_dp_destroy(struct drm_connector *connector)
  2020. {
  2021. struct drm_device *dev = connector->dev;
  2022. if (intel_dpd_is_edp(dev))
  2023. intel_panel_destroy_backlight(dev);
  2024. drm_sysfs_connector_remove(connector);
  2025. drm_connector_cleanup(connector);
  2026. kfree(connector);
  2027. }
  2028. static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  2029. {
  2030. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  2031. i2c_del_adapter(&intel_dp->adapter);
  2032. drm_encoder_cleanup(encoder);
  2033. if (is_edp(intel_dp)) {
  2034. kfree(intel_dp->edid);
  2035. cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
  2036. ironlake_panel_vdd_off_sync(intel_dp);
  2037. }
  2038. kfree(intel_dp);
  2039. }
  2040. static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
  2041. .mode_fixup = intel_dp_mode_fixup,
  2042. .mode_set = intel_dp_mode_set,
  2043. .disable = intel_encoder_noop,
  2044. };
  2045. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  2046. .dpms = intel_connector_dpms,
  2047. .detect = intel_dp_detect,
  2048. .fill_modes = drm_helper_probe_single_connector_modes,
  2049. .set_property = intel_dp_set_property,
  2050. .destroy = intel_dp_destroy,
  2051. };
  2052. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  2053. .get_modes = intel_dp_get_modes,
  2054. .mode_valid = intel_dp_mode_valid,
  2055. .best_encoder = intel_best_encoder,
  2056. };
  2057. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  2058. .destroy = intel_dp_encoder_destroy,
  2059. };
  2060. static void
  2061. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  2062. {
  2063. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  2064. intel_dp_check_link_status(intel_dp);
  2065. }
  2066. /* Return which DP Port should be selected for Transcoder DP control */
  2067. int
  2068. intel_trans_dp_port_sel(struct drm_crtc *crtc)
  2069. {
  2070. struct drm_device *dev = crtc->dev;
  2071. struct intel_encoder *encoder;
  2072. for_each_encoder_on_crtc(dev, crtc, encoder) {
  2073. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  2074. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT ||
  2075. intel_dp->base.type == INTEL_OUTPUT_EDP)
  2076. return intel_dp->output_reg;
  2077. }
  2078. return -1;
  2079. }
  2080. /* check the VBT to see whether the eDP is on DP-D port */
  2081. bool intel_dpd_is_edp(struct drm_device *dev)
  2082. {
  2083. struct drm_i915_private *dev_priv = dev->dev_private;
  2084. struct child_device_config *p_child;
  2085. int i;
  2086. if (!dev_priv->child_dev_num)
  2087. return false;
  2088. for (i = 0; i < dev_priv->child_dev_num; i++) {
  2089. p_child = dev_priv->child_dev + i;
  2090. if (p_child->dvo_port == PORT_IDPD &&
  2091. p_child->device_type == DEVICE_TYPE_eDP)
  2092. return true;
  2093. }
  2094. return false;
  2095. }
  2096. static void
  2097. intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
  2098. {
  2099. intel_attach_force_audio_property(connector);
  2100. intel_attach_broadcast_rgb_property(connector);
  2101. }
  2102. void
  2103. intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
  2104. {
  2105. struct drm_i915_private *dev_priv = dev->dev_private;
  2106. struct drm_connector *connector;
  2107. struct intel_dp *intel_dp;
  2108. struct intel_encoder *intel_encoder;
  2109. struct intel_connector *intel_connector;
  2110. const char *name = NULL;
  2111. int type;
  2112. intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
  2113. if (!intel_dp)
  2114. return;
  2115. intel_dp->output_reg = output_reg;
  2116. intel_dp->port = port;
  2117. /* Preserve the current hw state. */
  2118. intel_dp->DP = I915_READ(intel_dp->output_reg);
  2119. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  2120. if (!intel_connector) {
  2121. kfree(intel_dp);
  2122. return;
  2123. }
  2124. intel_encoder = &intel_dp->base;
  2125. if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
  2126. if (intel_dpd_is_edp(dev))
  2127. intel_dp->is_pch_edp = true;
  2128. if (output_reg == DP_A || is_pch_edp(intel_dp)) {
  2129. type = DRM_MODE_CONNECTOR_eDP;
  2130. intel_encoder->type = INTEL_OUTPUT_EDP;
  2131. } else {
  2132. type = DRM_MODE_CONNECTOR_DisplayPort;
  2133. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  2134. }
  2135. connector = &intel_connector->base;
  2136. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  2137. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  2138. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2139. intel_encoder->cloneable = false;
  2140. INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
  2141. ironlake_panel_vdd_work);
  2142. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2143. connector->interlace_allowed = true;
  2144. connector->doublescan_allowed = 0;
  2145. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
  2146. DRM_MODE_ENCODER_TMDS);
  2147. drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
  2148. intel_connector_attach_encoder(intel_connector, intel_encoder);
  2149. drm_sysfs_connector_add(connector);
  2150. intel_encoder->enable = intel_enable_dp;
  2151. intel_encoder->pre_enable = intel_pre_enable_dp;
  2152. intel_encoder->disable = intel_disable_dp;
  2153. intel_encoder->post_disable = intel_post_disable_dp;
  2154. intel_encoder->get_hw_state = intel_dp_get_hw_state;
  2155. intel_connector->get_hw_state = intel_connector_get_hw_state;
  2156. /* Set up the DDC bus. */
  2157. switch (port) {
  2158. case PORT_A:
  2159. name = "DPDDC-A";
  2160. break;
  2161. case PORT_B:
  2162. dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
  2163. name = "DPDDC-B";
  2164. break;
  2165. case PORT_C:
  2166. dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
  2167. name = "DPDDC-C";
  2168. break;
  2169. case PORT_D:
  2170. dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
  2171. name = "DPDDC-D";
  2172. break;
  2173. default:
  2174. WARN(1, "Invalid port %c\n", port_name(port));
  2175. break;
  2176. }
  2177. /* Cache some DPCD data in the eDP case */
  2178. if (is_edp(intel_dp)) {
  2179. struct edp_power_seq cur, vbt;
  2180. u32 pp_on, pp_off, pp_div;
  2181. pp_on = I915_READ(PCH_PP_ON_DELAYS);
  2182. pp_off = I915_READ(PCH_PP_OFF_DELAYS);
  2183. pp_div = I915_READ(PCH_PP_DIVISOR);
  2184. if (!pp_on || !pp_off || !pp_div) {
  2185. DRM_INFO("bad panel power sequencing delays, disabling panel\n");
  2186. intel_dp_encoder_destroy(&intel_dp->base.base);
  2187. intel_dp_destroy(&intel_connector->base);
  2188. return;
  2189. }
  2190. /* Pull timing values out of registers */
  2191. cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
  2192. PANEL_POWER_UP_DELAY_SHIFT;
  2193. cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
  2194. PANEL_LIGHT_ON_DELAY_SHIFT;
  2195. cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
  2196. PANEL_LIGHT_OFF_DELAY_SHIFT;
  2197. cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
  2198. PANEL_POWER_DOWN_DELAY_SHIFT;
  2199. cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
  2200. PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
  2201. DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2202. cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
  2203. vbt = dev_priv->edp.pps;
  2204. DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2205. vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
  2206. #define get_delay(field) ((max(cur.field, vbt.field) + 9) / 10)
  2207. intel_dp->panel_power_up_delay = get_delay(t1_t3);
  2208. intel_dp->backlight_on_delay = get_delay(t8);
  2209. intel_dp->backlight_off_delay = get_delay(t9);
  2210. intel_dp->panel_power_down_delay = get_delay(t10);
  2211. intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
  2212. DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
  2213. intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
  2214. intel_dp->panel_power_cycle_delay);
  2215. DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
  2216. intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
  2217. }
  2218. intel_dp_i2c_init(intel_dp, intel_connector, name);
  2219. if (is_edp(intel_dp)) {
  2220. bool ret;
  2221. struct edid *edid;
  2222. ironlake_edp_panel_vdd_on(intel_dp);
  2223. ret = intel_dp_get_dpcd(intel_dp);
  2224. ironlake_edp_panel_vdd_off(intel_dp, false);
  2225. if (ret) {
  2226. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
  2227. dev_priv->no_aux_handshake =
  2228. intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
  2229. DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
  2230. } else {
  2231. /* if this fails, presume the device is a ghost */
  2232. DRM_INFO("failed to retrieve link info, disabling eDP\n");
  2233. intel_dp_encoder_destroy(&intel_dp->base.base);
  2234. intel_dp_destroy(&intel_connector->base);
  2235. return;
  2236. }
  2237. ironlake_edp_panel_vdd_on(intel_dp);
  2238. edid = drm_get_edid(connector, &intel_dp->adapter);
  2239. if (edid) {
  2240. drm_mode_connector_update_edid_property(connector,
  2241. edid);
  2242. intel_dp->edid_mode_count =
  2243. drm_add_edid_modes(connector, edid);
  2244. drm_edid_to_eld(connector, edid);
  2245. intel_dp->edid = edid;
  2246. }
  2247. ironlake_edp_panel_vdd_off(intel_dp, false);
  2248. }
  2249. intel_encoder->hot_plug = intel_dp_hot_plug;
  2250. if (is_edp(intel_dp)) {
  2251. dev_priv->int_edp_connector = connector;
  2252. intel_panel_setup_backlight(dev);
  2253. }
  2254. intel_dp_add_properties(intel_dp, connector);
  2255. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  2256. * 0xd. Failure to do so will result in spurious interrupts being
  2257. * generated on the port when a cable is not attached.
  2258. */
  2259. if (IS_G4X(dev) && !IS_GM45(dev)) {
  2260. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  2261. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  2262. }
  2263. }