i915_irq.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. /* For display hotplug interrupt */
  37. static void
  38. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  39. {
  40. if ((dev_priv->irq_mask & mask) != 0) {
  41. dev_priv->irq_mask &= ~mask;
  42. I915_WRITE(DEIMR, dev_priv->irq_mask);
  43. POSTING_READ(DEIMR);
  44. }
  45. }
  46. static inline void
  47. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  48. {
  49. if ((dev_priv->irq_mask & mask) != mask) {
  50. dev_priv->irq_mask |= mask;
  51. I915_WRITE(DEIMR, dev_priv->irq_mask);
  52. POSTING_READ(DEIMR);
  53. }
  54. }
  55. void
  56. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  57. {
  58. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  59. u32 reg = PIPESTAT(pipe);
  60. dev_priv->pipestat[pipe] |= mask;
  61. /* Enable the interrupt, clear any pending status */
  62. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  63. POSTING_READ(reg);
  64. }
  65. }
  66. void
  67. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  68. {
  69. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  70. u32 reg = PIPESTAT(pipe);
  71. dev_priv->pipestat[pipe] &= ~mask;
  72. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  73. POSTING_READ(reg);
  74. }
  75. }
  76. /**
  77. * intel_enable_asle - enable ASLE interrupt for OpRegion
  78. */
  79. void intel_enable_asle(struct drm_device *dev)
  80. {
  81. drm_i915_private_t *dev_priv = dev->dev_private;
  82. unsigned long irqflags;
  83. /* FIXME: opregion/asle for VLV */
  84. if (IS_VALLEYVIEW(dev))
  85. return;
  86. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  87. if (HAS_PCH_SPLIT(dev))
  88. ironlake_enable_display_irq(dev_priv, DE_GSE);
  89. else {
  90. i915_enable_pipestat(dev_priv, 1,
  91. PIPE_LEGACY_BLC_EVENT_ENABLE);
  92. if (INTEL_INFO(dev)->gen >= 4)
  93. i915_enable_pipestat(dev_priv, 0,
  94. PIPE_LEGACY_BLC_EVENT_ENABLE);
  95. }
  96. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  97. }
  98. /**
  99. * i915_pipe_enabled - check if a pipe is enabled
  100. * @dev: DRM device
  101. * @pipe: pipe to check
  102. *
  103. * Reading certain registers when the pipe is disabled can hang the chip.
  104. * Use this routine to make sure the PLL is running and the pipe is active
  105. * before reading such registers if unsure.
  106. */
  107. static int
  108. i915_pipe_enabled(struct drm_device *dev, int pipe)
  109. {
  110. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  111. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  112. }
  113. /* Called from drm generic code, passed a 'crtc', which
  114. * we use as a pipe index
  115. */
  116. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  117. {
  118. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  119. unsigned long high_frame;
  120. unsigned long low_frame;
  121. u32 high1, high2, low;
  122. if (!i915_pipe_enabled(dev, pipe)) {
  123. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  124. "pipe %c\n", pipe_name(pipe));
  125. return 0;
  126. }
  127. high_frame = PIPEFRAME(pipe);
  128. low_frame = PIPEFRAMEPIXEL(pipe);
  129. /*
  130. * High & low register fields aren't synchronized, so make sure
  131. * we get a low value that's stable across two reads of the high
  132. * register.
  133. */
  134. do {
  135. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  136. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  137. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  138. } while (high1 != high2);
  139. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  140. low >>= PIPE_FRAME_LOW_SHIFT;
  141. return (high1 << 8) | low;
  142. }
  143. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  144. {
  145. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  146. int reg = PIPE_FRMCOUNT_GM45(pipe);
  147. if (!i915_pipe_enabled(dev, pipe)) {
  148. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  149. "pipe %c\n", pipe_name(pipe));
  150. return 0;
  151. }
  152. return I915_READ(reg);
  153. }
  154. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  155. int *vpos, int *hpos)
  156. {
  157. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  158. u32 vbl = 0, position = 0;
  159. int vbl_start, vbl_end, htotal, vtotal;
  160. bool in_vbl = true;
  161. int ret = 0;
  162. if (!i915_pipe_enabled(dev, pipe)) {
  163. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  164. "pipe %c\n", pipe_name(pipe));
  165. return 0;
  166. }
  167. /* Get vtotal. */
  168. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  169. if (INTEL_INFO(dev)->gen >= 4) {
  170. /* No obvious pixelcount register. Only query vertical
  171. * scanout position from Display scan line register.
  172. */
  173. position = I915_READ(PIPEDSL(pipe));
  174. /* Decode into vertical scanout position. Don't have
  175. * horizontal scanout position.
  176. */
  177. *vpos = position & 0x1fff;
  178. *hpos = 0;
  179. } else {
  180. /* Have access to pixelcount since start of frame.
  181. * We can split this into vertical and horizontal
  182. * scanout position.
  183. */
  184. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  185. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  186. *vpos = position / htotal;
  187. *hpos = position - (*vpos * htotal);
  188. }
  189. /* Query vblank area. */
  190. vbl = I915_READ(VBLANK(pipe));
  191. /* Test position against vblank region. */
  192. vbl_start = vbl & 0x1fff;
  193. vbl_end = (vbl >> 16) & 0x1fff;
  194. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  195. in_vbl = false;
  196. /* Inside "upper part" of vblank area? Apply corrective offset: */
  197. if (in_vbl && (*vpos >= vbl_start))
  198. *vpos = *vpos - vtotal;
  199. /* Readouts valid? */
  200. if (vbl > 0)
  201. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  202. /* In vblank? */
  203. if (in_vbl)
  204. ret |= DRM_SCANOUTPOS_INVBL;
  205. return ret;
  206. }
  207. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  208. int *max_error,
  209. struct timeval *vblank_time,
  210. unsigned flags)
  211. {
  212. struct drm_i915_private *dev_priv = dev->dev_private;
  213. struct drm_crtc *crtc;
  214. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  215. DRM_ERROR("Invalid crtc %d\n", pipe);
  216. return -EINVAL;
  217. }
  218. /* Get drm_crtc to timestamp: */
  219. crtc = intel_get_crtc_for_pipe(dev, pipe);
  220. if (crtc == NULL) {
  221. DRM_ERROR("Invalid crtc %d\n", pipe);
  222. return -EINVAL;
  223. }
  224. if (!crtc->enabled) {
  225. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  226. return -EBUSY;
  227. }
  228. /* Helper routine in DRM core does all the work: */
  229. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  230. vblank_time, flags,
  231. crtc);
  232. }
  233. /*
  234. * Handle hotplug events outside the interrupt handler proper.
  235. */
  236. static void i915_hotplug_work_func(struct work_struct *work)
  237. {
  238. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  239. hotplug_work);
  240. struct drm_device *dev = dev_priv->dev;
  241. struct drm_mode_config *mode_config = &dev->mode_config;
  242. struct intel_encoder *encoder;
  243. mutex_lock(&mode_config->mutex);
  244. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  245. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  246. if (encoder->hot_plug)
  247. encoder->hot_plug(encoder);
  248. mutex_unlock(&mode_config->mutex);
  249. /* Just fire off a uevent and let userspace tell us what to do */
  250. drm_helper_hpd_irq_event(dev);
  251. }
  252. /* defined intel_pm.c */
  253. extern spinlock_t mchdev_lock;
  254. static void ironlake_handle_rps_change(struct drm_device *dev)
  255. {
  256. drm_i915_private_t *dev_priv = dev->dev_private;
  257. u32 busy_up, busy_down, max_avg, min_avg;
  258. u8 new_delay;
  259. unsigned long flags;
  260. spin_lock_irqsave(&mchdev_lock, flags);
  261. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  262. new_delay = dev_priv->ips.cur_delay;
  263. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  264. busy_up = I915_READ(RCPREVBSYTUPAVG);
  265. busy_down = I915_READ(RCPREVBSYTDNAVG);
  266. max_avg = I915_READ(RCBMAXAVG);
  267. min_avg = I915_READ(RCBMINAVG);
  268. /* Handle RCS change request from hw */
  269. if (busy_up > max_avg) {
  270. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  271. new_delay = dev_priv->ips.cur_delay - 1;
  272. if (new_delay < dev_priv->ips.max_delay)
  273. new_delay = dev_priv->ips.max_delay;
  274. } else if (busy_down < min_avg) {
  275. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  276. new_delay = dev_priv->ips.cur_delay + 1;
  277. if (new_delay > dev_priv->ips.min_delay)
  278. new_delay = dev_priv->ips.min_delay;
  279. }
  280. if (ironlake_set_drps(dev, new_delay))
  281. dev_priv->ips.cur_delay = new_delay;
  282. spin_unlock_irqrestore(&mchdev_lock, flags);
  283. return;
  284. }
  285. static void notify_ring(struct drm_device *dev,
  286. struct intel_ring_buffer *ring)
  287. {
  288. struct drm_i915_private *dev_priv = dev->dev_private;
  289. if (ring->obj == NULL)
  290. return;
  291. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  292. wake_up_all(&ring->irq_queue);
  293. if (i915_enable_hangcheck) {
  294. dev_priv->hangcheck_count = 0;
  295. mod_timer(&dev_priv->hangcheck_timer,
  296. jiffies +
  297. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  298. }
  299. }
  300. static void gen6_pm_rps_work(struct work_struct *work)
  301. {
  302. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  303. rps.work);
  304. u32 pm_iir, pm_imr;
  305. u8 new_delay;
  306. spin_lock_irq(&dev_priv->rps.lock);
  307. pm_iir = dev_priv->rps.pm_iir;
  308. dev_priv->rps.pm_iir = 0;
  309. pm_imr = I915_READ(GEN6_PMIMR);
  310. I915_WRITE(GEN6_PMIMR, 0);
  311. spin_unlock_irq(&dev_priv->rps.lock);
  312. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  313. return;
  314. mutex_lock(&dev_priv->dev->struct_mutex);
  315. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  316. new_delay = dev_priv->rps.cur_delay + 1;
  317. else
  318. new_delay = dev_priv->rps.cur_delay - 1;
  319. /* sysfs frequency interfaces may have snuck in while servicing the
  320. * interrupt
  321. */
  322. if (!(new_delay > dev_priv->rps.max_delay ||
  323. new_delay < dev_priv->rps.min_delay)) {
  324. gen6_set_rps(dev_priv->dev, new_delay);
  325. }
  326. mutex_unlock(&dev_priv->dev->struct_mutex);
  327. }
  328. /**
  329. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  330. * occurred.
  331. * @work: workqueue struct
  332. *
  333. * Doesn't actually do anything except notify userspace. As a consequence of
  334. * this event, userspace should try to remap the bad rows since statistically
  335. * it is likely the same row is more likely to go bad again.
  336. */
  337. static void ivybridge_parity_work(struct work_struct *work)
  338. {
  339. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  340. parity_error_work);
  341. u32 error_status, row, bank, subbank;
  342. char *parity_event[5];
  343. uint32_t misccpctl;
  344. unsigned long flags;
  345. /* We must turn off DOP level clock gating to access the L3 registers.
  346. * In order to prevent a get/put style interface, acquire struct mutex
  347. * any time we access those registers.
  348. */
  349. mutex_lock(&dev_priv->dev->struct_mutex);
  350. misccpctl = I915_READ(GEN7_MISCCPCTL);
  351. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  352. POSTING_READ(GEN7_MISCCPCTL);
  353. error_status = I915_READ(GEN7_L3CDERRST1);
  354. row = GEN7_PARITY_ERROR_ROW(error_status);
  355. bank = GEN7_PARITY_ERROR_BANK(error_status);
  356. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  357. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  358. GEN7_L3CDERRST1_ENABLE);
  359. POSTING_READ(GEN7_L3CDERRST1);
  360. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  361. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  362. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  363. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  364. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  365. mutex_unlock(&dev_priv->dev->struct_mutex);
  366. parity_event[0] = "L3_PARITY_ERROR=1";
  367. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  368. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  369. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  370. parity_event[4] = NULL;
  371. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  372. KOBJ_CHANGE, parity_event);
  373. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  374. row, bank, subbank);
  375. kfree(parity_event[3]);
  376. kfree(parity_event[2]);
  377. kfree(parity_event[1]);
  378. }
  379. static void ivybridge_handle_parity_error(struct drm_device *dev)
  380. {
  381. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  382. unsigned long flags;
  383. if (!HAS_L3_GPU_CACHE(dev))
  384. return;
  385. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  386. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  387. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  388. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  389. queue_work(dev_priv->wq, &dev_priv->parity_error_work);
  390. }
  391. static void snb_gt_irq_handler(struct drm_device *dev,
  392. struct drm_i915_private *dev_priv,
  393. u32 gt_iir)
  394. {
  395. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  396. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  397. notify_ring(dev, &dev_priv->ring[RCS]);
  398. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  399. notify_ring(dev, &dev_priv->ring[VCS]);
  400. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  401. notify_ring(dev, &dev_priv->ring[BCS]);
  402. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  403. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  404. GT_RENDER_CS_ERROR_INTERRUPT)) {
  405. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  406. i915_handle_error(dev, false);
  407. }
  408. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  409. ivybridge_handle_parity_error(dev);
  410. }
  411. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  412. u32 pm_iir)
  413. {
  414. unsigned long flags;
  415. /*
  416. * IIR bits should never already be set because IMR should
  417. * prevent an interrupt from being shown in IIR. The warning
  418. * displays a case where we've unsafely cleared
  419. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  420. * type is not a problem, it displays a problem in the logic.
  421. *
  422. * The mask bit in IMR is cleared by dev_priv->rps.work.
  423. */
  424. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  425. dev_priv->rps.pm_iir |= pm_iir;
  426. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  427. POSTING_READ(GEN6_PMIMR);
  428. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  429. queue_work(dev_priv->wq, &dev_priv->rps.work);
  430. }
  431. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  432. {
  433. struct drm_device *dev = (struct drm_device *) arg;
  434. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  435. u32 iir, gt_iir, pm_iir;
  436. irqreturn_t ret = IRQ_NONE;
  437. unsigned long irqflags;
  438. int pipe;
  439. u32 pipe_stats[I915_MAX_PIPES];
  440. bool blc_event;
  441. atomic_inc(&dev_priv->irq_received);
  442. while (true) {
  443. iir = I915_READ(VLV_IIR);
  444. gt_iir = I915_READ(GTIIR);
  445. pm_iir = I915_READ(GEN6_PMIIR);
  446. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  447. goto out;
  448. ret = IRQ_HANDLED;
  449. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  450. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  451. for_each_pipe(pipe) {
  452. int reg = PIPESTAT(pipe);
  453. pipe_stats[pipe] = I915_READ(reg);
  454. /*
  455. * Clear the PIPE*STAT regs before the IIR
  456. */
  457. if (pipe_stats[pipe] & 0x8000ffff) {
  458. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  459. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  460. pipe_name(pipe));
  461. I915_WRITE(reg, pipe_stats[pipe]);
  462. }
  463. }
  464. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  465. for_each_pipe(pipe) {
  466. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  467. drm_handle_vblank(dev, pipe);
  468. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  469. intel_prepare_page_flip(dev, pipe);
  470. intel_finish_page_flip(dev, pipe);
  471. }
  472. }
  473. /* Consume port. Then clear IIR or we'll miss events */
  474. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  475. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  476. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  477. hotplug_status);
  478. if (hotplug_status & dev_priv->hotplug_supported_mask)
  479. queue_work(dev_priv->wq,
  480. &dev_priv->hotplug_work);
  481. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  482. I915_READ(PORT_HOTPLUG_STAT);
  483. }
  484. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  485. blc_event = true;
  486. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  487. gen6_queue_rps_work(dev_priv, pm_iir);
  488. I915_WRITE(GTIIR, gt_iir);
  489. I915_WRITE(GEN6_PMIIR, pm_iir);
  490. I915_WRITE(VLV_IIR, iir);
  491. }
  492. out:
  493. return ret;
  494. }
  495. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  496. {
  497. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  498. int pipe;
  499. if (pch_iir & SDE_AUDIO_POWER_MASK)
  500. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  501. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  502. SDE_AUDIO_POWER_SHIFT);
  503. if (pch_iir & SDE_GMBUS)
  504. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  505. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  506. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  507. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  508. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  509. if (pch_iir & SDE_POISON)
  510. DRM_ERROR("PCH poison interrupt\n");
  511. if (pch_iir & SDE_FDI_MASK)
  512. for_each_pipe(pipe)
  513. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  514. pipe_name(pipe),
  515. I915_READ(FDI_RX_IIR(pipe)));
  516. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  517. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  518. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  519. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  520. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  521. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  522. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  523. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  524. }
  525. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  526. {
  527. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  528. int pipe;
  529. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  530. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  531. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  532. SDE_AUDIO_POWER_SHIFT_CPT);
  533. if (pch_iir & SDE_AUX_MASK_CPT)
  534. DRM_DEBUG_DRIVER("AUX channel interrupt\n");
  535. if (pch_iir & SDE_GMBUS_CPT)
  536. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  537. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  538. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  539. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  540. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  541. if (pch_iir & SDE_FDI_MASK_CPT)
  542. for_each_pipe(pipe)
  543. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  544. pipe_name(pipe),
  545. I915_READ(FDI_RX_IIR(pipe)));
  546. }
  547. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  548. {
  549. struct drm_device *dev = (struct drm_device *) arg;
  550. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  551. u32 de_iir, gt_iir, de_ier, pm_iir;
  552. irqreturn_t ret = IRQ_NONE;
  553. int i;
  554. atomic_inc(&dev_priv->irq_received);
  555. /* disable master interrupt before clearing iir */
  556. de_ier = I915_READ(DEIER);
  557. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  558. gt_iir = I915_READ(GTIIR);
  559. if (gt_iir) {
  560. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  561. I915_WRITE(GTIIR, gt_iir);
  562. ret = IRQ_HANDLED;
  563. }
  564. de_iir = I915_READ(DEIIR);
  565. if (de_iir) {
  566. if (de_iir & DE_GSE_IVB)
  567. intel_opregion_gse_intr(dev);
  568. for (i = 0; i < 3; i++) {
  569. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  570. drm_handle_vblank(dev, i);
  571. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  572. intel_prepare_page_flip(dev, i);
  573. intel_finish_page_flip_plane(dev, i);
  574. }
  575. }
  576. /* check event from PCH */
  577. if (de_iir & DE_PCH_EVENT_IVB) {
  578. u32 pch_iir = I915_READ(SDEIIR);
  579. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  580. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  581. cpt_irq_handler(dev, pch_iir);
  582. /* clear PCH hotplug event before clear CPU irq */
  583. I915_WRITE(SDEIIR, pch_iir);
  584. }
  585. I915_WRITE(DEIIR, de_iir);
  586. ret = IRQ_HANDLED;
  587. }
  588. pm_iir = I915_READ(GEN6_PMIIR);
  589. if (pm_iir) {
  590. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  591. gen6_queue_rps_work(dev_priv, pm_iir);
  592. I915_WRITE(GEN6_PMIIR, pm_iir);
  593. ret = IRQ_HANDLED;
  594. }
  595. I915_WRITE(DEIER, de_ier);
  596. POSTING_READ(DEIER);
  597. return ret;
  598. }
  599. static void ilk_gt_irq_handler(struct drm_device *dev,
  600. struct drm_i915_private *dev_priv,
  601. u32 gt_iir)
  602. {
  603. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  604. notify_ring(dev, &dev_priv->ring[RCS]);
  605. if (gt_iir & GT_BSD_USER_INTERRUPT)
  606. notify_ring(dev, &dev_priv->ring[VCS]);
  607. }
  608. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  609. {
  610. struct drm_device *dev = (struct drm_device *) arg;
  611. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  612. int ret = IRQ_NONE;
  613. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  614. u32 hotplug_mask;
  615. atomic_inc(&dev_priv->irq_received);
  616. /* disable master interrupt before clearing iir */
  617. de_ier = I915_READ(DEIER);
  618. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  619. POSTING_READ(DEIER);
  620. de_iir = I915_READ(DEIIR);
  621. gt_iir = I915_READ(GTIIR);
  622. pch_iir = I915_READ(SDEIIR);
  623. pm_iir = I915_READ(GEN6_PMIIR);
  624. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  625. (!IS_GEN6(dev) || pm_iir == 0))
  626. goto done;
  627. if (HAS_PCH_CPT(dev))
  628. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  629. else
  630. hotplug_mask = SDE_HOTPLUG_MASK;
  631. ret = IRQ_HANDLED;
  632. if (IS_GEN5(dev))
  633. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  634. else
  635. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  636. if (de_iir & DE_GSE)
  637. intel_opregion_gse_intr(dev);
  638. if (de_iir & DE_PIPEA_VBLANK)
  639. drm_handle_vblank(dev, 0);
  640. if (de_iir & DE_PIPEB_VBLANK)
  641. drm_handle_vblank(dev, 1);
  642. if (de_iir & DE_PLANEA_FLIP_DONE) {
  643. intel_prepare_page_flip(dev, 0);
  644. intel_finish_page_flip_plane(dev, 0);
  645. }
  646. if (de_iir & DE_PLANEB_FLIP_DONE) {
  647. intel_prepare_page_flip(dev, 1);
  648. intel_finish_page_flip_plane(dev, 1);
  649. }
  650. /* check event from PCH */
  651. if (de_iir & DE_PCH_EVENT) {
  652. if (pch_iir & hotplug_mask)
  653. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  654. if (HAS_PCH_CPT(dev))
  655. cpt_irq_handler(dev, pch_iir);
  656. else
  657. ibx_irq_handler(dev, pch_iir);
  658. }
  659. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  660. ironlake_handle_rps_change(dev);
  661. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  662. gen6_queue_rps_work(dev_priv, pm_iir);
  663. /* should clear PCH hotplug event before clear CPU irq */
  664. I915_WRITE(SDEIIR, pch_iir);
  665. I915_WRITE(GTIIR, gt_iir);
  666. I915_WRITE(DEIIR, de_iir);
  667. I915_WRITE(GEN6_PMIIR, pm_iir);
  668. done:
  669. I915_WRITE(DEIER, de_ier);
  670. POSTING_READ(DEIER);
  671. return ret;
  672. }
  673. /**
  674. * i915_error_work_func - do process context error handling work
  675. * @work: work struct
  676. *
  677. * Fire an error uevent so userspace can see that a hang or error
  678. * was detected.
  679. */
  680. static void i915_error_work_func(struct work_struct *work)
  681. {
  682. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  683. error_work);
  684. struct drm_device *dev = dev_priv->dev;
  685. char *error_event[] = { "ERROR=1", NULL };
  686. char *reset_event[] = { "RESET=1", NULL };
  687. char *reset_done_event[] = { "ERROR=0", NULL };
  688. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  689. if (atomic_read(&dev_priv->mm.wedged)) {
  690. DRM_DEBUG_DRIVER("resetting chip\n");
  691. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  692. if (!i915_reset(dev)) {
  693. atomic_set(&dev_priv->mm.wedged, 0);
  694. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  695. }
  696. complete_all(&dev_priv->error_completion);
  697. }
  698. }
  699. /* NB: please notice the memset */
  700. static void i915_get_extra_instdone(struct drm_device *dev,
  701. uint32_t *instdone)
  702. {
  703. struct drm_i915_private *dev_priv = dev->dev_private;
  704. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  705. switch(INTEL_INFO(dev)->gen) {
  706. case 2:
  707. case 3:
  708. instdone[0] = I915_READ(INSTDONE);
  709. break;
  710. case 4:
  711. case 5:
  712. case 6:
  713. instdone[0] = I915_READ(INSTDONE_I965);
  714. instdone[1] = I915_READ(INSTDONE1);
  715. break;
  716. default:
  717. WARN_ONCE(1, "Unsupported platform\n");
  718. case 7:
  719. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  720. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  721. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  722. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  723. break;
  724. }
  725. }
  726. #ifdef CONFIG_DEBUG_FS
  727. static struct drm_i915_error_object *
  728. i915_error_object_create(struct drm_i915_private *dev_priv,
  729. struct drm_i915_gem_object *src)
  730. {
  731. struct drm_i915_error_object *dst;
  732. int i, count;
  733. u32 reloc_offset;
  734. if (src == NULL || src->pages == NULL)
  735. return NULL;
  736. count = src->base.size / PAGE_SIZE;
  737. dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
  738. if (dst == NULL)
  739. return NULL;
  740. reloc_offset = src->gtt_offset;
  741. for (i = 0; i < count; i++) {
  742. unsigned long flags;
  743. void *d;
  744. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  745. if (d == NULL)
  746. goto unwind;
  747. local_irq_save(flags);
  748. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  749. src->has_global_gtt_mapping) {
  750. void __iomem *s;
  751. /* Simply ignore tiling or any overlapping fence.
  752. * It's part of the error state, and this hopefully
  753. * captures what the GPU read.
  754. */
  755. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  756. reloc_offset);
  757. memcpy_fromio(d, s, PAGE_SIZE);
  758. io_mapping_unmap_atomic(s);
  759. } else {
  760. struct page *page;
  761. void *s;
  762. page = i915_gem_object_get_page(src, i);
  763. drm_clflush_pages(&page, 1);
  764. s = kmap_atomic(page);
  765. memcpy(d, s, PAGE_SIZE);
  766. kunmap_atomic(s);
  767. drm_clflush_pages(&page, 1);
  768. }
  769. local_irq_restore(flags);
  770. dst->pages[i] = d;
  771. reloc_offset += PAGE_SIZE;
  772. }
  773. dst->page_count = count;
  774. dst->gtt_offset = src->gtt_offset;
  775. return dst;
  776. unwind:
  777. while (i--)
  778. kfree(dst->pages[i]);
  779. kfree(dst);
  780. return NULL;
  781. }
  782. static void
  783. i915_error_object_free(struct drm_i915_error_object *obj)
  784. {
  785. int page;
  786. if (obj == NULL)
  787. return;
  788. for (page = 0; page < obj->page_count; page++)
  789. kfree(obj->pages[page]);
  790. kfree(obj);
  791. }
  792. void
  793. i915_error_state_free(struct kref *error_ref)
  794. {
  795. struct drm_i915_error_state *error = container_of(error_ref,
  796. typeof(*error), ref);
  797. int i;
  798. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  799. i915_error_object_free(error->ring[i].batchbuffer);
  800. i915_error_object_free(error->ring[i].ringbuffer);
  801. kfree(error->ring[i].requests);
  802. }
  803. kfree(error->active_bo);
  804. kfree(error->overlay);
  805. kfree(error);
  806. }
  807. static void capture_bo(struct drm_i915_error_buffer *err,
  808. struct drm_i915_gem_object *obj)
  809. {
  810. err->size = obj->base.size;
  811. err->name = obj->base.name;
  812. err->rseqno = obj->last_read_seqno;
  813. err->wseqno = obj->last_write_seqno;
  814. err->gtt_offset = obj->gtt_offset;
  815. err->read_domains = obj->base.read_domains;
  816. err->write_domain = obj->base.write_domain;
  817. err->fence_reg = obj->fence_reg;
  818. err->pinned = 0;
  819. if (obj->pin_count > 0)
  820. err->pinned = 1;
  821. if (obj->user_pin_count > 0)
  822. err->pinned = -1;
  823. err->tiling = obj->tiling_mode;
  824. err->dirty = obj->dirty;
  825. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  826. err->ring = obj->ring ? obj->ring->id : -1;
  827. err->cache_level = obj->cache_level;
  828. }
  829. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  830. int count, struct list_head *head)
  831. {
  832. struct drm_i915_gem_object *obj;
  833. int i = 0;
  834. list_for_each_entry(obj, head, mm_list) {
  835. capture_bo(err++, obj);
  836. if (++i == count)
  837. break;
  838. }
  839. return i;
  840. }
  841. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  842. int count, struct list_head *head)
  843. {
  844. struct drm_i915_gem_object *obj;
  845. int i = 0;
  846. list_for_each_entry(obj, head, gtt_list) {
  847. if (obj->pin_count == 0)
  848. continue;
  849. capture_bo(err++, obj);
  850. if (++i == count)
  851. break;
  852. }
  853. return i;
  854. }
  855. static void i915_gem_record_fences(struct drm_device *dev,
  856. struct drm_i915_error_state *error)
  857. {
  858. struct drm_i915_private *dev_priv = dev->dev_private;
  859. int i;
  860. /* Fences */
  861. switch (INTEL_INFO(dev)->gen) {
  862. case 7:
  863. case 6:
  864. for (i = 0; i < 16; i++)
  865. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  866. break;
  867. case 5:
  868. case 4:
  869. for (i = 0; i < 16; i++)
  870. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  871. break;
  872. case 3:
  873. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  874. for (i = 0; i < 8; i++)
  875. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  876. case 2:
  877. for (i = 0; i < 8; i++)
  878. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  879. break;
  880. }
  881. }
  882. static struct drm_i915_error_object *
  883. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  884. struct intel_ring_buffer *ring)
  885. {
  886. struct drm_i915_gem_object *obj;
  887. u32 seqno;
  888. if (!ring->get_seqno)
  889. return NULL;
  890. seqno = ring->get_seqno(ring, false);
  891. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  892. if (obj->ring != ring)
  893. continue;
  894. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  895. continue;
  896. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  897. continue;
  898. /* We need to copy these to an anonymous buffer as the simplest
  899. * method to avoid being overwritten by userspace.
  900. */
  901. return i915_error_object_create(dev_priv, obj);
  902. }
  903. return NULL;
  904. }
  905. static void i915_record_ring_state(struct drm_device *dev,
  906. struct drm_i915_error_state *error,
  907. struct intel_ring_buffer *ring)
  908. {
  909. struct drm_i915_private *dev_priv = dev->dev_private;
  910. if (INTEL_INFO(dev)->gen >= 6) {
  911. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  912. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  913. error->semaphore_mboxes[ring->id][0]
  914. = I915_READ(RING_SYNC_0(ring->mmio_base));
  915. error->semaphore_mboxes[ring->id][1]
  916. = I915_READ(RING_SYNC_1(ring->mmio_base));
  917. }
  918. if (INTEL_INFO(dev)->gen >= 4) {
  919. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  920. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  921. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  922. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  923. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  924. if (ring->id == RCS)
  925. error->bbaddr = I915_READ64(BB_ADDR);
  926. } else {
  927. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  928. error->ipeir[ring->id] = I915_READ(IPEIR);
  929. error->ipehr[ring->id] = I915_READ(IPEHR);
  930. error->instdone[ring->id] = I915_READ(INSTDONE);
  931. }
  932. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  933. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  934. error->seqno[ring->id] = ring->get_seqno(ring, false);
  935. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  936. error->head[ring->id] = I915_READ_HEAD(ring);
  937. error->tail[ring->id] = I915_READ_TAIL(ring);
  938. error->cpu_ring_head[ring->id] = ring->head;
  939. error->cpu_ring_tail[ring->id] = ring->tail;
  940. }
  941. static void i915_gem_record_rings(struct drm_device *dev,
  942. struct drm_i915_error_state *error)
  943. {
  944. struct drm_i915_private *dev_priv = dev->dev_private;
  945. struct intel_ring_buffer *ring;
  946. struct drm_i915_gem_request *request;
  947. int i, count;
  948. for_each_ring(ring, dev_priv, i) {
  949. i915_record_ring_state(dev, error, ring);
  950. error->ring[i].batchbuffer =
  951. i915_error_first_batchbuffer(dev_priv, ring);
  952. error->ring[i].ringbuffer =
  953. i915_error_object_create(dev_priv, ring->obj);
  954. count = 0;
  955. list_for_each_entry(request, &ring->request_list, list)
  956. count++;
  957. error->ring[i].num_requests = count;
  958. error->ring[i].requests =
  959. kmalloc(count*sizeof(struct drm_i915_error_request),
  960. GFP_ATOMIC);
  961. if (error->ring[i].requests == NULL) {
  962. error->ring[i].num_requests = 0;
  963. continue;
  964. }
  965. count = 0;
  966. list_for_each_entry(request, &ring->request_list, list) {
  967. struct drm_i915_error_request *erq;
  968. erq = &error->ring[i].requests[count++];
  969. erq->seqno = request->seqno;
  970. erq->jiffies = request->emitted_jiffies;
  971. erq->tail = request->tail;
  972. }
  973. }
  974. }
  975. /**
  976. * i915_capture_error_state - capture an error record for later analysis
  977. * @dev: drm device
  978. *
  979. * Should be called when an error is detected (either a hang or an error
  980. * interrupt) to capture error state from the time of the error. Fills
  981. * out a structure which becomes available in debugfs for user level tools
  982. * to pick up.
  983. */
  984. static void i915_capture_error_state(struct drm_device *dev)
  985. {
  986. struct drm_i915_private *dev_priv = dev->dev_private;
  987. struct drm_i915_gem_object *obj;
  988. struct drm_i915_error_state *error;
  989. unsigned long flags;
  990. int i, pipe;
  991. spin_lock_irqsave(&dev_priv->error_lock, flags);
  992. error = dev_priv->first_error;
  993. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  994. if (error)
  995. return;
  996. /* Account for pipe specific data like PIPE*STAT */
  997. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  998. if (!error) {
  999. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1000. return;
  1001. }
  1002. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  1003. dev->primary->index);
  1004. kref_init(&error->ref);
  1005. error->eir = I915_READ(EIR);
  1006. error->pgtbl_er = I915_READ(PGTBL_ER);
  1007. error->ccid = I915_READ(CCID);
  1008. if (HAS_PCH_SPLIT(dev))
  1009. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1010. else if (IS_VALLEYVIEW(dev))
  1011. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1012. else if (IS_GEN2(dev))
  1013. error->ier = I915_READ16(IER);
  1014. else
  1015. error->ier = I915_READ(IER);
  1016. for_each_pipe(pipe)
  1017. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1018. if (INTEL_INFO(dev)->gen >= 6) {
  1019. error->error = I915_READ(ERROR_GEN6);
  1020. error->done_reg = I915_READ(DONE_REG);
  1021. }
  1022. if (INTEL_INFO(dev)->gen == 7)
  1023. error->err_int = I915_READ(GEN7_ERR_INT);
  1024. i915_get_extra_instdone(dev, error->extra_instdone);
  1025. i915_gem_record_fences(dev, error);
  1026. i915_gem_record_rings(dev, error);
  1027. /* Record buffers on the active and pinned lists. */
  1028. error->active_bo = NULL;
  1029. error->pinned_bo = NULL;
  1030. i = 0;
  1031. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1032. i++;
  1033. error->active_bo_count = i;
  1034. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1035. if (obj->pin_count)
  1036. i++;
  1037. error->pinned_bo_count = i - error->active_bo_count;
  1038. error->active_bo = NULL;
  1039. error->pinned_bo = NULL;
  1040. if (i) {
  1041. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1042. GFP_ATOMIC);
  1043. if (error->active_bo)
  1044. error->pinned_bo =
  1045. error->active_bo + error->active_bo_count;
  1046. }
  1047. if (error->active_bo)
  1048. error->active_bo_count =
  1049. capture_active_bo(error->active_bo,
  1050. error->active_bo_count,
  1051. &dev_priv->mm.active_list);
  1052. if (error->pinned_bo)
  1053. error->pinned_bo_count =
  1054. capture_pinned_bo(error->pinned_bo,
  1055. error->pinned_bo_count,
  1056. &dev_priv->mm.bound_list);
  1057. do_gettimeofday(&error->time);
  1058. error->overlay = intel_overlay_capture_error_state(dev);
  1059. error->display = intel_display_capture_error_state(dev);
  1060. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1061. if (dev_priv->first_error == NULL) {
  1062. dev_priv->first_error = error;
  1063. error = NULL;
  1064. }
  1065. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1066. if (error)
  1067. i915_error_state_free(&error->ref);
  1068. }
  1069. void i915_destroy_error_state(struct drm_device *dev)
  1070. {
  1071. struct drm_i915_private *dev_priv = dev->dev_private;
  1072. struct drm_i915_error_state *error;
  1073. unsigned long flags;
  1074. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1075. error = dev_priv->first_error;
  1076. dev_priv->first_error = NULL;
  1077. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1078. if (error)
  1079. kref_put(&error->ref, i915_error_state_free);
  1080. }
  1081. #else
  1082. #define i915_capture_error_state(x)
  1083. #endif
  1084. static void i915_report_and_clear_eir(struct drm_device *dev)
  1085. {
  1086. struct drm_i915_private *dev_priv = dev->dev_private;
  1087. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1088. u32 eir = I915_READ(EIR);
  1089. int pipe, i;
  1090. if (!eir)
  1091. return;
  1092. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1093. i915_get_extra_instdone(dev, instdone);
  1094. if (IS_G4X(dev)) {
  1095. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1096. u32 ipeir = I915_READ(IPEIR_I965);
  1097. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1098. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1099. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1100. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1101. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1102. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1103. I915_WRITE(IPEIR_I965, ipeir);
  1104. POSTING_READ(IPEIR_I965);
  1105. }
  1106. if (eir & GM45_ERROR_PAGE_TABLE) {
  1107. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1108. pr_err("page table error\n");
  1109. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1110. I915_WRITE(PGTBL_ER, pgtbl_err);
  1111. POSTING_READ(PGTBL_ER);
  1112. }
  1113. }
  1114. if (!IS_GEN2(dev)) {
  1115. if (eir & I915_ERROR_PAGE_TABLE) {
  1116. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1117. pr_err("page table error\n");
  1118. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1119. I915_WRITE(PGTBL_ER, pgtbl_err);
  1120. POSTING_READ(PGTBL_ER);
  1121. }
  1122. }
  1123. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1124. pr_err("memory refresh error:\n");
  1125. for_each_pipe(pipe)
  1126. pr_err("pipe %c stat: 0x%08x\n",
  1127. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1128. /* pipestat has already been acked */
  1129. }
  1130. if (eir & I915_ERROR_INSTRUCTION) {
  1131. pr_err("instruction error\n");
  1132. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1133. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1134. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1135. if (INTEL_INFO(dev)->gen < 4) {
  1136. u32 ipeir = I915_READ(IPEIR);
  1137. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1138. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1139. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1140. I915_WRITE(IPEIR, ipeir);
  1141. POSTING_READ(IPEIR);
  1142. } else {
  1143. u32 ipeir = I915_READ(IPEIR_I965);
  1144. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1145. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1146. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1147. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1148. I915_WRITE(IPEIR_I965, ipeir);
  1149. POSTING_READ(IPEIR_I965);
  1150. }
  1151. }
  1152. I915_WRITE(EIR, eir);
  1153. POSTING_READ(EIR);
  1154. eir = I915_READ(EIR);
  1155. if (eir) {
  1156. /*
  1157. * some errors might have become stuck,
  1158. * mask them.
  1159. */
  1160. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1161. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1162. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1163. }
  1164. }
  1165. /**
  1166. * i915_handle_error - handle an error interrupt
  1167. * @dev: drm device
  1168. *
  1169. * Do some basic checking of regsiter state at error interrupt time and
  1170. * dump it to the syslog. Also call i915_capture_error_state() to make
  1171. * sure we get a record and make it available in debugfs. Fire a uevent
  1172. * so userspace knows something bad happened (should trigger collection
  1173. * of a ring dump etc.).
  1174. */
  1175. void i915_handle_error(struct drm_device *dev, bool wedged)
  1176. {
  1177. struct drm_i915_private *dev_priv = dev->dev_private;
  1178. struct intel_ring_buffer *ring;
  1179. int i;
  1180. i915_capture_error_state(dev);
  1181. i915_report_and_clear_eir(dev);
  1182. if (wedged) {
  1183. INIT_COMPLETION(dev_priv->error_completion);
  1184. atomic_set(&dev_priv->mm.wedged, 1);
  1185. /*
  1186. * Wakeup waiting processes so they don't hang
  1187. */
  1188. for_each_ring(ring, dev_priv, i)
  1189. wake_up_all(&ring->irq_queue);
  1190. }
  1191. queue_work(dev_priv->wq, &dev_priv->error_work);
  1192. }
  1193. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1194. {
  1195. drm_i915_private_t *dev_priv = dev->dev_private;
  1196. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1197. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1198. struct drm_i915_gem_object *obj;
  1199. struct intel_unpin_work *work;
  1200. unsigned long flags;
  1201. bool stall_detected;
  1202. /* Ignore early vblank irqs */
  1203. if (intel_crtc == NULL)
  1204. return;
  1205. spin_lock_irqsave(&dev->event_lock, flags);
  1206. work = intel_crtc->unpin_work;
  1207. if (work == NULL || work->pending || !work->enable_stall_check) {
  1208. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1209. spin_unlock_irqrestore(&dev->event_lock, flags);
  1210. return;
  1211. }
  1212. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1213. obj = work->pending_flip_obj;
  1214. if (INTEL_INFO(dev)->gen >= 4) {
  1215. int dspsurf = DSPSURF(intel_crtc->plane);
  1216. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1217. obj->gtt_offset;
  1218. } else {
  1219. int dspaddr = DSPADDR(intel_crtc->plane);
  1220. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1221. crtc->y * crtc->fb->pitches[0] +
  1222. crtc->x * crtc->fb->bits_per_pixel/8);
  1223. }
  1224. spin_unlock_irqrestore(&dev->event_lock, flags);
  1225. if (stall_detected) {
  1226. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1227. intel_prepare_page_flip(dev, intel_crtc->plane);
  1228. }
  1229. }
  1230. /* Called from drm generic code, passed 'crtc' which
  1231. * we use as a pipe index
  1232. */
  1233. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1234. {
  1235. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1236. unsigned long irqflags;
  1237. if (!i915_pipe_enabled(dev, pipe))
  1238. return -EINVAL;
  1239. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1240. if (INTEL_INFO(dev)->gen >= 4)
  1241. i915_enable_pipestat(dev_priv, pipe,
  1242. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1243. else
  1244. i915_enable_pipestat(dev_priv, pipe,
  1245. PIPE_VBLANK_INTERRUPT_ENABLE);
  1246. /* maintain vblank delivery even in deep C-states */
  1247. if (dev_priv->info->gen == 3)
  1248. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1249. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1250. return 0;
  1251. }
  1252. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1253. {
  1254. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1255. unsigned long irqflags;
  1256. if (!i915_pipe_enabled(dev, pipe))
  1257. return -EINVAL;
  1258. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1259. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1260. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1261. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1262. return 0;
  1263. }
  1264. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1265. {
  1266. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1267. unsigned long irqflags;
  1268. if (!i915_pipe_enabled(dev, pipe))
  1269. return -EINVAL;
  1270. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1271. ironlake_enable_display_irq(dev_priv,
  1272. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1273. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1274. return 0;
  1275. }
  1276. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1277. {
  1278. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1279. unsigned long irqflags;
  1280. u32 imr;
  1281. if (!i915_pipe_enabled(dev, pipe))
  1282. return -EINVAL;
  1283. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1284. imr = I915_READ(VLV_IMR);
  1285. if (pipe == 0)
  1286. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1287. else
  1288. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1289. I915_WRITE(VLV_IMR, imr);
  1290. i915_enable_pipestat(dev_priv, pipe,
  1291. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1292. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1293. return 0;
  1294. }
  1295. /* Called from drm generic code, passed 'crtc' which
  1296. * we use as a pipe index
  1297. */
  1298. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1299. {
  1300. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1301. unsigned long irqflags;
  1302. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1303. if (dev_priv->info->gen == 3)
  1304. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1305. i915_disable_pipestat(dev_priv, pipe,
  1306. PIPE_VBLANK_INTERRUPT_ENABLE |
  1307. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1308. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1309. }
  1310. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1311. {
  1312. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1313. unsigned long irqflags;
  1314. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1315. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1316. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1317. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1318. }
  1319. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1320. {
  1321. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1322. unsigned long irqflags;
  1323. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1324. ironlake_disable_display_irq(dev_priv,
  1325. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1326. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1327. }
  1328. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1329. {
  1330. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1331. unsigned long irqflags;
  1332. u32 imr;
  1333. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1334. i915_disable_pipestat(dev_priv, pipe,
  1335. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1336. imr = I915_READ(VLV_IMR);
  1337. if (pipe == 0)
  1338. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1339. else
  1340. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1341. I915_WRITE(VLV_IMR, imr);
  1342. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1343. }
  1344. static u32
  1345. ring_last_seqno(struct intel_ring_buffer *ring)
  1346. {
  1347. return list_entry(ring->request_list.prev,
  1348. struct drm_i915_gem_request, list)->seqno;
  1349. }
  1350. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1351. {
  1352. if (list_empty(&ring->request_list) ||
  1353. i915_seqno_passed(ring->get_seqno(ring, false),
  1354. ring_last_seqno(ring))) {
  1355. /* Issue a wake-up to catch stuck h/w. */
  1356. if (waitqueue_active(&ring->irq_queue)) {
  1357. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1358. ring->name);
  1359. wake_up_all(&ring->irq_queue);
  1360. *err = true;
  1361. }
  1362. return true;
  1363. }
  1364. return false;
  1365. }
  1366. static bool kick_ring(struct intel_ring_buffer *ring)
  1367. {
  1368. struct drm_device *dev = ring->dev;
  1369. struct drm_i915_private *dev_priv = dev->dev_private;
  1370. u32 tmp = I915_READ_CTL(ring);
  1371. if (tmp & RING_WAIT) {
  1372. DRM_ERROR("Kicking stuck wait on %s\n",
  1373. ring->name);
  1374. I915_WRITE_CTL(ring, tmp);
  1375. return true;
  1376. }
  1377. return false;
  1378. }
  1379. static bool i915_hangcheck_hung(struct drm_device *dev)
  1380. {
  1381. drm_i915_private_t *dev_priv = dev->dev_private;
  1382. if (dev_priv->hangcheck_count++ > 1) {
  1383. bool hung = true;
  1384. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1385. i915_handle_error(dev, true);
  1386. if (!IS_GEN2(dev)) {
  1387. struct intel_ring_buffer *ring;
  1388. int i;
  1389. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1390. * If so we can simply poke the RB_WAIT bit
  1391. * and break the hang. This should work on
  1392. * all but the second generation chipsets.
  1393. */
  1394. for_each_ring(ring, dev_priv, i)
  1395. hung &= !kick_ring(ring);
  1396. }
  1397. return hung;
  1398. }
  1399. return false;
  1400. }
  1401. /**
  1402. * This is called when the chip hasn't reported back with completed
  1403. * batchbuffers in a long time. The first time this is called we simply record
  1404. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1405. * again, we assume the chip is wedged and try to fix it.
  1406. */
  1407. void i915_hangcheck_elapsed(unsigned long data)
  1408. {
  1409. struct drm_device *dev = (struct drm_device *)data;
  1410. drm_i915_private_t *dev_priv = dev->dev_private;
  1411. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1412. struct intel_ring_buffer *ring;
  1413. bool err = false, idle;
  1414. int i;
  1415. if (!i915_enable_hangcheck)
  1416. return;
  1417. memset(acthd, 0, sizeof(acthd));
  1418. idle = true;
  1419. for_each_ring(ring, dev_priv, i) {
  1420. idle &= i915_hangcheck_ring_idle(ring, &err);
  1421. acthd[i] = intel_ring_get_active_head(ring);
  1422. }
  1423. /* If all work is done then ACTHD clearly hasn't advanced. */
  1424. if (idle) {
  1425. if (err) {
  1426. if (i915_hangcheck_hung(dev))
  1427. return;
  1428. goto repeat;
  1429. }
  1430. dev_priv->hangcheck_count = 0;
  1431. return;
  1432. }
  1433. i915_get_extra_instdone(dev, instdone);
  1434. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1435. memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
  1436. if (i915_hangcheck_hung(dev))
  1437. return;
  1438. } else {
  1439. dev_priv->hangcheck_count = 0;
  1440. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1441. memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
  1442. }
  1443. repeat:
  1444. /* Reset timer case chip hangs without another request being added */
  1445. mod_timer(&dev_priv->hangcheck_timer,
  1446. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1447. }
  1448. /* drm_dma.h hooks
  1449. */
  1450. static void ironlake_irq_preinstall(struct drm_device *dev)
  1451. {
  1452. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1453. atomic_set(&dev_priv->irq_received, 0);
  1454. I915_WRITE(HWSTAM, 0xeffe);
  1455. /* XXX hotplug from PCH */
  1456. I915_WRITE(DEIMR, 0xffffffff);
  1457. I915_WRITE(DEIER, 0x0);
  1458. POSTING_READ(DEIER);
  1459. /* and GT */
  1460. I915_WRITE(GTIMR, 0xffffffff);
  1461. I915_WRITE(GTIER, 0x0);
  1462. POSTING_READ(GTIER);
  1463. /* south display irq */
  1464. I915_WRITE(SDEIMR, 0xffffffff);
  1465. I915_WRITE(SDEIER, 0x0);
  1466. POSTING_READ(SDEIER);
  1467. }
  1468. static void valleyview_irq_preinstall(struct drm_device *dev)
  1469. {
  1470. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1471. int pipe;
  1472. atomic_set(&dev_priv->irq_received, 0);
  1473. /* VLV magic */
  1474. I915_WRITE(VLV_IMR, 0);
  1475. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1476. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1477. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1478. /* and GT */
  1479. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1480. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1481. I915_WRITE(GTIMR, 0xffffffff);
  1482. I915_WRITE(GTIER, 0x0);
  1483. POSTING_READ(GTIER);
  1484. I915_WRITE(DPINVGTT, 0xff);
  1485. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1486. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1487. for_each_pipe(pipe)
  1488. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1489. I915_WRITE(VLV_IIR, 0xffffffff);
  1490. I915_WRITE(VLV_IMR, 0xffffffff);
  1491. I915_WRITE(VLV_IER, 0x0);
  1492. POSTING_READ(VLV_IER);
  1493. }
  1494. /*
  1495. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1496. * duration to 2ms (which is the minimum in the Display Port spec)
  1497. *
  1498. * This register is the same on all known PCH chips.
  1499. */
  1500. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1501. {
  1502. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1503. u32 hotplug;
  1504. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1505. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1506. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1507. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1508. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1509. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1510. }
  1511. static int ironlake_irq_postinstall(struct drm_device *dev)
  1512. {
  1513. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1514. /* enable kind of interrupts always enabled */
  1515. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1516. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1517. u32 render_irqs;
  1518. u32 hotplug_mask;
  1519. dev_priv->irq_mask = ~display_mask;
  1520. /* should always can generate irq */
  1521. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1522. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1523. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1524. POSTING_READ(DEIER);
  1525. dev_priv->gt_irq_mask = ~0;
  1526. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1527. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1528. if (IS_GEN6(dev))
  1529. render_irqs =
  1530. GT_USER_INTERRUPT |
  1531. GEN6_BSD_USER_INTERRUPT |
  1532. GEN6_BLITTER_USER_INTERRUPT;
  1533. else
  1534. render_irqs =
  1535. GT_USER_INTERRUPT |
  1536. GT_PIPE_NOTIFY |
  1537. GT_BSD_USER_INTERRUPT;
  1538. I915_WRITE(GTIER, render_irqs);
  1539. POSTING_READ(GTIER);
  1540. if (HAS_PCH_CPT(dev)) {
  1541. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1542. SDE_PORTB_HOTPLUG_CPT |
  1543. SDE_PORTC_HOTPLUG_CPT |
  1544. SDE_PORTD_HOTPLUG_CPT);
  1545. } else {
  1546. hotplug_mask = (SDE_CRT_HOTPLUG |
  1547. SDE_PORTB_HOTPLUG |
  1548. SDE_PORTC_HOTPLUG |
  1549. SDE_PORTD_HOTPLUG |
  1550. SDE_AUX_MASK);
  1551. }
  1552. dev_priv->pch_irq_mask = ~hotplug_mask;
  1553. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1554. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1555. I915_WRITE(SDEIER, hotplug_mask);
  1556. POSTING_READ(SDEIER);
  1557. ironlake_enable_pch_hotplug(dev);
  1558. if (IS_IRONLAKE_M(dev)) {
  1559. /* Clear & enable PCU event interrupts */
  1560. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1561. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1562. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1563. }
  1564. return 0;
  1565. }
  1566. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1567. {
  1568. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1569. /* enable kind of interrupts always enabled */
  1570. u32 display_mask =
  1571. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1572. DE_PLANEC_FLIP_DONE_IVB |
  1573. DE_PLANEB_FLIP_DONE_IVB |
  1574. DE_PLANEA_FLIP_DONE_IVB;
  1575. u32 render_irqs;
  1576. u32 hotplug_mask;
  1577. dev_priv->irq_mask = ~display_mask;
  1578. /* should always can generate irq */
  1579. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1580. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1581. I915_WRITE(DEIER,
  1582. display_mask |
  1583. DE_PIPEC_VBLANK_IVB |
  1584. DE_PIPEB_VBLANK_IVB |
  1585. DE_PIPEA_VBLANK_IVB);
  1586. POSTING_READ(DEIER);
  1587. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1588. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1589. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1590. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1591. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1592. I915_WRITE(GTIER, render_irqs);
  1593. POSTING_READ(GTIER);
  1594. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1595. SDE_PORTB_HOTPLUG_CPT |
  1596. SDE_PORTC_HOTPLUG_CPT |
  1597. SDE_PORTD_HOTPLUG_CPT);
  1598. dev_priv->pch_irq_mask = ~hotplug_mask;
  1599. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1600. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1601. I915_WRITE(SDEIER, hotplug_mask);
  1602. POSTING_READ(SDEIER);
  1603. ironlake_enable_pch_hotplug(dev);
  1604. return 0;
  1605. }
  1606. static int valleyview_irq_postinstall(struct drm_device *dev)
  1607. {
  1608. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1609. u32 enable_mask;
  1610. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1611. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1612. u16 msid;
  1613. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1614. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1615. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1616. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1617. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1618. /*
  1619. *Leave vblank interrupts masked initially. enable/disable will
  1620. * toggle them based on usage.
  1621. */
  1622. dev_priv->irq_mask = (~enable_mask) |
  1623. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1624. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1625. dev_priv->pipestat[0] = 0;
  1626. dev_priv->pipestat[1] = 0;
  1627. /* Hack for broken MSIs on VLV */
  1628. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1629. pci_read_config_word(dev->pdev, 0x98, &msid);
  1630. msid &= 0xff; /* mask out delivery bits */
  1631. msid |= (1<<14);
  1632. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1633. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1634. I915_WRITE(VLV_IER, enable_mask);
  1635. I915_WRITE(VLV_IIR, 0xffffffff);
  1636. I915_WRITE(PIPESTAT(0), 0xffff);
  1637. I915_WRITE(PIPESTAT(1), 0xffff);
  1638. POSTING_READ(VLV_IER);
  1639. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1640. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1641. I915_WRITE(VLV_IIR, 0xffffffff);
  1642. I915_WRITE(VLV_IIR, 0xffffffff);
  1643. dev_priv->gt_irq_mask = ~0;
  1644. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1645. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1646. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1647. I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1648. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1649. GT_GEN6_BLT_USER_INTERRUPT |
  1650. GT_GEN6_BSD_USER_INTERRUPT |
  1651. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1652. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1653. GT_PIPE_NOTIFY |
  1654. GT_RENDER_CS_ERROR_INTERRUPT |
  1655. GT_SYNC_STATUS |
  1656. GT_USER_INTERRUPT);
  1657. POSTING_READ(GTIER);
  1658. /* ack & enable invalid PTE error interrupts */
  1659. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1660. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1661. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1662. #endif
  1663. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1664. #if 0 /* FIXME: check register definitions; some have moved */
  1665. /* Note HDMI and DP share bits */
  1666. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1667. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1668. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1669. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1670. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1671. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1672. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1673. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1674. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1675. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1676. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1677. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1678. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1679. }
  1680. #endif
  1681. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1682. return 0;
  1683. }
  1684. static void valleyview_irq_uninstall(struct drm_device *dev)
  1685. {
  1686. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1687. int pipe;
  1688. if (!dev_priv)
  1689. return;
  1690. for_each_pipe(pipe)
  1691. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1692. I915_WRITE(HWSTAM, 0xffffffff);
  1693. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1694. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1695. for_each_pipe(pipe)
  1696. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1697. I915_WRITE(VLV_IIR, 0xffffffff);
  1698. I915_WRITE(VLV_IMR, 0xffffffff);
  1699. I915_WRITE(VLV_IER, 0x0);
  1700. POSTING_READ(VLV_IER);
  1701. }
  1702. static void ironlake_irq_uninstall(struct drm_device *dev)
  1703. {
  1704. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1705. if (!dev_priv)
  1706. return;
  1707. I915_WRITE(HWSTAM, 0xffffffff);
  1708. I915_WRITE(DEIMR, 0xffffffff);
  1709. I915_WRITE(DEIER, 0x0);
  1710. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1711. I915_WRITE(GTIMR, 0xffffffff);
  1712. I915_WRITE(GTIER, 0x0);
  1713. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1714. I915_WRITE(SDEIMR, 0xffffffff);
  1715. I915_WRITE(SDEIER, 0x0);
  1716. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1717. }
  1718. static void i8xx_irq_preinstall(struct drm_device * dev)
  1719. {
  1720. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1721. int pipe;
  1722. atomic_set(&dev_priv->irq_received, 0);
  1723. for_each_pipe(pipe)
  1724. I915_WRITE(PIPESTAT(pipe), 0);
  1725. I915_WRITE16(IMR, 0xffff);
  1726. I915_WRITE16(IER, 0x0);
  1727. POSTING_READ16(IER);
  1728. }
  1729. static int i8xx_irq_postinstall(struct drm_device *dev)
  1730. {
  1731. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1732. dev_priv->pipestat[0] = 0;
  1733. dev_priv->pipestat[1] = 0;
  1734. I915_WRITE16(EMR,
  1735. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1736. /* Unmask the interrupts that we always want on. */
  1737. dev_priv->irq_mask =
  1738. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1739. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1740. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1741. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1742. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1743. I915_WRITE16(IMR, dev_priv->irq_mask);
  1744. I915_WRITE16(IER,
  1745. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1746. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1747. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1748. I915_USER_INTERRUPT);
  1749. POSTING_READ16(IER);
  1750. return 0;
  1751. }
  1752. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1753. {
  1754. struct drm_device *dev = (struct drm_device *) arg;
  1755. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1756. u16 iir, new_iir;
  1757. u32 pipe_stats[2];
  1758. unsigned long irqflags;
  1759. int irq_received;
  1760. int pipe;
  1761. u16 flip_mask =
  1762. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1763. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1764. atomic_inc(&dev_priv->irq_received);
  1765. iir = I915_READ16(IIR);
  1766. if (iir == 0)
  1767. return IRQ_NONE;
  1768. while (iir & ~flip_mask) {
  1769. /* Can't rely on pipestat interrupt bit in iir as it might
  1770. * have been cleared after the pipestat interrupt was received.
  1771. * It doesn't set the bit in iir again, but it still produces
  1772. * interrupts (for non-MSI).
  1773. */
  1774. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1775. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1776. i915_handle_error(dev, false);
  1777. for_each_pipe(pipe) {
  1778. int reg = PIPESTAT(pipe);
  1779. pipe_stats[pipe] = I915_READ(reg);
  1780. /*
  1781. * Clear the PIPE*STAT regs before the IIR
  1782. */
  1783. if (pipe_stats[pipe] & 0x8000ffff) {
  1784. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1785. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1786. pipe_name(pipe));
  1787. I915_WRITE(reg, pipe_stats[pipe]);
  1788. irq_received = 1;
  1789. }
  1790. }
  1791. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1792. I915_WRITE16(IIR, iir & ~flip_mask);
  1793. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1794. i915_update_dri1_breadcrumb(dev);
  1795. if (iir & I915_USER_INTERRUPT)
  1796. notify_ring(dev, &dev_priv->ring[RCS]);
  1797. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1798. drm_handle_vblank(dev, 0)) {
  1799. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1800. intel_prepare_page_flip(dev, 0);
  1801. intel_finish_page_flip(dev, 0);
  1802. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1803. }
  1804. }
  1805. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1806. drm_handle_vblank(dev, 1)) {
  1807. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1808. intel_prepare_page_flip(dev, 1);
  1809. intel_finish_page_flip(dev, 1);
  1810. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1811. }
  1812. }
  1813. iir = new_iir;
  1814. }
  1815. return IRQ_HANDLED;
  1816. }
  1817. static void i8xx_irq_uninstall(struct drm_device * dev)
  1818. {
  1819. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1820. int pipe;
  1821. for_each_pipe(pipe) {
  1822. /* Clear enable bits; then clear status bits */
  1823. I915_WRITE(PIPESTAT(pipe), 0);
  1824. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1825. }
  1826. I915_WRITE16(IMR, 0xffff);
  1827. I915_WRITE16(IER, 0x0);
  1828. I915_WRITE16(IIR, I915_READ16(IIR));
  1829. }
  1830. static void i915_irq_preinstall(struct drm_device * dev)
  1831. {
  1832. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1833. int pipe;
  1834. atomic_set(&dev_priv->irq_received, 0);
  1835. if (I915_HAS_HOTPLUG(dev)) {
  1836. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1837. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1838. }
  1839. I915_WRITE16(HWSTAM, 0xeffe);
  1840. for_each_pipe(pipe)
  1841. I915_WRITE(PIPESTAT(pipe), 0);
  1842. I915_WRITE(IMR, 0xffffffff);
  1843. I915_WRITE(IER, 0x0);
  1844. POSTING_READ(IER);
  1845. }
  1846. static int i915_irq_postinstall(struct drm_device *dev)
  1847. {
  1848. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1849. u32 enable_mask;
  1850. dev_priv->pipestat[0] = 0;
  1851. dev_priv->pipestat[1] = 0;
  1852. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1853. /* Unmask the interrupts that we always want on. */
  1854. dev_priv->irq_mask =
  1855. ~(I915_ASLE_INTERRUPT |
  1856. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1857. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1858. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1859. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1860. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1861. enable_mask =
  1862. I915_ASLE_INTERRUPT |
  1863. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1864. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1865. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1866. I915_USER_INTERRUPT;
  1867. if (I915_HAS_HOTPLUG(dev)) {
  1868. /* Enable in IER... */
  1869. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1870. /* and unmask in IMR */
  1871. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1872. }
  1873. I915_WRITE(IMR, dev_priv->irq_mask);
  1874. I915_WRITE(IER, enable_mask);
  1875. POSTING_READ(IER);
  1876. if (I915_HAS_HOTPLUG(dev)) {
  1877. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1878. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1879. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1880. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1881. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1882. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1883. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1884. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1885. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1886. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1887. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1888. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1889. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1890. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1891. }
  1892. /* Ignore TV since it's buggy */
  1893. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1894. }
  1895. intel_opregion_enable_asle(dev);
  1896. return 0;
  1897. }
  1898. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1899. {
  1900. struct drm_device *dev = (struct drm_device *) arg;
  1901. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1902. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1903. unsigned long irqflags;
  1904. u32 flip_mask =
  1905. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1906. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1907. u32 flip[2] = {
  1908. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1909. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1910. };
  1911. int pipe, ret = IRQ_NONE;
  1912. atomic_inc(&dev_priv->irq_received);
  1913. iir = I915_READ(IIR);
  1914. do {
  1915. bool irq_received = (iir & ~flip_mask) != 0;
  1916. bool blc_event = false;
  1917. /* Can't rely on pipestat interrupt bit in iir as it might
  1918. * have been cleared after the pipestat interrupt was received.
  1919. * It doesn't set the bit in iir again, but it still produces
  1920. * interrupts (for non-MSI).
  1921. */
  1922. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1923. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1924. i915_handle_error(dev, false);
  1925. for_each_pipe(pipe) {
  1926. int reg = PIPESTAT(pipe);
  1927. pipe_stats[pipe] = I915_READ(reg);
  1928. /* Clear the PIPE*STAT regs before the IIR */
  1929. if (pipe_stats[pipe] & 0x8000ffff) {
  1930. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1931. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1932. pipe_name(pipe));
  1933. I915_WRITE(reg, pipe_stats[pipe]);
  1934. irq_received = true;
  1935. }
  1936. }
  1937. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1938. if (!irq_received)
  1939. break;
  1940. /* Consume port. Then clear IIR or we'll miss events */
  1941. if ((I915_HAS_HOTPLUG(dev)) &&
  1942. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1943. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1944. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1945. hotplug_status);
  1946. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1947. queue_work(dev_priv->wq,
  1948. &dev_priv->hotplug_work);
  1949. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1950. POSTING_READ(PORT_HOTPLUG_STAT);
  1951. }
  1952. I915_WRITE(IIR, iir & ~flip_mask);
  1953. new_iir = I915_READ(IIR); /* Flush posted writes */
  1954. if (iir & I915_USER_INTERRUPT)
  1955. notify_ring(dev, &dev_priv->ring[RCS]);
  1956. for_each_pipe(pipe) {
  1957. int plane = pipe;
  1958. if (IS_MOBILE(dev))
  1959. plane = !plane;
  1960. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1961. drm_handle_vblank(dev, pipe)) {
  1962. if (iir & flip[plane]) {
  1963. intel_prepare_page_flip(dev, plane);
  1964. intel_finish_page_flip(dev, pipe);
  1965. flip_mask &= ~flip[plane];
  1966. }
  1967. }
  1968. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1969. blc_event = true;
  1970. }
  1971. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1972. intel_opregion_asle_intr(dev);
  1973. /* With MSI, interrupts are only generated when iir
  1974. * transitions from zero to nonzero. If another bit got
  1975. * set while we were handling the existing iir bits, then
  1976. * we would never get another interrupt.
  1977. *
  1978. * This is fine on non-MSI as well, as if we hit this path
  1979. * we avoid exiting the interrupt handler only to generate
  1980. * another one.
  1981. *
  1982. * Note that for MSI this could cause a stray interrupt report
  1983. * if an interrupt landed in the time between writing IIR and
  1984. * the posting read. This should be rare enough to never
  1985. * trigger the 99% of 100,000 interrupts test for disabling
  1986. * stray interrupts.
  1987. */
  1988. ret = IRQ_HANDLED;
  1989. iir = new_iir;
  1990. } while (iir & ~flip_mask);
  1991. i915_update_dri1_breadcrumb(dev);
  1992. return ret;
  1993. }
  1994. static void i915_irq_uninstall(struct drm_device * dev)
  1995. {
  1996. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1997. int pipe;
  1998. if (I915_HAS_HOTPLUG(dev)) {
  1999. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2000. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2001. }
  2002. I915_WRITE16(HWSTAM, 0xffff);
  2003. for_each_pipe(pipe) {
  2004. /* Clear enable bits; then clear status bits */
  2005. I915_WRITE(PIPESTAT(pipe), 0);
  2006. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2007. }
  2008. I915_WRITE(IMR, 0xffffffff);
  2009. I915_WRITE(IER, 0x0);
  2010. I915_WRITE(IIR, I915_READ(IIR));
  2011. }
  2012. static void i965_irq_preinstall(struct drm_device * dev)
  2013. {
  2014. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2015. int pipe;
  2016. atomic_set(&dev_priv->irq_received, 0);
  2017. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2018. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2019. I915_WRITE(HWSTAM, 0xeffe);
  2020. for_each_pipe(pipe)
  2021. I915_WRITE(PIPESTAT(pipe), 0);
  2022. I915_WRITE(IMR, 0xffffffff);
  2023. I915_WRITE(IER, 0x0);
  2024. POSTING_READ(IER);
  2025. }
  2026. static int i965_irq_postinstall(struct drm_device *dev)
  2027. {
  2028. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2029. u32 hotplug_en;
  2030. u32 enable_mask;
  2031. u32 error_mask;
  2032. /* Unmask the interrupts that we always want on. */
  2033. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2034. I915_DISPLAY_PORT_INTERRUPT |
  2035. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2036. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2037. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2038. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2039. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2040. enable_mask = ~dev_priv->irq_mask;
  2041. enable_mask |= I915_USER_INTERRUPT;
  2042. if (IS_G4X(dev))
  2043. enable_mask |= I915_BSD_USER_INTERRUPT;
  2044. dev_priv->pipestat[0] = 0;
  2045. dev_priv->pipestat[1] = 0;
  2046. /*
  2047. * Enable some error detection, note the instruction error mask
  2048. * bit is reserved, so we leave it masked.
  2049. */
  2050. if (IS_G4X(dev)) {
  2051. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2052. GM45_ERROR_MEM_PRIV |
  2053. GM45_ERROR_CP_PRIV |
  2054. I915_ERROR_MEMORY_REFRESH);
  2055. } else {
  2056. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2057. I915_ERROR_MEMORY_REFRESH);
  2058. }
  2059. I915_WRITE(EMR, error_mask);
  2060. I915_WRITE(IMR, dev_priv->irq_mask);
  2061. I915_WRITE(IER, enable_mask);
  2062. POSTING_READ(IER);
  2063. /* Note HDMI and DP share hotplug bits */
  2064. hotplug_en = 0;
  2065. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  2066. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  2067. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  2068. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  2069. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  2070. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  2071. if (IS_G4X(dev)) {
  2072. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2073. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2074. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2075. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2076. } else {
  2077. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2078. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2079. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2080. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2081. }
  2082. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2083. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2084. /* Programming the CRT detection parameters tends
  2085. to generate a spurious hotplug event about three
  2086. seconds later. So just do it once.
  2087. */
  2088. if (IS_G4X(dev))
  2089. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2090. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2091. }
  2092. /* Ignore TV since it's buggy */
  2093. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2094. intel_opregion_enable_asle(dev);
  2095. return 0;
  2096. }
  2097. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2098. {
  2099. struct drm_device *dev = (struct drm_device *) arg;
  2100. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2101. u32 iir, new_iir;
  2102. u32 pipe_stats[I915_MAX_PIPES];
  2103. unsigned long irqflags;
  2104. int irq_received;
  2105. int ret = IRQ_NONE, pipe;
  2106. atomic_inc(&dev_priv->irq_received);
  2107. iir = I915_READ(IIR);
  2108. for (;;) {
  2109. bool blc_event = false;
  2110. irq_received = iir != 0;
  2111. /* Can't rely on pipestat interrupt bit in iir as it might
  2112. * have been cleared after the pipestat interrupt was received.
  2113. * It doesn't set the bit in iir again, but it still produces
  2114. * interrupts (for non-MSI).
  2115. */
  2116. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2117. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2118. i915_handle_error(dev, false);
  2119. for_each_pipe(pipe) {
  2120. int reg = PIPESTAT(pipe);
  2121. pipe_stats[pipe] = I915_READ(reg);
  2122. /*
  2123. * Clear the PIPE*STAT regs before the IIR
  2124. */
  2125. if (pipe_stats[pipe] & 0x8000ffff) {
  2126. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2127. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2128. pipe_name(pipe));
  2129. I915_WRITE(reg, pipe_stats[pipe]);
  2130. irq_received = 1;
  2131. }
  2132. }
  2133. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2134. if (!irq_received)
  2135. break;
  2136. ret = IRQ_HANDLED;
  2137. /* Consume port. Then clear IIR or we'll miss events */
  2138. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2139. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2140. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2141. hotplug_status);
  2142. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2143. queue_work(dev_priv->wq,
  2144. &dev_priv->hotplug_work);
  2145. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2146. I915_READ(PORT_HOTPLUG_STAT);
  2147. }
  2148. I915_WRITE(IIR, iir);
  2149. new_iir = I915_READ(IIR); /* Flush posted writes */
  2150. if (iir & I915_USER_INTERRUPT)
  2151. notify_ring(dev, &dev_priv->ring[RCS]);
  2152. if (iir & I915_BSD_USER_INTERRUPT)
  2153. notify_ring(dev, &dev_priv->ring[VCS]);
  2154. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2155. intel_prepare_page_flip(dev, 0);
  2156. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2157. intel_prepare_page_flip(dev, 1);
  2158. for_each_pipe(pipe) {
  2159. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2160. drm_handle_vblank(dev, pipe)) {
  2161. i915_pageflip_stall_check(dev, pipe);
  2162. intel_finish_page_flip(dev, pipe);
  2163. }
  2164. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2165. blc_event = true;
  2166. }
  2167. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2168. intel_opregion_asle_intr(dev);
  2169. /* With MSI, interrupts are only generated when iir
  2170. * transitions from zero to nonzero. If another bit got
  2171. * set while we were handling the existing iir bits, then
  2172. * we would never get another interrupt.
  2173. *
  2174. * This is fine on non-MSI as well, as if we hit this path
  2175. * we avoid exiting the interrupt handler only to generate
  2176. * another one.
  2177. *
  2178. * Note that for MSI this could cause a stray interrupt report
  2179. * if an interrupt landed in the time between writing IIR and
  2180. * the posting read. This should be rare enough to never
  2181. * trigger the 99% of 100,000 interrupts test for disabling
  2182. * stray interrupts.
  2183. */
  2184. iir = new_iir;
  2185. }
  2186. i915_update_dri1_breadcrumb(dev);
  2187. return ret;
  2188. }
  2189. static void i965_irq_uninstall(struct drm_device * dev)
  2190. {
  2191. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2192. int pipe;
  2193. if (!dev_priv)
  2194. return;
  2195. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2196. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2197. I915_WRITE(HWSTAM, 0xffffffff);
  2198. for_each_pipe(pipe)
  2199. I915_WRITE(PIPESTAT(pipe), 0);
  2200. I915_WRITE(IMR, 0xffffffff);
  2201. I915_WRITE(IER, 0x0);
  2202. for_each_pipe(pipe)
  2203. I915_WRITE(PIPESTAT(pipe),
  2204. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2205. I915_WRITE(IIR, I915_READ(IIR));
  2206. }
  2207. void intel_irq_init(struct drm_device *dev)
  2208. {
  2209. struct drm_i915_private *dev_priv = dev->dev_private;
  2210. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2211. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2212. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2213. INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
  2214. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2215. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2216. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2217. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2218. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2219. }
  2220. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2221. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2222. else
  2223. dev->driver->get_vblank_timestamp = NULL;
  2224. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2225. if (IS_VALLEYVIEW(dev)) {
  2226. dev->driver->irq_handler = valleyview_irq_handler;
  2227. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2228. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2229. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2230. dev->driver->enable_vblank = valleyview_enable_vblank;
  2231. dev->driver->disable_vblank = valleyview_disable_vblank;
  2232. } else if (IS_IVYBRIDGE(dev)) {
  2233. /* Share pre & uninstall handlers with ILK/SNB */
  2234. dev->driver->irq_handler = ivybridge_irq_handler;
  2235. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2236. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2237. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2238. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2239. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2240. } else if (IS_HASWELL(dev)) {
  2241. /* Share interrupts handling with IVB */
  2242. dev->driver->irq_handler = ivybridge_irq_handler;
  2243. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2244. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2245. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2246. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2247. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2248. } else if (HAS_PCH_SPLIT(dev)) {
  2249. dev->driver->irq_handler = ironlake_irq_handler;
  2250. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2251. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2252. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2253. dev->driver->enable_vblank = ironlake_enable_vblank;
  2254. dev->driver->disable_vblank = ironlake_disable_vblank;
  2255. } else {
  2256. if (INTEL_INFO(dev)->gen == 2) {
  2257. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2258. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2259. dev->driver->irq_handler = i8xx_irq_handler;
  2260. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2261. } else if (INTEL_INFO(dev)->gen == 3) {
  2262. dev->driver->irq_preinstall = i915_irq_preinstall;
  2263. dev->driver->irq_postinstall = i915_irq_postinstall;
  2264. dev->driver->irq_uninstall = i915_irq_uninstall;
  2265. dev->driver->irq_handler = i915_irq_handler;
  2266. } else {
  2267. dev->driver->irq_preinstall = i965_irq_preinstall;
  2268. dev->driver->irq_postinstall = i965_irq_postinstall;
  2269. dev->driver->irq_uninstall = i965_irq_uninstall;
  2270. dev->driver->irq_handler = i965_irq_handler;
  2271. }
  2272. dev->driver->enable_vblank = i915_enable_vblank;
  2273. dev->driver->disable_vblank = i915_disable_vblank;
  2274. }
  2275. }