i915_gem_tiling.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include <linux/string.h>
  28. #include <linux/bitops.h>
  29. #include <drm/drmP.h>
  30. #include <drm/i915_drm.h>
  31. #include "i915_drv.h"
  32. /** @file i915_gem_tiling.c
  33. *
  34. * Support for managing tiling state of buffer objects.
  35. *
  36. * The idea behind tiling is to increase cache hit rates by rearranging
  37. * pixel data so that a group of pixel accesses are in the same cacheline.
  38. * Performance improvement from doing this on the back/depth buffer are on
  39. * the order of 30%.
  40. *
  41. * Intel architectures make this somewhat more complicated, though, by
  42. * adjustments made to addressing of data when the memory is in interleaved
  43. * mode (matched pairs of DIMMS) to improve memory bandwidth.
  44. * For interleaved memory, the CPU sends every sequential 64 bytes
  45. * to an alternate memory channel so it can get the bandwidth from both.
  46. *
  47. * The GPU also rearranges its accesses for increased bandwidth to interleaved
  48. * memory, and it matches what the CPU does for non-tiled. However, when tiled
  49. * it does it a little differently, since one walks addresses not just in the
  50. * X direction but also Y. So, along with alternating channels when bit
  51. * 6 of the address flips, it also alternates when other bits flip -- Bits 9
  52. * (every 512 bytes, an X tile scanline) and 10 (every two X tile scanlines)
  53. * are common to both the 915 and 965-class hardware.
  54. *
  55. * The CPU also sometimes XORs in higher bits as well, to improve
  56. * bandwidth doing strided access like we do so frequently in graphics. This
  57. * is called "Channel XOR Randomization" in the MCH documentation. The result
  58. * is that the CPU is XORing in either bit 11 or bit 17 to bit 6 of its address
  59. * decode.
  60. *
  61. * All of this bit 6 XORing has an effect on our memory management,
  62. * as we need to make sure that the 3d driver can correctly address object
  63. * contents.
  64. *
  65. * If we don't have interleaved memory, all tiling is safe and no swizzling is
  66. * required.
  67. *
  68. * When bit 17 is XORed in, we simply refuse to tile at all. Bit
  69. * 17 is not just a page offset, so as we page an objet out and back in,
  70. * individual pages in it will have different bit 17 addresses, resulting in
  71. * each 64 bytes being swapped with its neighbor!
  72. *
  73. * Otherwise, if interleaved, we have to tell the 3d driver what the address
  74. * swizzling it needs to do is, since it's writing with the CPU to the pages
  75. * (bit 6 and potentially bit 11 XORed in), and the GPU is reading from the
  76. * pages (bit 6, 9, and 10 XORed in), resulting in a cumulative bit swizzling
  77. * required by the CPU of XORing in bit 6, 9, 10, and potentially 11, in order
  78. * to match what the GPU expects.
  79. */
  80. /**
  81. * Detects bit 6 swizzling of address lookup between IGD access and CPU
  82. * access through main memory.
  83. */
  84. void
  85. i915_gem_detect_bit_6_swizzle(struct drm_device *dev)
  86. {
  87. drm_i915_private_t *dev_priv = dev->dev_private;
  88. uint32_t swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  89. uint32_t swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  90. if (IS_VALLEYVIEW(dev)) {
  91. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  92. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  93. } else if (INTEL_INFO(dev)->gen >= 6) {
  94. uint32_t dimm_c0, dimm_c1;
  95. dimm_c0 = I915_READ(MAD_DIMM_C0);
  96. dimm_c1 = I915_READ(MAD_DIMM_C1);
  97. dimm_c0 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
  98. dimm_c1 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
  99. /* Enable swizzling when the channels are populated with
  100. * identically sized dimms. We don't need to check the 3rd
  101. * channel because no cpu with gpu attached ships in that
  102. * configuration. Also, swizzling only makes sense for 2
  103. * channels anyway. */
  104. if (dimm_c0 == dimm_c1) {
  105. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  106. swizzle_y = I915_BIT_6_SWIZZLE_9;
  107. } else {
  108. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  109. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  110. }
  111. } else if (IS_GEN5(dev)) {
  112. /* On Ironlake whatever DRAM config, GPU always do
  113. * same swizzling setup.
  114. */
  115. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  116. swizzle_y = I915_BIT_6_SWIZZLE_9;
  117. } else if (IS_GEN2(dev)) {
  118. /* As far as we know, the 865 doesn't have these bit 6
  119. * swizzling issues.
  120. */
  121. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  122. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  123. } else if (IS_MOBILE(dev) || (IS_GEN3(dev) && !IS_G33(dev))) {
  124. uint32_t dcc;
  125. /* On 9xx chipsets, channel interleave by the CPU is
  126. * determined by DCC. For single-channel, neither the CPU
  127. * nor the GPU do swizzling. For dual channel interleaved,
  128. * the GPU's interleave is bit 9 and 10 for X tiled, and bit
  129. * 9 for Y tiled. The CPU's interleave is independent, and
  130. * can be based on either bit 11 (haven't seen this yet) or
  131. * bit 17 (common).
  132. */
  133. dcc = I915_READ(DCC);
  134. switch (dcc & DCC_ADDRESSING_MODE_MASK) {
  135. case DCC_ADDRESSING_MODE_SINGLE_CHANNEL:
  136. case DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC:
  137. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  138. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  139. break;
  140. case DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED:
  141. if (dcc & DCC_CHANNEL_XOR_DISABLE) {
  142. /* This is the base swizzling by the GPU for
  143. * tiled buffers.
  144. */
  145. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  146. swizzle_y = I915_BIT_6_SWIZZLE_9;
  147. } else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) {
  148. /* Bit 11 swizzling by the CPU in addition. */
  149. swizzle_x = I915_BIT_6_SWIZZLE_9_10_11;
  150. swizzle_y = I915_BIT_6_SWIZZLE_9_11;
  151. } else {
  152. /* Bit 17 swizzling by the CPU in addition. */
  153. swizzle_x = I915_BIT_6_SWIZZLE_9_10_17;
  154. swizzle_y = I915_BIT_6_SWIZZLE_9_17;
  155. }
  156. break;
  157. }
  158. if (dcc == 0xffffffff) {
  159. DRM_ERROR("Couldn't read from MCHBAR. "
  160. "Disabling tiling.\n");
  161. swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
  162. swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
  163. }
  164. } else {
  165. /* The 965, G33, and newer, have a very flexible memory
  166. * configuration. It will enable dual-channel mode
  167. * (interleaving) on as much memory as it can, and the GPU
  168. * will additionally sometimes enable different bit 6
  169. * swizzling for tiled objects from the CPU.
  170. *
  171. * Here's what I found on the G965:
  172. * slot fill memory size swizzling
  173. * 0A 0B 1A 1B 1-ch 2-ch
  174. * 512 0 0 0 512 0 O
  175. * 512 0 512 0 16 1008 X
  176. * 512 0 0 512 16 1008 X
  177. * 0 512 0 512 16 1008 X
  178. * 1024 1024 1024 0 2048 1024 O
  179. *
  180. * We could probably detect this based on either the DRB
  181. * matching, which was the case for the swizzling required in
  182. * the table above, or from the 1-ch value being less than
  183. * the minimum size of a rank.
  184. */
  185. if (I915_READ16(C0DRB3) != I915_READ16(C1DRB3)) {
  186. swizzle_x = I915_BIT_6_SWIZZLE_NONE;
  187. swizzle_y = I915_BIT_6_SWIZZLE_NONE;
  188. } else {
  189. swizzle_x = I915_BIT_6_SWIZZLE_9_10;
  190. swizzle_y = I915_BIT_6_SWIZZLE_9;
  191. }
  192. }
  193. dev_priv->mm.bit_6_swizzle_x = swizzle_x;
  194. dev_priv->mm.bit_6_swizzle_y = swizzle_y;
  195. }
  196. /* Check pitch constriants for all chips & tiling formats */
  197. static bool
  198. i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
  199. {
  200. int tile_width;
  201. /* Linear is always fine */
  202. if (tiling_mode == I915_TILING_NONE)
  203. return true;
  204. if (IS_GEN2(dev) ||
  205. (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
  206. tile_width = 128;
  207. else
  208. tile_width = 512;
  209. /* check maximum stride & object size */
  210. if (INTEL_INFO(dev)->gen >= 4) {
  211. /* i965 stores the end address of the gtt mapping in the fence
  212. * reg, so dont bother to check the size */
  213. if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
  214. return false;
  215. } else {
  216. if (stride > 8192)
  217. return false;
  218. if (IS_GEN3(dev)) {
  219. if (size > I830_FENCE_MAX_SIZE_VAL << 20)
  220. return false;
  221. } else {
  222. if (size > I830_FENCE_MAX_SIZE_VAL << 19)
  223. return false;
  224. }
  225. }
  226. /* 965+ just needs multiples of tile width */
  227. if (INTEL_INFO(dev)->gen >= 4) {
  228. if (stride & (tile_width - 1))
  229. return false;
  230. return true;
  231. }
  232. /* Pre-965 needs power of two tile widths */
  233. if (stride < tile_width)
  234. return false;
  235. if (stride & (stride - 1))
  236. return false;
  237. return true;
  238. }
  239. /* Is the current GTT allocation valid for the change in tiling? */
  240. static bool
  241. i915_gem_object_fence_ok(struct drm_i915_gem_object *obj, int tiling_mode)
  242. {
  243. u32 size;
  244. if (tiling_mode == I915_TILING_NONE)
  245. return true;
  246. if (INTEL_INFO(obj->base.dev)->gen >= 4)
  247. return true;
  248. if (INTEL_INFO(obj->base.dev)->gen == 3) {
  249. if (obj->gtt_offset & ~I915_FENCE_START_MASK)
  250. return false;
  251. } else {
  252. if (obj->gtt_offset & ~I830_FENCE_START_MASK)
  253. return false;
  254. }
  255. /*
  256. * Previous chips need to be aligned to the size of the smallest
  257. * fence register that can contain the object.
  258. */
  259. if (INTEL_INFO(obj->base.dev)->gen == 3)
  260. size = 1024*1024;
  261. else
  262. size = 512*1024;
  263. while (size < obj->base.size)
  264. size <<= 1;
  265. if (obj->gtt_space->size != size)
  266. return false;
  267. if (obj->gtt_offset & (size - 1))
  268. return false;
  269. return true;
  270. }
  271. /**
  272. * Sets the tiling mode of an object, returning the required swizzling of
  273. * bit 6 of addresses in the object.
  274. */
  275. int
  276. i915_gem_set_tiling(struct drm_device *dev, void *data,
  277. struct drm_file *file)
  278. {
  279. struct drm_i915_gem_set_tiling *args = data;
  280. drm_i915_private_t *dev_priv = dev->dev_private;
  281. struct drm_i915_gem_object *obj;
  282. int ret = 0;
  283. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  284. if (&obj->base == NULL)
  285. return -ENOENT;
  286. if (!i915_tiling_ok(dev,
  287. args->stride, obj->base.size, args->tiling_mode)) {
  288. drm_gem_object_unreference_unlocked(&obj->base);
  289. return -EINVAL;
  290. }
  291. if (obj->pin_count) {
  292. drm_gem_object_unreference_unlocked(&obj->base);
  293. return -EBUSY;
  294. }
  295. if (args->tiling_mode == I915_TILING_NONE) {
  296. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  297. args->stride = 0;
  298. } else {
  299. if (args->tiling_mode == I915_TILING_X)
  300. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
  301. else
  302. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
  303. /* Hide bit 17 swizzling from the user. This prevents old Mesa
  304. * from aborting the application on sw fallbacks to bit 17,
  305. * and we use the pread/pwrite bit17 paths to swizzle for it.
  306. * If there was a user that was relying on the swizzle
  307. * information for drm_intel_bo_map()ed reads/writes this would
  308. * break it, but we don't have any of those.
  309. */
  310. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
  311. args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
  312. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
  313. args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
  314. /* If we can't handle the swizzling, make it untiled. */
  315. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
  316. args->tiling_mode = I915_TILING_NONE;
  317. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  318. args->stride = 0;
  319. }
  320. }
  321. mutex_lock(&dev->struct_mutex);
  322. if (args->tiling_mode != obj->tiling_mode ||
  323. args->stride != obj->stride) {
  324. /* We need to rebind the object if its current allocation
  325. * no longer meets the alignment restrictions for its new
  326. * tiling mode. Otherwise we can just leave it alone, but
  327. * need to ensure that any fence register is updated before
  328. * the next fenced (either through the GTT or by the BLT unit
  329. * on older GPUs) access.
  330. *
  331. * After updating the tiling parameters, we then flag whether
  332. * we need to update an associated fence register. Note this
  333. * has to also include the unfenced register the GPU uses
  334. * whilst executing a fenced command for an untiled object.
  335. */
  336. obj->map_and_fenceable =
  337. obj->gtt_space == NULL ||
  338. (obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end &&
  339. i915_gem_object_fence_ok(obj, args->tiling_mode));
  340. /* Rebind if we need a change of alignment */
  341. if (!obj->map_and_fenceable) {
  342. u32 unfenced_alignment =
  343. i915_gem_get_unfenced_gtt_alignment(dev,
  344. obj->base.size,
  345. args->tiling_mode);
  346. if (obj->gtt_offset & (unfenced_alignment - 1))
  347. ret = i915_gem_object_unbind(obj);
  348. }
  349. if (ret == 0) {
  350. obj->fence_dirty =
  351. obj->fenced_gpu_access ||
  352. obj->fence_reg != I915_FENCE_REG_NONE;
  353. obj->tiling_mode = args->tiling_mode;
  354. obj->stride = args->stride;
  355. /* Force the fence to be reacquired for GTT access */
  356. i915_gem_release_mmap(obj);
  357. }
  358. }
  359. /* we have to maintain this existing ABI... */
  360. args->stride = obj->stride;
  361. args->tiling_mode = obj->tiling_mode;
  362. drm_gem_object_unreference(&obj->base);
  363. mutex_unlock(&dev->struct_mutex);
  364. return ret;
  365. }
  366. /**
  367. * Returns the current tiling mode and required bit 6 swizzling for the object.
  368. */
  369. int
  370. i915_gem_get_tiling(struct drm_device *dev, void *data,
  371. struct drm_file *file)
  372. {
  373. struct drm_i915_gem_get_tiling *args = data;
  374. drm_i915_private_t *dev_priv = dev->dev_private;
  375. struct drm_i915_gem_object *obj;
  376. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  377. if (&obj->base == NULL)
  378. return -ENOENT;
  379. mutex_lock(&dev->struct_mutex);
  380. args->tiling_mode = obj->tiling_mode;
  381. switch (obj->tiling_mode) {
  382. case I915_TILING_X:
  383. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
  384. break;
  385. case I915_TILING_Y:
  386. args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
  387. break;
  388. case I915_TILING_NONE:
  389. args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
  390. break;
  391. default:
  392. DRM_ERROR("unknown tiling mode\n");
  393. }
  394. /* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */
  395. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
  396. args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
  397. if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
  398. args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
  399. drm_gem_object_unreference(&obj->base);
  400. mutex_unlock(&dev->struct_mutex);
  401. return 0;
  402. }
  403. /**
  404. * Swap every 64 bytes of this page around, to account for it having a new
  405. * bit 17 of its physical address and therefore being interpreted differently
  406. * by the GPU.
  407. */
  408. static void
  409. i915_gem_swizzle_page(struct page *page)
  410. {
  411. char temp[64];
  412. char *vaddr;
  413. int i;
  414. vaddr = kmap(page);
  415. for (i = 0; i < PAGE_SIZE; i += 128) {
  416. memcpy(temp, &vaddr[i], 64);
  417. memcpy(&vaddr[i], &vaddr[i + 64], 64);
  418. memcpy(&vaddr[i + 64], temp, 64);
  419. }
  420. kunmap(page);
  421. }
  422. void
  423. i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj)
  424. {
  425. struct scatterlist *sg;
  426. int page_count = obj->base.size >> PAGE_SHIFT;
  427. int i;
  428. if (obj->bit_17 == NULL)
  429. return;
  430. for_each_sg(obj->pages->sgl, sg, page_count, i) {
  431. struct page *page = sg_page(sg);
  432. char new_bit_17 = page_to_phys(page) >> 17;
  433. if ((new_bit_17 & 0x1) !=
  434. (test_bit(i, obj->bit_17) != 0)) {
  435. i915_gem_swizzle_page(page);
  436. set_page_dirty(page);
  437. }
  438. }
  439. }
  440. void
  441. i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj)
  442. {
  443. struct scatterlist *sg;
  444. int page_count = obj->base.size >> PAGE_SHIFT;
  445. int i;
  446. if (obj->bit_17 == NULL) {
  447. obj->bit_17 = kmalloc(BITS_TO_LONGS(page_count) *
  448. sizeof(long), GFP_KERNEL);
  449. if (obj->bit_17 == NULL) {
  450. DRM_ERROR("Failed to allocate memory for bit 17 "
  451. "record\n");
  452. return;
  453. }
  454. }
  455. for_each_sg(obj->pages->sgl, sg, page_count, i) {
  456. struct page *page = sg_page(sg);
  457. if (page_to_phys(page) & (1 << 17))
  458. __set_bit(i, obj->bit_17);
  459. else
  460. __clear_bit(i, obj->bit_17);
  461. }
  462. }