i915_dma.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/drm_fb_helper.h>
  32. #include "intel_drv.h"
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. #include <acpi/video.h>
  43. #include <asm/pat.h>
  44. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  45. #define BEGIN_LP_RING(n) \
  46. intel_ring_begin(LP_RING(dev_priv), (n))
  47. #define OUT_RING(x) \
  48. intel_ring_emit(LP_RING(dev_priv), x)
  49. #define ADVANCE_LP_RING() \
  50. intel_ring_advance(LP_RING(dev_priv))
  51. /**
  52. * Lock test for when it's just for synchronization of ring access.
  53. *
  54. * In that case, we don't need to do it when GEM is initialized as nobody else
  55. * has access to the ring.
  56. */
  57. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  58. if (LP_RING(dev->dev_private)->obj == NULL) \
  59. LOCK_TEST_WITH_RETURN(dev, file); \
  60. } while (0)
  61. static inline u32
  62. intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
  63. {
  64. if (I915_NEED_GFX_HWS(dev_priv->dev))
  65. return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
  66. else
  67. return intel_read_status_page(LP_RING(dev_priv), reg);
  68. }
  69. #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
  70. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  71. #define I915_BREADCRUMB_INDEX 0x21
  72. void i915_update_dri1_breadcrumb(struct drm_device *dev)
  73. {
  74. drm_i915_private_t *dev_priv = dev->dev_private;
  75. struct drm_i915_master_private *master_priv;
  76. if (dev->primary->master) {
  77. master_priv = dev->primary->master->driver_priv;
  78. if (master_priv->sarea_priv)
  79. master_priv->sarea_priv->last_dispatch =
  80. READ_BREADCRUMB(dev_priv);
  81. }
  82. }
  83. static void i915_write_hws_pga(struct drm_device *dev)
  84. {
  85. drm_i915_private_t *dev_priv = dev->dev_private;
  86. u32 addr;
  87. addr = dev_priv->status_page_dmah->busaddr;
  88. if (INTEL_INFO(dev)->gen >= 4)
  89. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  90. I915_WRITE(HWS_PGA, addr);
  91. }
  92. /**
  93. * Sets up the hardware status page for devices that need a physical address
  94. * in the register.
  95. */
  96. static int i915_init_phys_hws(struct drm_device *dev)
  97. {
  98. drm_i915_private_t *dev_priv = dev->dev_private;
  99. /* Program Hardware Status Page */
  100. dev_priv->status_page_dmah =
  101. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  102. if (!dev_priv->status_page_dmah) {
  103. DRM_ERROR("Can not allocate hardware status page\n");
  104. return -ENOMEM;
  105. }
  106. memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
  107. 0, PAGE_SIZE);
  108. i915_write_hws_pga(dev);
  109. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  110. return 0;
  111. }
  112. /**
  113. * Frees the hardware status page, whether it's a physical address or a virtual
  114. * address set up by the X Server.
  115. */
  116. static void i915_free_hws(struct drm_device *dev)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  120. if (dev_priv->status_page_dmah) {
  121. drm_pci_free(dev, dev_priv->status_page_dmah);
  122. dev_priv->status_page_dmah = NULL;
  123. }
  124. if (ring->status_page.gfx_addr) {
  125. ring->status_page.gfx_addr = 0;
  126. iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
  127. }
  128. /* Need to rewrite hardware status page */
  129. I915_WRITE(HWS_PGA, 0x1ffff000);
  130. }
  131. void i915_kernel_lost_context(struct drm_device * dev)
  132. {
  133. drm_i915_private_t *dev_priv = dev->dev_private;
  134. struct drm_i915_master_private *master_priv;
  135. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  136. /*
  137. * We should never lose context on the ring with modesetting
  138. * as we don't expose it to userspace
  139. */
  140. if (drm_core_check_feature(dev, DRIVER_MODESET))
  141. return;
  142. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  143. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  144. ring->space = ring->head - (ring->tail + 8);
  145. if (ring->space < 0)
  146. ring->space += ring->size;
  147. if (!dev->primary->master)
  148. return;
  149. master_priv = dev->primary->master->driver_priv;
  150. if (ring->head == ring->tail && master_priv->sarea_priv)
  151. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  152. }
  153. static int i915_dma_cleanup(struct drm_device * dev)
  154. {
  155. drm_i915_private_t *dev_priv = dev->dev_private;
  156. int i;
  157. /* Make sure interrupts are disabled here because the uninstall ioctl
  158. * may not have been called from userspace and after dev_private
  159. * is freed, it's too late.
  160. */
  161. if (dev->irq_enabled)
  162. drm_irq_uninstall(dev);
  163. mutex_lock(&dev->struct_mutex);
  164. for (i = 0; i < I915_NUM_RINGS; i++)
  165. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  166. mutex_unlock(&dev->struct_mutex);
  167. /* Clear the HWS virtual address at teardown */
  168. if (I915_NEED_GFX_HWS(dev))
  169. i915_free_hws(dev);
  170. return 0;
  171. }
  172. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  173. {
  174. drm_i915_private_t *dev_priv = dev->dev_private;
  175. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  176. int ret;
  177. master_priv->sarea = drm_getsarea(dev);
  178. if (master_priv->sarea) {
  179. master_priv->sarea_priv = (drm_i915_sarea_t *)
  180. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  181. } else {
  182. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  183. }
  184. if (init->ring_size != 0) {
  185. if (LP_RING(dev_priv)->obj != NULL) {
  186. i915_dma_cleanup(dev);
  187. DRM_ERROR("Client tried to initialize ringbuffer in "
  188. "GEM mode\n");
  189. return -EINVAL;
  190. }
  191. ret = intel_render_ring_init_dri(dev,
  192. init->ring_start,
  193. init->ring_size);
  194. if (ret) {
  195. i915_dma_cleanup(dev);
  196. return ret;
  197. }
  198. }
  199. dev_priv->dri1.cpp = init->cpp;
  200. dev_priv->dri1.back_offset = init->back_offset;
  201. dev_priv->dri1.front_offset = init->front_offset;
  202. dev_priv->dri1.current_page = 0;
  203. if (master_priv->sarea_priv)
  204. master_priv->sarea_priv->pf_current_page = 0;
  205. /* Allow hardware batchbuffers unless told otherwise.
  206. */
  207. dev_priv->dri1.allow_batchbuffer = 1;
  208. return 0;
  209. }
  210. static int i915_dma_resume(struct drm_device * dev)
  211. {
  212. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  213. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  214. DRM_DEBUG_DRIVER("%s\n", __func__);
  215. if (ring->virtual_start == NULL) {
  216. DRM_ERROR("can not ioremap virtual address for"
  217. " ring buffer\n");
  218. return -ENOMEM;
  219. }
  220. /* Program Hardware Status Page */
  221. if (!ring->status_page.page_addr) {
  222. DRM_ERROR("Can not find hardware status page\n");
  223. return -EINVAL;
  224. }
  225. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  226. ring->status_page.page_addr);
  227. if (ring->status_page.gfx_addr != 0)
  228. intel_ring_setup_status_page(ring);
  229. else
  230. i915_write_hws_pga(dev);
  231. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  232. return 0;
  233. }
  234. static int i915_dma_init(struct drm_device *dev, void *data,
  235. struct drm_file *file_priv)
  236. {
  237. drm_i915_init_t *init = data;
  238. int retcode = 0;
  239. if (drm_core_check_feature(dev, DRIVER_MODESET))
  240. return -ENODEV;
  241. switch (init->func) {
  242. case I915_INIT_DMA:
  243. retcode = i915_initialize(dev, init);
  244. break;
  245. case I915_CLEANUP_DMA:
  246. retcode = i915_dma_cleanup(dev);
  247. break;
  248. case I915_RESUME_DMA:
  249. retcode = i915_dma_resume(dev);
  250. break;
  251. default:
  252. retcode = -EINVAL;
  253. break;
  254. }
  255. return retcode;
  256. }
  257. /* Implement basically the same security restrictions as hardware does
  258. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  259. *
  260. * Most of the calculations below involve calculating the size of a
  261. * particular instruction. It's important to get the size right as
  262. * that tells us where the next instruction to check is. Any illegal
  263. * instruction detected will be given a size of zero, which is a
  264. * signal to abort the rest of the buffer.
  265. */
  266. static int validate_cmd(int cmd)
  267. {
  268. switch (((cmd >> 29) & 0x7)) {
  269. case 0x0:
  270. switch ((cmd >> 23) & 0x3f) {
  271. case 0x0:
  272. return 1; /* MI_NOOP */
  273. case 0x4:
  274. return 1; /* MI_FLUSH */
  275. default:
  276. return 0; /* disallow everything else */
  277. }
  278. break;
  279. case 0x1:
  280. return 0; /* reserved */
  281. case 0x2:
  282. return (cmd & 0xff) + 2; /* 2d commands */
  283. case 0x3:
  284. if (((cmd >> 24) & 0x1f) <= 0x18)
  285. return 1;
  286. switch ((cmd >> 24) & 0x1f) {
  287. case 0x1c:
  288. return 1;
  289. case 0x1d:
  290. switch ((cmd >> 16) & 0xff) {
  291. case 0x3:
  292. return (cmd & 0x1f) + 2;
  293. case 0x4:
  294. return (cmd & 0xf) + 2;
  295. default:
  296. return (cmd & 0xffff) + 2;
  297. }
  298. case 0x1e:
  299. if (cmd & (1 << 23))
  300. return (cmd & 0xffff) + 1;
  301. else
  302. return 1;
  303. case 0x1f:
  304. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  305. return (cmd & 0x1ffff) + 2;
  306. else if (cmd & (1 << 17)) /* indirect random */
  307. if ((cmd & 0xffff) == 0)
  308. return 0; /* unknown length, too hard */
  309. else
  310. return (((cmd & 0xffff) + 1) / 2) + 1;
  311. else
  312. return 2; /* indirect sequential */
  313. default:
  314. return 0;
  315. }
  316. default:
  317. return 0;
  318. }
  319. return 0;
  320. }
  321. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  322. {
  323. drm_i915_private_t *dev_priv = dev->dev_private;
  324. int i, ret;
  325. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  326. return -EINVAL;
  327. for (i = 0; i < dwords;) {
  328. int sz = validate_cmd(buffer[i]);
  329. if (sz == 0 || i + sz > dwords)
  330. return -EINVAL;
  331. i += sz;
  332. }
  333. ret = BEGIN_LP_RING((dwords+1)&~1);
  334. if (ret)
  335. return ret;
  336. for (i = 0; i < dwords; i++)
  337. OUT_RING(buffer[i]);
  338. if (dwords & 1)
  339. OUT_RING(0);
  340. ADVANCE_LP_RING();
  341. return 0;
  342. }
  343. int
  344. i915_emit_box(struct drm_device *dev,
  345. struct drm_clip_rect *box,
  346. int DR1, int DR4)
  347. {
  348. struct drm_i915_private *dev_priv = dev->dev_private;
  349. int ret;
  350. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  351. box->y2 <= 0 || box->x2 <= 0) {
  352. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  353. box->x1, box->y1, box->x2, box->y2);
  354. return -EINVAL;
  355. }
  356. if (INTEL_INFO(dev)->gen >= 4) {
  357. ret = BEGIN_LP_RING(4);
  358. if (ret)
  359. return ret;
  360. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  361. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  362. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  363. OUT_RING(DR4);
  364. } else {
  365. ret = BEGIN_LP_RING(6);
  366. if (ret)
  367. return ret;
  368. OUT_RING(GFX_OP_DRAWRECT_INFO);
  369. OUT_RING(DR1);
  370. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  371. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  372. OUT_RING(DR4);
  373. OUT_RING(0);
  374. }
  375. ADVANCE_LP_RING();
  376. return 0;
  377. }
  378. /* XXX: Emitting the counter should really be moved to part of the IRQ
  379. * emit. For now, do it in both places:
  380. */
  381. static void i915_emit_breadcrumb(struct drm_device *dev)
  382. {
  383. drm_i915_private_t *dev_priv = dev->dev_private;
  384. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  385. dev_priv->counter++;
  386. if (dev_priv->counter > 0x7FFFFFFFUL)
  387. dev_priv->counter = 0;
  388. if (master_priv->sarea_priv)
  389. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  390. if (BEGIN_LP_RING(4) == 0) {
  391. OUT_RING(MI_STORE_DWORD_INDEX);
  392. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  393. OUT_RING(dev_priv->counter);
  394. OUT_RING(0);
  395. ADVANCE_LP_RING();
  396. }
  397. }
  398. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  399. drm_i915_cmdbuffer_t *cmd,
  400. struct drm_clip_rect *cliprects,
  401. void *cmdbuf)
  402. {
  403. int nbox = cmd->num_cliprects;
  404. int i = 0, count, ret;
  405. if (cmd->sz & 0x3) {
  406. DRM_ERROR("alignment");
  407. return -EINVAL;
  408. }
  409. i915_kernel_lost_context(dev);
  410. count = nbox ? nbox : 1;
  411. for (i = 0; i < count; i++) {
  412. if (i < nbox) {
  413. ret = i915_emit_box(dev, &cliprects[i],
  414. cmd->DR1, cmd->DR4);
  415. if (ret)
  416. return ret;
  417. }
  418. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  419. if (ret)
  420. return ret;
  421. }
  422. i915_emit_breadcrumb(dev);
  423. return 0;
  424. }
  425. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  426. drm_i915_batchbuffer_t * batch,
  427. struct drm_clip_rect *cliprects)
  428. {
  429. struct drm_i915_private *dev_priv = dev->dev_private;
  430. int nbox = batch->num_cliprects;
  431. int i, count, ret;
  432. if ((batch->start | batch->used) & 0x7) {
  433. DRM_ERROR("alignment");
  434. return -EINVAL;
  435. }
  436. i915_kernel_lost_context(dev);
  437. count = nbox ? nbox : 1;
  438. for (i = 0; i < count; i++) {
  439. if (i < nbox) {
  440. ret = i915_emit_box(dev, &cliprects[i],
  441. batch->DR1, batch->DR4);
  442. if (ret)
  443. return ret;
  444. }
  445. if (!IS_I830(dev) && !IS_845G(dev)) {
  446. ret = BEGIN_LP_RING(2);
  447. if (ret)
  448. return ret;
  449. if (INTEL_INFO(dev)->gen >= 4) {
  450. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  451. OUT_RING(batch->start);
  452. } else {
  453. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  454. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  455. }
  456. } else {
  457. ret = BEGIN_LP_RING(4);
  458. if (ret)
  459. return ret;
  460. OUT_RING(MI_BATCH_BUFFER);
  461. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  462. OUT_RING(batch->start + batch->used - 4);
  463. OUT_RING(0);
  464. }
  465. ADVANCE_LP_RING();
  466. }
  467. if (IS_G4X(dev) || IS_GEN5(dev)) {
  468. if (BEGIN_LP_RING(2) == 0) {
  469. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  470. OUT_RING(MI_NOOP);
  471. ADVANCE_LP_RING();
  472. }
  473. }
  474. i915_emit_breadcrumb(dev);
  475. return 0;
  476. }
  477. static int i915_dispatch_flip(struct drm_device * dev)
  478. {
  479. drm_i915_private_t *dev_priv = dev->dev_private;
  480. struct drm_i915_master_private *master_priv =
  481. dev->primary->master->driver_priv;
  482. int ret;
  483. if (!master_priv->sarea_priv)
  484. return -EINVAL;
  485. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  486. __func__,
  487. dev_priv->dri1.current_page,
  488. master_priv->sarea_priv->pf_current_page);
  489. i915_kernel_lost_context(dev);
  490. ret = BEGIN_LP_RING(10);
  491. if (ret)
  492. return ret;
  493. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  494. OUT_RING(0);
  495. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  496. OUT_RING(0);
  497. if (dev_priv->dri1.current_page == 0) {
  498. OUT_RING(dev_priv->dri1.back_offset);
  499. dev_priv->dri1.current_page = 1;
  500. } else {
  501. OUT_RING(dev_priv->dri1.front_offset);
  502. dev_priv->dri1.current_page = 0;
  503. }
  504. OUT_RING(0);
  505. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  506. OUT_RING(0);
  507. ADVANCE_LP_RING();
  508. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  509. if (BEGIN_LP_RING(4) == 0) {
  510. OUT_RING(MI_STORE_DWORD_INDEX);
  511. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  512. OUT_RING(dev_priv->counter);
  513. OUT_RING(0);
  514. ADVANCE_LP_RING();
  515. }
  516. master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
  517. return 0;
  518. }
  519. static int i915_quiescent(struct drm_device *dev)
  520. {
  521. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  522. i915_kernel_lost_context(dev);
  523. return intel_wait_ring_idle(ring);
  524. }
  525. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  526. struct drm_file *file_priv)
  527. {
  528. int ret;
  529. if (drm_core_check_feature(dev, DRIVER_MODESET))
  530. return -ENODEV;
  531. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  532. mutex_lock(&dev->struct_mutex);
  533. ret = i915_quiescent(dev);
  534. mutex_unlock(&dev->struct_mutex);
  535. return ret;
  536. }
  537. static int i915_batchbuffer(struct drm_device *dev, void *data,
  538. struct drm_file *file_priv)
  539. {
  540. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  541. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  542. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  543. master_priv->sarea_priv;
  544. drm_i915_batchbuffer_t *batch = data;
  545. int ret;
  546. struct drm_clip_rect *cliprects = NULL;
  547. if (drm_core_check_feature(dev, DRIVER_MODESET))
  548. return -ENODEV;
  549. if (!dev_priv->dri1.allow_batchbuffer) {
  550. DRM_ERROR("Batchbuffer ioctl disabled\n");
  551. return -EINVAL;
  552. }
  553. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  554. batch->start, batch->used, batch->num_cliprects);
  555. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  556. if (batch->num_cliprects < 0)
  557. return -EINVAL;
  558. if (batch->num_cliprects) {
  559. cliprects = kcalloc(batch->num_cliprects,
  560. sizeof(struct drm_clip_rect),
  561. GFP_KERNEL);
  562. if (cliprects == NULL)
  563. return -ENOMEM;
  564. ret = copy_from_user(cliprects, batch->cliprects,
  565. batch->num_cliprects *
  566. sizeof(struct drm_clip_rect));
  567. if (ret != 0) {
  568. ret = -EFAULT;
  569. goto fail_free;
  570. }
  571. }
  572. mutex_lock(&dev->struct_mutex);
  573. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  574. mutex_unlock(&dev->struct_mutex);
  575. if (sarea_priv)
  576. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  577. fail_free:
  578. kfree(cliprects);
  579. return ret;
  580. }
  581. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  582. struct drm_file *file_priv)
  583. {
  584. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  585. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  586. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  587. master_priv->sarea_priv;
  588. drm_i915_cmdbuffer_t *cmdbuf = data;
  589. struct drm_clip_rect *cliprects = NULL;
  590. void *batch_data;
  591. int ret;
  592. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  593. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  594. if (drm_core_check_feature(dev, DRIVER_MODESET))
  595. return -ENODEV;
  596. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  597. if (cmdbuf->num_cliprects < 0)
  598. return -EINVAL;
  599. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  600. if (batch_data == NULL)
  601. return -ENOMEM;
  602. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  603. if (ret != 0) {
  604. ret = -EFAULT;
  605. goto fail_batch_free;
  606. }
  607. if (cmdbuf->num_cliprects) {
  608. cliprects = kcalloc(cmdbuf->num_cliprects,
  609. sizeof(struct drm_clip_rect), GFP_KERNEL);
  610. if (cliprects == NULL) {
  611. ret = -ENOMEM;
  612. goto fail_batch_free;
  613. }
  614. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  615. cmdbuf->num_cliprects *
  616. sizeof(struct drm_clip_rect));
  617. if (ret != 0) {
  618. ret = -EFAULT;
  619. goto fail_clip_free;
  620. }
  621. }
  622. mutex_lock(&dev->struct_mutex);
  623. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  624. mutex_unlock(&dev->struct_mutex);
  625. if (ret) {
  626. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  627. goto fail_clip_free;
  628. }
  629. if (sarea_priv)
  630. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  631. fail_clip_free:
  632. kfree(cliprects);
  633. fail_batch_free:
  634. kfree(batch_data);
  635. return ret;
  636. }
  637. static int i915_emit_irq(struct drm_device * dev)
  638. {
  639. drm_i915_private_t *dev_priv = dev->dev_private;
  640. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  641. i915_kernel_lost_context(dev);
  642. DRM_DEBUG_DRIVER("\n");
  643. dev_priv->counter++;
  644. if (dev_priv->counter > 0x7FFFFFFFUL)
  645. dev_priv->counter = 1;
  646. if (master_priv->sarea_priv)
  647. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  648. if (BEGIN_LP_RING(4) == 0) {
  649. OUT_RING(MI_STORE_DWORD_INDEX);
  650. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  651. OUT_RING(dev_priv->counter);
  652. OUT_RING(MI_USER_INTERRUPT);
  653. ADVANCE_LP_RING();
  654. }
  655. return dev_priv->counter;
  656. }
  657. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  658. {
  659. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  660. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  661. int ret = 0;
  662. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  663. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  664. READ_BREADCRUMB(dev_priv));
  665. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  666. if (master_priv->sarea_priv)
  667. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  668. return 0;
  669. }
  670. if (master_priv->sarea_priv)
  671. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  672. if (ring->irq_get(ring)) {
  673. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  674. READ_BREADCRUMB(dev_priv) >= irq_nr);
  675. ring->irq_put(ring);
  676. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  677. ret = -EBUSY;
  678. if (ret == -EBUSY) {
  679. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  680. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  681. }
  682. return ret;
  683. }
  684. /* Needs the lock as it touches the ring.
  685. */
  686. static int i915_irq_emit(struct drm_device *dev, void *data,
  687. struct drm_file *file_priv)
  688. {
  689. drm_i915_private_t *dev_priv = dev->dev_private;
  690. drm_i915_irq_emit_t *emit = data;
  691. int result;
  692. if (drm_core_check_feature(dev, DRIVER_MODESET))
  693. return -ENODEV;
  694. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  695. DRM_ERROR("called with no initialization\n");
  696. return -EINVAL;
  697. }
  698. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  699. mutex_lock(&dev->struct_mutex);
  700. result = i915_emit_irq(dev);
  701. mutex_unlock(&dev->struct_mutex);
  702. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  703. DRM_ERROR("copy_to_user\n");
  704. return -EFAULT;
  705. }
  706. return 0;
  707. }
  708. /* Doesn't need the hardware lock.
  709. */
  710. static int i915_irq_wait(struct drm_device *dev, void *data,
  711. struct drm_file *file_priv)
  712. {
  713. drm_i915_private_t *dev_priv = dev->dev_private;
  714. drm_i915_irq_wait_t *irqwait = data;
  715. if (drm_core_check_feature(dev, DRIVER_MODESET))
  716. return -ENODEV;
  717. if (!dev_priv) {
  718. DRM_ERROR("called with no initialization\n");
  719. return -EINVAL;
  720. }
  721. return i915_wait_irq(dev, irqwait->irq_seq);
  722. }
  723. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  724. struct drm_file *file_priv)
  725. {
  726. drm_i915_private_t *dev_priv = dev->dev_private;
  727. drm_i915_vblank_pipe_t *pipe = data;
  728. if (drm_core_check_feature(dev, DRIVER_MODESET))
  729. return -ENODEV;
  730. if (!dev_priv) {
  731. DRM_ERROR("called with no initialization\n");
  732. return -EINVAL;
  733. }
  734. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  735. return 0;
  736. }
  737. /**
  738. * Schedule buffer swap at given vertical blank.
  739. */
  740. static int i915_vblank_swap(struct drm_device *dev, void *data,
  741. struct drm_file *file_priv)
  742. {
  743. /* The delayed swap mechanism was fundamentally racy, and has been
  744. * removed. The model was that the client requested a delayed flip/swap
  745. * from the kernel, then waited for vblank before continuing to perform
  746. * rendering. The problem was that the kernel might wake the client
  747. * up before it dispatched the vblank swap (since the lock has to be
  748. * held while touching the ringbuffer), in which case the client would
  749. * clear and start the next frame before the swap occurred, and
  750. * flicker would occur in addition to likely missing the vblank.
  751. *
  752. * In the absence of this ioctl, userland falls back to a correct path
  753. * of waiting for a vblank, then dispatching the swap on its own.
  754. * Context switching to userland and back is plenty fast enough for
  755. * meeting the requirements of vblank swapping.
  756. */
  757. return -EINVAL;
  758. }
  759. static int i915_flip_bufs(struct drm_device *dev, void *data,
  760. struct drm_file *file_priv)
  761. {
  762. int ret;
  763. if (drm_core_check_feature(dev, DRIVER_MODESET))
  764. return -ENODEV;
  765. DRM_DEBUG_DRIVER("%s\n", __func__);
  766. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  767. mutex_lock(&dev->struct_mutex);
  768. ret = i915_dispatch_flip(dev);
  769. mutex_unlock(&dev->struct_mutex);
  770. return ret;
  771. }
  772. static int i915_getparam(struct drm_device *dev, void *data,
  773. struct drm_file *file_priv)
  774. {
  775. drm_i915_private_t *dev_priv = dev->dev_private;
  776. drm_i915_getparam_t *param = data;
  777. int value;
  778. if (!dev_priv) {
  779. DRM_ERROR("called with no initialization\n");
  780. return -EINVAL;
  781. }
  782. switch (param->param) {
  783. case I915_PARAM_IRQ_ACTIVE:
  784. value = dev->pdev->irq ? 1 : 0;
  785. break;
  786. case I915_PARAM_ALLOW_BATCHBUFFER:
  787. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  788. break;
  789. case I915_PARAM_LAST_DISPATCH:
  790. value = READ_BREADCRUMB(dev_priv);
  791. break;
  792. case I915_PARAM_CHIPSET_ID:
  793. value = dev->pci_device;
  794. break;
  795. case I915_PARAM_HAS_GEM:
  796. value = 1;
  797. break;
  798. case I915_PARAM_NUM_FENCES_AVAIL:
  799. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  800. break;
  801. case I915_PARAM_HAS_OVERLAY:
  802. value = dev_priv->overlay ? 1 : 0;
  803. break;
  804. case I915_PARAM_HAS_PAGEFLIPPING:
  805. value = 1;
  806. break;
  807. case I915_PARAM_HAS_EXECBUF2:
  808. /* depends on GEM */
  809. value = 1;
  810. break;
  811. case I915_PARAM_HAS_BSD:
  812. value = intel_ring_initialized(&dev_priv->ring[VCS]);
  813. break;
  814. case I915_PARAM_HAS_BLT:
  815. value = intel_ring_initialized(&dev_priv->ring[BCS]);
  816. break;
  817. case I915_PARAM_HAS_RELAXED_FENCING:
  818. value = 1;
  819. break;
  820. case I915_PARAM_HAS_COHERENT_RINGS:
  821. value = 1;
  822. break;
  823. case I915_PARAM_HAS_EXEC_CONSTANTS:
  824. value = INTEL_INFO(dev)->gen >= 4;
  825. break;
  826. case I915_PARAM_HAS_RELAXED_DELTA:
  827. value = 1;
  828. break;
  829. case I915_PARAM_HAS_GEN7_SOL_RESET:
  830. value = 1;
  831. break;
  832. case I915_PARAM_HAS_LLC:
  833. value = HAS_LLC(dev);
  834. break;
  835. case I915_PARAM_HAS_ALIASING_PPGTT:
  836. value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
  837. break;
  838. case I915_PARAM_HAS_WAIT_TIMEOUT:
  839. value = 1;
  840. break;
  841. case I915_PARAM_HAS_SEMAPHORES:
  842. value = i915_semaphore_is_enabled(dev);
  843. break;
  844. case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
  845. value = 1;
  846. break;
  847. default:
  848. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  849. param->param);
  850. return -EINVAL;
  851. }
  852. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  853. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  854. return -EFAULT;
  855. }
  856. return 0;
  857. }
  858. static int i915_setparam(struct drm_device *dev, void *data,
  859. struct drm_file *file_priv)
  860. {
  861. drm_i915_private_t *dev_priv = dev->dev_private;
  862. drm_i915_setparam_t *param = data;
  863. if (!dev_priv) {
  864. DRM_ERROR("called with no initialization\n");
  865. return -EINVAL;
  866. }
  867. switch (param->param) {
  868. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  869. break;
  870. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  871. break;
  872. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  873. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  874. break;
  875. case I915_SETPARAM_NUM_USED_FENCES:
  876. if (param->value > dev_priv->num_fence_regs ||
  877. param->value < 0)
  878. return -EINVAL;
  879. /* Userspace can use first N regs */
  880. dev_priv->fence_reg_start = param->value;
  881. break;
  882. default:
  883. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  884. param->param);
  885. return -EINVAL;
  886. }
  887. return 0;
  888. }
  889. static int i915_set_status_page(struct drm_device *dev, void *data,
  890. struct drm_file *file_priv)
  891. {
  892. drm_i915_private_t *dev_priv = dev->dev_private;
  893. drm_i915_hws_addr_t *hws = data;
  894. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  895. if (drm_core_check_feature(dev, DRIVER_MODESET))
  896. return -ENODEV;
  897. if (!I915_NEED_GFX_HWS(dev))
  898. return -EINVAL;
  899. if (!dev_priv) {
  900. DRM_ERROR("called with no initialization\n");
  901. return -EINVAL;
  902. }
  903. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  904. WARN(1, "tried to set status page when mode setting active\n");
  905. return 0;
  906. }
  907. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  908. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  909. dev_priv->dri1.gfx_hws_cpu_addr =
  910. ioremap_wc(dev_priv->mm.gtt_base_addr + hws->addr, 4096);
  911. if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
  912. i915_dma_cleanup(dev);
  913. ring->status_page.gfx_addr = 0;
  914. DRM_ERROR("can not ioremap virtual address for"
  915. " G33 hw status page\n");
  916. return -ENOMEM;
  917. }
  918. memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
  919. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  920. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  921. ring->status_page.gfx_addr);
  922. DRM_DEBUG_DRIVER("load hws at %p\n",
  923. ring->status_page.page_addr);
  924. return 0;
  925. }
  926. static int i915_get_bridge_dev(struct drm_device *dev)
  927. {
  928. struct drm_i915_private *dev_priv = dev->dev_private;
  929. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  930. if (!dev_priv->bridge_dev) {
  931. DRM_ERROR("bridge device not found\n");
  932. return -1;
  933. }
  934. return 0;
  935. }
  936. #define MCHBAR_I915 0x44
  937. #define MCHBAR_I965 0x48
  938. #define MCHBAR_SIZE (4*4096)
  939. #define DEVEN_REG 0x54
  940. #define DEVEN_MCHBAR_EN (1 << 28)
  941. /* Allocate space for the MCH regs if needed, return nonzero on error */
  942. static int
  943. intel_alloc_mchbar_resource(struct drm_device *dev)
  944. {
  945. drm_i915_private_t *dev_priv = dev->dev_private;
  946. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  947. u32 temp_lo, temp_hi = 0;
  948. u64 mchbar_addr;
  949. int ret;
  950. if (INTEL_INFO(dev)->gen >= 4)
  951. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  952. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  953. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  954. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  955. #ifdef CONFIG_PNP
  956. if (mchbar_addr &&
  957. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  958. return 0;
  959. #endif
  960. /* Get some space for it */
  961. dev_priv->mch_res.name = "i915 MCHBAR";
  962. dev_priv->mch_res.flags = IORESOURCE_MEM;
  963. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  964. &dev_priv->mch_res,
  965. MCHBAR_SIZE, MCHBAR_SIZE,
  966. PCIBIOS_MIN_MEM,
  967. 0, pcibios_align_resource,
  968. dev_priv->bridge_dev);
  969. if (ret) {
  970. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  971. dev_priv->mch_res.start = 0;
  972. return ret;
  973. }
  974. if (INTEL_INFO(dev)->gen >= 4)
  975. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  976. upper_32_bits(dev_priv->mch_res.start));
  977. pci_write_config_dword(dev_priv->bridge_dev, reg,
  978. lower_32_bits(dev_priv->mch_res.start));
  979. return 0;
  980. }
  981. /* Setup MCHBAR if possible, return true if we should disable it again */
  982. static void
  983. intel_setup_mchbar(struct drm_device *dev)
  984. {
  985. drm_i915_private_t *dev_priv = dev->dev_private;
  986. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  987. u32 temp;
  988. bool enabled;
  989. dev_priv->mchbar_need_disable = false;
  990. if (IS_I915G(dev) || IS_I915GM(dev)) {
  991. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  992. enabled = !!(temp & DEVEN_MCHBAR_EN);
  993. } else {
  994. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  995. enabled = temp & 1;
  996. }
  997. /* If it's already enabled, don't have to do anything */
  998. if (enabled)
  999. return;
  1000. if (intel_alloc_mchbar_resource(dev))
  1001. return;
  1002. dev_priv->mchbar_need_disable = true;
  1003. /* Space is allocated or reserved, so enable it. */
  1004. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1005. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  1006. temp | DEVEN_MCHBAR_EN);
  1007. } else {
  1008. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1009. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  1010. }
  1011. }
  1012. static void
  1013. intel_teardown_mchbar(struct drm_device *dev)
  1014. {
  1015. drm_i915_private_t *dev_priv = dev->dev_private;
  1016. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1017. u32 temp;
  1018. if (dev_priv->mchbar_need_disable) {
  1019. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1020. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1021. temp &= ~DEVEN_MCHBAR_EN;
  1022. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  1023. } else {
  1024. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1025. temp &= ~1;
  1026. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  1027. }
  1028. }
  1029. if (dev_priv->mch_res.start)
  1030. release_resource(&dev_priv->mch_res);
  1031. }
  1032. /* true = enable decode, false = disable decoder */
  1033. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1034. {
  1035. struct drm_device *dev = cookie;
  1036. intel_modeset_vga_set_state(dev, state);
  1037. if (state)
  1038. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1039. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1040. else
  1041. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1042. }
  1043. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1044. {
  1045. struct drm_device *dev = pci_get_drvdata(pdev);
  1046. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1047. if (state == VGA_SWITCHEROO_ON) {
  1048. pr_info("switched on\n");
  1049. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1050. /* i915 resume handler doesn't set to D0 */
  1051. pci_set_power_state(dev->pdev, PCI_D0);
  1052. i915_resume(dev);
  1053. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1054. } else {
  1055. pr_err("switched off\n");
  1056. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1057. i915_suspend(dev, pmm);
  1058. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1059. }
  1060. }
  1061. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1062. {
  1063. struct drm_device *dev = pci_get_drvdata(pdev);
  1064. bool can_switch;
  1065. spin_lock(&dev->count_lock);
  1066. can_switch = (dev->open_count == 0);
  1067. spin_unlock(&dev->count_lock);
  1068. return can_switch;
  1069. }
  1070. static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
  1071. .set_gpu_state = i915_switcheroo_set_state,
  1072. .reprobe = NULL,
  1073. .can_switch = i915_switcheroo_can_switch,
  1074. };
  1075. static int i915_load_modeset_init(struct drm_device *dev)
  1076. {
  1077. struct drm_i915_private *dev_priv = dev->dev_private;
  1078. int ret;
  1079. ret = intel_parse_bios(dev);
  1080. if (ret)
  1081. DRM_INFO("failed to find VBIOS tables\n");
  1082. /* If we have > 1 VGA cards, then we need to arbitrate access
  1083. * to the common VGA resources.
  1084. *
  1085. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1086. * then we do not take part in VGA arbitration and the
  1087. * vga_client_register() fails with -ENODEV.
  1088. */
  1089. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1090. if (ret && ret != -ENODEV)
  1091. goto out;
  1092. intel_register_dsm_handler();
  1093. ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops);
  1094. if (ret)
  1095. goto cleanup_vga_client;
  1096. /* Initialise stolen first so that we may reserve preallocated
  1097. * objects for the BIOS to KMS transition.
  1098. */
  1099. ret = i915_gem_init_stolen(dev);
  1100. if (ret)
  1101. goto cleanup_vga_switcheroo;
  1102. intel_modeset_init(dev);
  1103. ret = i915_gem_init(dev);
  1104. if (ret)
  1105. goto cleanup_gem_stolen;
  1106. intel_modeset_gem_init(dev);
  1107. ret = drm_irq_install(dev);
  1108. if (ret)
  1109. goto cleanup_gem;
  1110. /* Always safe in the mode setting case. */
  1111. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1112. dev->vblank_disable_allowed = 1;
  1113. ret = intel_fbdev_init(dev);
  1114. if (ret)
  1115. goto cleanup_irq;
  1116. drm_kms_helper_poll_init(dev);
  1117. /* We're off and running w/KMS */
  1118. dev_priv->mm.suspended = 0;
  1119. return 0;
  1120. cleanup_irq:
  1121. drm_irq_uninstall(dev);
  1122. cleanup_gem:
  1123. mutex_lock(&dev->struct_mutex);
  1124. i915_gem_cleanup_ringbuffer(dev);
  1125. mutex_unlock(&dev->struct_mutex);
  1126. i915_gem_cleanup_aliasing_ppgtt(dev);
  1127. cleanup_gem_stolen:
  1128. i915_gem_cleanup_stolen(dev);
  1129. cleanup_vga_switcheroo:
  1130. vga_switcheroo_unregister_client(dev->pdev);
  1131. cleanup_vga_client:
  1132. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1133. out:
  1134. return ret;
  1135. }
  1136. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1137. {
  1138. struct drm_i915_master_private *master_priv;
  1139. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1140. if (!master_priv)
  1141. return -ENOMEM;
  1142. master->driver_priv = master_priv;
  1143. return 0;
  1144. }
  1145. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1146. {
  1147. struct drm_i915_master_private *master_priv = master->driver_priv;
  1148. if (!master_priv)
  1149. return;
  1150. kfree(master_priv);
  1151. master->driver_priv = NULL;
  1152. }
  1153. static void
  1154. i915_mtrr_setup(struct drm_i915_private *dev_priv, unsigned long base,
  1155. unsigned long size)
  1156. {
  1157. dev_priv->mm.gtt_mtrr = -1;
  1158. #if defined(CONFIG_X86_PAT)
  1159. if (cpu_has_pat)
  1160. return;
  1161. #endif
  1162. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1163. * one would think, because the kernel disables PAT on first
  1164. * generation Core chips because WC PAT gets overridden by a UC
  1165. * MTRR if present. Even if a UC MTRR isn't present.
  1166. */
  1167. dev_priv->mm.gtt_mtrr = mtrr_add(base, size, MTRR_TYPE_WRCOMB, 1);
  1168. if (dev_priv->mm.gtt_mtrr < 0) {
  1169. DRM_INFO("MTRR allocation failed. Graphics "
  1170. "performance may suffer.\n");
  1171. }
  1172. }
  1173. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1174. {
  1175. struct apertures_struct *ap;
  1176. struct pci_dev *pdev = dev_priv->dev->pdev;
  1177. bool primary;
  1178. ap = alloc_apertures(1);
  1179. if (!ap)
  1180. return;
  1181. ap->ranges[0].base = dev_priv->mm.gtt->gma_bus_addr;
  1182. ap->ranges[0].size =
  1183. dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1184. primary =
  1185. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1186. remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1187. kfree(ap);
  1188. }
  1189. static void i915_dump_device_info(struct drm_i915_private *dev_priv)
  1190. {
  1191. const struct intel_device_info *info = dev_priv->info;
  1192. #define DEV_INFO_FLAG(name) info->name ? #name "," : ""
  1193. #define DEV_INFO_SEP ,
  1194. DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
  1195. "%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s",
  1196. info->gen,
  1197. dev_priv->dev->pdev->device,
  1198. DEV_INFO_FLAGS);
  1199. #undef DEV_INFO_FLAG
  1200. #undef DEV_INFO_SEP
  1201. }
  1202. /**
  1203. * i915_driver_load - setup chip and create an initial config
  1204. * @dev: DRM device
  1205. * @flags: startup flags
  1206. *
  1207. * The driver load routine has to do several things:
  1208. * - drive output discovery via intel_modeset_init()
  1209. * - initialize the memory manager
  1210. * - allocate initial config memory
  1211. * - setup the DRM framebuffer with the allocated memory
  1212. */
  1213. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1214. {
  1215. struct drm_i915_private *dev_priv;
  1216. struct intel_device_info *info;
  1217. int ret = 0, mmio_bar, mmio_size;
  1218. uint32_t aperture_size;
  1219. info = (struct intel_device_info *) flags;
  1220. /* Refuse to load on gen6+ without kms enabled. */
  1221. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
  1222. return -ENODEV;
  1223. /* i915 has 4 more counters */
  1224. dev->counters += 4;
  1225. dev->types[6] = _DRM_STAT_IRQ;
  1226. dev->types[7] = _DRM_STAT_PRIMARY;
  1227. dev->types[8] = _DRM_STAT_SECONDARY;
  1228. dev->types[9] = _DRM_STAT_DMA;
  1229. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1230. if (dev_priv == NULL)
  1231. return -ENOMEM;
  1232. dev->dev_private = (void *)dev_priv;
  1233. dev_priv->dev = dev;
  1234. dev_priv->info = info;
  1235. i915_dump_device_info(dev_priv);
  1236. if (i915_get_bridge_dev(dev)) {
  1237. ret = -EIO;
  1238. goto free_priv;
  1239. }
  1240. ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
  1241. if (!ret) {
  1242. DRM_ERROR("failed to set up gmch\n");
  1243. ret = -EIO;
  1244. goto put_bridge;
  1245. }
  1246. dev_priv->mm.gtt = intel_gtt_get();
  1247. if (!dev_priv->mm.gtt) {
  1248. DRM_ERROR("Failed to initialize GTT\n");
  1249. ret = -ENODEV;
  1250. goto put_gmch;
  1251. }
  1252. i915_kick_out_firmware_fb(dev_priv);
  1253. pci_set_master(dev->pdev);
  1254. /* overlay on gen2 is broken and can't address above 1G */
  1255. if (IS_GEN2(dev))
  1256. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1257. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1258. * using 32bit addressing, overwriting memory if HWS is located
  1259. * above 4GB.
  1260. *
  1261. * The documentation also mentions an issue with undefined
  1262. * behaviour if any general state is accessed within a page above 4GB,
  1263. * which also needs to be handled carefully.
  1264. */
  1265. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1266. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1267. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1268. /* Before gen4, the registers and the GTT are behind different BARs.
  1269. * However, from gen4 onwards, the registers and the GTT are shared
  1270. * in the same BAR, so we want to restrict this ioremap from
  1271. * clobbering the GTT which we want ioremap_wc instead. Fortunately,
  1272. * the register BAR remains the same size for all the earlier
  1273. * generations up to Ironlake.
  1274. */
  1275. if (info->gen < 5)
  1276. mmio_size = 512*1024;
  1277. else
  1278. mmio_size = 2*1024*1024;
  1279. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
  1280. if (!dev_priv->regs) {
  1281. DRM_ERROR("failed to map registers\n");
  1282. ret = -EIO;
  1283. goto put_gmch;
  1284. }
  1285. aperture_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1286. dev_priv->mm.gtt_base_addr = dev_priv->mm.gtt->gma_bus_addr;
  1287. dev_priv->mm.gtt_mapping =
  1288. io_mapping_create_wc(dev_priv->mm.gtt_base_addr,
  1289. aperture_size);
  1290. if (dev_priv->mm.gtt_mapping == NULL) {
  1291. ret = -EIO;
  1292. goto out_rmmap;
  1293. }
  1294. i915_mtrr_setup(dev_priv, dev_priv->mm.gtt_base_addr,
  1295. aperture_size);
  1296. /* The i915 workqueue is primarily used for batched retirement of
  1297. * requests (and thus managing bo) once the task has been completed
  1298. * by the GPU. i915_gem_retire_requests() is called directly when we
  1299. * need high-priority retirement, such as waiting for an explicit
  1300. * bo.
  1301. *
  1302. * It is also used for periodic low-priority events, such as
  1303. * idle-timers and recording error state.
  1304. *
  1305. * All tasks on the workqueue are expected to acquire the dev mutex
  1306. * so there is no point in running more than one instance of the
  1307. * workqueue at any time. Use an ordered one.
  1308. */
  1309. dev_priv->wq = alloc_ordered_workqueue("i915", 0);
  1310. if (dev_priv->wq == NULL) {
  1311. DRM_ERROR("Failed to create our workqueue.\n");
  1312. ret = -ENOMEM;
  1313. goto out_mtrrfree;
  1314. }
  1315. /* This must be called before any calls to HAS_PCH_* */
  1316. intel_detect_pch(dev);
  1317. intel_irq_init(dev);
  1318. intel_gt_init(dev);
  1319. /* Try to make sure MCHBAR is enabled before poking at it */
  1320. intel_setup_mchbar(dev);
  1321. intel_setup_gmbus(dev);
  1322. intel_opregion_setup(dev);
  1323. /* Make sure the bios did its job and set up vital registers */
  1324. intel_setup_bios(dev);
  1325. i915_gem_load(dev);
  1326. /* Init HWS */
  1327. if (!I915_NEED_GFX_HWS(dev)) {
  1328. ret = i915_init_phys_hws(dev);
  1329. if (ret)
  1330. goto out_gem_unload;
  1331. }
  1332. /* On the 945G/GM, the chipset reports the MSI capability on the
  1333. * integrated graphics even though the support isn't actually there
  1334. * according to the published specs. It doesn't appear to function
  1335. * correctly in testing on 945G.
  1336. * This may be a side effect of MSI having been made available for PEG
  1337. * and the registers being closely associated.
  1338. *
  1339. * According to chipset errata, on the 965GM, MSI interrupts may
  1340. * be lost or delayed, but we use them anyways to avoid
  1341. * stuck interrupts on some machines.
  1342. */
  1343. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1344. pci_enable_msi(dev->pdev);
  1345. spin_lock_init(&dev_priv->irq_lock);
  1346. spin_lock_init(&dev_priv->error_lock);
  1347. spin_lock_init(&dev_priv->rps.lock);
  1348. spin_lock_init(&dev_priv->dpio_lock);
  1349. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1350. dev_priv->num_pipe = 3;
  1351. else if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1352. dev_priv->num_pipe = 2;
  1353. else
  1354. dev_priv->num_pipe = 1;
  1355. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1356. if (ret)
  1357. goto out_gem_unload;
  1358. /* Start out suspended */
  1359. dev_priv->mm.suspended = 1;
  1360. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1361. ret = i915_load_modeset_init(dev);
  1362. if (ret < 0) {
  1363. DRM_ERROR("failed to init modeset\n");
  1364. goto out_gem_unload;
  1365. }
  1366. }
  1367. i915_setup_sysfs(dev);
  1368. /* Must be done after probing outputs */
  1369. intel_opregion_init(dev);
  1370. acpi_video_register();
  1371. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1372. (unsigned long) dev);
  1373. if (IS_GEN5(dev))
  1374. intel_gpu_ips_init(dev_priv);
  1375. return 0;
  1376. out_gem_unload:
  1377. if (dev_priv->mm.inactive_shrinker.shrink)
  1378. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1379. if (dev->pdev->msi_enabled)
  1380. pci_disable_msi(dev->pdev);
  1381. intel_teardown_gmbus(dev);
  1382. intel_teardown_mchbar(dev);
  1383. destroy_workqueue(dev_priv->wq);
  1384. out_mtrrfree:
  1385. if (dev_priv->mm.gtt_mtrr >= 0) {
  1386. mtrr_del(dev_priv->mm.gtt_mtrr,
  1387. dev_priv->mm.gtt_base_addr,
  1388. aperture_size);
  1389. dev_priv->mm.gtt_mtrr = -1;
  1390. }
  1391. io_mapping_free(dev_priv->mm.gtt_mapping);
  1392. out_rmmap:
  1393. pci_iounmap(dev->pdev, dev_priv->regs);
  1394. put_gmch:
  1395. intel_gmch_remove();
  1396. put_bridge:
  1397. pci_dev_put(dev_priv->bridge_dev);
  1398. free_priv:
  1399. kfree(dev_priv);
  1400. return ret;
  1401. }
  1402. int i915_driver_unload(struct drm_device *dev)
  1403. {
  1404. struct drm_i915_private *dev_priv = dev->dev_private;
  1405. int ret;
  1406. intel_gpu_ips_teardown();
  1407. i915_teardown_sysfs(dev);
  1408. if (dev_priv->mm.inactive_shrinker.shrink)
  1409. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1410. mutex_lock(&dev->struct_mutex);
  1411. ret = i915_gpu_idle(dev);
  1412. if (ret)
  1413. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1414. i915_gem_retire_requests(dev);
  1415. mutex_unlock(&dev->struct_mutex);
  1416. /* Cancel the retire work handler, which should be idle now. */
  1417. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1418. io_mapping_free(dev_priv->mm.gtt_mapping);
  1419. if (dev_priv->mm.gtt_mtrr >= 0) {
  1420. mtrr_del(dev_priv->mm.gtt_mtrr,
  1421. dev_priv->mm.gtt_base_addr,
  1422. dev_priv->mm.gtt->gtt_mappable_entries * PAGE_SIZE);
  1423. dev_priv->mm.gtt_mtrr = -1;
  1424. }
  1425. acpi_video_unregister();
  1426. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1427. intel_fbdev_fini(dev);
  1428. intel_modeset_cleanup(dev);
  1429. /*
  1430. * free the memory space allocated for the child device
  1431. * config parsed from VBT
  1432. */
  1433. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1434. kfree(dev_priv->child_dev);
  1435. dev_priv->child_dev = NULL;
  1436. dev_priv->child_dev_num = 0;
  1437. }
  1438. vga_switcheroo_unregister_client(dev->pdev);
  1439. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1440. }
  1441. /* Free error state after interrupts are fully disabled. */
  1442. del_timer_sync(&dev_priv->hangcheck_timer);
  1443. cancel_work_sync(&dev_priv->error_work);
  1444. i915_destroy_error_state(dev);
  1445. if (dev->pdev->msi_enabled)
  1446. pci_disable_msi(dev->pdev);
  1447. intel_opregion_fini(dev);
  1448. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1449. /* Flush any outstanding unpin_work. */
  1450. flush_workqueue(dev_priv->wq);
  1451. mutex_lock(&dev->struct_mutex);
  1452. i915_gem_free_all_phys_object(dev);
  1453. i915_gem_cleanup_ringbuffer(dev);
  1454. i915_gem_context_fini(dev);
  1455. mutex_unlock(&dev->struct_mutex);
  1456. i915_gem_cleanup_aliasing_ppgtt(dev);
  1457. i915_gem_cleanup_stolen(dev);
  1458. drm_mm_takedown(&dev_priv->mm.stolen);
  1459. intel_cleanup_overlay(dev);
  1460. if (!I915_NEED_GFX_HWS(dev))
  1461. i915_free_hws(dev);
  1462. }
  1463. if (dev_priv->regs != NULL)
  1464. pci_iounmap(dev->pdev, dev_priv->regs);
  1465. intel_teardown_gmbus(dev);
  1466. intel_teardown_mchbar(dev);
  1467. destroy_workqueue(dev_priv->wq);
  1468. pci_dev_put(dev_priv->bridge_dev);
  1469. kfree(dev->dev_private);
  1470. return 0;
  1471. }
  1472. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1473. {
  1474. struct drm_i915_file_private *file_priv;
  1475. DRM_DEBUG_DRIVER("\n");
  1476. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1477. if (!file_priv)
  1478. return -ENOMEM;
  1479. file->driver_priv = file_priv;
  1480. spin_lock_init(&file_priv->mm.lock);
  1481. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1482. idr_init(&file_priv->context_idr);
  1483. return 0;
  1484. }
  1485. /**
  1486. * i915_driver_lastclose - clean up after all DRM clients have exited
  1487. * @dev: DRM device
  1488. *
  1489. * Take care of cleaning up after all DRM clients have exited. In the
  1490. * mode setting case, we want to restore the kernel's initial mode (just
  1491. * in case the last client left us in a bad state).
  1492. *
  1493. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1494. * and DMA structures, since the kernel won't be using them, and clea
  1495. * up any GEM state.
  1496. */
  1497. void i915_driver_lastclose(struct drm_device * dev)
  1498. {
  1499. drm_i915_private_t *dev_priv = dev->dev_private;
  1500. /* On gen6+ we refuse to init without kms enabled, but then the drm core
  1501. * goes right around and calls lastclose. Check for this and don't clean
  1502. * up anything. */
  1503. if (!dev_priv)
  1504. return;
  1505. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1506. intel_fb_restore_mode(dev);
  1507. vga_switcheroo_process_delayed_switch();
  1508. return;
  1509. }
  1510. i915_gem_lastclose(dev);
  1511. i915_dma_cleanup(dev);
  1512. }
  1513. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1514. {
  1515. i915_gem_context_close(dev, file_priv);
  1516. i915_gem_release(dev, file_priv);
  1517. }
  1518. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1519. {
  1520. struct drm_i915_file_private *file_priv = file->driver_priv;
  1521. kfree(file_priv);
  1522. }
  1523. struct drm_ioctl_desc i915_ioctls[] = {
  1524. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1525. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1526. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1527. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1528. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1529. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1530. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1531. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1532. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1533. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1534. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1535. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1536. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1537. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1538. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1539. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1540. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1541. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1542. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1543. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1544. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1545. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1546. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1547. DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED),
  1548. DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED),
  1549. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1550. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1551. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1552. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1553. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1554. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1555. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1556. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1557. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1558. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1559. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1560. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1561. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1562. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1563. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1564. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1565. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1566. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1567. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1568. DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1569. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED),
  1570. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED),
  1571. DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED),
  1572. };
  1573. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1574. /*
  1575. * This is really ugly: Because old userspace abused the linux agp interface to
  1576. * manage the gtt, we need to claim that all intel devices are agp. For
  1577. * otherwise the drm core refuses to initialize the agp support code.
  1578. */
  1579. int i915_driver_device_is_agp(struct drm_device * dev)
  1580. {
  1581. return 1;
  1582. }