exynos_drm_fimd.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <drm/exynos_drm.h>
  21. #include <plat/regs-fb-v4.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. /*
  26. * FIMD is stand for Fully Interactive Mobile Display and
  27. * as a display controller, it transfers contents drawn on memory
  28. * to a LCD Panel through Display Interfaces such as RGB or
  29. * CPU Interface.
  30. */
  31. /* position control register for hardware window 0, 2 ~ 4.*/
  32. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  33. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  34. /* size control register for hardware window 0. */
  35. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  36. /* alpha control register for hardware window 1 ~ 4. */
  37. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  38. /* size control register for hardware window 1 ~ 4. */
  39. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  40. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  41. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  42. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  43. /* color key control register for hardware window 1 ~ 4. */
  44. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  45. /* color key value register for hardware window 1 ~ 4. */
  46. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  47. /* FIMD has totally five hardware windows. */
  48. #define WINDOWS_NR 5
  49. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  50. struct fimd_driver_data {
  51. unsigned int timing_base;
  52. };
  53. struct fimd_driver_data exynos4_fimd_driver_data = {
  54. .timing_base = 0x0,
  55. };
  56. struct fimd_driver_data exynos5_fimd_driver_data = {
  57. .timing_base = 0x20000,
  58. };
  59. struct fimd_win_data {
  60. unsigned int offset_x;
  61. unsigned int offset_y;
  62. unsigned int ovl_width;
  63. unsigned int ovl_height;
  64. unsigned int fb_width;
  65. unsigned int fb_height;
  66. unsigned int bpp;
  67. dma_addr_t dma_addr;
  68. void __iomem *vaddr;
  69. unsigned int buf_offsize;
  70. unsigned int line_size; /* bytes */
  71. bool enabled;
  72. };
  73. struct fimd_context {
  74. struct exynos_drm_subdrv subdrv;
  75. int irq;
  76. struct drm_crtc *crtc;
  77. struct clk *bus_clk;
  78. struct clk *lcd_clk;
  79. void __iomem *regs;
  80. struct fimd_win_data win_data[WINDOWS_NR];
  81. unsigned int clkdiv;
  82. unsigned int default_win;
  83. unsigned long irq_flags;
  84. u32 vidcon0;
  85. u32 vidcon1;
  86. bool suspended;
  87. struct mutex lock;
  88. struct exynos_drm_panel_info *panel;
  89. };
  90. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  91. struct platform_device *pdev)
  92. {
  93. return (struct fimd_driver_data *)
  94. platform_get_device_id(pdev)->driver_data;
  95. }
  96. static bool fimd_display_is_connected(struct device *dev)
  97. {
  98. DRM_DEBUG_KMS("%s\n", __FILE__);
  99. /* TODO. */
  100. return true;
  101. }
  102. static void *fimd_get_panel(struct device *dev)
  103. {
  104. struct fimd_context *ctx = get_fimd_context(dev);
  105. DRM_DEBUG_KMS("%s\n", __FILE__);
  106. return ctx->panel;
  107. }
  108. static int fimd_check_timing(struct device *dev, void *timing)
  109. {
  110. DRM_DEBUG_KMS("%s\n", __FILE__);
  111. /* TODO. */
  112. return 0;
  113. }
  114. static int fimd_display_power_on(struct device *dev, int mode)
  115. {
  116. DRM_DEBUG_KMS("%s\n", __FILE__);
  117. /* TODO */
  118. return 0;
  119. }
  120. static struct exynos_drm_display_ops fimd_display_ops = {
  121. .type = EXYNOS_DISPLAY_TYPE_LCD,
  122. .is_connected = fimd_display_is_connected,
  123. .get_panel = fimd_get_panel,
  124. .check_timing = fimd_check_timing,
  125. .power_on = fimd_display_power_on,
  126. };
  127. static void fimd_dpms(struct device *subdrv_dev, int mode)
  128. {
  129. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  130. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  131. mutex_lock(&ctx->lock);
  132. switch (mode) {
  133. case DRM_MODE_DPMS_ON:
  134. /*
  135. * enable fimd hardware only if suspended status.
  136. *
  137. * P.S. fimd_dpms function would be called at booting time so
  138. * clk_enable could be called double time.
  139. */
  140. if (ctx->suspended)
  141. pm_runtime_get_sync(subdrv_dev);
  142. break;
  143. case DRM_MODE_DPMS_STANDBY:
  144. case DRM_MODE_DPMS_SUSPEND:
  145. case DRM_MODE_DPMS_OFF:
  146. if (!ctx->suspended)
  147. pm_runtime_put_sync(subdrv_dev);
  148. break;
  149. default:
  150. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  151. break;
  152. }
  153. mutex_unlock(&ctx->lock);
  154. }
  155. static void fimd_apply(struct device *subdrv_dev)
  156. {
  157. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  158. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  159. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  160. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  161. struct fimd_win_data *win_data;
  162. int i;
  163. DRM_DEBUG_KMS("%s\n", __FILE__);
  164. for (i = 0; i < WINDOWS_NR; i++) {
  165. win_data = &ctx->win_data[i];
  166. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  167. ovl_ops->commit(subdrv_dev, i);
  168. }
  169. if (mgr_ops && mgr_ops->commit)
  170. mgr_ops->commit(subdrv_dev);
  171. }
  172. static void fimd_commit(struct device *dev)
  173. {
  174. struct fimd_context *ctx = get_fimd_context(dev);
  175. struct exynos_drm_panel_info *panel = ctx->panel;
  176. struct fb_videomode *timing = &panel->timing;
  177. struct fimd_driver_data *driver_data;
  178. struct platform_device *pdev = to_platform_device(dev);
  179. u32 val;
  180. driver_data = drm_fimd_get_driver_data(pdev);
  181. if (ctx->suspended)
  182. return;
  183. DRM_DEBUG_KMS("%s\n", __FILE__);
  184. /* setup polarity values from machine code. */
  185. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  186. /* setup vertical timing values. */
  187. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  188. VIDTCON0_VFPD(timing->lower_margin - 1) |
  189. VIDTCON0_VSPW(timing->vsync_len - 1);
  190. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  191. /* setup horizontal timing values. */
  192. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  193. VIDTCON1_HFPD(timing->right_margin - 1) |
  194. VIDTCON1_HSPW(timing->hsync_len - 1);
  195. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  196. /* setup horizontal and vertical display size. */
  197. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  198. VIDTCON2_HOZVAL(timing->xres - 1);
  199. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  200. /* setup clock source, clock divider, enable dma. */
  201. val = ctx->vidcon0;
  202. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  203. if (ctx->clkdiv > 1)
  204. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  205. else
  206. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  207. /*
  208. * fields of register with prefix '_F' would be updated
  209. * at vsync(same as dma start)
  210. */
  211. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  212. writel(val, ctx->regs + VIDCON0);
  213. }
  214. static int fimd_enable_vblank(struct device *dev)
  215. {
  216. struct fimd_context *ctx = get_fimd_context(dev);
  217. u32 val;
  218. DRM_DEBUG_KMS("%s\n", __FILE__);
  219. if (ctx->suspended)
  220. return -EPERM;
  221. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  222. val = readl(ctx->regs + VIDINTCON0);
  223. val |= VIDINTCON0_INT_ENABLE;
  224. val |= VIDINTCON0_INT_FRAME;
  225. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  226. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  227. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  228. val |= VIDINTCON0_FRAMESEL1_NONE;
  229. writel(val, ctx->regs + VIDINTCON0);
  230. }
  231. return 0;
  232. }
  233. static void fimd_disable_vblank(struct device *dev)
  234. {
  235. struct fimd_context *ctx = get_fimd_context(dev);
  236. u32 val;
  237. DRM_DEBUG_KMS("%s\n", __FILE__);
  238. if (ctx->suspended)
  239. return;
  240. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  241. val = readl(ctx->regs + VIDINTCON0);
  242. val &= ~VIDINTCON0_INT_FRAME;
  243. val &= ~VIDINTCON0_INT_ENABLE;
  244. writel(val, ctx->regs + VIDINTCON0);
  245. }
  246. }
  247. static struct exynos_drm_manager_ops fimd_manager_ops = {
  248. .dpms = fimd_dpms,
  249. .apply = fimd_apply,
  250. .commit = fimd_commit,
  251. .enable_vblank = fimd_enable_vblank,
  252. .disable_vblank = fimd_disable_vblank,
  253. };
  254. static void fimd_win_mode_set(struct device *dev,
  255. struct exynos_drm_overlay *overlay)
  256. {
  257. struct fimd_context *ctx = get_fimd_context(dev);
  258. struct fimd_win_data *win_data;
  259. int win;
  260. unsigned long offset;
  261. DRM_DEBUG_KMS("%s\n", __FILE__);
  262. if (!overlay) {
  263. dev_err(dev, "overlay is NULL\n");
  264. return;
  265. }
  266. win = overlay->zpos;
  267. if (win == DEFAULT_ZPOS)
  268. win = ctx->default_win;
  269. if (win < 0 || win > WINDOWS_NR)
  270. return;
  271. offset = overlay->fb_x * (overlay->bpp >> 3);
  272. offset += overlay->fb_y * overlay->pitch;
  273. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  274. win_data = &ctx->win_data[win];
  275. win_data->offset_x = overlay->crtc_x;
  276. win_data->offset_y = overlay->crtc_y;
  277. win_data->ovl_width = overlay->crtc_width;
  278. win_data->ovl_height = overlay->crtc_height;
  279. win_data->fb_width = overlay->fb_width;
  280. win_data->fb_height = overlay->fb_height;
  281. win_data->dma_addr = overlay->dma_addr[0] + offset;
  282. win_data->vaddr = overlay->vaddr[0] + offset;
  283. win_data->bpp = overlay->bpp;
  284. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  285. (overlay->bpp >> 3);
  286. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  287. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  288. win_data->offset_x, win_data->offset_y);
  289. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  290. win_data->ovl_width, win_data->ovl_height);
  291. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  292. (unsigned long)win_data->dma_addr,
  293. (unsigned long)win_data->vaddr);
  294. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  295. overlay->fb_width, overlay->crtc_width);
  296. }
  297. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  298. {
  299. struct fimd_context *ctx = get_fimd_context(dev);
  300. struct fimd_win_data *win_data = &ctx->win_data[win];
  301. unsigned long val;
  302. DRM_DEBUG_KMS("%s\n", __FILE__);
  303. val = WINCONx_ENWIN;
  304. switch (win_data->bpp) {
  305. case 1:
  306. val |= WINCON0_BPPMODE_1BPP;
  307. val |= WINCONx_BITSWP;
  308. val |= WINCONx_BURSTLEN_4WORD;
  309. break;
  310. case 2:
  311. val |= WINCON0_BPPMODE_2BPP;
  312. val |= WINCONx_BITSWP;
  313. val |= WINCONx_BURSTLEN_8WORD;
  314. break;
  315. case 4:
  316. val |= WINCON0_BPPMODE_4BPP;
  317. val |= WINCONx_BITSWP;
  318. val |= WINCONx_BURSTLEN_8WORD;
  319. break;
  320. case 8:
  321. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  322. val |= WINCONx_BURSTLEN_8WORD;
  323. val |= WINCONx_BYTSWP;
  324. break;
  325. case 16:
  326. val |= WINCON0_BPPMODE_16BPP_565;
  327. val |= WINCONx_HAWSWP;
  328. val |= WINCONx_BURSTLEN_16WORD;
  329. break;
  330. case 24:
  331. val |= WINCON0_BPPMODE_24BPP_888;
  332. val |= WINCONx_WSWP;
  333. val |= WINCONx_BURSTLEN_16WORD;
  334. break;
  335. case 32:
  336. val |= WINCON1_BPPMODE_28BPP_A4888
  337. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  338. val |= WINCONx_WSWP;
  339. val |= WINCONx_BURSTLEN_16WORD;
  340. break;
  341. default:
  342. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  343. val |= WINCON0_BPPMODE_24BPP_888;
  344. val |= WINCONx_WSWP;
  345. val |= WINCONx_BURSTLEN_16WORD;
  346. break;
  347. }
  348. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  349. writel(val, ctx->regs + WINCON(win));
  350. }
  351. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  352. {
  353. struct fimd_context *ctx = get_fimd_context(dev);
  354. unsigned int keycon0 = 0, keycon1 = 0;
  355. DRM_DEBUG_KMS("%s\n", __FILE__);
  356. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  357. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  358. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  359. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  360. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  361. }
  362. static void fimd_win_commit(struct device *dev, int zpos)
  363. {
  364. struct fimd_context *ctx = get_fimd_context(dev);
  365. struct fimd_win_data *win_data;
  366. int win = zpos;
  367. unsigned long val, alpha, size;
  368. DRM_DEBUG_KMS("%s\n", __FILE__);
  369. if (ctx->suspended)
  370. return;
  371. if (win == DEFAULT_ZPOS)
  372. win = ctx->default_win;
  373. if (win < 0 || win > WINDOWS_NR)
  374. return;
  375. win_data = &ctx->win_data[win];
  376. /*
  377. * SHADOWCON register is used for enabling timing.
  378. *
  379. * for example, once only width value of a register is set,
  380. * if the dma is started then fimd hardware could malfunction so
  381. * with protect window setting, the register fields with prefix '_F'
  382. * wouldn't be updated at vsync also but updated once unprotect window
  383. * is set.
  384. */
  385. /* protect windows */
  386. val = readl(ctx->regs + SHADOWCON);
  387. val |= SHADOWCON_WINx_PROTECT(win);
  388. writel(val, ctx->regs + SHADOWCON);
  389. /* buffer start address */
  390. val = (unsigned long)win_data->dma_addr;
  391. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  392. /* buffer end address */
  393. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  394. val = (unsigned long)(win_data->dma_addr + size);
  395. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  396. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  397. (unsigned long)win_data->dma_addr, val, size);
  398. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  399. win_data->ovl_width, win_data->ovl_height);
  400. /* buffer size */
  401. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  402. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  403. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  404. /* OSD position */
  405. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  406. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  407. writel(val, ctx->regs + VIDOSD_A(win));
  408. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  409. win_data->ovl_width - 1) |
  410. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  411. win_data->ovl_height - 1);
  412. writel(val, ctx->regs + VIDOSD_B(win));
  413. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  414. win_data->offset_x, win_data->offset_y,
  415. win_data->offset_x + win_data->ovl_width - 1,
  416. win_data->offset_y + win_data->ovl_height - 1);
  417. /* hardware window 0 doesn't support alpha channel. */
  418. if (win != 0) {
  419. /* OSD alpha */
  420. alpha = VIDISD14C_ALPHA1_R(0xf) |
  421. VIDISD14C_ALPHA1_G(0xf) |
  422. VIDISD14C_ALPHA1_B(0xf);
  423. writel(alpha, ctx->regs + VIDOSD_C(win));
  424. }
  425. /* OSD size */
  426. if (win != 3 && win != 4) {
  427. u32 offset = VIDOSD_D(win);
  428. if (win == 0)
  429. offset = VIDOSD_C_SIZE_W0;
  430. val = win_data->ovl_width * win_data->ovl_height;
  431. writel(val, ctx->regs + offset);
  432. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  433. }
  434. fimd_win_set_pixfmt(dev, win);
  435. /* hardware window 0 doesn't support color key. */
  436. if (win != 0)
  437. fimd_win_set_colkey(dev, win);
  438. /* wincon */
  439. val = readl(ctx->regs + WINCON(win));
  440. val |= WINCONx_ENWIN;
  441. writel(val, ctx->regs + WINCON(win));
  442. /* Enable DMA channel and unprotect windows */
  443. val = readl(ctx->regs + SHADOWCON);
  444. val |= SHADOWCON_CHx_ENABLE(win);
  445. val &= ~SHADOWCON_WINx_PROTECT(win);
  446. writel(val, ctx->regs + SHADOWCON);
  447. win_data->enabled = true;
  448. }
  449. static void fimd_win_disable(struct device *dev, int zpos)
  450. {
  451. struct fimd_context *ctx = get_fimd_context(dev);
  452. struct fimd_win_data *win_data;
  453. int win = zpos;
  454. u32 val;
  455. DRM_DEBUG_KMS("%s\n", __FILE__);
  456. if (win == DEFAULT_ZPOS)
  457. win = ctx->default_win;
  458. if (win < 0 || win > WINDOWS_NR)
  459. return;
  460. win_data = &ctx->win_data[win];
  461. /* protect windows */
  462. val = readl(ctx->regs + SHADOWCON);
  463. val |= SHADOWCON_WINx_PROTECT(win);
  464. writel(val, ctx->regs + SHADOWCON);
  465. /* wincon */
  466. val = readl(ctx->regs + WINCON(win));
  467. val &= ~WINCONx_ENWIN;
  468. writel(val, ctx->regs + WINCON(win));
  469. /* unprotect windows */
  470. val = readl(ctx->regs + SHADOWCON);
  471. val &= ~SHADOWCON_CHx_ENABLE(win);
  472. val &= ~SHADOWCON_WINx_PROTECT(win);
  473. writel(val, ctx->regs + SHADOWCON);
  474. win_data->enabled = false;
  475. }
  476. static void fimd_wait_for_vblank(struct device *dev)
  477. {
  478. struct fimd_context *ctx = get_fimd_context(dev);
  479. int ret;
  480. ret = wait_for((__raw_readl(ctx->regs + VIDCON1) &
  481. VIDCON1_VSTATUS_VSYNC), 50);
  482. if (ret < 0)
  483. DRM_DEBUG_KMS("vblank wait timed out.\n");
  484. }
  485. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  486. .mode_set = fimd_win_mode_set,
  487. .commit = fimd_win_commit,
  488. .disable = fimd_win_disable,
  489. .wait_for_vblank = fimd_wait_for_vblank,
  490. };
  491. static struct exynos_drm_manager fimd_manager = {
  492. .pipe = -1,
  493. .ops = &fimd_manager_ops,
  494. .overlay_ops = &fimd_overlay_ops,
  495. .display_ops = &fimd_display_ops,
  496. };
  497. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  498. {
  499. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  500. struct drm_pending_vblank_event *e, *t;
  501. struct timeval now;
  502. unsigned long flags;
  503. bool is_checked = false;
  504. spin_lock_irqsave(&drm_dev->event_lock, flags);
  505. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  506. base.link) {
  507. /* if event's pipe isn't same as crtc then ignore it. */
  508. if (crtc != e->pipe)
  509. continue;
  510. is_checked = true;
  511. do_gettimeofday(&now);
  512. e->event.sequence = 0;
  513. e->event.tv_sec = now.tv_sec;
  514. e->event.tv_usec = now.tv_usec;
  515. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  516. wake_up_interruptible(&e->base.file_priv->event_wait);
  517. }
  518. if (is_checked) {
  519. /*
  520. * call drm_vblank_put only in case that drm_vblank_get was
  521. * called.
  522. */
  523. if (atomic_read(&drm_dev->vblank_refcount[crtc]) > 0)
  524. drm_vblank_put(drm_dev, crtc);
  525. /*
  526. * don't off vblank if vblank_disable_allowed is 1,
  527. * because vblank would be off by timer handler.
  528. */
  529. if (!drm_dev->vblank_disable_allowed)
  530. drm_vblank_off(drm_dev, crtc);
  531. }
  532. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  533. }
  534. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  535. {
  536. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  537. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  538. struct drm_device *drm_dev = subdrv->drm_dev;
  539. struct exynos_drm_manager *manager = subdrv->manager;
  540. u32 val;
  541. val = readl(ctx->regs + VIDINTCON1);
  542. if (val & VIDINTCON1_INT_FRAME)
  543. /* VSYNC interrupt */
  544. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  545. /* check the crtc is detached already from encoder */
  546. if (manager->pipe < 0)
  547. goto out;
  548. drm_handle_vblank(drm_dev, manager->pipe);
  549. fimd_finish_pageflip(drm_dev, manager->pipe);
  550. out:
  551. return IRQ_HANDLED;
  552. }
  553. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  554. {
  555. DRM_DEBUG_KMS("%s\n", __FILE__);
  556. /*
  557. * enable drm irq mode.
  558. * - with irq_enabled = 1, we can use the vblank feature.
  559. *
  560. * P.S. note that we wouldn't use drm irq handler but
  561. * just specific driver own one instead because
  562. * drm framework supports only one irq handler.
  563. */
  564. drm_dev->irq_enabled = 1;
  565. /*
  566. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  567. * by drm timer once a current process gives up ownership of
  568. * vblank event.(after drm_vblank_put function is called)
  569. */
  570. drm_dev->vblank_disable_allowed = 1;
  571. return 0;
  572. }
  573. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  574. {
  575. DRM_DEBUG_KMS("%s\n", __FILE__);
  576. /* TODO. */
  577. }
  578. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  579. struct fb_videomode *timing)
  580. {
  581. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  582. u32 retrace;
  583. u32 clkdiv;
  584. u32 best_framerate = 0;
  585. u32 framerate;
  586. DRM_DEBUG_KMS("%s\n", __FILE__);
  587. retrace = timing->left_margin + timing->hsync_len +
  588. timing->right_margin + timing->xres;
  589. retrace *= timing->upper_margin + timing->vsync_len +
  590. timing->lower_margin + timing->yres;
  591. /* default framerate is 60Hz */
  592. if (!timing->refresh)
  593. timing->refresh = 60;
  594. clk /= retrace;
  595. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  596. int tmp;
  597. /* get best framerate */
  598. framerate = clk / clkdiv;
  599. tmp = timing->refresh - framerate;
  600. if (tmp < 0) {
  601. best_framerate = framerate;
  602. continue;
  603. } else {
  604. if (!best_framerate)
  605. best_framerate = framerate;
  606. else if (tmp < (best_framerate - framerate))
  607. best_framerate = framerate;
  608. break;
  609. }
  610. }
  611. return clkdiv;
  612. }
  613. static void fimd_clear_win(struct fimd_context *ctx, int win)
  614. {
  615. u32 val;
  616. DRM_DEBUG_KMS("%s\n", __FILE__);
  617. writel(0, ctx->regs + WINCON(win));
  618. writel(0, ctx->regs + VIDOSD_A(win));
  619. writel(0, ctx->regs + VIDOSD_B(win));
  620. writel(0, ctx->regs + VIDOSD_C(win));
  621. if (win == 1 || win == 2)
  622. writel(0, ctx->regs + VIDOSD_D(win));
  623. val = readl(ctx->regs + SHADOWCON);
  624. val &= ~SHADOWCON_WINx_PROTECT(win);
  625. writel(val, ctx->regs + SHADOWCON);
  626. }
  627. static int fimd_clock(struct fimd_context *ctx, bool enable)
  628. {
  629. DRM_DEBUG_KMS("%s\n", __FILE__);
  630. if (enable) {
  631. int ret;
  632. ret = clk_enable(ctx->bus_clk);
  633. if (ret < 0)
  634. return ret;
  635. ret = clk_enable(ctx->lcd_clk);
  636. if (ret < 0) {
  637. clk_disable(ctx->bus_clk);
  638. return ret;
  639. }
  640. } else {
  641. clk_disable(ctx->lcd_clk);
  642. clk_disable(ctx->bus_clk);
  643. }
  644. return 0;
  645. }
  646. static int fimd_activate(struct fimd_context *ctx, bool enable)
  647. {
  648. if (enable) {
  649. int ret;
  650. struct device *dev = ctx->subdrv.dev;
  651. ret = fimd_clock(ctx, true);
  652. if (ret < 0)
  653. return ret;
  654. ctx->suspended = false;
  655. /* if vblank was enabled status, enable it again. */
  656. if (test_and_clear_bit(0, &ctx->irq_flags))
  657. fimd_enable_vblank(dev);
  658. } else {
  659. fimd_clock(ctx, false);
  660. ctx->suspended = true;
  661. }
  662. return 0;
  663. }
  664. static int __devinit fimd_probe(struct platform_device *pdev)
  665. {
  666. struct device *dev = &pdev->dev;
  667. struct fimd_context *ctx;
  668. struct exynos_drm_subdrv *subdrv;
  669. struct exynos_drm_fimd_pdata *pdata;
  670. struct exynos_drm_panel_info *panel;
  671. struct resource *res;
  672. int win;
  673. int ret = -EINVAL;
  674. DRM_DEBUG_KMS("%s\n", __FILE__);
  675. pdata = pdev->dev.platform_data;
  676. if (!pdata) {
  677. dev_err(dev, "no platform data specified\n");
  678. return -EINVAL;
  679. }
  680. panel = &pdata->panel;
  681. if (!panel) {
  682. dev_err(dev, "panel is null.\n");
  683. return -EINVAL;
  684. }
  685. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  686. if (!ctx)
  687. return -ENOMEM;
  688. ctx->bus_clk = clk_get(dev, "fimd");
  689. if (IS_ERR(ctx->bus_clk)) {
  690. dev_err(dev, "failed to get bus clock\n");
  691. ret = PTR_ERR(ctx->bus_clk);
  692. goto err_clk_get;
  693. }
  694. ctx->lcd_clk = clk_get(dev, "sclk_fimd");
  695. if (IS_ERR(ctx->lcd_clk)) {
  696. dev_err(dev, "failed to get lcd clock\n");
  697. ret = PTR_ERR(ctx->lcd_clk);
  698. goto err_bus_clk;
  699. }
  700. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  701. ctx->regs = devm_request_and_ioremap(&pdev->dev, res);
  702. if (!ctx->regs) {
  703. dev_err(dev, "failed to map registers\n");
  704. ret = -ENXIO;
  705. goto err_clk;
  706. }
  707. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  708. if (!res) {
  709. dev_err(dev, "irq request failed.\n");
  710. goto err_clk;
  711. }
  712. ctx->irq = res->start;
  713. ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
  714. 0, "drm_fimd", ctx);
  715. if (ret) {
  716. dev_err(dev, "irq request failed.\n");
  717. goto err_clk;
  718. }
  719. ctx->vidcon0 = pdata->vidcon0;
  720. ctx->vidcon1 = pdata->vidcon1;
  721. ctx->default_win = pdata->default_win;
  722. ctx->panel = panel;
  723. subdrv = &ctx->subdrv;
  724. subdrv->dev = dev;
  725. subdrv->manager = &fimd_manager;
  726. subdrv->probe = fimd_subdrv_probe;
  727. subdrv->remove = fimd_subdrv_remove;
  728. mutex_init(&ctx->lock);
  729. platform_set_drvdata(pdev, ctx);
  730. pm_runtime_enable(dev);
  731. pm_runtime_get_sync(dev);
  732. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  733. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  734. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  735. panel->timing.pixclock, ctx->clkdiv);
  736. for (win = 0; win < WINDOWS_NR; win++)
  737. fimd_clear_win(ctx, win);
  738. exynos_drm_subdrv_register(subdrv);
  739. return 0;
  740. err_clk:
  741. clk_disable(ctx->lcd_clk);
  742. clk_put(ctx->lcd_clk);
  743. err_bus_clk:
  744. clk_disable(ctx->bus_clk);
  745. clk_put(ctx->bus_clk);
  746. err_clk_get:
  747. return ret;
  748. }
  749. static int __devexit fimd_remove(struct platform_device *pdev)
  750. {
  751. struct device *dev = &pdev->dev;
  752. struct fimd_context *ctx = platform_get_drvdata(pdev);
  753. DRM_DEBUG_KMS("%s\n", __FILE__);
  754. exynos_drm_subdrv_unregister(&ctx->subdrv);
  755. if (ctx->suspended)
  756. goto out;
  757. clk_disable(ctx->lcd_clk);
  758. clk_disable(ctx->bus_clk);
  759. pm_runtime_set_suspended(dev);
  760. pm_runtime_put_sync(dev);
  761. out:
  762. pm_runtime_disable(dev);
  763. clk_put(ctx->lcd_clk);
  764. clk_put(ctx->bus_clk);
  765. return 0;
  766. }
  767. #ifdef CONFIG_PM_SLEEP
  768. static int fimd_suspend(struct device *dev)
  769. {
  770. struct fimd_context *ctx = get_fimd_context(dev);
  771. /*
  772. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  773. * called here, an error would be returned by that interface
  774. * because the usage_count of pm runtime is more than 1.
  775. */
  776. if (!pm_runtime_suspended(dev))
  777. return fimd_activate(ctx, false);
  778. return 0;
  779. }
  780. static int fimd_resume(struct device *dev)
  781. {
  782. struct fimd_context *ctx = get_fimd_context(dev);
  783. /*
  784. * if entered to sleep when lcd panel was on, the usage_count
  785. * of pm runtime would still be 1 so in this case, fimd driver
  786. * should be on directly not drawing on pm runtime interface.
  787. */
  788. if (pm_runtime_suspended(dev)) {
  789. int ret;
  790. ret = fimd_activate(ctx, true);
  791. if (ret < 0)
  792. return ret;
  793. /*
  794. * in case of dpms on(standby), fimd_apply function will
  795. * be called by encoder's dpms callback to update fimd's
  796. * registers but in case of sleep wakeup, it's not.
  797. * so fimd_apply function should be called at here.
  798. */
  799. fimd_apply(dev);
  800. }
  801. return 0;
  802. }
  803. #endif
  804. #ifdef CONFIG_PM_RUNTIME
  805. static int fimd_runtime_suspend(struct device *dev)
  806. {
  807. struct fimd_context *ctx = get_fimd_context(dev);
  808. DRM_DEBUG_KMS("%s\n", __FILE__);
  809. return fimd_activate(ctx, false);
  810. }
  811. static int fimd_runtime_resume(struct device *dev)
  812. {
  813. struct fimd_context *ctx = get_fimd_context(dev);
  814. DRM_DEBUG_KMS("%s\n", __FILE__);
  815. return fimd_activate(ctx, true);
  816. }
  817. #endif
  818. static struct platform_device_id fimd_driver_ids[] = {
  819. {
  820. .name = "exynos4-fb",
  821. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  822. }, {
  823. .name = "exynos5-fb",
  824. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  825. },
  826. {},
  827. };
  828. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  829. static const struct dev_pm_ops fimd_pm_ops = {
  830. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  831. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  832. };
  833. struct platform_driver fimd_driver = {
  834. .probe = fimd_probe,
  835. .remove = __devexit_p(fimd_remove),
  836. .id_table = fimd_driver_ids,
  837. .driver = {
  838. .name = "exynos4-fb",
  839. .owner = THIS_MODULE,
  840. .pm = &fimd_pm_ops,
  841. },
  842. };