emu10k1_main.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <sound/driver.h>
  34. #include <linux/delay.h>
  35. #include <linux/init.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/pci.h>
  38. #include <linux/slab.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/mutex.h>
  41. #include <sound/core.h>
  42. #include <sound/emu10k1.h>
  43. #include <linux/firmware.h>
  44. #include "p16v.h"
  45. #include "tina2.h"
  46. #include "p17v.h"
  47. #define HANA_FILENAME "emu/hana.fw"
  48. #define DOCK_FILENAME "emu/audio_dock.fw"
  49. MODULE_FIRMWARE(HANA_FILENAME);
  50. MODULE_FIRMWARE(DOCK_FILENAME);
  51. /*************************************************************************
  52. * EMU10K1 init / done
  53. *************************************************************************/
  54. void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int ch)
  55. {
  56. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  57. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  58. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  59. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  60. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  61. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  62. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  63. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  64. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  65. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  66. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  67. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  68. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  69. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  70. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  71. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  72. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  73. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  74. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  75. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  76. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  77. /*** these are last so OFF prevents writing ***/
  78. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  79. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  80. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  81. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  82. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  83. /* Audigy extra stuffs */
  84. if (emu->audigy) {
  85. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  86. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  87. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  88. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  89. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  90. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  91. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  92. }
  93. }
  94. static unsigned int spi_dac_init[] = {
  95. 0x00ff,
  96. 0x02ff,
  97. 0x0400,
  98. 0x0520,
  99. 0x0600,
  100. 0x08ff,
  101. 0x0aff,
  102. 0x0cff,
  103. 0x0eff,
  104. 0x10ff,
  105. 0x1200,
  106. 0x1400,
  107. 0x1480,
  108. 0x1800,
  109. 0x1aff,
  110. 0x1cff,
  111. 0x1e00,
  112. 0x0530,
  113. 0x0602,
  114. 0x0622,
  115. 0x1400,
  116. };
  117. static unsigned int i2c_adc_init[][2] = {
  118. { 0x17, 0x00 }, /* Reset */
  119. { 0x07, 0x00 }, /* Timeout */
  120. { 0x0b, 0x22 }, /* Interface control */
  121. { 0x0c, 0x22 }, /* Master mode control */
  122. { 0x0d, 0x08 }, /* Powerdown control */
  123. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  124. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  125. { 0x10, 0x7b }, /* ALC Control 1 */
  126. { 0x11, 0x00 }, /* ALC Control 2 */
  127. { 0x12, 0x32 }, /* ALC Control 3 */
  128. { 0x13, 0x00 }, /* Noise gate control */
  129. { 0x14, 0xa6 }, /* Limiter control */
  130. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for Audigy 2 ZS Notebook */
  131. };
  132. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  133. {
  134. unsigned int silent_page;
  135. int ch;
  136. u32 tmp;
  137. /* disable audio and lock cache */
  138. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE,
  139. emu->port + HCFG);
  140. /* reset recording buffers */
  141. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  142. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  143. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  144. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  145. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  146. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  147. /* disable channel interrupt */
  148. outl(0, emu->port + INTE);
  149. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  150. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  151. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  152. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  153. if (emu->audigy){
  154. /* set SPDIF bypass mode */
  155. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  156. /* enable rear left + rear right AC97 slots */
  157. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  158. AC97SLOT_REAR_LEFT);
  159. }
  160. /* init envelope engine */
  161. for (ch = 0; ch < NUM_G; ch++)
  162. snd_emu10k1_voice_init(emu, ch);
  163. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  164. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  165. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  166. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  167. /* Hacks for Alice3 to work independent of haP16V driver */
  168. //Setup SRCMulti_I2S SamplingRate
  169. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  170. tmp &= 0xfffff1ff;
  171. tmp |= (0x2<<9);
  172. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  173. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  174. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  175. /* Setup SRCMulti Input Audio Enable */
  176. /* Use 0xFFFFFFFF to enable P16V sounds. */
  177. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  178. /* Enabled Phased (8-channel) P16V playback */
  179. outl(0x0201, emu->port + HCFG2);
  180. /* Set playback routing. */
  181. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  182. }
  183. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  184. /* Hacks for Alice3 to work independent of haP16V driver */
  185. snd_printk(KERN_INFO "Audigy2 value: Special config.\n");
  186. //Setup SRCMulti_I2S SamplingRate
  187. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  188. tmp &= 0xfffff1ff;
  189. tmp |= (0x2<<9);
  190. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  191. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  192. outl(0x600000, emu->port + 0x20);
  193. outl(0x14, emu->port + 0x24);
  194. /* Setup SRCMulti Input Audio Enable */
  195. outl(0x7b0000, emu->port + 0x20);
  196. outl(0xFF000000, emu->port + 0x24);
  197. /* Setup SPDIF Out Audio Enable */
  198. /* The Audigy 2 Value has a separate SPDIF out,
  199. * so no need for a mixer switch
  200. */
  201. outl(0x7a0000, emu->port + 0x20);
  202. outl(0xFF000000, emu->port + 0x24);
  203. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  204. outl(tmp, emu->port + A_IOCFG);
  205. }
  206. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  207. int size, n;
  208. size = ARRAY_SIZE(spi_dac_init);
  209. for (n = 0; n < size; n++)
  210. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  211. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  212. /* Enable GPIOs
  213. * GPIO0: Unknown
  214. * GPIO1: Speakers-enabled.
  215. * GPIO2: Unknown
  216. * GPIO3: Unknown
  217. * GPIO4: IEC958 Output on.
  218. * GPIO5: Unknown
  219. * GPIO6: Unknown
  220. * GPIO7: Unknown
  221. */
  222. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  223. }
  224. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  225. int size, n;
  226. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  227. tmp = inl(emu->port + A_IOCFG);
  228. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  229. tmp = inl(emu->port + A_IOCFG);
  230. size = ARRAY_SIZE(i2c_adc_init);
  231. for (n = 0; n < size; n++)
  232. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  233. for (n=0; n < 4; n++) {
  234. emu->i2c_capture_volume[n][0]= 0xcf;
  235. emu->i2c_capture_volume[n][1]= 0xcf;
  236. }
  237. }
  238. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  239. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  240. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  241. silent_page = (emu->silent_page.addr << 1) | MAP_PTI_MASK;
  242. for (ch = 0; ch < NUM_G; ch++) {
  243. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  244. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  245. }
  246. if (emu->card_capabilities->emu1010) {
  247. outl(HCFG_AUTOMUTE_ASYNC |
  248. HCFG_EMU32_SLAVE |
  249. HCFG_AUDIOENABLE, emu->port + HCFG);
  250. /*
  251. * Hokay, setup HCFG
  252. * Mute Disable Audio = 0
  253. * Lock Tank Memory = 1
  254. * Lock Sound Memory = 0
  255. * Auto Mute = 1
  256. */
  257. } else if (emu->audigy) {
  258. if (emu->revision == 4) /* audigy2 */
  259. outl(HCFG_AUDIOENABLE |
  260. HCFG_AC3ENABLE_CDSPDIF |
  261. HCFG_AC3ENABLE_GPSPDIF |
  262. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  263. else
  264. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  265. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  266. * e.g. card_capabilities->joystick */
  267. } else if (emu->model == 0x20 ||
  268. emu->model == 0xc400 ||
  269. (emu->model == 0x21 && emu->revision < 6))
  270. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  271. else
  272. // With on-chip joystick
  273. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  274. if (enable_ir) { /* enable IR for SB Live */
  275. if (emu->card_capabilities->emu1010) {
  276. ; /* Disable all access to A_IOCFG for the emu1010 */
  277. } else if (emu->card_capabilities->i2c_adc) {
  278. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  279. } else if (emu->audigy) {
  280. unsigned int reg = inl(emu->port + A_IOCFG);
  281. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  282. udelay(500);
  283. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  284. udelay(100);
  285. outl(reg, emu->port + A_IOCFG);
  286. } else {
  287. unsigned int reg = inl(emu->port + HCFG);
  288. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  289. udelay(500);
  290. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  291. udelay(100);
  292. outl(reg, emu->port + HCFG);
  293. }
  294. }
  295. if (emu->card_capabilities->emu1010) {
  296. ; /* Disable all access to A_IOCFG for the emu1010 */
  297. } else if (emu->card_capabilities->i2c_adc) {
  298. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  299. } else if (emu->audigy) { /* enable analog output */
  300. unsigned int reg = inl(emu->port + A_IOCFG);
  301. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  302. }
  303. return 0;
  304. }
  305. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  306. {
  307. /*
  308. * Enable the audio bit
  309. */
  310. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  311. /* Enable analog/digital outs on audigy */
  312. if (emu->card_capabilities->emu1010) {
  313. ; /* Disable all access to A_IOCFG for the emu1010 */
  314. } else if (emu->card_capabilities->i2c_adc) {
  315. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  316. } else if (emu->audigy) {
  317. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  318. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  319. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  320. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  321. * So, sequence is important. */
  322. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  323. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  324. /* Unmute Analog now. */
  325. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  326. } else {
  327. /* Disable routing from AC97 line out to Front speakers */
  328. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  329. }
  330. }
  331. #if 0
  332. {
  333. unsigned int tmp;
  334. /* FIXME: the following routine disables LiveDrive-II !! */
  335. // TOSLink detection
  336. emu->tos_link = 0;
  337. tmp = inl(emu->port + HCFG);
  338. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  339. outl(tmp|0x800, emu->port + HCFG);
  340. udelay(50);
  341. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  342. emu->tos_link = 1;
  343. outl(tmp, emu->port + HCFG);
  344. }
  345. }
  346. }
  347. #endif
  348. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  349. }
  350. int snd_emu10k1_done(struct snd_emu10k1 * emu)
  351. {
  352. int ch;
  353. outl(0, emu->port + INTE);
  354. /*
  355. * Shutdown the chip
  356. */
  357. for (ch = 0; ch < NUM_G; ch++)
  358. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  359. for (ch = 0; ch < NUM_G; ch++) {
  360. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  361. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  362. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  363. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  364. }
  365. /* reset recording buffers */
  366. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  367. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  368. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  369. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  370. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  371. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  372. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  373. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  374. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  375. if (emu->audigy)
  376. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  377. else
  378. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  379. /* disable channel interrupt */
  380. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  381. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  382. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  383. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  384. /* disable audio and lock cache */
  385. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  386. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  387. return 0;
  388. }
  389. /*************************************************************************
  390. * ECARD functional implementation
  391. *************************************************************************/
  392. /* In A1 Silicon, these bits are in the HC register */
  393. #define HOOKN_BIT (1L << 12)
  394. #define HANDN_BIT (1L << 11)
  395. #define PULSEN_BIT (1L << 10)
  396. #define EC_GDI1 (1 << 13)
  397. #define EC_GDI0 (1 << 14)
  398. #define EC_NUM_CONTROL_BITS 20
  399. #define EC_AC3_DATA_SELN 0x0001L
  400. #define EC_EE_DATA_SEL 0x0002L
  401. #define EC_EE_CNTRL_SELN 0x0004L
  402. #define EC_EECLK 0x0008L
  403. #define EC_EECS 0x0010L
  404. #define EC_EESDO 0x0020L
  405. #define EC_TRIM_CSN 0x0040L
  406. #define EC_TRIM_SCLK 0x0080L
  407. #define EC_TRIM_SDATA 0x0100L
  408. #define EC_TRIM_MUTEN 0x0200L
  409. #define EC_ADCCAL 0x0400L
  410. #define EC_ADCRSTN 0x0800L
  411. #define EC_DACCAL 0x1000L
  412. #define EC_DACMUTEN 0x2000L
  413. #define EC_LEDN 0x4000L
  414. #define EC_SPDIF0_SEL_SHIFT 15
  415. #define EC_SPDIF1_SEL_SHIFT 17
  416. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  417. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  418. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  419. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  420. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  421. * be incremented any time the EEPROM's
  422. * format is changed. */
  423. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  424. /* Addresses for special values stored in to EEPROM */
  425. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  426. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  427. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  428. #define EC_LAST_PROMFILE_ADDR 0x2f
  429. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  430. * can be up to 30 characters in length
  431. * and is stored as a NULL-terminated
  432. * ASCII string. Any unused bytes must be
  433. * filled with zeros */
  434. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  435. /* Most of this stuff is pretty self-evident. According to the hardware
  436. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  437. * offset problem. Weird.
  438. */
  439. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  440. EC_TRIM_CSN)
  441. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  442. #define EC_DEFAULT_SPDIF0_SEL 0x0
  443. #define EC_DEFAULT_SPDIF1_SEL 0x4
  444. /**************************************************************************
  445. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  446. * control latch will is loaded bit-serially by toggling the Modem control
  447. * lines from function 2 on the E8010. This function hides these details
  448. * and presents the illusion that we are actually writing to a distinct
  449. * register.
  450. */
  451. static void snd_emu10k1_ecard_write(struct snd_emu10k1 * emu, unsigned int value)
  452. {
  453. unsigned short count;
  454. unsigned int data;
  455. unsigned long hc_port;
  456. unsigned int hc_value;
  457. hc_port = emu->port + HCFG;
  458. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  459. outl(hc_value, hc_port);
  460. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  461. /* Set up the value */
  462. data = ((value & 0x1) ? PULSEN_BIT : 0);
  463. value >>= 1;
  464. outl(hc_value | data, hc_port);
  465. /* Clock the shift register */
  466. outl(hc_value | data | HANDN_BIT, hc_port);
  467. outl(hc_value | data, hc_port);
  468. }
  469. /* Latch the bits */
  470. outl(hc_value | HOOKN_BIT, hc_port);
  471. outl(hc_value, hc_port);
  472. }
  473. /**************************************************************************
  474. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  475. * trim value consists of a 16bit value which is composed of two
  476. * 8 bit gain/trim values, one for the left channel and one for the
  477. * right channel. The following table maps from the Gain/Attenuation
  478. * value in decibels into the corresponding bit pattern for a single
  479. * channel.
  480. */
  481. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 * emu,
  482. unsigned short gain)
  483. {
  484. unsigned int bit;
  485. /* Enable writing to the TRIM registers */
  486. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  487. /* Do it again to insure that we meet hold time requirements */
  488. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  489. for (bit = (1 << 15); bit; bit >>= 1) {
  490. unsigned int value;
  491. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  492. if (gain & bit)
  493. value |= EC_TRIM_SDATA;
  494. /* Clock the bit */
  495. snd_emu10k1_ecard_write(emu, value);
  496. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  497. snd_emu10k1_ecard_write(emu, value);
  498. }
  499. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  500. }
  501. static int snd_emu10k1_ecard_init(struct snd_emu10k1 * emu)
  502. {
  503. unsigned int hc_value;
  504. /* Set up the initial settings */
  505. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  506. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  507. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  508. /* Step 0: Set the codec type in the hardware control register
  509. * and enable audio output */
  510. hc_value = inl(emu->port + HCFG);
  511. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  512. inl(emu->port + HCFG);
  513. /* Step 1: Turn off the led and deassert TRIM_CS */
  514. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  515. /* Step 2: Calibrate the ADC and DAC */
  516. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  517. /* Step 3: Wait for awhile; XXX We can't get away with this
  518. * under a real operating system; we'll need to block and wait that
  519. * way. */
  520. snd_emu10k1_wait(emu, 48000);
  521. /* Step 4: Switch off the DAC and ADC calibration. Note
  522. * That ADC_CAL is actually an inverted signal, so we assert
  523. * it here to stop calibration. */
  524. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  525. /* Step 4: Switch into run mode */
  526. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  527. /* Step 5: Set the analog input gain */
  528. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  529. return 0;
  530. }
  531. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 * emu)
  532. {
  533. unsigned long special_port;
  534. unsigned int value;
  535. /* Special initialisation routine
  536. * before the rest of the IO-Ports become active.
  537. */
  538. special_port = emu->port + 0x38;
  539. value = inl(special_port);
  540. outl(0x00d00000, special_port);
  541. value = inl(special_port);
  542. outl(0x00d00001, special_port);
  543. value = inl(special_port);
  544. outl(0x00d0005f, special_port);
  545. value = inl(special_port);
  546. outl(0x00d0007f, special_port);
  547. value = inl(special_port);
  548. outl(0x0090007f, special_port);
  549. value = inl(special_port);
  550. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  551. return 0;
  552. }
  553. static int snd_emu1010_load_firmware(struct snd_emu10k1 * emu, const char * filename)
  554. {
  555. int err;
  556. int n, i;
  557. int reg;
  558. int value;
  559. const struct firmware *fw_entry;
  560. if ((err = request_firmware(&fw_entry, filename, &emu->pci->dev)) != 0) {
  561. snd_printk(KERN_ERR "firmware: %s not found. Err=%d\n",filename, err);
  562. return err;
  563. }
  564. snd_printk(KERN_INFO "firmware size=0x%zx\n", fw_entry->size);
  565. if (fw_entry->size != 0x133a4) {
  566. snd_printk(KERN_ERR "firmware: %s wrong size.\n",filename);
  567. return -EINVAL;
  568. }
  569. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  570. /* GPIO7 -> FPGA PGMN
  571. * GPIO6 -> FPGA CCLK
  572. * GPIO5 -> FPGA DIN
  573. * FPGA CONFIG OFF -> FPGA PGMN
  574. */
  575. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  576. udelay(1);
  577. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  578. udelay(100); /* Allow FPGA memory to clean */
  579. for(n = 0; n < fw_entry->size; n++) {
  580. value=fw_entry->data[n];
  581. for(i = 0; i < 8; i++) {
  582. reg = 0x80;
  583. if (value & 0x1)
  584. reg = reg | 0x20;
  585. value = value >> 1;
  586. outl(reg, emu->port + A_IOCFG);
  587. outl(reg | 0x40, emu->port + A_IOCFG);
  588. }
  589. }
  590. /* After programming, set GPIO bit 4 high again. */
  591. outl(0x10, emu->port + A_IOCFG);
  592. release_firmware(fw_entry);
  593. return 0;
  594. }
  595. /*
  596. * EMU-1010 - details found out from this driver, official MS Win drivers,
  597. * testing the card:
  598. *
  599. * Audigy2 (aka Alice2):
  600. * ---------------------
  601. * * communication over PCI
  602. * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
  603. * to 2 x 16-bit, using internal DSP instructions
  604. * * slave mode, clock supplied by HANA
  605. * * linked to HANA using:
  606. * 32 x 32-bit serial EMU32 output channels
  607. * 16 x EMU32 input channels
  608. * (?) x I2S I/O channels (?)
  609. *
  610. * FPGA (aka HANA):
  611. * ---------------
  612. * * provides all (?) physical inputs and outputs of the card
  613. * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
  614. * * provides clock signal for the card and Alice2
  615. * * two crystals - for 44.1kHz and 48kHz multiples
  616. * * provides internal routing of signal sources to signal destinations
  617. * * inputs/outputs to Alice2 - see above
  618. *
  619. * Current status of the driver:
  620. * ----------------------------
  621. * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
  622. * * PCM device nb. 2:
  623. * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
  624. * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
  625. */
  626. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 * emu)
  627. {
  628. unsigned int i;
  629. int tmp,tmp2;
  630. int reg;
  631. int err;
  632. snd_printk(KERN_INFO "emu1010: Special config.\n");
  633. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  634. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  635. * Mute all codecs.
  636. */
  637. outl(0x0005a00c, emu->port + HCFG);
  638. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  639. * Lock Tank Memory Cache,
  640. * Mute all codecs.
  641. */
  642. outl(0x0005a004, emu->port + HCFG);
  643. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  644. * Mute all codecs.
  645. */
  646. outl(0x0005a000, emu->port + HCFG);
  647. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  648. * Mute all codecs.
  649. */
  650. outl(0x0005a000, emu->port + HCFG);
  651. /* Disable 48Volt power to Audio Dock */
  652. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  653. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  654. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  655. snd_printdd("reg1=0x%x\n",reg);
  656. if (reg == 0x55) {
  657. /* FPGA netlist already present so clear it */
  658. /* Return to programming mode */
  659. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02 );
  660. }
  661. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  662. snd_printdd("reg2=0x%x\n",reg);
  663. if (reg == 0x55) {
  664. /* FPGA failed to return to programming mode */
  665. return -ENODEV;
  666. }
  667. snd_printk(KERN_INFO "emu1010: EMU_HANA_ID=0x%x\n",reg);
  668. if ((err = snd_emu1010_load_firmware(emu, HANA_FILENAME)) != 0) {
  669. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file %s failed\n", HANA_FILENAME);
  670. return err;
  671. }
  672. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  673. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  674. if (reg != 0x55) {
  675. /* FPGA failed to be programmed */
  676. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file failed, reg=0x%x\n", reg);
  677. return -ENODEV;
  678. }
  679. snd_printk(KERN_INFO "emu1010: Hana Firmware loaded\n");
  680. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp );
  681. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2 );
  682. snd_printk("Hana ver:%d.%d\n",tmp ,tmp2);
  683. /* Enable 48Volt power to Audio Dock */
  684. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON );
  685. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  686. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  687. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  688. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  689. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp );
  690. /* ADAT input. */
  691. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x01 );
  692. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp );
  693. /* Set no attenuation on Audio Dock pads. */
  694. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00 );
  695. emu->emu1010.adc_pads = 0x00;
  696. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  697. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  698. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  699. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  700. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp );
  701. /* DAC PADs. */
  702. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f );
  703. emu->emu1010.dac_pads = 0x0f;
  704. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  705. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  706. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  707. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  708. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 );
  709. /* MIDI routing */
  710. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 );
  711. /* Unknown. */
  712. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c );
  713. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); // IRQ Enable: All on */
  714. /* IRQ Enable: All off */
  715. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00 );
  716. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  717. snd_printk(KERN_INFO "emu1010: Card options3=0x%x\n",reg);
  718. /* Default WCLK set to 48kHz. */
  719. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00 );
  720. /* Word Clock source, Internal 48kHz x1 */
  721. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  722. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  723. /* Audio Dock LEDs. */
  724. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  725. #if 0
  726. /* For 96kHz */
  727. snd_emu1010_fpga_link_dst_src_write(emu,
  728. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  729. snd_emu1010_fpga_link_dst_src_write(emu,
  730. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  731. snd_emu1010_fpga_link_dst_src_write(emu,
  732. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  733. snd_emu1010_fpga_link_dst_src_write(emu,
  734. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  735. #endif
  736. #if 0
  737. /* For 192kHz */
  738. snd_emu1010_fpga_link_dst_src_write(emu,
  739. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  740. snd_emu1010_fpga_link_dst_src_write(emu,
  741. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  742. snd_emu1010_fpga_link_dst_src_write(emu,
  743. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  744. snd_emu1010_fpga_link_dst_src_write(emu,
  745. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  746. snd_emu1010_fpga_link_dst_src_write(emu,
  747. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  748. snd_emu1010_fpga_link_dst_src_write(emu,
  749. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  750. snd_emu1010_fpga_link_dst_src_write(emu,
  751. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  752. snd_emu1010_fpga_link_dst_src_write(emu,
  753. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  754. #endif
  755. #if 1
  756. /* For 48kHz */
  757. snd_emu1010_fpga_link_dst_src_write(emu,
  758. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  759. snd_emu1010_fpga_link_dst_src_write(emu,
  760. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  761. snd_emu1010_fpga_link_dst_src_write(emu,
  762. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  763. snd_emu1010_fpga_link_dst_src_write(emu,
  764. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  765. snd_emu1010_fpga_link_dst_src_write(emu,
  766. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  767. snd_emu1010_fpga_link_dst_src_write(emu,
  768. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  769. snd_emu1010_fpga_link_dst_src_write(emu,
  770. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  771. snd_emu1010_fpga_link_dst_src_write(emu,
  772. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  773. /* Pavel Hofman - setting defaults for 8 more capture channels
  774. * Defaults only, users will set their own values anyways, let's
  775. * just copy/paste.
  776. */
  777. snd_emu1010_fpga_link_dst_src_write(emu,
  778. EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
  779. snd_emu1010_fpga_link_dst_src_write(emu,
  780. EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
  781. snd_emu1010_fpga_link_dst_src_write(emu,
  782. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
  783. snd_emu1010_fpga_link_dst_src_write(emu,
  784. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
  785. snd_emu1010_fpga_link_dst_src_write(emu,
  786. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
  787. snd_emu1010_fpga_link_dst_src_write(emu,
  788. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
  789. snd_emu1010_fpga_link_dst_src_write(emu,
  790. EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
  791. snd_emu1010_fpga_link_dst_src_write(emu,
  792. EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
  793. #endif
  794. #if 0
  795. /* Original */
  796. snd_emu1010_fpga_link_dst_src_write(emu,
  797. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  798. snd_emu1010_fpga_link_dst_src_write(emu,
  799. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  800. snd_emu1010_fpga_link_dst_src_write(emu,
  801. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  802. snd_emu1010_fpga_link_dst_src_write(emu,
  803. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  804. snd_emu1010_fpga_link_dst_src_write(emu,
  805. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  806. snd_emu1010_fpga_link_dst_src_write(emu,
  807. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  808. snd_emu1010_fpga_link_dst_src_write(emu,
  809. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  810. snd_emu1010_fpga_link_dst_src_write(emu,
  811. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  812. snd_emu1010_fpga_link_dst_src_write(emu,
  813. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  814. snd_emu1010_fpga_link_dst_src_write(emu,
  815. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  816. snd_emu1010_fpga_link_dst_src_write(emu,
  817. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  818. snd_emu1010_fpga_link_dst_src_write(emu,
  819. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  820. #endif
  821. for (i = 0;i < 0x20; i++ ) {
  822. /* AudioDock Elink <- Silence */
  823. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100+i, EMU_SRC_SILENCE);
  824. }
  825. for (i = 0;i < 4; i++) {
  826. /* Hana SPDIF Out <- Silence */
  827. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200+i, EMU_SRC_SILENCE);
  828. }
  829. for (i = 0;i < 7; i++) {
  830. /* Hamoa DAC <- Silence */
  831. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300+i, EMU_SRC_SILENCE);
  832. }
  833. for (i = 0;i < 7; i++) {
  834. /* Hana ADAT Out <- Silence */
  835. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  836. }
  837. snd_emu1010_fpga_link_dst_src_write(emu,
  838. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  839. snd_emu1010_fpga_link_dst_src_write(emu,
  840. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  841. snd_emu1010_fpga_link_dst_src_write(emu,
  842. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  843. snd_emu1010_fpga_link_dst_src_write(emu,
  844. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  845. snd_emu1010_fpga_link_dst_src_write(emu,
  846. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  847. snd_emu1010_fpga_link_dst_src_write(emu,
  848. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  849. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01 ); // Unmute all
  850. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  851. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  852. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  853. * Mute all codecs.
  854. */
  855. outl(0x0000a000, emu->port + HCFG);
  856. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  857. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  858. * Un-Mute all codecs.
  859. */
  860. outl(0x0000a001, emu->port + HCFG);
  861. /* Initial boot complete. Now patches */
  862. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  863. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  864. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  865. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  866. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  867. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  868. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 ); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  869. /* Delay to allow Audio Dock to settle */
  870. msleep(100);
  871. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp ); /* IRQ Status */
  872. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg ); /* OPTIONS: Which cards are attached to the EMU */
  873. /* FIXME: The loading of this should be able to happen any time,
  874. * as the user can plug/unplug it at any time
  875. */
  876. if (reg & (EMU_HANA_OPTION_DOCK_ONLINE | EMU_HANA_OPTION_DOCK_OFFLINE) ) {
  877. /* Audio Dock attached */
  878. /* Return to Audio Dock programming mode */
  879. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware\n");
  880. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK );
  881. if ((err = snd_emu1010_load_firmware(emu, DOCK_FILENAME)) != 0) {
  882. return err;
  883. }
  884. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0 );
  885. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg );
  886. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_IRQ_STATUS=0x%x\n",reg);
  887. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  888. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  889. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_ID=0x%x\n",reg);
  890. if (reg != 0x55) {
  891. /* FPGA failed to be programmed */
  892. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware file failed, reg=0x%x\n", reg);
  893. return 0;
  894. return -ENODEV;
  895. }
  896. snd_printk(KERN_INFO "emu1010: Audio Dock Firmware loaded\n");
  897. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp );
  898. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2 );
  899. snd_printk("Audio Dock ver:%d.%d\n",tmp ,tmp2);
  900. }
  901. #if 0
  902. snd_emu1010_fpga_link_dst_src_write(emu,
  903. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  904. snd_emu1010_fpga_link_dst_src_write(emu,
  905. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  906. snd_emu1010_fpga_link_dst_src_write(emu,
  907. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  908. snd_emu1010_fpga_link_dst_src_write(emu,
  909. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  910. #endif
  911. /* Default outputs */
  912. snd_emu1010_fpga_link_dst_src_write(emu,
  913. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  914. emu->emu1010.output_source[0] = 21;
  915. snd_emu1010_fpga_link_dst_src_write(emu,
  916. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  917. emu->emu1010.output_source[1] = 22;
  918. snd_emu1010_fpga_link_dst_src_write(emu,
  919. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  920. emu->emu1010.output_source[2] = 23;
  921. snd_emu1010_fpga_link_dst_src_write(emu,
  922. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  923. emu->emu1010.output_source[3] = 24;
  924. snd_emu1010_fpga_link_dst_src_write(emu,
  925. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  926. emu->emu1010.output_source[4] = 25;
  927. snd_emu1010_fpga_link_dst_src_write(emu,
  928. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  929. emu->emu1010.output_source[5] = 26;
  930. snd_emu1010_fpga_link_dst_src_write(emu,
  931. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  932. emu->emu1010.output_source[6] = 27;
  933. snd_emu1010_fpga_link_dst_src_write(emu,
  934. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  935. emu->emu1010.output_source[7] = 28;
  936. snd_emu1010_fpga_link_dst_src_write(emu,
  937. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  938. emu->emu1010.output_source[8] = 21;
  939. snd_emu1010_fpga_link_dst_src_write(emu,
  940. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  941. emu->emu1010.output_source[9] = 22;
  942. snd_emu1010_fpga_link_dst_src_write(emu,
  943. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  944. emu->emu1010.output_source[10] = 21;
  945. snd_emu1010_fpga_link_dst_src_write(emu,
  946. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  947. emu->emu1010.output_source[11] = 22;
  948. snd_emu1010_fpga_link_dst_src_write(emu,
  949. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  950. emu->emu1010.output_source[12] = 21;
  951. snd_emu1010_fpga_link_dst_src_write(emu,
  952. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  953. emu->emu1010.output_source[13] = 22;
  954. snd_emu1010_fpga_link_dst_src_write(emu,
  955. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  956. emu->emu1010.output_source[14] = 21;
  957. snd_emu1010_fpga_link_dst_src_write(emu,
  958. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  959. emu->emu1010.output_source[15] = 22;
  960. snd_emu1010_fpga_link_dst_src_write(emu,
  961. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  962. emu->emu1010.output_source[16] = 21;
  963. snd_emu1010_fpga_link_dst_src_write(emu,
  964. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  965. emu->emu1010.output_source[17] = 22;
  966. snd_emu1010_fpga_link_dst_src_write(emu,
  967. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  968. emu->emu1010.output_source[18] = 23;
  969. snd_emu1010_fpga_link_dst_src_write(emu,
  970. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  971. emu->emu1010.output_source[19] = 24;
  972. snd_emu1010_fpga_link_dst_src_write(emu,
  973. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  974. emu->emu1010.output_source[20] = 25;
  975. snd_emu1010_fpga_link_dst_src_write(emu,
  976. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  977. emu->emu1010.output_source[21] = 26;
  978. snd_emu1010_fpga_link_dst_src_write(emu,
  979. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  980. emu->emu1010.output_source[22] = 27;
  981. snd_emu1010_fpga_link_dst_src_write(emu,
  982. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  983. emu->emu1010.output_source[23] = 28;
  984. /* TEMP: Select SPDIF in/out */
  985. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); /* Output spdif */
  986. /* TEMP: Select 48kHz SPDIF out */
  987. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  988. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  989. /* Word Clock source, Internal 48kHz x1 */
  990. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  991. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  992. emu->emu1010.internal_clock = 1; /* 48000 */
  993. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);/* Set LEDs on Audio Dock */
  994. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  995. //snd_emu1010_fpga_write(emu, 0x7, 0x0); /* Mute all */
  996. //snd_emu1010_fpga_write(emu, 0x7, 0x1); /* Unmute all */
  997. //snd_emu1010_fpga_write(emu, 0xe, 0x12); /* Set LEDs on Audio Dock */
  998. return 0;
  999. }
  1000. /*
  1001. * Create the EMU10K1 instance
  1002. */
  1003. #ifdef CONFIG_PM
  1004. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  1005. static void free_pm_buffer(struct snd_emu10k1 *emu);
  1006. #endif
  1007. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  1008. {
  1009. if (emu->port) { /* avoid access to already used hardware */
  1010. snd_emu10k1_fx8010_tram_setup(emu, 0);
  1011. snd_emu10k1_done(emu);
  1012. /* remove reserved page */
  1013. if (emu->reserved_page) {
  1014. snd_emu10k1_synth_free(emu, (struct snd_util_memblk *)emu->reserved_page);
  1015. emu->reserved_page = NULL;
  1016. }
  1017. snd_emu10k1_free_efx(emu);
  1018. }
  1019. if (emu->card_capabilities->emu1010) {
  1020. /* Disable 48Volt power to Audio Dock */
  1021. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  1022. }
  1023. if (emu->memhdr)
  1024. snd_util_memhdr_free(emu->memhdr);
  1025. if (emu->silent_page.area)
  1026. snd_dma_free_pages(&emu->silent_page);
  1027. if (emu->ptb_pages.area)
  1028. snd_dma_free_pages(&emu->ptb_pages);
  1029. vfree(emu->page_ptr_table);
  1030. vfree(emu->page_addr_table);
  1031. #ifdef CONFIG_PM
  1032. free_pm_buffer(emu);
  1033. #endif
  1034. if (emu->irq >= 0)
  1035. free_irq(emu->irq, emu);
  1036. if (emu->port)
  1037. pci_release_regions(emu->pci);
  1038. if (emu->card_capabilities->ca0151_chip) /* P16V */
  1039. snd_p16v_free(emu);
  1040. pci_disable_device(emu->pci);
  1041. kfree(emu);
  1042. return 0;
  1043. }
  1044. static int snd_emu10k1_dev_free(struct snd_device *device)
  1045. {
  1046. struct snd_emu10k1 *emu = device->device_data;
  1047. return snd_emu10k1_free(emu);
  1048. }
  1049. static struct snd_emu_chip_details emu_chip_details[] = {
  1050. /* Audigy 2 Value AC3 out does not work yet. Need to find out how to turn off interpolators.*/
  1051. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1052. /* DSP: CA0108-IAT
  1053. * DAC: CS4382-KQ
  1054. * ADC: Philips 1361T
  1055. * AC97: STAC9750
  1056. * CA0151: None
  1057. */
  1058. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1059. .driver = "Audigy2", .name = "Audigy 2 Value [SB0400]",
  1060. .id = "Audigy2",
  1061. .emu10k2_chip = 1,
  1062. .ca0108_chip = 1,
  1063. .spk71 = 1,
  1064. .ac97_chip = 1} ,
  1065. /* Audigy4 (Not PRO) SB0610 */
  1066. /* Tested by James@superbug.co.uk 4th April 2006 */
  1067. /* A_IOCFG bits
  1068. * Output
  1069. * 0: ?
  1070. * 1: ?
  1071. * 2: ?
  1072. * 3: 0 - Digital Out, 1 - Line in
  1073. * 4: ?
  1074. * 5: ?
  1075. * 6: ?
  1076. * 7: ?
  1077. * Input
  1078. * 8: ?
  1079. * 9: ?
  1080. * A: Green jack sense (Front)
  1081. * B: ?
  1082. * C: Black jack sense (Rear/Side Right)
  1083. * D: Yellow jack sense (Center/LFE/Side Left)
  1084. * E: ?
  1085. * F: ?
  1086. *
  1087. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1088. * 0 - Digital Out
  1089. * 1 - Line in
  1090. */
  1091. /* Mic input not tested.
  1092. * Analog CD input not tested
  1093. * Digital Out not tested.
  1094. * Line in working.
  1095. * Audio output 5.1 working. Side outputs not working.
  1096. */
  1097. /* DSP: CA10300-IAT LF
  1098. * DAC: Cirrus Logic CS4382-KQZ
  1099. * ADC: Philips 1361T
  1100. * AC97: Sigmatel STAC9750
  1101. * CA0151: None
  1102. */
  1103. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1104. .driver = "Audigy2", .name = "Audigy 4 [SB0610]",
  1105. .id = "Audigy2",
  1106. .emu10k2_chip = 1,
  1107. .ca0108_chip = 1,
  1108. .spk71 = 1,
  1109. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1110. .ac97_chip = 1} ,
  1111. /* Audigy 2 ZS Notebook Cardbus card.*/
  1112. /* Tested by James@superbug.co.uk 6th November 2006 */
  1113. /* Audio output 7.1/Headphones working.
  1114. * Digital output working. (AC3 not checked, only PCM)
  1115. * Audio Mic/Line inputs working.
  1116. * Digital input not tested.
  1117. */
  1118. /* DSP: Tina2
  1119. * DAC: Wolfson WM8768/WM8568
  1120. * ADC: Wolfson WM8775
  1121. * AC97: None
  1122. * CA0151: None
  1123. */
  1124. /* Tested by James@superbug.co.uk 4th April 2006 */
  1125. /* A_IOCFG bits
  1126. * Output
  1127. * 0: Not Used
  1128. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1129. * 2: Analog input 0 = line in, 1 = mic in
  1130. * 3: Not Used
  1131. * 4: Digital output 0 = off, 1 = on.
  1132. * 5: Not Used
  1133. * 6: Not Used
  1134. * 7: Not Used
  1135. * Input
  1136. * All bits 1 (0x3fxx) means nothing plugged in.
  1137. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1138. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1139. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1140. * E-F: Always 0
  1141. *
  1142. */
  1143. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1144. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1145. .id = "Audigy2",
  1146. .emu10k2_chip = 1,
  1147. .ca0108_chip = 1,
  1148. .ca_cardbus_chip = 1,
  1149. .spi_dac = 1,
  1150. .i2c_adc = 1,
  1151. .spk71 = 1} ,
  1152. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1153. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1154. .id = "EMU1010",
  1155. .emu10k2_chip = 1,
  1156. .ca0108_chip = 1,
  1157. .ca_cardbus_chip = 1,
  1158. .spi_dac = 1,
  1159. .i2c_adc = 1,
  1160. .spk71 = 1} ,
  1161. {.vendor = 0x1102, .device = 0x0008,
  1162. .driver = "Audigy2", .name = "Audigy 2 Value [Unknown]",
  1163. .id = "Audigy2",
  1164. .emu10k2_chip = 1,
  1165. .ca0108_chip = 1,
  1166. .ac97_chip = 1} ,
  1167. /* Tested by James@superbug.co.uk 8th July 2005. No sound available yet. */
  1168. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1169. .driver = "Audigy2", .name = "E-mu 1010 [4001]",
  1170. .id = "EMU1010",
  1171. .emu10k2_chip = 1,
  1172. .ca0102_chip = 1,
  1173. .spk71 = 1,
  1174. .emu1010 = 1} ,
  1175. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1176. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1177. .driver = "Audigy2", .name = "Audigy 4 PRO [SB0380]",
  1178. .id = "Audigy2",
  1179. .emu10k2_chip = 1,
  1180. .ca0102_chip = 1,
  1181. .ca0151_chip = 1,
  1182. .spk71 = 1,
  1183. .spdif_bug = 1,
  1184. .ac97_chip = 1} ,
  1185. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1186. /* The 0x20061102 does have SB0350 written on it
  1187. * Just like 0x20021102
  1188. */
  1189. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1190. .driver = "Audigy2", .name = "Audigy 2 [SB0350b]",
  1191. .id = "Audigy2",
  1192. .emu10k2_chip = 1,
  1193. .ca0102_chip = 1,
  1194. .ca0151_chip = 1,
  1195. .spk71 = 1,
  1196. .spdif_bug = 1,
  1197. .ac97_chip = 1} ,
  1198. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1199. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0350]",
  1200. .id = "Audigy2",
  1201. .emu10k2_chip = 1,
  1202. .ca0102_chip = 1,
  1203. .ca0151_chip = 1,
  1204. .spk71 = 1,
  1205. .spdif_bug = 1,
  1206. .ac97_chip = 1} ,
  1207. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1208. .driver = "Audigy2", .name = "Audigy 2 ZS [2001]",
  1209. .id = "Audigy2",
  1210. .emu10k2_chip = 1,
  1211. .ca0102_chip = 1,
  1212. .ca0151_chip = 1,
  1213. .spk71 = 1,
  1214. .spdif_bug = 1,
  1215. .ac97_chip = 1} ,
  1216. /* Audigy 2 */
  1217. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1218. /* DSP: CA0102-IAT
  1219. * DAC: CS4382-KQ
  1220. * ADC: Philips 1361T
  1221. * AC97: STAC9721
  1222. * CA0151: Yes
  1223. */
  1224. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1225. .driver = "Audigy2", .name = "Audigy 2 [SB0240]",
  1226. .id = "Audigy2",
  1227. .emu10k2_chip = 1,
  1228. .ca0102_chip = 1,
  1229. .ca0151_chip = 1,
  1230. .spk71 = 1,
  1231. .spdif_bug = 1,
  1232. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1233. .ac97_chip = 1} ,
  1234. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1235. .driver = "Audigy2", .name = "Audigy 2 EX [1005]",
  1236. .id = "Audigy2",
  1237. .emu10k2_chip = 1,
  1238. .ca0102_chip = 1,
  1239. .ca0151_chip = 1,
  1240. .spk71 = 1,
  1241. .spdif_bug = 1} ,
  1242. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1243. /* See ALSA bug#1365 */
  1244. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1245. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0353]",
  1246. .id = "Audigy2",
  1247. .emu10k2_chip = 1,
  1248. .ca0102_chip = 1,
  1249. .ca0151_chip = 1,
  1250. .spk71 = 1,
  1251. .spdif_bug = 1,
  1252. .ac97_chip = 1} ,
  1253. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1254. .driver = "Audigy2", .name = "Audigy 2 Platinum [SB0240P]",
  1255. .id = "Audigy2",
  1256. .emu10k2_chip = 1,
  1257. .ca0102_chip = 1,
  1258. .ca0151_chip = 1,
  1259. .spk71 = 1,
  1260. .spdif_bug = 1,
  1261. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1262. .ac97_chip = 1} ,
  1263. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1264. .driver = "Audigy2", .name = "Audigy 2 [Unknown]",
  1265. .id = "Audigy2",
  1266. .emu10k2_chip = 1,
  1267. .ca0102_chip = 1,
  1268. .ca0151_chip = 1,
  1269. .spdif_bug = 1,
  1270. .ac97_chip = 1} ,
  1271. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1272. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1273. .id = "Audigy",
  1274. .emu10k2_chip = 1,
  1275. .ca0102_chip = 1,
  1276. .ac97_chip = 1} ,
  1277. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1278. .driver = "Audigy", .name = "Audigy 1 ES [SB0160]",
  1279. .id = "Audigy",
  1280. .emu10k2_chip = 1,
  1281. .ca0102_chip = 1,
  1282. .spdif_bug = 1,
  1283. .ac97_chip = 1} ,
  1284. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1285. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1286. .id = "Audigy",
  1287. .emu10k2_chip = 1,
  1288. .ca0102_chip = 1,
  1289. .ac97_chip = 1} ,
  1290. {.vendor = 0x1102, .device = 0x0004,
  1291. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1292. .id = "Audigy",
  1293. .emu10k2_chip = 1,
  1294. .ca0102_chip = 1,
  1295. .ac97_chip = 1} ,
  1296. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806B1102,
  1297. .driver = "EMU10K1", .name = "SBLive! [SB0105]",
  1298. .id = "Live",
  1299. .emu10k1_chip = 1,
  1300. .ac97_chip = 1,
  1301. .sblive51 = 1} ,
  1302. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806A1102,
  1303. .driver = "EMU10K1", .name = "SBLive! Value [SB0103]",
  1304. .id = "Live",
  1305. .emu10k1_chip = 1,
  1306. .ac97_chip = 1,
  1307. .sblive51 = 1} ,
  1308. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1309. .driver = "EMU10K1", .name = "SBLive! Value [SB0101]",
  1310. .id = "Live",
  1311. .emu10k1_chip = 1,
  1312. .ac97_chip = 1,
  1313. .sblive51 = 1} ,
  1314. /* Tested by ALSA bug#1680 26th December 2005 */
  1315. /* note: It really has SB0220 written on the card. */
  1316. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1317. .driver = "EMU10K1", .name = "SB Live 5.1 Dell OEM [SB0220]",
  1318. .id = "Live",
  1319. .emu10k1_chip = 1,
  1320. .ac97_chip = 1,
  1321. .sblive51 = 1} ,
  1322. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1323. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1324. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1325. .id = "Live",
  1326. .emu10k1_chip = 1,
  1327. .ac97_chip = 1,
  1328. .sblive51 = 1} ,
  1329. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1330. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1331. .id = "Live",
  1332. .emu10k1_chip = 1,
  1333. .ac97_chip = 1,
  1334. .sblive51 = 1} ,
  1335. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1336. .driver = "EMU10K1", .name = "SB Live 5.1",
  1337. .id = "Live",
  1338. .emu10k1_chip = 1,
  1339. .ac97_chip = 1,
  1340. .sblive51 = 1} ,
  1341. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1342. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1343. .driver = "EMU10K1", .name = "SBLive 5.1 [SB0060]",
  1344. .id = "Live",
  1345. .emu10k1_chip = 1,
  1346. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1347. * share the same IDs!
  1348. */
  1349. .sblive51 = 1} ,
  1350. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1351. .driver = "EMU10K1", .name = "SBLive! Value [CT4850]",
  1352. .id = "Live",
  1353. .emu10k1_chip = 1,
  1354. .ac97_chip = 1,
  1355. .sblive51 = 1} ,
  1356. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1357. .driver = "EMU10K1", .name = "SBLive! Platinum [CT4760P]",
  1358. .id = "Live",
  1359. .emu10k1_chip = 1,
  1360. .ac97_chip = 1} ,
  1361. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1362. .driver = "EMU10K1", .name = "SBLive! Value [CT4871]",
  1363. .id = "Live",
  1364. .emu10k1_chip = 1,
  1365. .ac97_chip = 1,
  1366. .sblive51 = 1} ,
  1367. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1368. .driver = "EMU10K1", .name = "SBLive! Value [CT4831]",
  1369. .id = "Live",
  1370. .emu10k1_chip = 1,
  1371. .ac97_chip = 1,
  1372. .sblive51 = 1} ,
  1373. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1374. .driver = "EMU10K1", .name = "SBLive! Value [CT4870]",
  1375. .id = "Live",
  1376. .emu10k1_chip = 1,
  1377. .ac97_chip = 1,
  1378. .sblive51 = 1} ,
  1379. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1380. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1381. .driver = "EMU10K1", .name = "SBLive! Value [CT4832]",
  1382. .id = "Live",
  1383. .emu10k1_chip = 1,
  1384. .ac97_chip = 1,
  1385. .sblive51 = 1} ,
  1386. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1387. .driver = "EMU10K1", .name = "SBLive! Value [CT4830]",
  1388. .id = "Live",
  1389. .emu10k1_chip = 1,
  1390. .ac97_chip = 1,
  1391. .sblive51 = 1} ,
  1392. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1393. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1394. .id = "Live",
  1395. .emu10k1_chip = 1,
  1396. .ac97_chip = 1,
  1397. .sblive51 = 1} ,
  1398. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1399. .driver = "EMU10K1", .name = "SBLive! Value [CT4780]",
  1400. .id = "Live",
  1401. .emu10k1_chip = 1,
  1402. .ac97_chip = 1,
  1403. .sblive51 = 1} ,
  1404. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1405. .driver = "EMU10K1", .name = "E-mu APS [4001]",
  1406. .id = "APS",
  1407. .emu10k1_chip = 1,
  1408. .ecard = 1} ,
  1409. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1410. .driver = "EMU10K1", .name = "SBLive! [CT4620]",
  1411. .id = "Live",
  1412. .emu10k1_chip = 1,
  1413. .ac97_chip = 1,
  1414. .sblive51 = 1} ,
  1415. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1416. .driver = "EMU10K1", .name = "SBLive! Value [CT4670]",
  1417. .id = "Live",
  1418. .emu10k1_chip = 1,
  1419. .ac97_chip = 1,
  1420. .sblive51 = 1} ,
  1421. {.vendor = 0x1102, .device = 0x0002,
  1422. .driver = "EMU10K1", .name = "SB Live [Unknown]",
  1423. .id = "Live",
  1424. .emu10k1_chip = 1,
  1425. .ac97_chip = 1,
  1426. .sblive51 = 1} ,
  1427. { } /* terminator */
  1428. };
  1429. int __devinit snd_emu10k1_create(struct snd_card *card,
  1430. struct pci_dev * pci,
  1431. unsigned short extin_mask,
  1432. unsigned short extout_mask,
  1433. long max_cache_bytes,
  1434. int enable_ir,
  1435. uint subsystem,
  1436. struct snd_emu10k1 ** remu)
  1437. {
  1438. struct snd_emu10k1 *emu;
  1439. int idx, err;
  1440. int is_audigy;
  1441. unsigned int silent_page;
  1442. const struct snd_emu_chip_details *c;
  1443. static struct snd_device_ops ops = {
  1444. .dev_free = snd_emu10k1_dev_free,
  1445. };
  1446. *remu = NULL;
  1447. /* enable PCI device */
  1448. if ((err = pci_enable_device(pci)) < 0)
  1449. return err;
  1450. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1451. if (emu == NULL) {
  1452. pci_disable_device(pci);
  1453. return -ENOMEM;
  1454. }
  1455. emu->card = card;
  1456. spin_lock_init(&emu->reg_lock);
  1457. spin_lock_init(&emu->emu_lock);
  1458. spin_lock_init(&emu->voice_lock);
  1459. spin_lock_init(&emu->synth_lock);
  1460. spin_lock_init(&emu->memblk_lock);
  1461. mutex_init(&emu->fx8010.lock);
  1462. INIT_LIST_HEAD(&emu->mapped_link_head);
  1463. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1464. emu->pci = pci;
  1465. emu->irq = -1;
  1466. emu->synth = NULL;
  1467. emu->get_synth_voice = NULL;
  1468. /* read revision & serial */
  1469. emu->revision = pci->revision;
  1470. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1471. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1472. snd_printdd("vendor=0x%x, device=0x%x, subsystem_vendor_id=0x%x, subsystem_id=0x%x\n",pci->vendor, pci->device, emu->serial, emu->model);
  1473. for (c = emu_chip_details; c->vendor; c++) {
  1474. if (c->vendor == pci->vendor && c->device == pci->device) {
  1475. if (subsystem) {
  1476. if (c->subsystem && (c->subsystem == subsystem) ) {
  1477. break;
  1478. } else continue;
  1479. } else {
  1480. if (c->subsystem && (c->subsystem != emu->serial) )
  1481. continue;
  1482. if (c->revision && c->revision != emu->revision)
  1483. continue;
  1484. }
  1485. break;
  1486. }
  1487. }
  1488. if (c->vendor == 0) {
  1489. snd_printk(KERN_ERR "emu10k1: Card not recognised\n");
  1490. kfree(emu);
  1491. pci_disable_device(pci);
  1492. return -ENOENT;
  1493. }
  1494. emu->card_capabilities = c;
  1495. if (c->subsystem && !subsystem)
  1496. snd_printdd("Sound card name=%s\n", c->name);
  1497. else if (subsystem)
  1498. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x. Forced to subsytem=0x%x\n",
  1499. c->name, pci->vendor, pci->device, emu->serial, c->subsystem);
  1500. else
  1501. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x.\n",
  1502. c->name, pci->vendor, pci->device, emu->serial);
  1503. if (!*card->id && c->id) {
  1504. int i, n = 0;
  1505. strlcpy(card->id, c->id, sizeof(card->id));
  1506. for (;;) {
  1507. for (i = 0; i < snd_ecards_limit; i++) {
  1508. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1509. break;
  1510. }
  1511. if (i >= snd_ecards_limit)
  1512. break;
  1513. n++;
  1514. if (n >= SNDRV_CARDS)
  1515. break;
  1516. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1517. }
  1518. }
  1519. is_audigy = emu->audigy = c->emu10k2_chip;
  1520. /* set the DMA transfer mask */
  1521. emu->dma_mask = is_audigy ? AUDIGY_DMA_MASK : EMU10K1_DMA_MASK;
  1522. if (pci_set_dma_mask(pci, emu->dma_mask) < 0 ||
  1523. pci_set_consistent_dma_mask(pci, emu->dma_mask) < 0) {
  1524. snd_printk(KERN_ERR "architecture does not support PCI busmaster DMA with mask 0x%lx\n", emu->dma_mask);
  1525. kfree(emu);
  1526. pci_disable_device(pci);
  1527. return -ENXIO;
  1528. }
  1529. if (is_audigy)
  1530. emu->gpr_base = A_FXGPREGBASE;
  1531. else
  1532. emu->gpr_base = FXGPREGBASE;
  1533. if ((err = pci_request_regions(pci, "EMU10K1")) < 0) {
  1534. kfree(emu);
  1535. pci_disable_device(pci);
  1536. return err;
  1537. }
  1538. emu->port = pci_resource_start(pci, 0);
  1539. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1540. "EMU10K1", emu)) {
  1541. err = -EBUSY;
  1542. goto error;
  1543. }
  1544. emu->irq = pci->irq;
  1545. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1546. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1547. 32 * 1024, &emu->ptb_pages) < 0) {
  1548. err = -ENOMEM;
  1549. goto error;
  1550. }
  1551. emu->page_ptr_table = (void **)vmalloc(emu->max_cache_pages * sizeof(void*));
  1552. emu->page_addr_table = (unsigned long*)vmalloc(emu->max_cache_pages * sizeof(unsigned long));
  1553. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1554. err = -ENOMEM;
  1555. goto error;
  1556. }
  1557. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1558. EMUPAGESIZE, &emu->silent_page) < 0) {
  1559. err = -ENOMEM;
  1560. goto error;
  1561. }
  1562. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1563. if (emu->memhdr == NULL) {
  1564. err = -ENOMEM;
  1565. goto error;
  1566. }
  1567. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1568. sizeof(struct snd_util_memblk);
  1569. pci_set_master(pci);
  1570. emu->fx8010.fxbus_mask = 0x303f;
  1571. if (extin_mask == 0)
  1572. extin_mask = 0x3fcf;
  1573. if (extout_mask == 0)
  1574. extout_mask = 0x7fff;
  1575. emu->fx8010.extin_mask = extin_mask;
  1576. emu->fx8010.extout_mask = extout_mask;
  1577. emu->enable_ir = enable_ir;
  1578. if (emu->card_capabilities->ecard) {
  1579. if ((err = snd_emu10k1_ecard_init(emu)) < 0)
  1580. goto error;
  1581. } else if (emu->card_capabilities->ca_cardbus_chip) {
  1582. if ((err = snd_emu10k1_cardbus_init(emu)) < 0)
  1583. goto error;
  1584. } else if (emu->card_capabilities->emu1010) {
  1585. if ((err = snd_emu10k1_emu1010_init(emu)) < 0) {
  1586. snd_emu10k1_free(emu);
  1587. return err;
  1588. }
  1589. } else {
  1590. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1591. does not support this, it shouldn't do any harm */
  1592. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1593. }
  1594. /* initialize TRAM setup */
  1595. emu->fx8010.itram_size = (16 * 1024)/2;
  1596. emu->fx8010.etram_pages.area = NULL;
  1597. emu->fx8010.etram_pages.bytes = 0;
  1598. /*
  1599. * Init to 0x02109204 :
  1600. * Clock accuracy = 0 (1000ppm)
  1601. * Sample Rate = 2 (48kHz)
  1602. * Audio Channel = 1 (Left of 2)
  1603. * Source Number = 0 (Unspecified)
  1604. * Generation Status = 1 (Original for Cat Code 12)
  1605. * Cat Code = 12 (Digital Signal Mixer)
  1606. * Mode = 0 (Mode 0)
  1607. * Emphasis = 0 (None)
  1608. * CP = 1 (Copyright unasserted)
  1609. * AN = 0 (Audio data)
  1610. * P = 0 (Consumer)
  1611. */
  1612. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1613. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1614. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1615. SPCS_GENERATIONSTATUS | 0x00001200 |
  1616. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1617. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1618. snd_emu10k1_synth_alloc(emu, 4096);
  1619. if (emu->reserved_page)
  1620. emu->reserved_page->map_locked = 1;
  1621. /* Clear silent pages and set up pointers */
  1622. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1623. silent_page = emu->silent_page.addr << 1;
  1624. for (idx = 0; idx < MAXPAGES; idx++)
  1625. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1626. /* set up voice indices */
  1627. for (idx = 0; idx < NUM_G; idx++) {
  1628. emu->voices[idx].emu = emu;
  1629. emu->voices[idx].number = idx;
  1630. }
  1631. if ((err = snd_emu10k1_init(emu, enable_ir, 0)) < 0)
  1632. goto error;
  1633. #ifdef CONFIG_PM
  1634. if ((err = alloc_pm_buffer(emu)) < 0)
  1635. goto error;
  1636. #endif
  1637. /* Initialize the effect engine */
  1638. if ((err = snd_emu10k1_init_efx(emu)) < 0)
  1639. goto error;
  1640. snd_emu10k1_audio_enable(emu);
  1641. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops)) < 0)
  1642. goto error;
  1643. #ifdef CONFIG_PROC_FS
  1644. snd_emu10k1_proc_init(emu);
  1645. #endif
  1646. snd_card_set_dev(card, &pci->dev);
  1647. *remu = emu;
  1648. return 0;
  1649. error:
  1650. snd_emu10k1_free(emu);
  1651. return err;
  1652. }
  1653. #ifdef CONFIG_PM
  1654. static unsigned char saved_regs[] = {
  1655. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1656. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1657. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1658. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1659. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1660. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1661. 0xff /* end */
  1662. };
  1663. static unsigned char saved_regs_audigy[] = {
  1664. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1665. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1666. 0xff /* end */
  1667. };
  1668. static int __devinit alloc_pm_buffer(struct snd_emu10k1 *emu)
  1669. {
  1670. int size;
  1671. size = ARRAY_SIZE(saved_regs);
  1672. if (emu->audigy)
  1673. size += ARRAY_SIZE(saved_regs_audigy);
  1674. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1675. if (! emu->saved_ptr)
  1676. return -ENOMEM;
  1677. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1678. return -ENOMEM;
  1679. if (emu->card_capabilities->ca0151_chip &&
  1680. snd_p16v_alloc_pm_buffer(emu) < 0)
  1681. return -ENOMEM;
  1682. return 0;
  1683. }
  1684. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1685. {
  1686. vfree(emu->saved_ptr);
  1687. snd_emu10k1_efx_free_pm_buffer(emu);
  1688. if (emu->card_capabilities->ca0151_chip)
  1689. snd_p16v_free_pm_buffer(emu);
  1690. }
  1691. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1692. {
  1693. int i;
  1694. unsigned char *reg;
  1695. unsigned int *val;
  1696. val = emu->saved_ptr;
  1697. for (reg = saved_regs; *reg != 0xff; reg++)
  1698. for (i = 0; i < NUM_G; i++, val++)
  1699. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1700. if (emu->audigy) {
  1701. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1702. for (i = 0; i < NUM_G; i++, val++)
  1703. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1704. }
  1705. if (emu->audigy)
  1706. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1707. emu->saved_hcfg = inl(emu->port + HCFG);
  1708. }
  1709. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1710. {
  1711. if (emu->card_capabilities->ecard)
  1712. snd_emu10k1_ecard_init(emu);
  1713. else if (emu->card_capabilities->ca_cardbus_chip)
  1714. snd_emu10k1_cardbus_init(emu);
  1715. else if (emu->card_capabilities->emu1010)
  1716. snd_emu10k1_emu1010_init(emu);
  1717. else
  1718. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1719. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1720. }
  1721. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1722. {
  1723. int i;
  1724. unsigned char *reg;
  1725. unsigned int *val;
  1726. snd_emu10k1_audio_enable(emu);
  1727. /* resore for spdif */
  1728. if (emu->audigy)
  1729. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1730. outl(emu->saved_hcfg, emu->port + HCFG);
  1731. val = emu->saved_ptr;
  1732. for (reg = saved_regs; *reg != 0xff; reg++)
  1733. for (i = 0; i < NUM_G; i++, val++)
  1734. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1735. if (emu->audigy) {
  1736. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1737. for (i = 0; i < NUM_G; i++, val++)
  1738. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1739. }
  1740. }
  1741. #endif