asic3.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028
  1. /*
  2. * driver/mfd/asic3.c
  3. *
  4. * Compaq ASIC3 support.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Copyright 2001 Compaq Computer Corporation.
  11. * Copyright 2004-2005 Phil Blundell
  12. * Copyright 2007-2008 OpenedHand Ltd.
  13. *
  14. * Authors: Phil Blundell <pb@handhelds.org>,
  15. * Samuel Ortiz <sameo@openedhand.com>
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/irq.h>
  21. #include <linux/gpio.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/mfd/asic3.h>
  27. #include <linux/mfd/core.h>
  28. #include <linux/mfd/ds1wm.h>
  29. #include <linux/mfd/tmio.h>
  30. enum {
  31. ASIC3_CLOCK_SPI,
  32. ASIC3_CLOCK_OWM,
  33. ASIC3_CLOCK_PWM0,
  34. ASIC3_CLOCK_PWM1,
  35. ASIC3_CLOCK_LED0,
  36. ASIC3_CLOCK_LED1,
  37. ASIC3_CLOCK_LED2,
  38. ASIC3_CLOCK_SD_HOST,
  39. ASIC3_CLOCK_SD_BUS,
  40. ASIC3_CLOCK_SMBUS,
  41. ASIC3_CLOCK_EX0,
  42. ASIC3_CLOCK_EX1,
  43. };
  44. struct asic3_clk {
  45. int enabled;
  46. unsigned int cdex;
  47. unsigned long rate;
  48. };
  49. #define INIT_CDEX(_name, _rate) \
  50. [ASIC3_CLOCK_##_name] = { \
  51. .cdex = CLOCK_CDEX_##_name, \
  52. .rate = _rate, \
  53. }
  54. static struct asic3_clk asic3_clk_init[] __initdata = {
  55. INIT_CDEX(SPI, 0),
  56. INIT_CDEX(OWM, 5000000),
  57. INIT_CDEX(PWM0, 0),
  58. INIT_CDEX(PWM1, 0),
  59. INIT_CDEX(LED0, 0),
  60. INIT_CDEX(LED1, 0),
  61. INIT_CDEX(LED2, 0),
  62. INIT_CDEX(SD_HOST, 24576000),
  63. INIT_CDEX(SD_BUS, 12288000),
  64. INIT_CDEX(SMBUS, 0),
  65. INIT_CDEX(EX0, 32768),
  66. INIT_CDEX(EX1, 24576000),
  67. };
  68. struct asic3 {
  69. void __iomem *mapping;
  70. unsigned int bus_shift;
  71. unsigned int irq_nr;
  72. unsigned int irq_base;
  73. spinlock_t lock;
  74. u16 irq_bothedge[4];
  75. struct gpio_chip gpio;
  76. struct device *dev;
  77. void __iomem *tmio_cnf;
  78. struct asic3_clk clocks[ARRAY_SIZE(asic3_clk_init)];
  79. };
  80. static int asic3_gpio_get(struct gpio_chip *chip, unsigned offset);
  81. void asic3_write_register(struct asic3 *asic, unsigned int reg, u32 value)
  82. {
  83. iowrite16(value, asic->mapping +
  84. (reg >> asic->bus_shift));
  85. }
  86. EXPORT_SYMBOL_GPL(asic3_write_register);
  87. u32 asic3_read_register(struct asic3 *asic, unsigned int reg)
  88. {
  89. return ioread16(asic->mapping +
  90. (reg >> asic->bus_shift));
  91. }
  92. EXPORT_SYMBOL_GPL(asic3_read_register);
  93. static void asic3_set_register(struct asic3 *asic, u32 reg, u32 bits, bool set)
  94. {
  95. unsigned long flags;
  96. u32 val;
  97. spin_lock_irqsave(&asic->lock, flags);
  98. val = asic3_read_register(asic, reg);
  99. if (set)
  100. val |= bits;
  101. else
  102. val &= ~bits;
  103. asic3_write_register(asic, reg, val);
  104. spin_unlock_irqrestore(&asic->lock, flags);
  105. }
  106. /* IRQs */
  107. #define MAX_ASIC_ISR_LOOPS 20
  108. #define ASIC3_GPIO_BASE_INCR \
  109. (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)
  110. static void asic3_irq_flip_edge(struct asic3 *asic,
  111. u32 base, int bit)
  112. {
  113. u16 edge;
  114. unsigned long flags;
  115. spin_lock_irqsave(&asic->lock, flags);
  116. edge = asic3_read_register(asic,
  117. base + ASIC3_GPIO_EDGE_TRIGGER);
  118. edge ^= bit;
  119. asic3_write_register(asic,
  120. base + ASIC3_GPIO_EDGE_TRIGGER, edge);
  121. spin_unlock_irqrestore(&asic->lock, flags);
  122. }
  123. static void asic3_irq_demux(unsigned int irq, struct irq_desc *desc)
  124. {
  125. struct asic3 *asic = irq_desc_get_handler_data(desc);
  126. struct irq_data *data = irq_desc_get_irq_data(desc);
  127. int iter, i;
  128. unsigned long flags;
  129. data->chip->irq_ack(data);
  130. for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) {
  131. u32 status;
  132. int bank;
  133. spin_lock_irqsave(&asic->lock, flags);
  134. status = asic3_read_register(asic,
  135. ASIC3_OFFSET(INTR, P_INT_STAT));
  136. spin_unlock_irqrestore(&asic->lock, flags);
  137. /* Check all ten register bits */
  138. if ((status & 0x3ff) == 0)
  139. break;
  140. /* Handle GPIO IRQs */
  141. for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) {
  142. if (status & (1 << bank)) {
  143. unsigned long base, istat;
  144. base = ASIC3_GPIO_A_BASE
  145. + bank * ASIC3_GPIO_BASE_INCR;
  146. spin_lock_irqsave(&asic->lock, flags);
  147. istat = asic3_read_register(asic,
  148. base +
  149. ASIC3_GPIO_INT_STATUS);
  150. /* Clearing IntStatus */
  151. asic3_write_register(asic,
  152. base +
  153. ASIC3_GPIO_INT_STATUS, 0);
  154. spin_unlock_irqrestore(&asic->lock, flags);
  155. for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) {
  156. int bit = (1 << i);
  157. unsigned int irqnr;
  158. if (!(istat & bit))
  159. continue;
  160. irqnr = asic->irq_base +
  161. (ASIC3_GPIOS_PER_BANK * bank)
  162. + i;
  163. generic_handle_irq(irqnr);
  164. if (asic->irq_bothedge[bank] & bit)
  165. asic3_irq_flip_edge(asic, base,
  166. bit);
  167. }
  168. }
  169. }
  170. /* Handle remaining IRQs in the status register */
  171. for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) {
  172. /* They start at bit 4 and go up */
  173. if (status & (1 << (i - ASIC3_NUM_GPIOS + 4)))
  174. generic_handle_irq(asic->irq_base + i);
  175. }
  176. }
  177. if (iter >= MAX_ASIC_ISR_LOOPS)
  178. dev_err(asic->dev, "interrupt processing overrun\n");
  179. }
  180. static inline int asic3_irq_to_bank(struct asic3 *asic, int irq)
  181. {
  182. int n;
  183. n = (irq - asic->irq_base) >> 4;
  184. return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE));
  185. }
  186. static inline int asic3_irq_to_index(struct asic3 *asic, int irq)
  187. {
  188. return (irq - asic->irq_base) & 0xf;
  189. }
  190. static void asic3_mask_gpio_irq(struct irq_data *data)
  191. {
  192. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  193. u32 val, bank, index;
  194. unsigned long flags;
  195. bank = asic3_irq_to_bank(asic, data->irq);
  196. index = asic3_irq_to_index(asic, data->irq);
  197. spin_lock_irqsave(&asic->lock, flags);
  198. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  199. val |= 1 << index;
  200. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  201. spin_unlock_irqrestore(&asic->lock, flags);
  202. }
  203. static void asic3_mask_irq(struct irq_data *data)
  204. {
  205. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  206. int regval;
  207. unsigned long flags;
  208. spin_lock_irqsave(&asic->lock, flags);
  209. regval = asic3_read_register(asic,
  210. ASIC3_INTR_BASE +
  211. ASIC3_INTR_INT_MASK);
  212. regval &= ~(ASIC3_INTMASK_MASK0 <<
  213. (data->irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  214. asic3_write_register(asic,
  215. ASIC3_INTR_BASE +
  216. ASIC3_INTR_INT_MASK,
  217. regval);
  218. spin_unlock_irqrestore(&asic->lock, flags);
  219. }
  220. static void asic3_unmask_gpio_irq(struct irq_data *data)
  221. {
  222. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  223. u32 val, bank, index;
  224. unsigned long flags;
  225. bank = asic3_irq_to_bank(asic, data->irq);
  226. index = asic3_irq_to_index(asic, data->irq);
  227. spin_lock_irqsave(&asic->lock, flags);
  228. val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK);
  229. val &= ~(1 << index);
  230. asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val);
  231. spin_unlock_irqrestore(&asic->lock, flags);
  232. }
  233. static void asic3_unmask_irq(struct irq_data *data)
  234. {
  235. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  236. int regval;
  237. unsigned long flags;
  238. spin_lock_irqsave(&asic->lock, flags);
  239. regval = asic3_read_register(asic,
  240. ASIC3_INTR_BASE +
  241. ASIC3_INTR_INT_MASK);
  242. regval |= (ASIC3_INTMASK_MASK0 <<
  243. (data->irq - (asic->irq_base + ASIC3_NUM_GPIOS)));
  244. asic3_write_register(asic,
  245. ASIC3_INTR_BASE +
  246. ASIC3_INTR_INT_MASK,
  247. regval);
  248. spin_unlock_irqrestore(&asic->lock, flags);
  249. }
  250. static int asic3_gpio_irq_type(struct irq_data *data, unsigned int type)
  251. {
  252. struct asic3 *asic = irq_data_get_irq_chip_data(data);
  253. u32 bank, index;
  254. u16 trigger, level, edge, bit;
  255. unsigned long flags;
  256. bank = asic3_irq_to_bank(asic, data->irq);
  257. index = asic3_irq_to_index(asic, data->irq);
  258. bit = 1<<index;
  259. spin_lock_irqsave(&asic->lock, flags);
  260. level = asic3_read_register(asic,
  261. bank + ASIC3_GPIO_LEVEL_TRIGGER);
  262. edge = asic3_read_register(asic,
  263. bank + ASIC3_GPIO_EDGE_TRIGGER);
  264. trigger = asic3_read_register(asic,
  265. bank + ASIC3_GPIO_TRIGGER_TYPE);
  266. asic->irq_bothedge[(data->irq - asic->irq_base) >> 4] &= ~bit;
  267. if (type == IRQ_TYPE_EDGE_RISING) {
  268. trigger |= bit;
  269. edge |= bit;
  270. } else if (type == IRQ_TYPE_EDGE_FALLING) {
  271. trigger |= bit;
  272. edge &= ~bit;
  273. } else if (type == IRQ_TYPE_EDGE_BOTH) {
  274. trigger |= bit;
  275. if (asic3_gpio_get(&asic->gpio, data->irq - asic->irq_base))
  276. edge &= ~bit;
  277. else
  278. edge |= bit;
  279. asic->irq_bothedge[(data->irq - asic->irq_base) >> 4] |= bit;
  280. } else if (type == IRQ_TYPE_LEVEL_LOW) {
  281. trigger &= ~bit;
  282. level &= ~bit;
  283. } else if (type == IRQ_TYPE_LEVEL_HIGH) {
  284. trigger &= ~bit;
  285. level |= bit;
  286. } else {
  287. /*
  288. * if type == IRQ_TYPE_NONE, we should mask interrupts, but
  289. * be careful to not unmask them if mask was also called.
  290. * Probably need internal state for mask.
  291. */
  292. dev_notice(asic->dev, "irq type not changed\n");
  293. }
  294. asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER,
  295. level);
  296. asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER,
  297. edge);
  298. asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE,
  299. trigger);
  300. spin_unlock_irqrestore(&asic->lock, flags);
  301. return 0;
  302. }
  303. static struct irq_chip asic3_gpio_irq_chip = {
  304. .name = "ASIC3-GPIO",
  305. .irq_ack = asic3_mask_gpio_irq,
  306. .irq_mask = asic3_mask_gpio_irq,
  307. .irq_unmask = asic3_unmask_gpio_irq,
  308. .irq_set_type = asic3_gpio_irq_type,
  309. };
  310. static struct irq_chip asic3_irq_chip = {
  311. .name = "ASIC3",
  312. .irq_ack = asic3_mask_irq,
  313. .irq_mask = asic3_mask_irq,
  314. .irq_unmask = asic3_unmask_irq,
  315. };
  316. static int __init asic3_irq_probe(struct platform_device *pdev)
  317. {
  318. struct asic3 *asic = platform_get_drvdata(pdev);
  319. unsigned long clksel = 0;
  320. unsigned int irq, irq_base;
  321. int ret;
  322. ret = platform_get_irq(pdev, 0);
  323. if (ret < 0)
  324. return ret;
  325. asic->irq_nr = ret;
  326. /* turn on clock to IRQ controller */
  327. clksel |= CLOCK_SEL_CX;
  328. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  329. clksel);
  330. irq_base = asic->irq_base;
  331. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  332. if (irq < asic->irq_base + ASIC3_NUM_GPIOS)
  333. irq_set_chip(irq, &asic3_gpio_irq_chip);
  334. else
  335. irq_set_chip(irq, &asic3_irq_chip);
  336. irq_set_chip_data(irq, asic);
  337. irq_set_handler(irq, handle_level_irq);
  338. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  339. }
  340. asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK),
  341. ASIC3_INTMASK_GINTMASK);
  342. irq_set_chained_handler(asic->irq_nr, asic3_irq_demux);
  343. irq_set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING);
  344. irq_set_handler_data(asic->irq_nr, asic);
  345. return 0;
  346. }
  347. static void asic3_irq_remove(struct platform_device *pdev)
  348. {
  349. struct asic3 *asic = platform_get_drvdata(pdev);
  350. unsigned int irq, irq_base;
  351. irq_base = asic->irq_base;
  352. for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) {
  353. set_irq_flags(irq, 0);
  354. irq_set_chip_and_handler(irq, NULL, NULL);
  355. irq_set_chip_data(irq, NULL);
  356. }
  357. irq_set_chained_handler(asic->irq_nr, NULL);
  358. }
  359. /* GPIOs */
  360. static int asic3_gpio_direction(struct gpio_chip *chip,
  361. unsigned offset, int out)
  362. {
  363. u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg;
  364. unsigned int gpio_base;
  365. unsigned long flags;
  366. struct asic3 *asic;
  367. asic = container_of(chip, struct asic3, gpio);
  368. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  369. if (gpio_base > ASIC3_GPIO_D_BASE) {
  370. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  371. gpio_base, offset);
  372. return -EINVAL;
  373. }
  374. spin_lock_irqsave(&asic->lock, flags);
  375. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION);
  376. /* Input is 0, Output is 1 */
  377. if (out)
  378. out_reg |= mask;
  379. else
  380. out_reg &= ~mask;
  381. asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg);
  382. spin_unlock_irqrestore(&asic->lock, flags);
  383. return 0;
  384. }
  385. static int asic3_gpio_direction_input(struct gpio_chip *chip,
  386. unsigned offset)
  387. {
  388. return asic3_gpio_direction(chip, offset, 0);
  389. }
  390. static int asic3_gpio_direction_output(struct gpio_chip *chip,
  391. unsigned offset, int value)
  392. {
  393. return asic3_gpio_direction(chip, offset, 1);
  394. }
  395. static int asic3_gpio_get(struct gpio_chip *chip,
  396. unsigned offset)
  397. {
  398. unsigned int gpio_base;
  399. u32 mask = ASIC3_GPIO_TO_MASK(offset);
  400. struct asic3 *asic;
  401. asic = container_of(chip, struct asic3, gpio);
  402. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  403. if (gpio_base > ASIC3_GPIO_D_BASE) {
  404. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  405. gpio_base, offset);
  406. return -EINVAL;
  407. }
  408. return asic3_read_register(asic, gpio_base + ASIC3_GPIO_STATUS) & mask;
  409. }
  410. static void asic3_gpio_set(struct gpio_chip *chip,
  411. unsigned offset, int value)
  412. {
  413. u32 mask, out_reg;
  414. unsigned int gpio_base;
  415. unsigned long flags;
  416. struct asic3 *asic;
  417. asic = container_of(chip, struct asic3, gpio);
  418. gpio_base = ASIC3_GPIO_TO_BASE(offset);
  419. if (gpio_base > ASIC3_GPIO_D_BASE) {
  420. dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n",
  421. gpio_base, offset);
  422. return;
  423. }
  424. mask = ASIC3_GPIO_TO_MASK(offset);
  425. spin_lock_irqsave(&asic->lock, flags);
  426. out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT);
  427. if (value)
  428. out_reg |= mask;
  429. else
  430. out_reg &= ~mask;
  431. asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg);
  432. spin_unlock_irqrestore(&asic->lock, flags);
  433. return;
  434. }
  435. static __init int asic3_gpio_probe(struct platform_device *pdev,
  436. u16 *gpio_config, int num)
  437. {
  438. struct asic3 *asic = platform_get_drvdata(pdev);
  439. u16 alt_reg[ASIC3_NUM_GPIO_BANKS];
  440. u16 out_reg[ASIC3_NUM_GPIO_BANKS];
  441. u16 dir_reg[ASIC3_NUM_GPIO_BANKS];
  442. int i;
  443. memset(alt_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  444. memset(out_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  445. memset(dir_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16));
  446. /* Enable all GPIOs */
  447. asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff);
  448. asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff);
  449. asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff);
  450. asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff);
  451. for (i = 0; i < num; i++) {
  452. u8 alt, pin, dir, init, bank_num, bit_num;
  453. u16 config = gpio_config[i];
  454. pin = ASIC3_CONFIG_GPIO_PIN(config);
  455. alt = ASIC3_CONFIG_GPIO_ALT(config);
  456. dir = ASIC3_CONFIG_GPIO_DIR(config);
  457. init = ASIC3_CONFIG_GPIO_INIT(config);
  458. bank_num = ASIC3_GPIO_TO_BANK(pin);
  459. bit_num = ASIC3_GPIO_TO_BIT(pin);
  460. alt_reg[bank_num] |= (alt << bit_num);
  461. out_reg[bank_num] |= (init << bit_num);
  462. dir_reg[bank_num] |= (dir << bit_num);
  463. }
  464. for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) {
  465. asic3_write_register(asic,
  466. ASIC3_BANK_TO_BASE(i) +
  467. ASIC3_GPIO_DIRECTION,
  468. dir_reg[i]);
  469. asic3_write_register(asic,
  470. ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT,
  471. out_reg[i]);
  472. asic3_write_register(asic,
  473. ASIC3_BANK_TO_BASE(i) +
  474. ASIC3_GPIO_ALT_FUNCTION,
  475. alt_reg[i]);
  476. }
  477. return gpiochip_add(&asic->gpio);
  478. }
  479. static int asic3_gpio_remove(struct platform_device *pdev)
  480. {
  481. struct asic3 *asic = platform_get_drvdata(pdev);
  482. return gpiochip_remove(&asic->gpio);
  483. }
  484. static int asic3_clk_enable(struct asic3 *asic, struct asic3_clk *clk)
  485. {
  486. unsigned long flags;
  487. u32 cdex;
  488. spin_lock_irqsave(&asic->lock, flags);
  489. if (clk->enabled++ == 0) {
  490. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  491. cdex |= clk->cdex;
  492. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  493. }
  494. spin_unlock_irqrestore(&asic->lock, flags);
  495. return 0;
  496. }
  497. static void asic3_clk_disable(struct asic3 *asic, struct asic3_clk *clk)
  498. {
  499. unsigned long flags;
  500. u32 cdex;
  501. WARN_ON(clk->enabled == 0);
  502. spin_lock_irqsave(&asic->lock, flags);
  503. if (--clk->enabled == 0) {
  504. cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX));
  505. cdex &= ~clk->cdex;
  506. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex);
  507. }
  508. spin_unlock_irqrestore(&asic->lock, flags);
  509. }
  510. /* MFD cells (SPI, PWM, LED, DS1WM, MMC) */
  511. static struct ds1wm_driver_data ds1wm_pdata = {
  512. .active_high = 1,
  513. };
  514. static struct resource ds1wm_resources[] = {
  515. {
  516. .start = ASIC3_OWM_BASE,
  517. .end = ASIC3_OWM_BASE + 0x13,
  518. .flags = IORESOURCE_MEM,
  519. },
  520. {
  521. .start = ASIC3_IRQ_OWM,
  522. .end = ASIC3_IRQ_OWM,
  523. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
  524. },
  525. };
  526. static int ds1wm_enable(struct platform_device *pdev)
  527. {
  528. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  529. /* Turn on external clocks and the OWM clock */
  530. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  531. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  532. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  533. msleep(1);
  534. /* Reset and enable DS1WM */
  535. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  536. ASIC3_EXTCF_OWM_RESET, 1);
  537. msleep(1);
  538. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET),
  539. ASIC3_EXTCF_OWM_RESET, 0);
  540. msleep(1);
  541. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  542. ASIC3_EXTCF_OWM_EN, 1);
  543. msleep(1);
  544. return 0;
  545. }
  546. static int ds1wm_disable(struct platform_device *pdev)
  547. {
  548. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  549. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  550. ASIC3_EXTCF_OWM_EN, 0);
  551. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_OWM]);
  552. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  553. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  554. return 0;
  555. }
  556. static struct mfd_cell asic3_cell_ds1wm = {
  557. .name = "ds1wm",
  558. .enable = ds1wm_enable,
  559. .disable = ds1wm_disable,
  560. .platform_data = &ds1wm_pdata,
  561. .pdata_size = sizeof(ds1wm_pdata),
  562. .num_resources = ARRAY_SIZE(ds1wm_resources),
  563. .resources = ds1wm_resources,
  564. };
  565. static void asic3_mmc_pwr(struct platform_device *pdev, int state)
  566. {
  567. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  568. tmio_core_mmc_pwr(asic->tmio_cnf, 1 - asic->bus_shift, state);
  569. }
  570. static void asic3_mmc_clk_div(struct platform_device *pdev, int state)
  571. {
  572. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  573. tmio_core_mmc_clk_div(asic->tmio_cnf, 1 - asic->bus_shift, state);
  574. }
  575. static struct tmio_mmc_data asic3_mmc_data = {
  576. .hclk = 24576000,
  577. .set_pwr = asic3_mmc_pwr,
  578. .set_clk_div = asic3_mmc_clk_div,
  579. };
  580. static struct resource asic3_mmc_resources[] = {
  581. {
  582. .start = ASIC3_SD_CTRL_BASE,
  583. .end = ASIC3_SD_CTRL_BASE + 0x3ff,
  584. .flags = IORESOURCE_MEM,
  585. },
  586. {
  587. .start = 0,
  588. .end = 0,
  589. .flags = IORESOURCE_IRQ,
  590. },
  591. };
  592. static int asic3_mmc_enable(struct platform_device *pdev)
  593. {
  594. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  595. /* Not sure if it must be done bit by bit, but leaving as-is */
  596. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  597. ASIC3_SDHWCTRL_LEVCD, 1);
  598. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  599. ASIC3_SDHWCTRL_LEVWP, 1);
  600. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  601. ASIC3_SDHWCTRL_SUSPEND, 0);
  602. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  603. ASIC3_SDHWCTRL_PCLR, 0);
  604. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  605. /* CLK32 used for card detection and for interruption detection
  606. * when HCLK is stopped.
  607. */
  608. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  609. msleep(1);
  610. /* HCLK 24.576 MHz, BCLK 12.288 MHz: */
  611. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL),
  612. CLOCK_SEL_CX | CLOCK_SEL_SD_HCLK_SEL);
  613. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
  614. asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
  615. msleep(1);
  616. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  617. ASIC3_EXTCF_SD_MEM_ENABLE, 1);
  618. /* Enable SD card slot 3.3V power supply */
  619. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  620. ASIC3_SDHWCTRL_SDPWR, 1);
  621. /* ASIC3_SD_CTRL_BASE assumes 32-bit addressing, TMIO is 16-bit */
  622. tmio_core_mmc_enable(asic->tmio_cnf, 1 - asic->bus_shift,
  623. ASIC3_SD_CTRL_BASE >> 1);
  624. return 0;
  625. }
  626. static int asic3_mmc_disable(struct platform_device *pdev)
  627. {
  628. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  629. /* Put in suspend mode */
  630. asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF),
  631. ASIC3_SDHWCTRL_SUSPEND, 1);
  632. /* Disable clocks */
  633. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]);
  634. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]);
  635. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]);
  636. asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]);
  637. return 0;
  638. }
  639. static struct mfd_cell asic3_cell_mmc = {
  640. .name = "tmio-mmc",
  641. .enable = asic3_mmc_enable,
  642. .disable = asic3_mmc_disable,
  643. .platform_data = &asic3_mmc_data,
  644. .pdata_size = sizeof(asic3_mmc_data),
  645. .num_resources = ARRAY_SIZE(asic3_mmc_resources),
  646. .resources = asic3_mmc_resources,
  647. };
  648. static const int clock_ledn[ASIC3_NUM_LEDS] = {
  649. [0] = ASIC3_CLOCK_LED0,
  650. [1] = ASIC3_CLOCK_LED1,
  651. [2] = ASIC3_CLOCK_LED2,
  652. };
  653. static int asic3_leds_enable(struct platform_device *pdev)
  654. {
  655. const struct mfd_cell *cell = mfd_get_cell(pdev);
  656. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  657. asic3_clk_enable(asic, &asic->clocks[clock_ledn[cell->id]]);
  658. return 0;
  659. }
  660. static int asic3_leds_disable(struct platform_device *pdev)
  661. {
  662. const struct mfd_cell *cell = mfd_get_cell(pdev);
  663. struct asic3 *asic = dev_get_drvdata(pdev->dev.parent);
  664. asic3_clk_disable(asic, &asic->clocks[clock_ledn[cell->id]]);
  665. return 0;
  666. }
  667. static struct mfd_cell asic3_cell_leds[ASIC3_NUM_LEDS] = {
  668. [0] = {
  669. .name = "leds-asic3",
  670. .id = 0,
  671. .enable = asic3_leds_enable,
  672. .disable = asic3_leds_disable,
  673. },
  674. [1] = {
  675. .name = "leds-asic3",
  676. .id = 1,
  677. .enable = asic3_leds_enable,
  678. .disable = asic3_leds_disable,
  679. },
  680. [2] = {
  681. .name = "leds-asic3",
  682. .id = 2,
  683. .enable = asic3_leds_enable,
  684. .disable = asic3_leds_disable,
  685. },
  686. };
  687. static int __init asic3_mfd_probe(struct platform_device *pdev,
  688. struct asic3_platform_data *pdata,
  689. struct resource *mem)
  690. {
  691. struct asic3 *asic = platform_get_drvdata(pdev);
  692. struct resource *mem_sdio;
  693. int irq, ret;
  694. mem_sdio = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  695. if (!mem_sdio)
  696. dev_dbg(asic->dev, "no SDIO MEM resource\n");
  697. irq = platform_get_irq(pdev, 1);
  698. if (irq < 0)
  699. dev_dbg(asic->dev, "no SDIO IRQ resource\n");
  700. /* DS1WM */
  701. asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT),
  702. ASIC3_EXTCF_OWM_SMB, 0);
  703. ds1wm_resources[0].start >>= asic->bus_shift;
  704. ds1wm_resources[0].end >>= asic->bus_shift;
  705. /* MMC */
  706. asic->tmio_cnf = ioremap((ASIC3_SD_CONFIG_BASE >> asic->bus_shift) +
  707. mem_sdio->start, 0x400 >> asic->bus_shift);
  708. if (!asic->tmio_cnf) {
  709. ret = -ENOMEM;
  710. dev_dbg(asic->dev, "Couldn't ioremap SD_CONFIG\n");
  711. goto out;
  712. }
  713. asic3_mmc_resources[0].start >>= asic->bus_shift;
  714. asic3_mmc_resources[0].end >>= asic->bus_shift;
  715. ret = mfd_add_devices(&pdev->dev, pdev->id,
  716. &asic3_cell_ds1wm, 1, mem, asic->irq_base);
  717. if (ret < 0)
  718. goto out;
  719. if (mem_sdio && (irq >= 0)) {
  720. ret = mfd_add_devices(&pdev->dev, pdev->id,
  721. &asic3_cell_mmc, 1, mem_sdio, irq);
  722. if (ret < 0)
  723. goto out;
  724. }
  725. if (pdata->leds) {
  726. int i;
  727. for (i = 0; i < ASIC3_NUM_LEDS; ++i) {
  728. asic3_cell_leds[i].platform_data = &pdata->leds[i];
  729. asic3_cell_leds[i].pdata_size = sizeof(pdata->leds[i]);
  730. }
  731. ret = mfd_add_devices(&pdev->dev, 0,
  732. asic3_cell_leds, ASIC3_NUM_LEDS, NULL, 0);
  733. }
  734. out:
  735. return ret;
  736. }
  737. static void asic3_mfd_remove(struct platform_device *pdev)
  738. {
  739. struct asic3 *asic = platform_get_drvdata(pdev);
  740. mfd_remove_devices(&pdev->dev);
  741. iounmap(asic->tmio_cnf);
  742. }
  743. /* Core */
  744. static int __init asic3_probe(struct platform_device *pdev)
  745. {
  746. struct asic3_platform_data *pdata = pdev->dev.platform_data;
  747. struct asic3 *asic;
  748. struct resource *mem;
  749. unsigned long clksel;
  750. int ret = 0;
  751. asic = kzalloc(sizeof(struct asic3), GFP_KERNEL);
  752. if (asic == NULL) {
  753. printk(KERN_ERR "kzalloc failed\n");
  754. return -ENOMEM;
  755. }
  756. spin_lock_init(&asic->lock);
  757. platform_set_drvdata(pdev, asic);
  758. asic->dev = &pdev->dev;
  759. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  760. if (!mem) {
  761. ret = -ENOMEM;
  762. dev_err(asic->dev, "no MEM resource\n");
  763. goto out_free;
  764. }
  765. asic->mapping = ioremap(mem->start, resource_size(mem));
  766. if (!asic->mapping) {
  767. ret = -ENOMEM;
  768. dev_err(asic->dev, "Couldn't ioremap\n");
  769. goto out_free;
  770. }
  771. asic->irq_base = pdata->irq_base;
  772. /* calculate bus shift from mem resource */
  773. asic->bus_shift = 2 - (resource_size(mem) >> 12);
  774. clksel = 0;
  775. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel);
  776. ret = asic3_irq_probe(pdev);
  777. if (ret < 0) {
  778. dev_err(asic->dev, "Couldn't probe IRQs\n");
  779. goto out_unmap;
  780. }
  781. asic->gpio.base = pdata->gpio_base;
  782. asic->gpio.ngpio = ASIC3_NUM_GPIOS;
  783. asic->gpio.get = asic3_gpio_get;
  784. asic->gpio.set = asic3_gpio_set;
  785. asic->gpio.direction_input = asic3_gpio_direction_input;
  786. asic->gpio.direction_output = asic3_gpio_direction_output;
  787. ret = asic3_gpio_probe(pdev,
  788. pdata->gpio_config,
  789. pdata->gpio_config_num);
  790. if (ret < 0) {
  791. dev_err(asic->dev, "GPIO probe failed\n");
  792. goto out_irq;
  793. }
  794. /* Making a per-device copy is only needed for the
  795. * theoretical case of multiple ASIC3s on one board:
  796. */
  797. memcpy(asic->clocks, asic3_clk_init, sizeof(asic3_clk_init));
  798. asic3_mfd_probe(pdev, pdata, mem);
  799. dev_info(asic->dev, "ASIC3 Core driver\n");
  800. return 0;
  801. out_irq:
  802. asic3_irq_remove(pdev);
  803. out_unmap:
  804. iounmap(asic->mapping);
  805. out_free:
  806. kfree(asic);
  807. return ret;
  808. }
  809. static int __devexit asic3_remove(struct platform_device *pdev)
  810. {
  811. int ret;
  812. struct asic3 *asic = platform_get_drvdata(pdev);
  813. asic3_mfd_remove(pdev);
  814. ret = asic3_gpio_remove(pdev);
  815. if (ret < 0)
  816. return ret;
  817. asic3_irq_remove(pdev);
  818. asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0);
  819. iounmap(asic->mapping);
  820. kfree(asic);
  821. return 0;
  822. }
  823. static void asic3_shutdown(struct platform_device *pdev)
  824. {
  825. }
  826. static struct platform_driver asic3_device_driver = {
  827. .driver = {
  828. .name = "asic3",
  829. },
  830. .remove = __devexit_p(asic3_remove),
  831. .shutdown = asic3_shutdown,
  832. };
  833. static int __init asic3_init(void)
  834. {
  835. int retval = 0;
  836. retval = platform_driver_probe(&asic3_device_driver, asic3_probe);
  837. return retval;
  838. }
  839. subsys_initcall(asic3_init);