intel.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/string.h>
  4. #include <linux/bitops.h>
  5. #include <linux/smp.h>
  6. #include <linux/thread_info.h>
  7. #include <linux/module.h>
  8. #include <asm/processor.h>
  9. #include <asm/pgtable.h>
  10. #include <asm/msr.h>
  11. #include <asm/uaccess.h>
  12. #include <asm/ds.h>
  13. #include <asm/bugs.h>
  14. #include <asm/cpu.h>
  15. #ifdef CONFIG_X86_64
  16. #include <asm/topology.h>
  17. #include <asm/numa_64.h>
  18. #endif
  19. #include "cpu.h"
  20. #ifdef CONFIG_X86_LOCAL_APIC
  21. #include <asm/mpspec.h>
  22. #include <asm/apic.h>
  23. #endif
  24. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  25. {
  26. /* Unmask CPUID levels if masked: */
  27. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  28. u64 misc_enable;
  29. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  30. if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
  31. misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
  32. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  33. c->cpuid_level = cpuid_eax(0);
  34. }
  35. }
  36. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  37. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  38. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  39. #ifdef CONFIG_X86_64
  40. set_cpu_cap(c, X86_FEATURE_SYSENTER32);
  41. #else
  42. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  43. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  44. c->x86_cache_alignment = 128;
  45. #endif
  46. /* CPUID workaround for 0F33/0F34 CPU */
  47. if (c->x86 == 0xF && c->x86_model == 0x3
  48. && (c->x86_mask == 0x3 || c->x86_mask == 0x4))
  49. c->x86_phys_bits = 36;
  50. /*
  51. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  52. * with P/T states and does not stop in deep C-states
  53. */
  54. if (c->x86_power & (1 << 8)) {
  55. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  56. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  57. }
  58. /*
  59. * There is a known erratum on Pentium III and Core Solo
  60. * and Core Duo CPUs.
  61. * " Page with PAT set to WC while associated MTRR is UC
  62. * may consolidate to UC "
  63. * Because of this erratum, it is better to stick with
  64. * setting WC in MTRR rather than using PAT on these CPUs.
  65. *
  66. * Enable PAT WC only on P4, Core 2 or later CPUs.
  67. */
  68. if (c->x86 == 6 && c->x86_model < 15)
  69. clear_cpu_cap(c, X86_FEATURE_PAT);
  70. }
  71. #ifdef CONFIG_X86_32
  72. /*
  73. * Early probe support logic for ppro memory erratum #50
  74. *
  75. * This is called before we do cpu ident work
  76. */
  77. int __cpuinit ppro_with_ram_bug(void)
  78. {
  79. /* Uses data from early_cpu_detect now */
  80. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  81. boot_cpu_data.x86 == 6 &&
  82. boot_cpu_data.x86_model == 1 &&
  83. boot_cpu_data.x86_mask < 8) {
  84. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  85. return 1;
  86. }
  87. return 0;
  88. }
  89. #ifdef CONFIG_X86_F00F_BUG
  90. static void __cpuinit trap_init_f00f_bug(void)
  91. {
  92. __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
  93. /*
  94. * Update the IDT descriptor and reload the IDT so that
  95. * it uses the read-only mapped virtual address.
  96. */
  97. idt_descr.address = fix_to_virt(FIX_F00F_IDT);
  98. load_idt(&idt_descr);
  99. }
  100. #endif
  101. static void __cpuinit intel_smp_check(struct cpuinfo_x86 *c)
  102. {
  103. #ifdef CONFIG_SMP
  104. /* calling is from identify_secondary_cpu() ? */
  105. if (c->cpu_index == boot_cpu_id)
  106. return;
  107. /*
  108. * Mask B, Pentium, but not Pentium MMX
  109. */
  110. if (c->x86 == 5 &&
  111. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  112. c->x86_model <= 3) {
  113. /*
  114. * Remember we have B step Pentia with bugs
  115. */
  116. WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
  117. "with B stepping processors.\n");
  118. }
  119. #endif
  120. }
  121. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  122. {
  123. unsigned long lo, hi;
  124. #ifdef CONFIG_X86_F00F_BUG
  125. /*
  126. * All current models of Pentium and Pentium with MMX technology CPUs
  127. * have the F0 0F bug, which lets nonprivileged users lock up the system.
  128. * Note that the workaround only should be initialized once...
  129. */
  130. c->f00f_bug = 0;
  131. if (!paravirt_enabled() && c->x86 == 5) {
  132. static int f00f_workaround_enabled;
  133. c->f00f_bug = 1;
  134. if (!f00f_workaround_enabled) {
  135. trap_init_f00f_bug();
  136. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  137. f00f_workaround_enabled = 1;
  138. }
  139. }
  140. #endif
  141. /*
  142. * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
  143. * model 3 mask 3
  144. */
  145. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  146. clear_cpu_cap(c, X86_FEATURE_SEP);
  147. /*
  148. * P4 Xeon errata 037 workaround.
  149. * Hardware prefetcher may cause stale data to be loaded into the cache.
  150. */
  151. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  152. rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  153. if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) {
  154. printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
  155. printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
  156. lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE;
  157. wrmsr (MSR_IA32_MISC_ENABLE, lo, hi);
  158. }
  159. }
  160. /*
  161. * See if we have a good local APIC by checking for buggy Pentia,
  162. * i.e. all B steppings and the C2 stepping of P54C when using their
  163. * integrated APIC (see 11AP erratum in "Pentium Processor
  164. * Specification Update").
  165. */
  166. if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
  167. (c->x86_mask < 0x6 || c->x86_mask == 0xb))
  168. set_cpu_cap(c, X86_FEATURE_11AP);
  169. #ifdef CONFIG_X86_INTEL_USERCOPY
  170. /*
  171. * Set up the preferred alignment for movsl bulk memory moves
  172. */
  173. switch (c->x86) {
  174. case 4: /* 486: untested */
  175. break;
  176. case 5: /* Old Pentia: untested */
  177. break;
  178. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  179. movsl_mask.mask = 7;
  180. break;
  181. case 15: /* P4 is OK down to 8-byte alignment */
  182. movsl_mask.mask = 7;
  183. break;
  184. }
  185. #endif
  186. #ifdef CONFIG_X86_NUMAQ
  187. numaq_tsc_disable();
  188. #endif
  189. intel_smp_check(c);
  190. }
  191. #else
  192. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  193. {
  194. }
  195. #endif
  196. static void __cpuinit srat_detect_node(void)
  197. {
  198. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  199. unsigned node;
  200. int cpu = smp_processor_id();
  201. int apicid = hard_smp_processor_id();
  202. /* Don't do the funky fallback heuristics the AMD version employs
  203. for now. */
  204. node = apicid_to_node[apicid];
  205. if (node == NUMA_NO_NODE || !node_online(node))
  206. node = first_node(node_online_map);
  207. numa_set_node(cpu, node);
  208. printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
  209. #endif
  210. }
  211. /*
  212. * find out the number of processor cores on the die
  213. */
  214. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  215. {
  216. unsigned int eax, ebx, ecx, edx;
  217. if (c->cpuid_level < 4)
  218. return 1;
  219. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  220. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  221. if (eax & 0x1f)
  222. return ((eax >> 26) + 1);
  223. else
  224. return 1;
  225. }
  226. static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
  227. {
  228. /* Intel VMX MSR indicated features */
  229. #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
  230. #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
  231. #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
  232. #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
  233. #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
  234. #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
  235. u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
  236. clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  237. clear_cpu_cap(c, X86_FEATURE_VNMI);
  238. clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  239. clear_cpu_cap(c, X86_FEATURE_EPT);
  240. clear_cpu_cap(c, X86_FEATURE_VPID);
  241. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
  242. msr_ctl = vmx_msr_high | vmx_msr_low;
  243. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
  244. set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  245. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
  246. set_cpu_cap(c, X86_FEATURE_VNMI);
  247. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
  248. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  249. vmx_msr_low, vmx_msr_high);
  250. msr_ctl2 = vmx_msr_high | vmx_msr_low;
  251. if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
  252. (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
  253. set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  254. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
  255. set_cpu_cap(c, X86_FEATURE_EPT);
  256. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
  257. set_cpu_cap(c, X86_FEATURE_VPID);
  258. }
  259. }
  260. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  261. {
  262. unsigned int l2 = 0;
  263. early_init_intel(c);
  264. intel_workarounds(c);
  265. /*
  266. * Detect the extended topology information if available. This
  267. * will reinitialise the initial_apicid which will be used
  268. * in init_intel_cacheinfo()
  269. */
  270. detect_extended_topology(c);
  271. l2 = init_intel_cacheinfo(c);
  272. if (c->cpuid_level > 9) {
  273. unsigned eax = cpuid_eax(10);
  274. /* Check for version and the number of counters */
  275. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  276. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  277. }
  278. if (cpu_has_xmm2)
  279. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  280. if (cpu_has_ds) {
  281. unsigned int l1;
  282. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  283. if (!(l1 & (1<<11)))
  284. set_cpu_cap(c, X86_FEATURE_BTS);
  285. if (!(l1 & (1<<12)))
  286. set_cpu_cap(c, X86_FEATURE_PEBS);
  287. ds_init_intel(c);
  288. }
  289. if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush)
  290. set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR);
  291. #ifdef CONFIG_X86_64
  292. if (c->x86 == 15)
  293. c->x86_cache_alignment = c->x86_clflush_size * 2;
  294. if (c->x86 == 6)
  295. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  296. #else
  297. /*
  298. * Names for the Pentium II/Celeron processors
  299. * detectable only by also checking the cache size.
  300. * Dixon is NOT a Celeron.
  301. */
  302. if (c->x86 == 6) {
  303. char *p = NULL;
  304. switch (c->x86_model) {
  305. case 5:
  306. if (c->x86_mask == 0) {
  307. if (l2 == 0)
  308. p = "Celeron (Covington)";
  309. else if (l2 == 256)
  310. p = "Mobile Pentium II (Dixon)";
  311. }
  312. break;
  313. case 6:
  314. if (l2 == 128)
  315. p = "Celeron (Mendocino)";
  316. else if (c->x86_mask == 0 || c->x86_mask == 5)
  317. p = "Celeron-A";
  318. break;
  319. case 8:
  320. if (l2 == 128)
  321. p = "Celeron (Coppermine)";
  322. break;
  323. }
  324. if (p)
  325. strcpy(c->x86_model_id, p);
  326. }
  327. if (c->x86 == 15)
  328. set_cpu_cap(c, X86_FEATURE_P4);
  329. if (c->x86 == 6)
  330. set_cpu_cap(c, X86_FEATURE_P3);
  331. #endif
  332. if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
  333. /*
  334. * let's use the legacy cpuid vector 0x1 and 0x4 for topology
  335. * detection.
  336. */
  337. c->x86_max_cores = intel_num_cpu_cores(c);
  338. #ifdef CONFIG_X86_32
  339. detect_ht(c);
  340. #endif
  341. }
  342. /* Work around errata */
  343. srat_detect_node();
  344. if (cpu_has(c, X86_FEATURE_VMX))
  345. detect_vmx_virtcap(c);
  346. }
  347. #ifdef CONFIG_X86_32
  348. static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  349. {
  350. /*
  351. * Intel PIII Tualatin. This comes in two flavours.
  352. * One has 256kb of cache, the other 512. We have no way
  353. * to determine which, so we use a boottime override
  354. * for the 512kb model, and assume 256 otherwise.
  355. */
  356. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  357. size = 256;
  358. return size;
  359. }
  360. #endif
  361. static struct cpu_dev intel_cpu_dev __cpuinitdata = {
  362. .c_vendor = "Intel",
  363. .c_ident = { "GenuineIntel" },
  364. #ifdef CONFIG_X86_32
  365. .c_models = {
  366. { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
  367. {
  368. [0] = "486 DX-25/33",
  369. [1] = "486 DX-50",
  370. [2] = "486 SX",
  371. [3] = "486 DX/2",
  372. [4] = "486 SL",
  373. [5] = "486 SX/2",
  374. [7] = "486 DX/2-WB",
  375. [8] = "486 DX/4",
  376. [9] = "486 DX/4-WB"
  377. }
  378. },
  379. { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
  380. {
  381. [0] = "Pentium 60/66 A-step",
  382. [1] = "Pentium 60/66",
  383. [2] = "Pentium 75 - 200",
  384. [3] = "OverDrive PODP5V83",
  385. [4] = "Pentium MMX",
  386. [7] = "Mobile Pentium 75 - 200",
  387. [8] = "Mobile Pentium MMX"
  388. }
  389. },
  390. { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
  391. {
  392. [0] = "Pentium Pro A-step",
  393. [1] = "Pentium Pro",
  394. [3] = "Pentium II (Klamath)",
  395. [4] = "Pentium II (Deschutes)",
  396. [5] = "Pentium II (Deschutes)",
  397. [6] = "Mobile Pentium II",
  398. [7] = "Pentium III (Katmai)",
  399. [8] = "Pentium III (Coppermine)",
  400. [10] = "Pentium III (Cascades)",
  401. [11] = "Pentium III (Tualatin)",
  402. }
  403. },
  404. { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
  405. {
  406. [0] = "Pentium 4 (Unknown)",
  407. [1] = "Pentium 4 (Willamette)",
  408. [2] = "Pentium 4 (Northwood)",
  409. [4] = "Pentium 4 (Foster)",
  410. [5] = "Pentium 4 (Foster)",
  411. }
  412. },
  413. },
  414. .c_size_cache = intel_size_cache,
  415. #endif
  416. .c_early_init = early_init_intel,
  417. .c_init = init_intel,
  418. .c_x86_vendor = X86_VENDOR_INTEL,
  419. };
  420. cpu_dev_register(intel_cpu_dev);