base.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static u8 ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. static int modparam_all_channels;
  62. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  63. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static const struct pci_device_id ath5k_pci_id_table[] = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  93. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  94. { 0 }
  95. };
  96. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  97. /* Known SREVs */
  98. static const struct ath5k_srev_name srev_names[] = {
  99. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  100. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  101. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  102. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  103. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  104. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  105. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  106. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  107. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  108. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  109. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  110. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  111. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  112. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  113. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  114. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  115. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  116. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  117. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  118. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  119. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  120. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  121. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  122. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  123. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  124. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  125. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  126. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  127. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  128. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  129. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  130. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  131. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  132. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  133. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. /* XR missing */
  176. };
  177. /*
  178. * Prototypes - PCI stack related functions
  179. */
  180. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  181. const struct pci_device_id *id);
  182. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  183. #ifdef CONFIG_PM
  184. static int ath5k_pci_suspend(struct pci_dev *pdev,
  185. pm_message_t state);
  186. static int ath5k_pci_resume(struct pci_dev *pdev);
  187. #else
  188. #define ath5k_pci_suspend NULL
  189. #define ath5k_pci_resume NULL
  190. #endif /* CONFIG_PM */
  191. static struct pci_driver ath5k_pci_driver = {
  192. .name = KBUILD_MODNAME,
  193. .id_table = ath5k_pci_id_table,
  194. .probe = ath5k_pci_probe,
  195. .remove = __devexit_p(ath5k_pci_remove),
  196. .suspend = ath5k_pci_suspend,
  197. .resume = ath5k_pci_resume,
  198. };
  199. /*
  200. * Prototypes - MAC 802.11 stack related functions
  201. */
  202. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  203. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  204. struct ath5k_txq *txq);
  205. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
  206. static int ath5k_reset_wake(struct ath5k_softc *sc);
  207. static int ath5k_start(struct ieee80211_hw *hw);
  208. static void ath5k_stop(struct ieee80211_hw *hw);
  209. static int ath5k_add_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_if_init_conf *conf);
  211. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  212. struct ieee80211_if_init_conf *conf);
  213. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  214. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  215. int mc_count, struct dev_addr_list *mc_list);
  216. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  217. unsigned int changed_flags,
  218. unsigned int *new_flags,
  219. u64 multicast);
  220. static int ath5k_set_key(struct ieee80211_hw *hw,
  221. enum set_key_cmd cmd,
  222. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  223. struct ieee80211_key_conf *key);
  224. static int ath5k_get_stats(struct ieee80211_hw *hw,
  225. struct ieee80211_low_level_stats *stats);
  226. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  227. struct ieee80211_tx_queue_stats *stats);
  228. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  229. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  230. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  231. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  232. struct ieee80211_vif *vif);
  233. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  234. struct ieee80211_vif *vif,
  235. struct ieee80211_bss_conf *bss_conf,
  236. u32 changes);
  237. static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
  238. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
  239. static const struct ieee80211_ops ath5k_hw_ops = {
  240. .tx = ath5k_tx,
  241. .start = ath5k_start,
  242. .stop = ath5k_stop,
  243. .add_interface = ath5k_add_interface,
  244. .remove_interface = ath5k_remove_interface,
  245. .config = ath5k_config,
  246. .prepare_multicast = ath5k_prepare_multicast,
  247. .configure_filter = ath5k_configure_filter,
  248. .set_key = ath5k_set_key,
  249. .get_stats = ath5k_get_stats,
  250. .conf_tx = NULL,
  251. .get_tx_stats = ath5k_get_tx_stats,
  252. .get_tsf = ath5k_get_tsf,
  253. .set_tsf = ath5k_set_tsf,
  254. .reset_tsf = ath5k_reset_tsf,
  255. .bss_info_changed = ath5k_bss_info_changed,
  256. .sw_scan_start = ath5k_sw_scan_start,
  257. .sw_scan_complete = ath5k_sw_scan_complete,
  258. };
  259. /*
  260. * Prototypes - Internal functions
  261. */
  262. /* Attach detach */
  263. static int ath5k_attach(struct pci_dev *pdev,
  264. struct ieee80211_hw *hw);
  265. static void ath5k_detach(struct pci_dev *pdev,
  266. struct ieee80211_hw *hw);
  267. /* Channel/mode setup */
  268. static inline short ath5k_ieee2mhz(short chan);
  269. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  270. struct ieee80211_channel *channels,
  271. unsigned int mode,
  272. unsigned int max);
  273. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  274. static int ath5k_chan_set(struct ath5k_softc *sc,
  275. struct ieee80211_channel *chan);
  276. static void ath5k_setcurmode(struct ath5k_softc *sc,
  277. unsigned int mode);
  278. static void ath5k_mode_setup(struct ath5k_softc *sc);
  279. /* Descriptor setup */
  280. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  281. struct pci_dev *pdev);
  282. static void ath5k_desc_free(struct ath5k_softc *sc,
  283. struct pci_dev *pdev);
  284. /* Buffers setup */
  285. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  286. struct ath5k_buf *bf);
  287. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  288. struct ath5k_buf *bf,
  289. struct ath5k_txq *txq);
  290. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  291. struct ath5k_buf *bf)
  292. {
  293. BUG_ON(!bf);
  294. if (!bf->skb)
  295. return;
  296. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  297. PCI_DMA_TODEVICE);
  298. dev_kfree_skb_any(bf->skb);
  299. bf->skb = NULL;
  300. }
  301. static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
  302. struct ath5k_buf *bf)
  303. {
  304. BUG_ON(!bf);
  305. if (!bf->skb)
  306. return;
  307. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  308. PCI_DMA_FROMDEVICE);
  309. dev_kfree_skb_any(bf->skb);
  310. bf->skb = NULL;
  311. }
  312. /* Queues setup */
  313. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  314. int qtype, int subtype);
  315. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  316. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  317. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  318. struct ath5k_txq *txq);
  319. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  320. static void ath5k_txq_release(struct ath5k_softc *sc);
  321. /* Rx handling */
  322. static int ath5k_rx_start(struct ath5k_softc *sc);
  323. static void ath5k_rx_stop(struct ath5k_softc *sc);
  324. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  325. struct ath5k_desc *ds,
  326. struct sk_buff *skb,
  327. struct ath5k_rx_status *rs);
  328. static void ath5k_tasklet_rx(unsigned long data);
  329. /* Tx handling */
  330. static void ath5k_tx_processq(struct ath5k_softc *sc,
  331. struct ath5k_txq *txq);
  332. static void ath5k_tasklet_tx(unsigned long data);
  333. /* Beacon handling */
  334. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  335. struct ath5k_buf *bf);
  336. static void ath5k_beacon_send(struct ath5k_softc *sc);
  337. static void ath5k_beacon_config(struct ath5k_softc *sc);
  338. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  339. static void ath5k_tasklet_beacon(unsigned long data);
  340. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  341. {
  342. u64 tsf = ath5k_hw_get_tsf64(ah);
  343. if ((tsf & 0x7fff) < rstamp)
  344. tsf -= 0x8000;
  345. return (tsf & ~0x7fff) | rstamp;
  346. }
  347. /* Interrupt handling */
  348. static int ath5k_init(struct ath5k_softc *sc);
  349. static int ath5k_stop_locked(struct ath5k_softc *sc);
  350. static int ath5k_stop_hw(struct ath5k_softc *sc);
  351. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  352. static void ath5k_tasklet_reset(unsigned long data);
  353. static void ath5k_tasklet_calibrate(unsigned long data);
  354. /*
  355. * Module init/exit functions
  356. */
  357. static int __init
  358. init_ath5k_pci(void)
  359. {
  360. int ret;
  361. ath5k_debug_init();
  362. ret = pci_register_driver(&ath5k_pci_driver);
  363. if (ret) {
  364. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  365. return ret;
  366. }
  367. return 0;
  368. }
  369. static void __exit
  370. exit_ath5k_pci(void)
  371. {
  372. pci_unregister_driver(&ath5k_pci_driver);
  373. ath5k_debug_finish();
  374. }
  375. module_init(init_ath5k_pci);
  376. module_exit(exit_ath5k_pci);
  377. /********************\
  378. * PCI Initialization *
  379. \********************/
  380. static const char *
  381. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  382. {
  383. const char *name = "xxxxx";
  384. unsigned int i;
  385. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  386. if (srev_names[i].sr_type != type)
  387. continue;
  388. if ((val & 0xf0) == srev_names[i].sr_val)
  389. name = srev_names[i].sr_name;
  390. if ((val & 0xff) == srev_names[i].sr_val) {
  391. name = srev_names[i].sr_name;
  392. break;
  393. }
  394. }
  395. return name;
  396. }
  397. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  398. {
  399. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  400. return ath5k_hw_reg_read(ah, reg_offset);
  401. }
  402. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  403. {
  404. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  405. ath5k_hw_reg_write(ah, val, reg_offset);
  406. }
  407. static const struct ath_ops ath5k_common_ops = {
  408. .read = ath5k_ioread32,
  409. .write = ath5k_iowrite32,
  410. };
  411. static int __devinit
  412. ath5k_pci_probe(struct pci_dev *pdev,
  413. const struct pci_device_id *id)
  414. {
  415. void __iomem *mem;
  416. struct ath5k_softc *sc;
  417. struct ath_common *common;
  418. struct ieee80211_hw *hw;
  419. int ret;
  420. u8 csz;
  421. ret = pci_enable_device(pdev);
  422. if (ret) {
  423. dev_err(&pdev->dev, "can't enable device\n");
  424. goto err;
  425. }
  426. /* XXX 32-bit addressing only */
  427. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  428. if (ret) {
  429. dev_err(&pdev->dev, "32-bit DMA not available\n");
  430. goto err_dis;
  431. }
  432. /*
  433. * Cache line size is used to size and align various
  434. * structures used to communicate with the hardware.
  435. */
  436. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  437. if (csz == 0) {
  438. /*
  439. * Linux 2.4.18 (at least) writes the cache line size
  440. * register as a 16-bit wide register which is wrong.
  441. * We must have this setup properly for rx buffer
  442. * DMA to work so force a reasonable value here if it
  443. * comes up zero.
  444. */
  445. csz = L1_CACHE_BYTES >> 2;
  446. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  447. }
  448. /*
  449. * The default setting of latency timer yields poor results,
  450. * set it to the value used by other systems. It may be worth
  451. * tweaking this setting more.
  452. */
  453. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  454. /* Enable bus mastering */
  455. pci_set_master(pdev);
  456. /*
  457. * Disable the RETRY_TIMEOUT register (0x41) to keep
  458. * PCI Tx retries from interfering with C3 CPU state.
  459. */
  460. pci_write_config_byte(pdev, 0x41, 0);
  461. ret = pci_request_region(pdev, 0, "ath5k");
  462. if (ret) {
  463. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  464. goto err_dis;
  465. }
  466. mem = pci_iomap(pdev, 0, 0);
  467. if (!mem) {
  468. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  469. ret = -EIO;
  470. goto err_reg;
  471. }
  472. /*
  473. * Allocate hw (mac80211 main struct)
  474. * and hw->priv (driver private data)
  475. */
  476. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  477. if (hw == NULL) {
  478. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  479. ret = -ENOMEM;
  480. goto err_map;
  481. }
  482. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  483. /* Initialize driver private data */
  484. SET_IEEE80211_DEV(hw, &pdev->dev);
  485. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  486. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  487. IEEE80211_HW_SIGNAL_DBM |
  488. IEEE80211_HW_NOISE_DBM;
  489. hw->wiphy->interface_modes =
  490. BIT(NL80211_IFTYPE_AP) |
  491. BIT(NL80211_IFTYPE_STATION) |
  492. BIT(NL80211_IFTYPE_ADHOC) |
  493. BIT(NL80211_IFTYPE_MESH_POINT);
  494. hw->extra_tx_headroom = 2;
  495. hw->channel_change_time = 5000;
  496. sc = hw->priv;
  497. sc->hw = hw;
  498. sc->pdev = pdev;
  499. ath5k_debug_init_device(sc);
  500. /*
  501. * Mark the device as detached to avoid processing
  502. * interrupts until setup is complete.
  503. */
  504. __set_bit(ATH_STAT_INVALID, sc->status);
  505. sc->iobase = mem; /* So we can unmap it on detach */
  506. sc->opmode = NL80211_IFTYPE_STATION;
  507. sc->bintval = 1000;
  508. mutex_init(&sc->lock);
  509. spin_lock_init(&sc->rxbuflock);
  510. spin_lock_init(&sc->txbuflock);
  511. spin_lock_init(&sc->block);
  512. /* Set private data */
  513. pci_set_drvdata(pdev, hw);
  514. /* Setup interrupt handler */
  515. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  516. if (ret) {
  517. ATH5K_ERR(sc, "request_irq failed\n");
  518. goto err_free;
  519. }
  520. /*If we passed the test malloc a ath5k_hw struct*/
  521. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  522. if (!sc->ah) {
  523. ret = -ENOMEM;
  524. ATH5K_ERR(sc, "out of memory\n");
  525. goto err_irq;
  526. }
  527. sc->ah->ah_sc = sc;
  528. sc->ah->ah_iobase = sc->iobase;
  529. common = ath5k_hw_common(sc->ah);
  530. common->ops = &ath5k_common_ops;
  531. common->ah = sc->ah;
  532. common->cachelsz = csz << 2; /* convert to bytes */
  533. /* Initialize device */
  534. ret = ath5k_hw_attach(sc);
  535. if (ret) {
  536. goto err_free_ah;
  537. }
  538. /* set up multi-rate retry capabilities */
  539. if (sc->ah->ah_version == AR5K_AR5212) {
  540. hw->max_rates = 4;
  541. hw->max_rate_tries = 11;
  542. }
  543. /* Finish private driver data initialization */
  544. ret = ath5k_attach(pdev, hw);
  545. if (ret)
  546. goto err_ah;
  547. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  548. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  549. sc->ah->ah_mac_srev,
  550. sc->ah->ah_phy_revision);
  551. if (!sc->ah->ah_single_chip) {
  552. /* Single chip radio (!RF5111) */
  553. if (sc->ah->ah_radio_5ghz_revision &&
  554. !sc->ah->ah_radio_2ghz_revision) {
  555. /* No 5GHz support -> report 2GHz radio */
  556. if (!test_bit(AR5K_MODE_11A,
  557. sc->ah->ah_capabilities.cap_mode)) {
  558. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  559. ath5k_chip_name(AR5K_VERSION_RAD,
  560. sc->ah->ah_radio_5ghz_revision),
  561. sc->ah->ah_radio_5ghz_revision);
  562. /* No 2GHz support (5110 and some
  563. * 5Ghz only cards) -> report 5Ghz radio */
  564. } else if (!test_bit(AR5K_MODE_11B,
  565. sc->ah->ah_capabilities.cap_mode)) {
  566. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  567. ath5k_chip_name(AR5K_VERSION_RAD,
  568. sc->ah->ah_radio_5ghz_revision),
  569. sc->ah->ah_radio_5ghz_revision);
  570. /* Multiband radio */
  571. } else {
  572. ATH5K_INFO(sc, "RF%s multiband radio found"
  573. " (0x%x)\n",
  574. ath5k_chip_name(AR5K_VERSION_RAD,
  575. sc->ah->ah_radio_5ghz_revision),
  576. sc->ah->ah_radio_5ghz_revision);
  577. }
  578. }
  579. /* Multi chip radio (RF5111 - RF2111) ->
  580. * report both 2GHz/5GHz radios */
  581. else if (sc->ah->ah_radio_5ghz_revision &&
  582. sc->ah->ah_radio_2ghz_revision){
  583. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  584. ath5k_chip_name(AR5K_VERSION_RAD,
  585. sc->ah->ah_radio_5ghz_revision),
  586. sc->ah->ah_radio_5ghz_revision);
  587. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  588. ath5k_chip_name(AR5K_VERSION_RAD,
  589. sc->ah->ah_radio_2ghz_revision),
  590. sc->ah->ah_radio_2ghz_revision);
  591. }
  592. }
  593. /* ready to process interrupts */
  594. __clear_bit(ATH_STAT_INVALID, sc->status);
  595. return 0;
  596. err_ah:
  597. ath5k_hw_detach(sc->ah);
  598. err_irq:
  599. free_irq(pdev->irq, sc);
  600. err_free_ah:
  601. kfree(sc->ah);
  602. err_free:
  603. ieee80211_free_hw(hw);
  604. err_map:
  605. pci_iounmap(pdev, mem);
  606. err_reg:
  607. pci_release_region(pdev, 0);
  608. err_dis:
  609. pci_disable_device(pdev);
  610. err:
  611. return ret;
  612. }
  613. static void __devexit
  614. ath5k_pci_remove(struct pci_dev *pdev)
  615. {
  616. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  617. struct ath5k_softc *sc = hw->priv;
  618. ath5k_debug_finish_device(sc);
  619. ath5k_detach(pdev, hw);
  620. ath5k_hw_detach(sc->ah);
  621. kfree(sc->ah);
  622. free_irq(pdev->irq, sc);
  623. pci_iounmap(pdev, sc->iobase);
  624. pci_release_region(pdev, 0);
  625. pci_disable_device(pdev);
  626. ieee80211_free_hw(hw);
  627. }
  628. #ifdef CONFIG_PM
  629. static int
  630. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  631. {
  632. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  633. struct ath5k_softc *sc = hw->priv;
  634. ath5k_led_off(sc);
  635. pci_save_state(pdev);
  636. pci_disable_device(pdev);
  637. pci_set_power_state(pdev, PCI_D3hot);
  638. return 0;
  639. }
  640. static int
  641. ath5k_pci_resume(struct pci_dev *pdev)
  642. {
  643. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  644. struct ath5k_softc *sc = hw->priv;
  645. int err;
  646. pci_restore_state(pdev);
  647. err = pci_enable_device(pdev);
  648. if (err)
  649. return err;
  650. /*
  651. * Suspend/Resume resets the PCI configuration space, so we have to
  652. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  653. * PCI Tx retries from interfering with C3 CPU state
  654. */
  655. pci_write_config_byte(pdev, 0x41, 0);
  656. ath5k_led_enable(sc);
  657. return 0;
  658. }
  659. #endif /* CONFIG_PM */
  660. /***********************\
  661. * Driver Initialization *
  662. \***********************/
  663. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  664. {
  665. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  666. struct ath5k_softc *sc = hw->priv;
  667. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  668. return ath_reg_notifier_apply(wiphy, request, regulatory);
  669. }
  670. static int
  671. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  672. {
  673. struct ath5k_softc *sc = hw->priv;
  674. struct ath5k_hw *ah = sc->ah;
  675. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  676. u8 mac[ETH_ALEN] = {};
  677. int ret;
  678. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  679. /*
  680. * Check if the MAC has multi-rate retry support.
  681. * We do this by trying to setup a fake extended
  682. * descriptor. MAC's that don't have support will
  683. * return false w/o doing anything. MAC's that do
  684. * support it will return true w/o doing anything.
  685. */
  686. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  687. if (ret < 0)
  688. goto err;
  689. if (ret > 0)
  690. __set_bit(ATH_STAT_MRRETRY, sc->status);
  691. /*
  692. * Collect the channel list. The 802.11 layer
  693. * is resposible for filtering this list based
  694. * on settings like the phy mode and regulatory
  695. * domain restrictions.
  696. */
  697. ret = ath5k_setup_bands(hw);
  698. if (ret) {
  699. ATH5K_ERR(sc, "can't get channels\n");
  700. goto err;
  701. }
  702. /* NB: setup here so ath5k_rate_update is happy */
  703. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  704. ath5k_setcurmode(sc, AR5K_MODE_11A);
  705. else
  706. ath5k_setcurmode(sc, AR5K_MODE_11B);
  707. /*
  708. * Allocate tx+rx descriptors and populate the lists.
  709. */
  710. ret = ath5k_desc_alloc(sc, pdev);
  711. if (ret) {
  712. ATH5K_ERR(sc, "can't allocate descriptors\n");
  713. goto err;
  714. }
  715. /*
  716. * Allocate hardware transmit queues: one queue for
  717. * beacon frames and one data queue for each QoS
  718. * priority. Note that hw functions handle reseting
  719. * these queues at the needed time.
  720. */
  721. ret = ath5k_beaconq_setup(ah);
  722. if (ret < 0) {
  723. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  724. goto err_desc;
  725. }
  726. sc->bhalq = ret;
  727. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  728. if (IS_ERR(sc->cabq)) {
  729. ATH5K_ERR(sc, "can't setup cab queue\n");
  730. ret = PTR_ERR(sc->cabq);
  731. goto err_bhal;
  732. }
  733. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  734. if (IS_ERR(sc->txq)) {
  735. ATH5K_ERR(sc, "can't setup xmit queue\n");
  736. ret = PTR_ERR(sc->txq);
  737. goto err_queues;
  738. }
  739. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  740. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  741. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  742. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  743. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  744. ret = ath5k_eeprom_read_mac(ah, mac);
  745. if (ret) {
  746. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  747. sc->pdev->device);
  748. goto err_queues;
  749. }
  750. SET_IEEE80211_PERM_ADDR(hw, mac);
  751. /* All MAC address bits matter for ACKs */
  752. memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
  753. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  754. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  755. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  756. if (ret) {
  757. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  758. goto err_queues;
  759. }
  760. ret = ieee80211_register_hw(hw);
  761. if (ret) {
  762. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  763. goto err_queues;
  764. }
  765. if (!ath_is_world_regd(regulatory))
  766. regulatory_hint(hw->wiphy, regulatory->alpha2);
  767. ath5k_init_leds(sc);
  768. return 0;
  769. err_queues:
  770. ath5k_txq_release(sc);
  771. err_bhal:
  772. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  773. err_desc:
  774. ath5k_desc_free(sc, pdev);
  775. err:
  776. return ret;
  777. }
  778. static void
  779. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  780. {
  781. struct ath5k_softc *sc = hw->priv;
  782. /*
  783. * NB: the order of these is important:
  784. * o call the 802.11 layer before detaching ath5k_hw to
  785. * insure callbacks into the driver to delete global
  786. * key cache entries can be handled
  787. * o reclaim the tx queue data structures after calling
  788. * the 802.11 layer as we'll get called back to reclaim
  789. * node state and potentially want to use them
  790. * o to cleanup the tx queues the hal is called, so detach
  791. * it last
  792. * XXX: ??? detach ath5k_hw ???
  793. * Other than that, it's straightforward...
  794. */
  795. ieee80211_unregister_hw(hw);
  796. ath5k_desc_free(sc, pdev);
  797. ath5k_txq_release(sc);
  798. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  799. ath5k_unregister_leds(sc);
  800. /*
  801. * NB: can't reclaim these until after ieee80211_ifdetach
  802. * returns because we'll get called back to reclaim node
  803. * state and potentially want to use them.
  804. */
  805. }
  806. /********************\
  807. * Channel/mode setup *
  808. \********************/
  809. /*
  810. * Convert IEEE channel number to MHz frequency.
  811. */
  812. static inline short
  813. ath5k_ieee2mhz(short chan)
  814. {
  815. if (chan <= 14 || chan >= 27)
  816. return ieee80211chan2mhz(chan);
  817. else
  818. return 2212 + chan * 20;
  819. }
  820. /*
  821. * Returns true for the channel numbers used without all_channels modparam.
  822. */
  823. static bool ath5k_is_standard_channel(short chan)
  824. {
  825. return ((chan <= 14) ||
  826. /* UNII 1,2 */
  827. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  828. /* midband */
  829. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  830. /* UNII-3 */
  831. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  832. }
  833. static unsigned int
  834. ath5k_copy_channels(struct ath5k_hw *ah,
  835. struct ieee80211_channel *channels,
  836. unsigned int mode,
  837. unsigned int max)
  838. {
  839. unsigned int i, count, size, chfreq, freq, ch;
  840. if (!test_bit(mode, ah->ah_modes))
  841. return 0;
  842. switch (mode) {
  843. case AR5K_MODE_11A:
  844. case AR5K_MODE_11A_TURBO:
  845. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  846. size = 220 ;
  847. chfreq = CHANNEL_5GHZ;
  848. break;
  849. case AR5K_MODE_11B:
  850. case AR5K_MODE_11G:
  851. case AR5K_MODE_11G_TURBO:
  852. size = 26;
  853. chfreq = CHANNEL_2GHZ;
  854. break;
  855. default:
  856. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  857. return 0;
  858. }
  859. for (i = 0, count = 0; i < size && max > 0; i++) {
  860. ch = i + 1 ;
  861. freq = ath5k_ieee2mhz(ch);
  862. /* Check if channel is supported by the chipset */
  863. if (!ath5k_channel_ok(ah, freq, chfreq))
  864. continue;
  865. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  866. continue;
  867. /* Write channel info and increment counter */
  868. channels[count].center_freq = freq;
  869. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  870. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  871. switch (mode) {
  872. case AR5K_MODE_11A:
  873. case AR5K_MODE_11G:
  874. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  875. break;
  876. case AR5K_MODE_11A_TURBO:
  877. case AR5K_MODE_11G_TURBO:
  878. channels[count].hw_value = chfreq |
  879. CHANNEL_OFDM | CHANNEL_TURBO;
  880. break;
  881. case AR5K_MODE_11B:
  882. channels[count].hw_value = CHANNEL_B;
  883. }
  884. count++;
  885. max--;
  886. }
  887. return count;
  888. }
  889. static void
  890. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  891. {
  892. u8 i;
  893. for (i = 0; i < AR5K_MAX_RATES; i++)
  894. sc->rate_idx[b->band][i] = -1;
  895. for (i = 0; i < b->n_bitrates; i++) {
  896. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  897. if (b->bitrates[i].hw_value_short)
  898. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  899. }
  900. }
  901. static int
  902. ath5k_setup_bands(struct ieee80211_hw *hw)
  903. {
  904. struct ath5k_softc *sc = hw->priv;
  905. struct ath5k_hw *ah = sc->ah;
  906. struct ieee80211_supported_band *sband;
  907. int max_c, count_c = 0;
  908. int i;
  909. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  910. max_c = ARRAY_SIZE(sc->channels);
  911. /* 2GHz band */
  912. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  913. sband->band = IEEE80211_BAND_2GHZ;
  914. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  915. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  916. /* G mode */
  917. memcpy(sband->bitrates, &ath5k_rates[0],
  918. sizeof(struct ieee80211_rate) * 12);
  919. sband->n_bitrates = 12;
  920. sband->channels = sc->channels;
  921. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  922. AR5K_MODE_11G, max_c);
  923. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  924. count_c = sband->n_channels;
  925. max_c -= count_c;
  926. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  927. /* B mode */
  928. memcpy(sband->bitrates, &ath5k_rates[0],
  929. sizeof(struct ieee80211_rate) * 4);
  930. sband->n_bitrates = 4;
  931. /* 5211 only supports B rates and uses 4bit rate codes
  932. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  933. * fix them up here:
  934. */
  935. if (ah->ah_version == AR5K_AR5211) {
  936. for (i = 0; i < 4; i++) {
  937. sband->bitrates[i].hw_value =
  938. sband->bitrates[i].hw_value & 0xF;
  939. sband->bitrates[i].hw_value_short =
  940. sband->bitrates[i].hw_value_short & 0xF;
  941. }
  942. }
  943. sband->channels = sc->channels;
  944. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  945. AR5K_MODE_11B, max_c);
  946. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  947. count_c = sband->n_channels;
  948. max_c -= count_c;
  949. }
  950. ath5k_setup_rate_idx(sc, sband);
  951. /* 5GHz band, A mode */
  952. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  953. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  954. sband->band = IEEE80211_BAND_5GHZ;
  955. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  956. memcpy(sband->bitrates, &ath5k_rates[4],
  957. sizeof(struct ieee80211_rate) * 8);
  958. sband->n_bitrates = 8;
  959. sband->channels = &sc->channels[count_c];
  960. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  961. AR5K_MODE_11A, max_c);
  962. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  963. }
  964. ath5k_setup_rate_idx(sc, sband);
  965. ath5k_debug_dump_bands(sc);
  966. return 0;
  967. }
  968. /*
  969. * Set/change channels. We always reset the chip.
  970. * To accomplish this we must first cleanup any pending DMA,
  971. * then restart stuff after a la ath5k_init.
  972. *
  973. * Called with sc->lock.
  974. */
  975. static int
  976. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  977. {
  978. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  979. sc->curchan->center_freq, chan->center_freq);
  980. /*
  981. * To switch channels clear any pending DMA operations;
  982. * wait long enough for the RX fifo to drain, reset the
  983. * hardware at the new frequency, and then re-enable
  984. * the relevant bits of the h/w.
  985. */
  986. return ath5k_reset(sc, chan);
  987. }
  988. static void
  989. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  990. {
  991. sc->curmode = mode;
  992. if (mode == AR5K_MODE_11A) {
  993. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  994. } else {
  995. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  996. }
  997. }
  998. static void
  999. ath5k_mode_setup(struct ath5k_softc *sc)
  1000. {
  1001. struct ath5k_hw *ah = sc->ah;
  1002. u32 rfilt;
  1003. ah->ah_op_mode = sc->opmode;
  1004. /* configure rx filter */
  1005. rfilt = sc->filter_flags;
  1006. ath5k_hw_set_rx_filter(ah, rfilt);
  1007. if (ath5k_hw_hasbssidmask(ah))
  1008. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  1009. /* configure operational mode */
  1010. ath5k_hw_set_opmode(ah);
  1011. ath5k_hw_set_mcast_filter(ah, 0, 0);
  1012. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  1013. }
  1014. static inline int
  1015. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  1016. {
  1017. int rix;
  1018. /* return base rate on errors */
  1019. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  1020. "hw_rix out of bounds: %x\n", hw_rix))
  1021. return 0;
  1022. rix = sc->rate_idx[sc->curband->band][hw_rix];
  1023. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  1024. rix = 0;
  1025. return rix;
  1026. }
  1027. /***************\
  1028. * Buffers setup *
  1029. \***************/
  1030. static
  1031. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  1032. {
  1033. struct ath_common *common = ath5k_hw_common(sc->ah);
  1034. struct sk_buff *skb;
  1035. /*
  1036. * Allocate buffer with headroom_needed space for the
  1037. * fake physical layer header at the start.
  1038. */
  1039. skb = ath_rxbuf_alloc(common,
  1040. sc->rxbufsize + common->cachelsz - 1,
  1041. GFP_ATOMIC);
  1042. if (!skb) {
  1043. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1044. sc->rxbufsize + common->cachelsz - 1);
  1045. return NULL;
  1046. }
  1047. *skb_addr = pci_map_single(sc->pdev,
  1048. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1049. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  1050. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1051. dev_kfree_skb(skb);
  1052. return NULL;
  1053. }
  1054. return skb;
  1055. }
  1056. static int
  1057. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1058. {
  1059. struct ath5k_hw *ah = sc->ah;
  1060. struct sk_buff *skb = bf->skb;
  1061. struct ath5k_desc *ds;
  1062. if (!skb) {
  1063. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  1064. if (!skb)
  1065. return -ENOMEM;
  1066. bf->skb = skb;
  1067. }
  1068. /*
  1069. * Setup descriptors. For receive we always terminate
  1070. * the descriptor list with a self-linked entry so we'll
  1071. * not get overrun under high load (as can happen with a
  1072. * 5212 when ANI processing enables PHY error frames).
  1073. *
  1074. * To insure the last descriptor is self-linked we create
  1075. * each descriptor as self-linked and add it to the end. As
  1076. * each additional descriptor is added the previous self-linked
  1077. * entry is ``fixed'' naturally. This should be safe even
  1078. * if DMA is happening. When processing RX interrupts we
  1079. * never remove/process the last, self-linked, entry on the
  1080. * descriptor list. This insures the hardware always has
  1081. * someplace to write a new frame.
  1082. */
  1083. ds = bf->desc;
  1084. ds->ds_link = bf->daddr; /* link to self */
  1085. ds->ds_data = bf->skbaddr;
  1086. ah->ah_setup_rx_desc(ah, ds,
  1087. skb_tailroom(skb), /* buffer size */
  1088. 0);
  1089. if (sc->rxlink != NULL)
  1090. *sc->rxlink = bf->daddr;
  1091. sc->rxlink = &ds->ds_link;
  1092. return 0;
  1093. }
  1094. static int
  1095. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1096. struct ath5k_txq *txq)
  1097. {
  1098. struct ath5k_hw *ah = sc->ah;
  1099. struct ath5k_desc *ds = bf->desc;
  1100. struct sk_buff *skb = bf->skb;
  1101. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1102. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1103. struct ieee80211_rate *rate;
  1104. unsigned int mrr_rate[3], mrr_tries[3];
  1105. int i, ret;
  1106. u16 hw_rate;
  1107. u16 cts_rate = 0;
  1108. u16 duration = 0;
  1109. u8 rc_flags;
  1110. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1111. /* XXX endianness */
  1112. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1113. PCI_DMA_TODEVICE);
  1114. rate = ieee80211_get_tx_rate(sc->hw, info);
  1115. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1116. flags |= AR5K_TXDESC_NOACK;
  1117. rc_flags = info->control.rates[0].flags;
  1118. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1119. rate->hw_value_short : rate->hw_value;
  1120. pktlen = skb->len;
  1121. /* FIXME: If we are in g mode and rate is a CCK rate
  1122. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1123. * from tx power (value is in dB units already) */
  1124. if (info->control.hw_key) {
  1125. keyidx = info->control.hw_key->hw_key_idx;
  1126. pktlen += info->control.hw_key->icv_len;
  1127. }
  1128. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1129. flags |= AR5K_TXDESC_RTSENA;
  1130. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1131. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1132. sc->vif, pktlen, info));
  1133. }
  1134. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1135. flags |= AR5K_TXDESC_CTSENA;
  1136. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1137. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1138. sc->vif, pktlen, info));
  1139. }
  1140. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1141. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1142. (sc->power_level * 2),
  1143. hw_rate,
  1144. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  1145. cts_rate, duration);
  1146. if (ret)
  1147. goto err_unmap;
  1148. memset(mrr_rate, 0, sizeof(mrr_rate));
  1149. memset(mrr_tries, 0, sizeof(mrr_tries));
  1150. for (i = 0; i < 3; i++) {
  1151. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1152. if (!rate)
  1153. break;
  1154. mrr_rate[i] = rate->hw_value;
  1155. mrr_tries[i] = info->control.rates[i + 1].count;
  1156. }
  1157. ah->ah_setup_mrr_tx_desc(ah, ds,
  1158. mrr_rate[0], mrr_tries[0],
  1159. mrr_rate[1], mrr_tries[1],
  1160. mrr_rate[2], mrr_tries[2]);
  1161. ds->ds_link = 0;
  1162. ds->ds_data = bf->skbaddr;
  1163. spin_lock_bh(&txq->lock);
  1164. list_add_tail(&bf->list, &txq->q);
  1165. sc->tx_stats[txq->qnum].len++;
  1166. if (txq->link == NULL) /* is this first packet? */
  1167. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1168. else /* no, so only link it */
  1169. *txq->link = bf->daddr;
  1170. txq->link = &ds->ds_link;
  1171. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1172. mmiowb();
  1173. spin_unlock_bh(&txq->lock);
  1174. return 0;
  1175. err_unmap:
  1176. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1177. return ret;
  1178. }
  1179. /*******************\
  1180. * Descriptors setup *
  1181. \*******************/
  1182. static int
  1183. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1184. {
  1185. struct ath5k_desc *ds;
  1186. struct ath5k_buf *bf;
  1187. dma_addr_t da;
  1188. unsigned int i;
  1189. int ret;
  1190. /* allocate descriptors */
  1191. sc->desc_len = sizeof(struct ath5k_desc) *
  1192. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1193. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1194. if (sc->desc == NULL) {
  1195. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1196. ret = -ENOMEM;
  1197. goto err;
  1198. }
  1199. ds = sc->desc;
  1200. da = sc->desc_daddr;
  1201. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1202. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1203. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1204. sizeof(struct ath5k_buf), GFP_KERNEL);
  1205. if (bf == NULL) {
  1206. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1207. ret = -ENOMEM;
  1208. goto err_free;
  1209. }
  1210. sc->bufptr = bf;
  1211. INIT_LIST_HEAD(&sc->rxbuf);
  1212. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1213. bf->desc = ds;
  1214. bf->daddr = da;
  1215. list_add_tail(&bf->list, &sc->rxbuf);
  1216. }
  1217. INIT_LIST_HEAD(&sc->txbuf);
  1218. sc->txbuf_len = ATH_TXBUF;
  1219. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1220. da += sizeof(*ds)) {
  1221. bf->desc = ds;
  1222. bf->daddr = da;
  1223. list_add_tail(&bf->list, &sc->txbuf);
  1224. }
  1225. /* beacon buffer */
  1226. bf->desc = ds;
  1227. bf->daddr = da;
  1228. sc->bbuf = bf;
  1229. return 0;
  1230. err_free:
  1231. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1232. err:
  1233. sc->desc = NULL;
  1234. return ret;
  1235. }
  1236. static void
  1237. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1238. {
  1239. struct ath5k_buf *bf;
  1240. ath5k_txbuf_free(sc, sc->bbuf);
  1241. list_for_each_entry(bf, &sc->txbuf, list)
  1242. ath5k_txbuf_free(sc, bf);
  1243. list_for_each_entry(bf, &sc->rxbuf, list)
  1244. ath5k_rxbuf_free(sc, bf);
  1245. /* Free memory associated with all descriptors */
  1246. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1247. kfree(sc->bufptr);
  1248. sc->bufptr = NULL;
  1249. }
  1250. /**************\
  1251. * Queues setup *
  1252. \**************/
  1253. static struct ath5k_txq *
  1254. ath5k_txq_setup(struct ath5k_softc *sc,
  1255. int qtype, int subtype)
  1256. {
  1257. struct ath5k_hw *ah = sc->ah;
  1258. struct ath5k_txq *txq;
  1259. struct ath5k_txq_info qi = {
  1260. .tqi_subtype = subtype,
  1261. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1262. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1263. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1264. };
  1265. int qnum;
  1266. /*
  1267. * Enable interrupts only for EOL and DESC conditions.
  1268. * We mark tx descriptors to receive a DESC interrupt
  1269. * when a tx queue gets deep; otherwise waiting for the
  1270. * EOL to reap descriptors. Note that this is done to
  1271. * reduce interrupt load and this only defers reaping
  1272. * descriptors, never transmitting frames. Aside from
  1273. * reducing interrupts this also permits more concurrency.
  1274. * The only potential downside is if the tx queue backs
  1275. * up in which case the top half of the kernel may backup
  1276. * due to a lack of tx descriptors.
  1277. */
  1278. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1279. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1280. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1281. if (qnum < 0) {
  1282. /*
  1283. * NB: don't print a message, this happens
  1284. * normally on parts with too few tx queues
  1285. */
  1286. return ERR_PTR(qnum);
  1287. }
  1288. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1289. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1290. qnum, ARRAY_SIZE(sc->txqs));
  1291. ath5k_hw_release_tx_queue(ah, qnum);
  1292. return ERR_PTR(-EINVAL);
  1293. }
  1294. txq = &sc->txqs[qnum];
  1295. if (!txq->setup) {
  1296. txq->qnum = qnum;
  1297. txq->link = NULL;
  1298. INIT_LIST_HEAD(&txq->q);
  1299. spin_lock_init(&txq->lock);
  1300. txq->setup = true;
  1301. }
  1302. return &sc->txqs[qnum];
  1303. }
  1304. static int
  1305. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1306. {
  1307. struct ath5k_txq_info qi = {
  1308. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1309. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1310. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1311. /* NB: for dynamic turbo, don't enable any other interrupts */
  1312. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1313. };
  1314. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1315. }
  1316. static int
  1317. ath5k_beaconq_config(struct ath5k_softc *sc)
  1318. {
  1319. struct ath5k_hw *ah = sc->ah;
  1320. struct ath5k_txq_info qi;
  1321. int ret;
  1322. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1323. if (ret)
  1324. return ret;
  1325. if (sc->opmode == NL80211_IFTYPE_AP ||
  1326. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1327. /*
  1328. * Always burst out beacon and CAB traffic
  1329. * (aifs = cwmin = cwmax = 0)
  1330. */
  1331. qi.tqi_aifs = 0;
  1332. qi.tqi_cw_min = 0;
  1333. qi.tqi_cw_max = 0;
  1334. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1335. /*
  1336. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1337. */
  1338. qi.tqi_aifs = 0;
  1339. qi.tqi_cw_min = 0;
  1340. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1341. }
  1342. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1343. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1344. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1345. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1346. if (ret) {
  1347. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1348. "hardware queue!\n", __func__);
  1349. return ret;
  1350. }
  1351. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1352. }
  1353. static void
  1354. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1355. {
  1356. struct ath5k_buf *bf, *bf0;
  1357. /*
  1358. * NB: this assumes output has been stopped and
  1359. * we do not need to block ath5k_tx_tasklet
  1360. */
  1361. spin_lock_bh(&txq->lock);
  1362. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1363. ath5k_debug_printtxbuf(sc, bf);
  1364. ath5k_txbuf_free(sc, bf);
  1365. spin_lock_bh(&sc->txbuflock);
  1366. sc->tx_stats[txq->qnum].len--;
  1367. list_move_tail(&bf->list, &sc->txbuf);
  1368. sc->txbuf_len++;
  1369. spin_unlock_bh(&sc->txbuflock);
  1370. }
  1371. txq->link = NULL;
  1372. spin_unlock_bh(&txq->lock);
  1373. }
  1374. /*
  1375. * Drain the transmit queues and reclaim resources.
  1376. */
  1377. static void
  1378. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1379. {
  1380. struct ath5k_hw *ah = sc->ah;
  1381. unsigned int i;
  1382. /* XXX return value */
  1383. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1384. /* don't touch the hardware if marked invalid */
  1385. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1386. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1387. ath5k_hw_get_txdp(ah, sc->bhalq));
  1388. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1389. if (sc->txqs[i].setup) {
  1390. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1391. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1392. "link %p\n",
  1393. sc->txqs[i].qnum,
  1394. ath5k_hw_get_txdp(ah,
  1395. sc->txqs[i].qnum),
  1396. sc->txqs[i].link);
  1397. }
  1398. }
  1399. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1400. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1401. if (sc->txqs[i].setup)
  1402. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1403. }
  1404. static void
  1405. ath5k_txq_release(struct ath5k_softc *sc)
  1406. {
  1407. struct ath5k_txq *txq = sc->txqs;
  1408. unsigned int i;
  1409. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1410. if (txq->setup) {
  1411. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1412. txq->setup = false;
  1413. }
  1414. }
  1415. /*************\
  1416. * RX Handling *
  1417. \*************/
  1418. /*
  1419. * Enable the receive h/w following a reset.
  1420. */
  1421. static int
  1422. ath5k_rx_start(struct ath5k_softc *sc)
  1423. {
  1424. struct ath5k_hw *ah = sc->ah;
  1425. struct ath_common *common = ath5k_hw_common(ah);
  1426. struct ath5k_buf *bf;
  1427. int ret;
  1428. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
  1429. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1430. common->cachelsz, sc->rxbufsize);
  1431. spin_lock_bh(&sc->rxbuflock);
  1432. sc->rxlink = NULL;
  1433. list_for_each_entry(bf, &sc->rxbuf, list) {
  1434. ret = ath5k_rxbuf_setup(sc, bf);
  1435. if (ret != 0) {
  1436. spin_unlock_bh(&sc->rxbuflock);
  1437. goto err;
  1438. }
  1439. }
  1440. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1441. ath5k_hw_set_rxdp(ah, bf->daddr);
  1442. spin_unlock_bh(&sc->rxbuflock);
  1443. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1444. ath5k_mode_setup(sc); /* set filters, etc. */
  1445. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1446. return 0;
  1447. err:
  1448. return ret;
  1449. }
  1450. /*
  1451. * Disable the receive h/w in preparation for a reset.
  1452. */
  1453. static void
  1454. ath5k_rx_stop(struct ath5k_softc *sc)
  1455. {
  1456. struct ath5k_hw *ah = sc->ah;
  1457. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1458. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1459. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1460. ath5k_debug_printrxbuffs(sc, ah);
  1461. sc->rxlink = NULL; /* just in case */
  1462. }
  1463. static unsigned int
  1464. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1465. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1466. {
  1467. struct ieee80211_hdr *hdr = (void *)skb->data;
  1468. unsigned int keyix, hlen;
  1469. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1470. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1471. return RX_FLAG_DECRYPTED;
  1472. /* Apparently when a default key is used to decrypt the packet
  1473. the hw does not set the index used to decrypt. In such cases
  1474. get the index from the packet. */
  1475. hlen = ieee80211_hdrlen(hdr->frame_control);
  1476. if (ieee80211_has_protected(hdr->frame_control) &&
  1477. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1478. skb->len >= hlen + 4) {
  1479. keyix = skb->data[hlen + 3] >> 6;
  1480. if (test_bit(keyix, sc->keymap))
  1481. return RX_FLAG_DECRYPTED;
  1482. }
  1483. return 0;
  1484. }
  1485. static void
  1486. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1487. struct ieee80211_rx_status *rxs)
  1488. {
  1489. struct ath_common *common = ath5k_hw_common(sc->ah);
  1490. u64 tsf, bc_tstamp;
  1491. u32 hw_tu;
  1492. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1493. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1494. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1495. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1496. /*
  1497. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1498. * have updated the local TSF. We have to work around various
  1499. * hardware bugs, though...
  1500. */
  1501. tsf = ath5k_hw_get_tsf64(sc->ah);
  1502. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1503. hw_tu = TSF_TO_TU(tsf);
  1504. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1505. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1506. (unsigned long long)bc_tstamp,
  1507. (unsigned long long)rxs->mactime,
  1508. (unsigned long long)(rxs->mactime - bc_tstamp),
  1509. (unsigned long long)tsf);
  1510. /*
  1511. * Sometimes the HW will give us a wrong tstamp in the rx
  1512. * status, causing the timestamp extension to go wrong.
  1513. * (This seems to happen especially with beacon frames bigger
  1514. * than 78 byte (incl. FCS))
  1515. * But we know that the receive timestamp must be later than the
  1516. * timestamp of the beacon since HW must have synced to that.
  1517. *
  1518. * NOTE: here we assume mactime to be after the frame was
  1519. * received, not like mac80211 which defines it at the start.
  1520. */
  1521. if (bc_tstamp > rxs->mactime) {
  1522. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1523. "fixing mactime from %llx to %llx\n",
  1524. (unsigned long long)rxs->mactime,
  1525. (unsigned long long)tsf);
  1526. rxs->mactime = tsf;
  1527. }
  1528. /*
  1529. * Local TSF might have moved higher than our beacon timers,
  1530. * in that case we have to update them to continue sending
  1531. * beacons. This also takes care of synchronizing beacon sending
  1532. * times with other stations.
  1533. */
  1534. if (hw_tu >= sc->nexttbtt)
  1535. ath5k_beacon_update_timers(sc, bc_tstamp);
  1536. }
  1537. }
  1538. static void
  1539. ath5k_tasklet_rx(unsigned long data)
  1540. {
  1541. struct ieee80211_rx_status *rxs;
  1542. struct ath5k_rx_status rs = {};
  1543. struct sk_buff *skb, *next_skb;
  1544. dma_addr_t next_skb_addr;
  1545. struct ath5k_softc *sc = (void *)data;
  1546. struct ath5k_buf *bf;
  1547. struct ath5k_desc *ds;
  1548. int ret;
  1549. int hdrlen;
  1550. int padsize;
  1551. int rx_flag;
  1552. spin_lock(&sc->rxbuflock);
  1553. if (list_empty(&sc->rxbuf)) {
  1554. ATH5K_WARN(sc, "empty rx buf pool\n");
  1555. goto unlock;
  1556. }
  1557. do {
  1558. rx_flag = 0;
  1559. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1560. BUG_ON(bf->skb == NULL);
  1561. skb = bf->skb;
  1562. ds = bf->desc;
  1563. /* bail if HW is still using self-linked descriptor */
  1564. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1565. break;
  1566. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1567. if (unlikely(ret == -EINPROGRESS))
  1568. break;
  1569. else if (unlikely(ret)) {
  1570. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1571. spin_unlock(&sc->rxbuflock);
  1572. return;
  1573. }
  1574. if (unlikely(rs.rs_more)) {
  1575. ATH5K_WARN(sc, "unsupported jumbo\n");
  1576. goto next;
  1577. }
  1578. if (unlikely(rs.rs_status)) {
  1579. if (rs.rs_status & AR5K_RXERR_PHY)
  1580. goto next;
  1581. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1582. /*
  1583. * Decrypt error. If the error occurred
  1584. * because there was no hardware key, then
  1585. * let the frame through so the upper layers
  1586. * can process it. This is necessary for 5210
  1587. * parts which have no way to setup a ``clear''
  1588. * key cache entry.
  1589. *
  1590. * XXX do key cache faulting
  1591. */
  1592. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1593. !(rs.rs_status & AR5K_RXERR_CRC))
  1594. goto accept;
  1595. }
  1596. if (rs.rs_status & AR5K_RXERR_MIC) {
  1597. rx_flag |= RX_FLAG_MMIC_ERROR;
  1598. goto accept;
  1599. }
  1600. /* let crypto-error packets fall through in MNTR */
  1601. if ((rs.rs_status &
  1602. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1603. sc->opmode != NL80211_IFTYPE_MONITOR)
  1604. goto next;
  1605. }
  1606. accept:
  1607. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1608. /*
  1609. * If we can't replace bf->skb with a new skb under memory
  1610. * pressure, just skip this packet
  1611. */
  1612. if (!next_skb)
  1613. goto next;
  1614. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1615. PCI_DMA_FROMDEVICE);
  1616. skb_put(skb, rs.rs_datalen);
  1617. /* The MAC header is padded to have 32-bit boundary if the
  1618. * packet payload is non-zero. The general calculation for
  1619. * padsize would take into account odd header lengths:
  1620. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1621. * even-length headers are used, padding can only be 0 or 2
  1622. * bytes and we can optimize this a bit. In addition, we must
  1623. * not try to remove padding from short control frames that do
  1624. * not have payload. */
  1625. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1626. padsize = ath5k_pad_size(hdrlen);
  1627. if (padsize) {
  1628. memmove(skb->data + padsize, skb->data, hdrlen);
  1629. skb_pull(skb, padsize);
  1630. }
  1631. rxs = IEEE80211_SKB_RXCB(skb);
  1632. /*
  1633. * always extend the mac timestamp, since this information is
  1634. * also needed for proper IBSS merging.
  1635. *
  1636. * XXX: it might be too late to do it here, since rs_tstamp is
  1637. * 15bit only. that means TSF extension has to be done within
  1638. * 32768usec (about 32ms). it might be necessary to move this to
  1639. * the interrupt handler, like it is done in madwifi.
  1640. *
  1641. * Unfortunately we don't know when the hardware takes the rx
  1642. * timestamp (beginning of phy frame, data frame, end of rx?).
  1643. * The only thing we know is that it is hardware specific...
  1644. * On AR5213 it seems the rx timestamp is at the end of the
  1645. * frame, but i'm not sure.
  1646. *
  1647. * NOTE: mac80211 defines mactime at the beginning of the first
  1648. * data symbol. Since we don't have any time references it's
  1649. * impossible to comply to that. This affects IBSS merge only
  1650. * right now, so it's not too bad...
  1651. */
  1652. rxs->mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1653. rxs->flag = rx_flag | RX_FLAG_TSFT;
  1654. rxs->freq = sc->curchan->center_freq;
  1655. rxs->band = sc->curband->band;
  1656. rxs->noise = sc->ah->ah_noise_floor;
  1657. rxs->signal = rxs->noise + rs.rs_rssi;
  1658. /* An rssi of 35 indicates you should be able use
  1659. * 54 Mbps reliably. A more elaborate scheme can be used
  1660. * here but it requires a map of SNR/throughput for each
  1661. * possible mode used */
  1662. rxs->qual = rs.rs_rssi * 100 / 35;
  1663. /* rssi can be more than 35 though, anything above that
  1664. * should be considered at 100% */
  1665. if (rxs->qual > 100)
  1666. rxs->qual = 100;
  1667. rxs->antenna = rs.rs_antenna;
  1668. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1669. rxs->flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1670. if (rxs->rate_idx >= 0 && rs.rs_rate ==
  1671. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1672. rxs->flag |= RX_FLAG_SHORTPRE;
  1673. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1674. /* check beacons in IBSS mode */
  1675. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1676. ath5k_check_ibss_tsf(sc, skb, rxs);
  1677. ieee80211_rx(sc->hw, skb);
  1678. bf->skb = next_skb;
  1679. bf->skbaddr = next_skb_addr;
  1680. next:
  1681. list_move_tail(&bf->list, &sc->rxbuf);
  1682. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1683. unlock:
  1684. spin_unlock(&sc->rxbuflock);
  1685. }
  1686. /*************\
  1687. * TX Handling *
  1688. \*************/
  1689. static void
  1690. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1691. {
  1692. struct ath5k_tx_status ts = {};
  1693. struct ath5k_buf *bf, *bf0;
  1694. struct ath5k_desc *ds;
  1695. struct sk_buff *skb;
  1696. struct ieee80211_tx_info *info;
  1697. int i, ret;
  1698. spin_lock(&txq->lock);
  1699. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1700. ds = bf->desc;
  1701. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1702. if (unlikely(ret == -EINPROGRESS))
  1703. break;
  1704. else if (unlikely(ret)) {
  1705. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1706. ret, txq->qnum);
  1707. break;
  1708. }
  1709. skb = bf->skb;
  1710. info = IEEE80211_SKB_CB(skb);
  1711. bf->skb = NULL;
  1712. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1713. PCI_DMA_TODEVICE);
  1714. ieee80211_tx_info_clear_status(info);
  1715. for (i = 0; i < 4; i++) {
  1716. struct ieee80211_tx_rate *r =
  1717. &info->status.rates[i];
  1718. if (ts.ts_rate[i]) {
  1719. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1720. r->count = ts.ts_retry[i];
  1721. } else {
  1722. r->idx = -1;
  1723. r->count = 0;
  1724. }
  1725. }
  1726. /* count the successful attempt as well */
  1727. info->status.rates[ts.ts_final_idx].count++;
  1728. if (unlikely(ts.ts_status)) {
  1729. sc->ll_stats.dot11ACKFailureCount++;
  1730. if (ts.ts_status & AR5K_TXERR_FILT)
  1731. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1732. } else {
  1733. info->flags |= IEEE80211_TX_STAT_ACK;
  1734. info->status.ack_signal = ts.ts_rssi;
  1735. }
  1736. ieee80211_tx_status(sc->hw, skb);
  1737. sc->tx_stats[txq->qnum].count++;
  1738. spin_lock(&sc->txbuflock);
  1739. sc->tx_stats[txq->qnum].len--;
  1740. list_move_tail(&bf->list, &sc->txbuf);
  1741. sc->txbuf_len++;
  1742. spin_unlock(&sc->txbuflock);
  1743. }
  1744. if (likely(list_empty(&txq->q)))
  1745. txq->link = NULL;
  1746. spin_unlock(&txq->lock);
  1747. if (sc->txbuf_len > ATH_TXBUF / 5)
  1748. ieee80211_wake_queues(sc->hw);
  1749. }
  1750. static void
  1751. ath5k_tasklet_tx(unsigned long data)
  1752. {
  1753. int i;
  1754. struct ath5k_softc *sc = (void *)data;
  1755. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1756. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1757. ath5k_tx_processq(sc, &sc->txqs[i]);
  1758. }
  1759. /*****************\
  1760. * Beacon handling *
  1761. \*****************/
  1762. /*
  1763. * Setup the beacon frame for transmit.
  1764. */
  1765. static int
  1766. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1767. {
  1768. struct sk_buff *skb = bf->skb;
  1769. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1770. struct ath5k_hw *ah = sc->ah;
  1771. struct ath5k_desc *ds;
  1772. int ret = 0;
  1773. u8 antenna;
  1774. u32 flags;
  1775. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1776. PCI_DMA_TODEVICE);
  1777. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1778. "skbaddr %llx\n", skb, skb->data, skb->len,
  1779. (unsigned long long)bf->skbaddr);
  1780. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1781. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1782. return -EIO;
  1783. }
  1784. ds = bf->desc;
  1785. antenna = ah->ah_tx_ant;
  1786. flags = AR5K_TXDESC_NOACK;
  1787. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1788. ds->ds_link = bf->daddr; /* self-linked */
  1789. flags |= AR5K_TXDESC_VEOL;
  1790. } else
  1791. ds->ds_link = 0;
  1792. /*
  1793. * If we use multiple antennas on AP and use
  1794. * the Sectored AP scenario, switch antenna every
  1795. * 4 beacons to make sure everybody hears our AP.
  1796. * When a client tries to associate, hw will keep
  1797. * track of the tx antenna to be used for this client
  1798. * automaticaly, based on ACKed packets.
  1799. *
  1800. * Note: AP still listens and transmits RTS on the
  1801. * default antenna which is supposed to be an omni.
  1802. *
  1803. * Note2: On sectored scenarios it's possible to have
  1804. * multiple antennas (1omni -the default- and 14 sectors)
  1805. * so if we choose to actually support this mode we need
  1806. * to allow user to set how many antennas we have and tweak
  1807. * the code below to send beacons on all of them.
  1808. */
  1809. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1810. antenna = sc->bsent & 4 ? 2 : 1;
  1811. /* FIXME: If we are in g mode and rate is a CCK rate
  1812. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1813. * from tx power (value is in dB units already) */
  1814. ds->ds_data = bf->skbaddr;
  1815. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1816. ieee80211_get_hdrlen_from_skb(skb),
  1817. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1818. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1819. 1, AR5K_TXKEYIX_INVALID,
  1820. antenna, flags, 0, 0);
  1821. if (ret)
  1822. goto err_unmap;
  1823. return 0;
  1824. err_unmap:
  1825. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1826. return ret;
  1827. }
  1828. /*
  1829. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1830. * frame contents are done as needed and the slot time is
  1831. * also adjusted based on current state.
  1832. *
  1833. * This is called from software irq context (beacontq or restq
  1834. * tasklets) or user context from ath5k_beacon_config.
  1835. */
  1836. static void
  1837. ath5k_beacon_send(struct ath5k_softc *sc)
  1838. {
  1839. struct ath5k_buf *bf = sc->bbuf;
  1840. struct ath5k_hw *ah = sc->ah;
  1841. struct sk_buff *skb;
  1842. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1843. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1844. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1845. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1846. return;
  1847. }
  1848. /*
  1849. * Check if the previous beacon has gone out. If
  1850. * not don't don't try to post another, skip this
  1851. * period and wait for the next. Missed beacons
  1852. * indicate a problem and should not occur. If we
  1853. * miss too many consecutive beacons reset the device.
  1854. */
  1855. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1856. sc->bmisscount++;
  1857. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1858. "missed %u consecutive beacons\n", sc->bmisscount);
  1859. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1860. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1861. "stuck beacon time (%u missed)\n",
  1862. sc->bmisscount);
  1863. tasklet_schedule(&sc->restq);
  1864. }
  1865. return;
  1866. }
  1867. if (unlikely(sc->bmisscount != 0)) {
  1868. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1869. "resume beacon xmit after %u misses\n",
  1870. sc->bmisscount);
  1871. sc->bmisscount = 0;
  1872. }
  1873. /*
  1874. * Stop any current dma and put the new frame on the queue.
  1875. * This should never fail since we check above that no frames
  1876. * are still pending on the queue.
  1877. */
  1878. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1879. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1880. /* NB: hw still stops DMA, so proceed */
  1881. }
  1882. /* refresh the beacon for AP mode */
  1883. if (sc->opmode == NL80211_IFTYPE_AP)
  1884. ath5k_beacon_update(sc->hw, sc->vif);
  1885. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1886. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1887. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1888. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1889. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1890. while (skb) {
  1891. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1892. skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
  1893. }
  1894. sc->bsent++;
  1895. }
  1896. /**
  1897. * ath5k_beacon_update_timers - update beacon timers
  1898. *
  1899. * @sc: struct ath5k_softc pointer we are operating on
  1900. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1901. * beacon timer update based on the current HW TSF.
  1902. *
  1903. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1904. * of a received beacon or the current local hardware TSF and write it to the
  1905. * beacon timer registers.
  1906. *
  1907. * This is called in a variety of situations, e.g. when a beacon is received,
  1908. * when a TSF update has been detected, but also when an new IBSS is created or
  1909. * when we otherwise know we have to update the timers, but we keep it in this
  1910. * function to have it all together in one place.
  1911. */
  1912. static void
  1913. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1914. {
  1915. struct ath5k_hw *ah = sc->ah;
  1916. u32 nexttbtt, intval, hw_tu, bc_tu;
  1917. u64 hw_tsf;
  1918. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1919. if (WARN_ON(!intval))
  1920. return;
  1921. /* beacon TSF converted to TU */
  1922. bc_tu = TSF_TO_TU(bc_tsf);
  1923. /* current TSF converted to TU */
  1924. hw_tsf = ath5k_hw_get_tsf64(ah);
  1925. hw_tu = TSF_TO_TU(hw_tsf);
  1926. #define FUDGE 3
  1927. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1928. if (bc_tsf == -1) {
  1929. /*
  1930. * no beacons received, called internally.
  1931. * just need to refresh timers based on HW TSF.
  1932. */
  1933. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1934. } else if (bc_tsf == 0) {
  1935. /*
  1936. * no beacon received, probably called by ath5k_reset_tsf().
  1937. * reset TSF to start with 0.
  1938. */
  1939. nexttbtt = intval;
  1940. intval |= AR5K_BEACON_RESET_TSF;
  1941. } else if (bc_tsf > hw_tsf) {
  1942. /*
  1943. * beacon received, SW merge happend but HW TSF not yet updated.
  1944. * not possible to reconfigure timers yet, but next time we
  1945. * receive a beacon with the same BSSID, the hardware will
  1946. * automatically update the TSF and then we need to reconfigure
  1947. * the timers.
  1948. */
  1949. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1950. "need to wait for HW TSF sync\n");
  1951. return;
  1952. } else {
  1953. /*
  1954. * most important case for beacon synchronization between STA.
  1955. *
  1956. * beacon received and HW TSF has been already updated by HW.
  1957. * update next TBTT based on the TSF of the beacon, but make
  1958. * sure it is ahead of our local TSF timer.
  1959. */
  1960. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1961. }
  1962. #undef FUDGE
  1963. sc->nexttbtt = nexttbtt;
  1964. intval |= AR5K_BEACON_ENA;
  1965. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1966. /*
  1967. * debugging output last in order to preserve the time critical aspect
  1968. * of this function
  1969. */
  1970. if (bc_tsf == -1)
  1971. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1972. "reconfigured timers based on HW TSF\n");
  1973. else if (bc_tsf == 0)
  1974. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1975. "reset HW TSF and timers\n");
  1976. else
  1977. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1978. "updated timers based on beacon TSF\n");
  1979. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1980. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1981. (unsigned long long) bc_tsf,
  1982. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1983. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1984. intval & AR5K_BEACON_PERIOD,
  1985. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1986. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1987. }
  1988. /**
  1989. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1990. *
  1991. * @sc: struct ath5k_softc pointer we are operating on
  1992. *
  1993. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1994. * interrupts to detect TSF updates only.
  1995. */
  1996. static void
  1997. ath5k_beacon_config(struct ath5k_softc *sc)
  1998. {
  1999. struct ath5k_hw *ah = sc->ah;
  2000. unsigned long flags;
  2001. spin_lock_irqsave(&sc->block, flags);
  2002. sc->bmisscount = 0;
  2003. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  2004. if (sc->enable_beacon) {
  2005. /*
  2006. * In IBSS mode we use a self-linked tx descriptor and let the
  2007. * hardware send the beacons automatically. We have to load it
  2008. * only once here.
  2009. * We use the SWBA interrupt only to keep track of the beacon
  2010. * timers in order to detect automatic TSF updates.
  2011. */
  2012. ath5k_beaconq_config(sc);
  2013. sc->imask |= AR5K_INT_SWBA;
  2014. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2015. if (ath5k_hw_hasveol(ah))
  2016. ath5k_beacon_send(sc);
  2017. } else
  2018. ath5k_beacon_update_timers(sc, -1);
  2019. } else {
  2020. ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
  2021. }
  2022. ath5k_hw_set_imr(ah, sc->imask);
  2023. mmiowb();
  2024. spin_unlock_irqrestore(&sc->block, flags);
  2025. }
  2026. static void ath5k_tasklet_beacon(unsigned long data)
  2027. {
  2028. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  2029. /*
  2030. * Software beacon alert--time to send a beacon.
  2031. *
  2032. * In IBSS mode we use this interrupt just to
  2033. * keep track of the next TBTT (target beacon
  2034. * transmission time) in order to detect wether
  2035. * automatic TSF updates happened.
  2036. */
  2037. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2038. /* XXX: only if VEOL suppported */
  2039. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  2040. sc->nexttbtt += sc->bintval;
  2041. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2042. "SWBA nexttbtt: %x hw_tu: %x "
  2043. "TSF: %llx\n",
  2044. sc->nexttbtt,
  2045. TSF_TO_TU(tsf),
  2046. (unsigned long long) tsf);
  2047. } else {
  2048. spin_lock(&sc->block);
  2049. ath5k_beacon_send(sc);
  2050. spin_unlock(&sc->block);
  2051. }
  2052. }
  2053. /********************\
  2054. * Interrupt handling *
  2055. \********************/
  2056. static int
  2057. ath5k_init(struct ath5k_softc *sc)
  2058. {
  2059. struct ath5k_hw *ah = sc->ah;
  2060. int ret, i;
  2061. mutex_lock(&sc->lock);
  2062. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2063. /*
  2064. * Stop anything previously setup. This is safe
  2065. * no matter this is the first time through or not.
  2066. */
  2067. ath5k_stop_locked(sc);
  2068. /*
  2069. * The basic interface to setting the hardware in a good
  2070. * state is ``reset''. On return the hardware is known to
  2071. * be powered up and with interrupts disabled. This must
  2072. * be followed by initialization of the appropriate bits
  2073. * and then setup of the interrupt mask.
  2074. */
  2075. sc->curchan = sc->hw->conf.channel;
  2076. sc->curband = &sc->sbands[sc->curchan->band];
  2077. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2078. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2079. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_SWI;
  2080. ret = ath5k_reset(sc, NULL);
  2081. if (ret)
  2082. goto done;
  2083. ath5k_rfkill_hw_start(ah);
  2084. /*
  2085. * Reset the key cache since some parts do not reset the
  2086. * contents on initial power up or resume from suspend.
  2087. */
  2088. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  2089. ath5k_hw_reset_key(ah, i);
  2090. /* Set ack to be sent at low bit-rates */
  2091. ath5k_hw_set_ack_bitrate_high(ah, false);
  2092. /* Set PHY calibration inteval */
  2093. ah->ah_cal_intval = ath5k_calinterval;
  2094. ret = 0;
  2095. done:
  2096. mmiowb();
  2097. mutex_unlock(&sc->lock);
  2098. return ret;
  2099. }
  2100. static int
  2101. ath5k_stop_locked(struct ath5k_softc *sc)
  2102. {
  2103. struct ath5k_hw *ah = sc->ah;
  2104. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2105. test_bit(ATH_STAT_INVALID, sc->status));
  2106. /*
  2107. * Shutdown the hardware and driver:
  2108. * stop output from above
  2109. * disable interrupts
  2110. * turn off timers
  2111. * turn off the radio
  2112. * clear transmit machinery
  2113. * clear receive machinery
  2114. * drain and release tx queues
  2115. * reclaim beacon resources
  2116. * power down hardware
  2117. *
  2118. * Note that some of this work is not possible if the
  2119. * hardware is gone (invalid).
  2120. */
  2121. ieee80211_stop_queues(sc->hw);
  2122. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2123. ath5k_led_off(sc);
  2124. ath5k_hw_set_imr(ah, 0);
  2125. synchronize_irq(sc->pdev->irq);
  2126. }
  2127. ath5k_txq_cleanup(sc);
  2128. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2129. ath5k_rx_stop(sc);
  2130. ath5k_hw_phy_disable(ah);
  2131. } else
  2132. sc->rxlink = NULL;
  2133. return 0;
  2134. }
  2135. /*
  2136. * Stop the device, grabbing the top-level lock to protect
  2137. * against concurrent entry through ath5k_init (which can happen
  2138. * if another thread does a system call and the thread doing the
  2139. * stop is preempted).
  2140. */
  2141. static int
  2142. ath5k_stop_hw(struct ath5k_softc *sc)
  2143. {
  2144. int ret;
  2145. mutex_lock(&sc->lock);
  2146. ret = ath5k_stop_locked(sc);
  2147. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2148. /*
  2149. * Don't set the card in full sleep mode!
  2150. *
  2151. * a) When the device is in this state it must be carefully
  2152. * woken up or references to registers in the PCI clock
  2153. * domain may freeze the bus (and system). This varies
  2154. * by chip and is mostly an issue with newer parts
  2155. * (madwifi sources mentioned srev >= 0x78) that go to
  2156. * sleep more quickly.
  2157. *
  2158. * b) On older chips full sleep results a weird behaviour
  2159. * during wakeup. I tested various cards with srev < 0x78
  2160. * and they don't wake up after module reload, a second
  2161. * module reload is needed to bring the card up again.
  2162. *
  2163. * Until we figure out what's going on don't enable
  2164. * full chip reset on any chip (this is what Legacy HAL
  2165. * and Sam's HAL do anyway). Instead Perform a full reset
  2166. * on the device (same as initial state after attach) and
  2167. * leave it idle (keep MAC/BB on warm reset) */
  2168. ret = ath5k_hw_on_hold(sc->ah);
  2169. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2170. "putting device to sleep\n");
  2171. }
  2172. ath5k_txbuf_free(sc, sc->bbuf);
  2173. mmiowb();
  2174. mutex_unlock(&sc->lock);
  2175. tasklet_kill(&sc->rxtq);
  2176. tasklet_kill(&sc->txtq);
  2177. tasklet_kill(&sc->restq);
  2178. tasklet_kill(&sc->calib);
  2179. tasklet_kill(&sc->beacontq);
  2180. ath5k_rfkill_hw_stop(sc->ah);
  2181. return ret;
  2182. }
  2183. static irqreturn_t
  2184. ath5k_intr(int irq, void *dev_id)
  2185. {
  2186. struct ath5k_softc *sc = dev_id;
  2187. struct ath5k_hw *ah = sc->ah;
  2188. enum ath5k_int status;
  2189. unsigned int counter = 1000;
  2190. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2191. !ath5k_hw_is_intr_pending(ah)))
  2192. return IRQ_NONE;
  2193. do {
  2194. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2195. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2196. status, sc->imask);
  2197. if (unlikely(status & AR5K_INT_FATAL)) {
  2198. /*
  2199. * Fatal errors are unrecoverable.
  2200. * Typically these are caused by DMA errors.
  2201. */
  2202. tasklet_schedule(&sc->restq);
  2203. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2204. tasklet_schedule(&sc->restq);
  2205. } else {
  2206. if (status & AR5K_INT_SWBA) {
  2207. tasklet_hi_schedule(&sc->beacontq);
  2208. }
  2209. if (status & AR5K_INT_RXEOL) {
  2210. /*
  2211. * NB: the hardware should re-read the link when
  2212. * RXE bit is written, but it doesn't work at
  2213. * least on older hardware revs.
  2214. */
  2215. sc->rxlink = NULL;
  2216. }
  2217. if (status & AR5K_INT_TXURN) {
  2218. /* bump tx trigger level */
  2219. ath5k_hw_update_tx_triglevel(ah, true);
  2220. }
  2221. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2222. tasklet_schedule(&sc->rxtq);
  2223. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2224. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2225. tasklet_schedule(&sc->txtq);
  2226. if (status & AR5K_INT_BMISS) {
  2227. /* TODO */
  2228. }
  2229. if (status & AR5K_INT_SWI) {
  2230. tasklet_schedule(&sc->calib);
  2231. }
  2232. if (status & AR5K_INT_MIB) {
  2233. /*
  2234. * These stats are also used for ANI i think
  2235. * so how about updating them more often ?
  2236. */
  2237. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2238. }
  2239. if (status & AR5K_INT_GPIO)
  2240. tasklet_schedule(&sc->rf_kill.toggleq);
  2241. }
  2242. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  2243. if (unlikely(!counter))
  2244. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2245. ath5k_hw_calibration_poll(ah);
  2246. return IRQ_HANDLED;
  2247. }
  2248. static void
  2249. ath5k_tasklet_reset(unsigned long data)
  2250. {
  2251. struct ath5k_softc *sc = (void *)data;
  2252. ath5k_reset_wake(sc);
  2253. }
  2254. /*
  2255. * Periodically recalibrate the PHY to account
  2256. * for temperature/environment changes.
  2257. */
  2258. static void
  2259. ath5k_tasklet_calibrate(unsigned long data)
  2260. {
  2261. struct ath5k_softc *sc = (void *)data;
  2262. struct ath5k_hw *ah = sc->ah;
  2263. /* Only full calibration for now */
  2264. if (ah->ah_swi_mask != AR5K_SWI_FULL_CALIBRATION)
  2265. return;
  2266. /* Stop queues so that calibration
  2267. * doesn't interfere with tx */
  2268. ieee80211_stop_queues(sc->hw);
  2269. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2270. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2271. sc->curchan->hw_value);
  2272. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2273. /*
  2274. * Rfgain is out of bounds, reset the chip
  2275. * to load new gain values.
  2276. */
  2277. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2278. ath5k_reset_wake(sc);
  2279. }
  2280. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2281. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2282. ieee80211_frequency_to_channel(
  2283. sc->curchan->center_freq));
  2284. ah->ah_swi_mask = 0;
  2285. /* Wake queues */
  2286. ieee80211_wake_queues(sc->hw);
  2287. }
  2288. /********************\
  2289. * Mac80211 functions *
  2290. \********************/
  2291. static int
  2292. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2293. {
  2294. struct ath5k_softc *sc = hw->priv;
  2295. return ath5k_tx_queue(hw, skb, sc->txq);
  2296. }
  2297. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  2298. struct ath5k_txq *txq)
  2299. {
  2300. struct ath5k_softc *sc = hw->priv;
  2301. struct ath5k_buf *bf;
  2302. unsigned long flags;
  2303. int hdrlen;
  2304. int padsize;
  2305. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2306. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2307. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2308. /*
  2309. * the hardware expects the header padded to 4 byte boundaries
  2310. * if this is not the case we add the padding after the header
  2311. */
  2312. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2313. padsize = ath5k_pad_size(hdrlen);
  2314. if (padsize) {
  2315. if (skb_headroom(skb) < padsize) {
  2316. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2317. " headroom to pad %d\n", hdrlen, padsize);
  2318. goto drop_packet;
  2319. }
  2320. skb_push(skb, padsize);
  2321. memmove(skb->data, skb->data+padsize, hdrlen);
  2322. }
  2323. spin_lock_irqsave(&sc->txbuflock, flags);
  2324. if (list_empty(&sc->txbuf)) {
  2325. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2326. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2327. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2328. goto drop_packet;
  2329. }
  2330. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2331. list_del(&bf->list);
  2332. sc->txbuf_len--;
  2333. if (list_empty(&sc->txbuf))
  2334. ieee80211_stop_queues(hw);
  2335. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2336. bf->skb = skb;
  2337. if (ath5k_txbuf_setup(sc, bf, txq)) {
  2338. bf->skb = NULL;
  2339. spin_lock_irqsave(&sc->txbuflock, flags);
  2340. list_add_tail(&bf->list, &sc->txbuf);
  2341. sc->txbuf_len++;
  2342. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2343. goto drop_packet;
  2344. }
  2345. return NETDEV_TX_OK;
  2346. drop_packet:
  2347. dev_kfree_skb_any(skb);
  2348. return NETDEV_TX_OK;
  2349. }
  2350. /*
  2351. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2352. * and change to the given channel.
  2353. */
  2354. static int
  2355. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  2356. {
  2357. struct ath5k_hw *ah = sc->ah;
  2358. int ret;
  2359. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2360. if (chan) {
  2361. ath5k_hw_set_imr(ah, 0);
  2362. ath5k_txq_cleanup(sc);
  2363. ath5k_rx_stop(sc);
  2364. sc->curchan = chan;
  2365. sc->curband = &sc->sbands[chan->band];
  2366. }
  2367. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
  2368. if (ret) {
  2369. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2370. goto err;
  2371. }
  2372. ret = ath5k_rx_start(sc);
  2373. if (ret) {
  2374. ATH5K_ERR(sc, "can't start recv logic\n");
  2375. goto err;
  2376. }
  2377. /*
  2378. * Change channels and update the h/w rate map if we're switching;
  2379. * e.g. 11a to 11b/g.
  2380. *
  2381. * We may be doing a reset in response to an ioctl that changes the
  2382. * channel so update any state that might change as a result.
  2383. *
  2384. * XXX needed?
  2385. */
  2386. /* ath5k_chan_change(sc, c); */
  2387. ath5k_beacon_config(sc);
  2388. /* intrs are enabled by ath5k_beacon_config */
  2389. return 0;
  2390. err:
  2391. return ret;
  2392. }
  2393. static int
  2394. ath5k_reset_wake(struct ath5k_softc *sc)
  2395. {
  2396. int ret;
  2397. ret = ath5k_reset(sc, sc->curchan);
  2398. if (!ret)
  2399. ieee80211_wake_queues(sc->hw);
  2400. return ret;
  2401. }
  2402. static int ath5k_start(struct ieee80211_hw *hw)
  2403. {
  2404. return ath5k_init(hw->priv);
  2405. }
  2406. static void ath5k_stop(struct ieee80211_hw *hw)
  2407. {
  2408. ath5k_stop_hw(hw->priv);
  2409. }
  2410. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2411. struct ieee80211_if_init_conf *conf)
  2412. {
  2413. struct ath5k_softc *sc = hw->priv;
  2414. int ret;
  2415. mutex_lock(&sc->lock);
  2416. if (sc->vif) {
  2417. ret = 0;
  2418. goto end;
  2419. }
  2420. sc->vif = conf->vif;
  2421. switch (conf->type) {
  2422. case NL80211_IFTYPE_AP:
  2423. case NL80211_IFTYPE_STATION:
  2424. case NL80211_IFTYPE_ADHOC:
  2425. case NL80211_IFTYPE_MESH_POINT:
  2426. case NL80211_IFTYPE_MONITOR:
  2427. sc->opmode = conf->type;
  2428. break;
  2429. default:
  2430. ret = -EOPNOTSUPP;
  2431. goto end;
  2432. }
  2433. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2434. ath5k_mode_setup(sc);
  2435. ret = 0;
  2436. end:
  2437. mutex_unlock(&sc->lock);
  2438. return ret;
  2439. }
  2440. static void
  2441. ath5k_remove_interface(struct ieee80211_hw *hw,
  2442. struct ieee80211_if_init_conf *conf)
  2443. {
  2444. struct ath5k_softc *sc = hw->priv;
  2445. u8 mac[ETH_ALEN] = {};
  2446. mutex_lock(&sc->lock);
  2447. if (sc->vif != conf->vif)
  2448. goto end;
  2449. ath5k_hw_set_lladdr(sc->ah, mac);
  2450. sc->vif = NULL;
  2451. end:
  2452. mutex_unlock(&sc->lock);
  2453. }
  2454. /*
  2455. * TODO: Phy disable/diversity etc
  2456. */
  2457. static int
  2458. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2459. {
  2460. struct ath5k_softc *sc = hw->priv;
  2461. struct ath5k_hw *ah = sc->ah;
  2462. struct ieee80211_conf *conf = &hw->conf;
  2463. int ret = 0;
  2464. mutex_lock(&sc->lock);
  2465. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2466. ret = ath5k_chan_set(sc, conf->channel);
  2467. if (ret < 0)
  2468. goto unlock;
  2469. }
  2470. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2471. (sc->power_level != conf->power_level)) {
  2472. sc->power_level = conf->power_level;
  2473. /* Half dB steps */
  2474. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2475. }
  2476. /* TODO:
  2477. * 1) Move this on config_interface and handle each case
  2478. * separately eg. when we have only one STA vif, use
  2479. * AR5K_ANTMODE_SINGLE_AP
  2480. *
  2481. * 2) Allow the user to change antenna mode eg. when only
  2482. * one antenna is present
  2483. *
  2484. * 3) Allow the user to set default/tx antenna when possible
  2485. *
  2486. * 4) Default mode should handle 90% of the cases, together
  2487. * with fixed a/b and single AP modes we should be able to
  2488. * handle 99%. Sectored modes are extreme cases and i still
  2489. * haven't found a usage for them. If we decide to support them,
  2490. * then we must allow the user to set how many tx antennas we
  2491. * have available
  2492. */
  2493. ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
  2494. unlock:
  2495. mutex_unlock(&sc->lock);
  2496. return ret;
  2497. }
  2498. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2499. int mc_count, struct dev_addr_list *mclist)
  2500. {
  2501. u32 mfilt[2], val;
  2502. int i;
  2503. u8 pos;
  2504. mfilt[0] = 0;
  2505. mfilt[1] = 1;
  2506. for (i = 0; i < mc_count; i++) {
  2507. if (!mclist)
  2508. break;
  2509. /* calculate XOR of eight 6-bit values */
  2510. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2511. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2512. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2513. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2514. pos &= 0x3f;
  2515. mfilt[pos / 32] |= (1 << (pos % 32));
  2516. /* XXX: we might be able to just do this instead,
  2517. * but not sure, needs testing, if we do use this we'd
  2518. * neet to inform below to not reset the mcast */
  2519. /* ath5k_hw_set_mcast_filterindex(ah,
  2520. * mclist->dmi_addr[5]); */
  2521. mclist = mclist->next;
  2522. }
  2523. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2524. }
  2525. #define SUPPORTED_FIF_FLAGS \
  2526. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2527. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2528. FIF_BCN_PRBRESP_PROMISC
  2529. /*
  2530. * o always accept unicast, broadcast, and multicast traffic
  2531. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2532. * says it should be
  2533. * o maintain current state of phy ofdm or phy cck error reception.
  2534. * If the hardware detects any of these type of errors then
  2535. * ath5k_hw_get_rx_filter() will pass to us the respective
  2536. * hardware filters to be able to receive these type of frames.
  2537. * o probe request frames are accepted only when operating in
  2538. * hostap, adhoc, or monitor modes
  2539. * o enable promiscuous mode according to the interface state
  2540. * o accept beacons:
  2541. * - when operating in adhoc mode so the 802.11 layer creates
  2542. * node table entries for peers,
  2543. * - when operating in station mode for collecting rssi data when
  2544. * the station is otherwise quiet, or
  2545. * - when scanning
  2546. */
  2547. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2548. unsigned int changed_flags,
  2549. unsigned int *new_flags,
  2550. u64 multicast)
  2551. {
  2552. struct ath5k_softc *sc = hw->priv;
  2553. struct ath5k_hw *ah = sc->ah;
  2554. u32 mfilt[2], rfilt;
  2555. mutex_lock(&sc->lock);
  2556. mfilt[0] = multicast;
  2557. mfilt[1] = multicast >> 32;
  2558. /* Only deal with supported flags */
  2559. changed_flags &= SUPPORTED_FIF_FLAGS;
  2560. *new_flags &= SUPPORTED_FIF_FLAGS;
  2561. /* If HW detects any phy or radar errors, leave those filters on.
  2562. * Also, always enable Unicast, Broadcasts and Multicast
  2563. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2564. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2565. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2566. AR5K_RX_FILTER_MCAST);
  2567. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2568. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2569. rfilt |= AR5K_RX_FILTER_PROM;
  2570. __set_bit(ATH_STAT_PROMISC, sc->status);
  2571. } else {
  2572. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2573. }
  2574. }
  2575. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2576. if (*new_flags & FIF_ALLMULTI) {
  2577. mfilt[0] = ~0;
  2578. mfilt[1] = ~0;
  2579. }
  2580. /* This is the best we can do */
  2581. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2582. rfilt |= AR5K_RX_FILTER_PHYERR;
  2583. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2584. * and probes for any BSSID, this needs testing */
  2585. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2586. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2587. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2588. * set we should only pass on control frames for this
  2589. * station. This needs testing. I believe right now this
  2590. * enables *all* control frames, which is OK.. but
  2591. * but we should see if we can improve on granularity */
  2592. if (*new_flags & FIF_CONTROL)
  2593. rfilt |= AR5K_RX_FILTER_CONTROL;
  2594. /* Additional settings per mode -- this is per ath5k */
  2595. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2596. switch (sc->opmode) {
  2597. case NL80211_IFTYPE_MESH_POINT:
  2598. case NL80211_IFTYPE_MONITOR:
  2599. rfilt |= AR5K_RX_FILTER_CONTROL |
  2600. AR5K_RX_FILTER_BEACON |
  2601. AR5K_RX_FILTER_PROBEREQ |
  2602. AR5K_RX_FILTER_PROM;
  2603. break;
  2604. case NL80211_IFTYPE_AP:
  2605. case NL80211_IFTYPE_ADHOC:
  2606. rfilt |= AR5K_RX_FILTER_PROBEREQ |
  2607. AR5K_RX_FILTER_BEACON;
  2608. break;
  2609. case NL80211_IFTYPE_STATION:
  2610. if (sc->assoc)
  2611. rfilt |= AR5K_RX_FILTER_BEACON;
  2612. default:
  2613. break;
  2614. }
  2615. /* Set filters */
  2616. ath5k_hw_set_rx_filter(ah, rfilt);
  2617. /* Set multicast bits */
  2618. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2619. /* Set the cached hw filter flags, this will alter actually
  2620. * be set in HW */
  2621. sc->filter_flags = rfilt;
  2622. mutex_unlock(&sc->lock);
  2623. }
  2624. static int
  2625. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2626. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2627. struct ieee80211_key_conf *key)
  2628. {
  2629. struct ath5k_softc *sc = hw->priv;
  2630. int ret = 0;
  2631. if (modparam_nohwcrypt)
  2632. return -EOPNOTSUPP;
  2633. if (sc->opmode == NL80211_IFTYPE_AP)
  2634. return -EOPNOTSUPP;
  2635. switch (key->alg) {
  2636. case ALG_WEP:
  2637. case ALG_TKIP:
  2638. break;
  2639. case ALG_CCMP:
  2640. if (sc->ah->ah_aes_support)
  2641. break;
  2642. return -EOPNOTSUPP;
  2643. default:
  2644. WARN_ON(1);
  2645. return -EINVAL;
  2646. }
  2647. mutex_lock(&sc->lock);
  2648. switch (cmd) {
  2649. case SET_KEY:
  2650. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2651. sta ? sta->addr : NULL);
  2652. if (ret) {
  2653. ATH5K_ERR(sc, "can't set the key\n");
  2654. goto unlock;
  2655. }
  2656. __set_bit(key->keyidx, sc->keymap);
  2657. key->hw_key_idx = key->keyidx;
  2658. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2659. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2660. break;
  2661. case DISABLE_KEY:
  2662. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2663. __clear_bit(key->keyidx, sc->keymap);
  2664. break;
  2665. default:
  2666. ret = -EINVAL;
  2667. goto unlock;
  2668. }
  2669. unlock:
  2670. mmiowb();
  2671. mutex_unlock(&sc->lock);
  2672. return ret;
  2673. }
  2674. static int
  2675. ath5k_get_stats(struct ieee80211_hw *hw,
  2676. struct ieee80211_low_level_stats *stats)
  2677. {
  2678. struct ath5k_softc *sc = hw->priv;
  2679. struct ath5k_hw *ah = sc->ah;
  2680. /* Force update */
  2681. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2682. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2683. return 0;
  2684. }
  2685. static int
  2686. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2687. struct ieee80211_tx_queue_stats *stats)
  2688. {
  2689. struct ath5k_softc *sc = hw->priv;
  2690. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2691. return 0;
  2692. }
  2693. static u64
  2694. ath5k_get_tsf(struct ieee80211_hw *hw)
  2695. {
  2696. struct ath5k_softc *sc = hw->priv;
  2697. return ath5k_hw_get_tsf64(sc->ah);
  2698. }
  2699. static void
  2700. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2701. {
  2702. struct ath5k_softc *sc = hw->priv;
  2703. ath5k_hw_set_tsf64(sc->ah, tsf);
  2704. }
  2705. static void
  2706. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2707. {
  2708. struct ath5k_softc *sc = hw->priv;
  2709. /*
  2710. * in IBSS mode we need to update the beacon timers too.
  2711. * this will also reset the TSF if we call it with 0
  2712. */
  2713. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2714. ath5k_beacon_update_timers(sc, 0);
  2715. else
  2716. ath5k_hw_reset_tsf(sc->ah);
  2717. }
  2718. /*
  2719. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  2720. * this is called only once at config_bss time, for AP we do it every
  2721. * SWBA interrupt so that the TIM will reflect buffered frames.
  2722. *
  2723. * Called with the beacon lock.
  2724. */
  2725. static int
  2726. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  2727. {
  2728. int ret;
  2729. struct ath5k_softc *sc = hw->priv;
  2730. struct sk_buff *skb;
  2731. if (WARN_ON(!vif)) {
  2732. ret = -EINVAL;
  2733. goto out;
  2734. }
  2735. skb = ieee80211_beacon_get(hw, vif);
  2736. if (!skb) {
  2737. ret = -ENOMEM;
  2738. goto out;
  2739. }
  2740. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2741. ath5k_txbuf_free(sc, sc->bbuf);
  2742. sc->bbuf->skb = skb;
  2743. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2744. if (ret)
  2745. sc->bbuf->skb = NULL;
  2746. out:
  2747. return ret;
  2748. }
  2749. static void
  2750. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2751. {
  2752. struct ath5k_softc *sc = hw->priv;
  2753. struct ath5k_hw *ah = sc->ah;
  2754. u32 rfilt;
  2755. rfilt = ath5k_hw_get_rx_filter(ah);
  2756. if (enable)
  2757. rfilt |= AR5K_RX_FILTER_BEACON;
  2758. else
  2759. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2760. ath5k_hw_set_rx_filter(ah, rfilt);
  2761. sc->filter_flags = rfilt;
  2762. }
  2763. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2764. struct ieee80211_vif *vif,
  2765. struct ieee80211_bss_conf *bss_conf,
  2766. u32 changes)
  2767. {
  2768. struct ath5k_softc *sc = hw->priv;
  2769. struct ath5k_hw *ah = sc->ah;
  2770. struct ath_common *common = ath5k_hw_common(ah);
  2771. unsigned long flags;
  2772. mutex_lock(&sc->lock);
  2773. if (WARN_ON(sc->vif != vif))
  2774. goto unlock;
  2775. if (changes & BSS_CHANGED_BSSID) {
  2776. /* Cache for later use during resets */
  2777. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  2778. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2779. * a clean way of letting us retrieve this yet. */
  2780. ath5k_hw_set_associd(ah, common->curbssid, 0);
  2781. mmiowb();
  2782. }
  2783. if (changes & BSS_CHANGED_BEACON_INT)
  2784. sc->bintval = bss_conf->beacon_int;
  2785. if (changes & BSS_CHANGED_ASSOC) {
  2786. sc->assoc = bss_conf->assoc;
  2787. if (sc->opmode == NL80211_IFTYPE_STATION)
  2788. set_beacon_filter(hw, sc->assoc);
  2789. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2790. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2791. }
  2792. if (changes & BSS_CHANGED_BEACON) {
  2793. spin_lock_irqsave(&sc->block, flags);
  2794. ath5k_beacon_update(hw, vif);
  2795. spin_unlock_irqrestore(&sc->block, flags);
  2796. }
  2797. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2798. sc->enable_beacon = bss_conf->enable_beacon;
  2799. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2800. BSS_CHANGED_BEACON_INT))
  2801. ath5k_beacon_config(sc);
  2802. unlock:
  2803. mutex_unlock(&sc->lock);
  2804. }
  2805. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2806. {
  2807. struct ath5k_softc *sc = hw->priv;
  2808. if (!sc->assoc)
  2809. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2810. }
  2811. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2812. {
  2813. struct ath5k_softc *sc = hw->priv;
  2814. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2815. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2816. }