apic_64.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/mm.h>
  18. #include <linux/delay.h>
  19. #include <linux/bootmem.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mc146818rtc.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sysdev.h>
  24. #include <linux/ioport.h>
  25. #include <linux/clockchips.h>
  26. #include <linux/acpi_pmtmr.h>
  27. #include <linux/module.h>
  28. #include <linux/dmar.h>
  29. #include <asm/atomic.h>
  30. #include <asm/smp.h>
  31. #include <asm/mtrr.h>
  32. #include <asm/mpspec.h>
  33. #include <asm/hpet.h>
  34. #include <asm/pgalloc.h>
  35. #include <asm/nmi.h>
  36. #include <asm/idle.h>
  37. #include <asm/proto.h>
  38. #include <asm/timex.h>
  39. #include <asm/apic.h>
  40. #include <asm/i8259.h>
  41. #include <mach_ipi.h>
  42. #include <mach_apic.h>
  43. static int disable_apic_timer __cpuinitdata;
  44. static int apic_calibrate_pmtmr __initdata;
  45. int disable_apic;
  46. int disable_x2apic;
  47. int x2apic;
  48. /* x2apic enabled before OS handover */
  49. int x2apic_preenabled;
  50. /* Local APIC timer works in C2 */
  51. int local_apic_timer_c2_ok;
  52. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  53. /*
  54. * Debug level, exported for io_apic.c
  55. */
  56. unsigned int apic_verbosity;
  57. /* Have we found an MP table */
  58. int smp_found_config;
  59. static struct resource lapic_resource = {
  60. .name = "Local APIC",
  61. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  62. };
  63. static unsigned int calibration_result;
  64. static int lapic_next_event(unsigned long delta,
  65. struct clock_event_device *evt);
  66. static void lapic_timer_setup(enum clock_event_mode mode,
  67. struct clock_event_device *evt);
  68. static void lapic_timer_broadcast(cpumask_t mask);
  69. static void apic_pm_activate(void);
  70. static struct clock_event_device lapic_clockevent = {
  71. .name = "lapic",
  72. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  73. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  74. .shift = 32,
  75. .set_mode = lapic_timer_setup,
  76. .set_next_event = lapic_next_event,
  77. .broadcast = lapic_timer_broadcast,
  78. .rating = 100,
  79. .irq = -1,
  80. };
  81. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  82. static unsigned long apic_phys;
  83. unsigned long mp_lapic_addr;
  84. /*
  85. * Get the LAPIC version
  86. */
  87. static inline int lapic_get_version(void)
  88. {
  89. return GET_APIC_VERSION(apic_read(APIC_LVR));
  90. }
  91. /*
  92. * Check, if the APIC is integrated or a seperate chip
  93. */
  94. static inline int lapic_is_integrated(void)
  95. {
  96. return 1;
  97. }
  98. /*
  99. * Check, whether this is a modern or a first generation APIC
  100. */
  101. static int modern_apic(void)
  102. {
  103. /* AMD systems use old APIC versions, so check the CPU */
  104. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  105. boot_cpu_data.x86 >= 0xf)
  106. return 1;
  107. return lapic_get_version() >= 0x14;
  108. }
  109. void xapic_wait_icr_idle(void)
  110. {
  111. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  112. cpu_relax();
  113. }
  114. u32 safe_xapic_wait_icr_idle(void)
  115. {
  116. u32 send_status;
  117. int timeout;
  118. timeout = 0;
  119. do {
  120. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  121. if (!send_status)
  122. break;
  123. udelay(100);
  124. } while (timeout++ < 1000);
  125. return send_status;
  126. }
  127. void xapic_icr_write(u32 low, u32 id)
  128. {
  129. apic_write(APIC_ICR2, id << 24);
  130. apic_write(APIC_ICR, low);
  131. }
  132. u64 xapic_icr_read(void)
  133. {
  134. u32 icr1, icr2;
  135. icr2 = apic_read(APIC_ICR2);
  136. icr1 = apic_read(APIC_ICR);
  137. return (icr1 | ((u64)icr2 << 32));
  138. }
  139. static struct apic_ops xapic_ops = {
  140. .read = native_apic_mem_read,
  141. .write = native_apic_mem_write,
  142. .icr_read = xapic_icr_read,
  143. .icr_write = xapic_icr_write,
  144. .wait_icr_idle = xapic_wait_icr_idle,
  145. .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
  146. };
  147. struct apic_ops __read_mostly *apic_ops = &xapic_ops;
  148. EXPORT_SYMBOL_GPL(apic_ops);
  149. static void x2apic_wait_icr_idle(void)
  150. {
  151. /* no need to wait for icr idle in x2apic */
  152. return;
  153. }
  154. static u32 safe_x2apic_wait_icr_idle(void)
  155. {
  156. /* no need to wait for icr idle in x2apic */
  157. return 0;
  158. }
  159. void x2apic_icr_write(u32 low, u32 id)
  160. {
  161. wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
  162. }
  163. u64 x2apic_icr_read(void)
  164. {
  165. unsigned long val;
  166. rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
  167. return val;
  168. }
  169. static struct apic_ops x2apic_ops = {
  170. .read = native_apic_msr_read,
  171. .write = native_apic_msr_write,
  172. .icr_read = x2apic_icr_read,
  173. .icr_write = x2apic_icr_write,
  174. .wait_icr_idle = x2apic_wait_icr_idle,
  175. .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
  176. };
  177. /**
  178. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  179. */
  180. void __cpuinit enable_NMI_through_LVT0(void)
  181. {
  182. unsigned int v;
  183. /* unmask and set to NMI */
  184. v = APIC_DM_NMI;
  185. apic_write(APIC_LVT0, v);
  186. }
  187. /**
  188. * lapic_get_maxlvt - get the maximum number of local vector table entries
  189. */
  190. int lapic_get_maxlvt(void)
  191. {
  192. unsigned int v, maxlvt;
  193. v = apic_read(APIC_LVR);
  194. maxlvt = GET_APIC_MAXLVT(v);
  195. return maxlvt;
  196. }
  197. /*
  198. * This function sets up the local APIC timer, with a timeout of
  199. * 'clocks' APIC bus clock. During calibration we actually call
  200. * this function twice on the boot CPU, once with a bogus timeout
  201. * value, second time for real. The other (noncalibrating) CPUs
  202. * call this function only once, with the real, calibrated value.
  203. *
  204. * We do reads before writes even if unnecessary, to get around the
  205. * P5 APIC double write bug.
  206. */
  207. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  208. {
  209. unsigned int lvtt_value, tmp_value;
  210. lvtt_value = LOCAL_TIMER_VECTOR;
  211. if (!oneshot)
  212. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  213. if (!irqen)
  214. lvtt_value |= APIC_LVT_MASKED;
  215. apic_write(APIC_LVTT, lvtt_value);
  216. /*
  217. * Divide PICLK by 16
  218. */
  219. tmp_value = apic_read(APIC_TDCR);
  220. apic_write(APIC_TDCR, (tmp_value
  221. & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE))
  222. | APIC_TDR_DIV_16);
  223. if (!oneshot)
  224. apic_write(APIC_TMICT, clocks);
  225. }
  226. /*
  227. * Setup extended LVT, AMD specific (K8, family 10h)
  228. *
  229. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  230. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  231. */
  232. #define APIC_EILVT_LVTOFF_MCE 0
  233. #define APIC_EILVT_LVTOFF_IBS 1
  234. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  235. {
  236. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  237. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  238. apic_write(reg, v);
  239. }
  240. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  241. {
  242. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  243. return APIC_EILVT_LVTOFF_MCE;
  244. }
  245. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  246. {
  247. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  248. return APIC_EILVT_LVTOFF_IBS;
  249. }
  250. /*
  251. * Program the next event, relative to now
  252. */
  253. static int lapic_next_event(unsigned long delta,
  254. struct clock_event_device *evt)
  255. {
  256. apic_write(APIC_TMICT, delta);
  257. return 0;
  258. }
  259. /*
  260. * Setup the lapic timer in periodic or oneshot mode
  261. */
  262. static void lapic_timer_setup(enum clock_event_mode mode,
  263. struct clock_event_device *evt)
  264. {
  265. unsigned long flags;
  266. unsigned int v;
  267. /* Lapic used as dummy for broadcast ? */
  268. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  269. return;
  270. local_irq_save(flags);
  271. switch (mode) {
  272. case CLOCK_EVT_MODE_PERIODIC:
  273. case CLOCK_EVT_MODE_ONESHOT:
  274. __setup_APIC_LVTT(calibration_result,
  275. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  276. break;
  277. case CLOCK_EVT_MODE_UNUSED:
  278. case CLOCK_EVT_MODE_SHUTDOWN:
  279. v = apic_read(APIC_LVTT);
  280. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  281. apic_write(APIC_LVTT, v);
  282. break;
  283. case CLOCK_EVT_MODE_RESUME:
  284. /* Nothing to do here */
  285. break;
  286. }
  287. local_irq_restore(flags);
  288. }
  289. /*
  290. * Local APIC timer broadcast function
  291. */
  292. static void lapic_timer_broadcast(cpumask_t mask)
  293. {
  294. #ifdef CONFIG_SMP
  295. send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  296. #endif
  297. }
  298. /*
  299. * Setup the local APIC timer for this CPU. Copy the initilized values
  300. * of the boot CPU and register the clock event in the framework.
  301. */
  302. static void setup_APIC_timer(void)
  303. {
  304. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  305. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  306. levt->cpumask = cpumask_of_cpu(smp_processor_id());
  307. clockevents_register_device(levt);
  308. }
  309. /*
  310. * In this function we calibrate APIC bus clocks to the external
  311. * timer. Unfortunately we cannot use jiffies and the timer irq
  312. * to calibrate, since some later bootup code depends on getting
  313. * the first irq? Ugh.
  314. *
  315. * We want to do the calibration only once since we
  316. * want to have local timer irqs syncron. CPUs connected
  317. * by the same APIC bus have the very same bus frequency.
  318. * And we want to have irqs off anyways, no accidental
  319. * APIC irq that way.
  320. */
  321. #define TICK_COUNT 100000000
  322. static int __init calibrate_APIC_clock(void)
  323. {
  324. unsigned apic, apic_start;
  325. unsigned long tsc, tsc_start;
  326. int result;
  327. local_irq_disable();
  328. /*
  329. * Put whatever arbitrary (but long enough) timeout
  330. * value into the APIC clock, we just want to get the
  331. * counter running for calibration.
  332. *
  333. * No interrupt enable !
  334. */
  335. __setup_APIC_LVTT(250000000, 0, 0);
  336. apic_start = apic_read(APIC_TMCCT);
  337. #ifdef CONFIG_X86_PM_TIMER
  338. if (apic_calibrate_pmtmr && pmtmr_ioport) {
  339. pmtimer_wait(5000); /* 5ms wait */
  340. apic = apic_read(APIC_TMCCT);
  341. result = (apic_start - apic) * 1000L / 5;
  342. } else
  343. #endif
  344. {
  345. rdtscll(tsc_start);
  346. do {
  347. apic = apic_read(APIC_TMCCT);
  348. rdtscll(tsc);
  349. } while ((tsc - tsc_start) < TICK_COUNT &&
  350. (apic_start - apic) < TICK_COUNT);
  351. result = (apic_start - apic) * 1000L * tsc_khz /
  352. (tsc - tsc_start);
  353. }
  354. local_irq_enable();
  355. printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
  356. printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
  357. result / 1000 / 1000, result / 1000 % 1000);
  358. /* Calculate the scaled math multiplication factor */
  359. lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
  360. lapic_clockevent.shift);
  361. lapic_clockevent.max_delta_ns =
  362. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  363. lapic_clockevent.min_delta_ns =
  364. clockevent_delta2ns(0xF, &lapic_clockevent);
  365. calibration_result = result / HZ;
  366. /*
  367. * Do a sanity check on the APIC calibration result
  368. */
  369. if (calibration_result < (1000000 / HZ)) {
  370. printk(KERN_WARNING
  371. "APIC frequency too slow, disabling apic timer\n");
  372. return -1;
  373. }
  374. return 0;
  375. }
  376. /*
  377. * Setup the boot APIC
  378. *
  379. * Calibrate and verify the result.
  380. */
  381. void __init setup_boot_APIC_clock(void)
  382. {
  383. /*
  384. * The local apic timer can be disabled via the kernel commandline.
  385. * Register the lapic timer as a dummy clock event source on SMP
  386. * systems, so the broadcast mechanism is used. On UP systems simply
  387. * ignore it.
  388. */
  389. if (disable_apic_timer) {
  390. printk(KERN_INFO "Disabling APIC timer\n");
  391. /* No broadcast on UP ! */
  392. if (num_possible_cpus() > 1) {
  393. lapic_clockevent.mult = 1;
  394. setup_APIC_timer();
  395. }
  396. return;
  397. }
  398. printk(KERN_INFO "Using local APIC timer interrupts.\n");
  399. if (calibrate_APIC_clock()) {
  400. /* No broadcast on UP ! */
  401. if (num_possible_cpus() > 1)
  402. setup_APIC_timer();
  403. return;
  404. }
  405. /*
  406. * If nmi_watchdog is set to IO_APIC, we need the
  407. * PIT/HPET going. Otherwise register lapic as a dummy
  408. * device.
  409. */
  410. if (nmi_watchdog != NMI_IO_APIC)
  411. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  412. else
  413. printk(KERN_WARNING "APIC timer registered as dummy,"
  414. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  415. setup_APIC_timer();
  416. }
  417. void __cpuinit setup_secondary_APIC_clock(void)
  418. {
  419. setup_APIC_timer();
  420. }
  421. /*
  422. * The guts of the apic timer interrupt
  423. */
  424. static void local_apic_timer_interrupt(void)
  425. {
  426. int cpu = smp_processor_id();
  427. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  428. /*
  429. * Normally we should not be here till LAPIC has been initialized but
  430. * in some cases like kdump, its possible that there is a pending LAPIC
  431. * timer interrupt from previous kernel's context and is delivered in
  432. * new kernel the moment interrupts are enabled.
  433. *
  434. * Interrupts are enabled early and LAPIC is setup much later, hence
  435. * its possible that when we get here evt->event_handler is NULL.
  436. * Check for event_handler being NULL and discard the interrupt as
  437. * spurious.
  438. */
  439. if (!evt->event_handler) {
  440. printk(KERN_WARNING
  441. "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  442. /* Switch it off */
  443. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  444. return;
  445. }
  446. /*
  447. * the NMI deadlock-detector uses this.
  448. */
  449. add_pda(apic_timer_irqs, 1);
  450. evt->event_handler(evt);
  451. }
  452. /*
  453. * Local APIC timer interrupt. This is the most natural way for doing
  454. * local interrupts, but local timer interrupts can be emulated by
  455. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  456. *
  457. * [ if a single-CPU system runs an SMP kernel then we call the local
  458. * interrupt as well. Thus we cannot inline the local irq ... ]
  459. */
  460. void smp_apic_timer_interrupt(struct pt_regs *regs)
  461. {
  462. struct pt_regs *old_regs = set_irq_regs(regs);
  463. /*
  464. * NOTE! We'd better ACK the irq immediately,
  465. * because timer handling can be slow.
  466. */
  467. ack_APIC_irq();
  468. /*
  469. * update_process_times() expects us to have done irq_enter().
  470. * Besides, if we don't timer interrupts ignore the global
  471. * interrupt lock, which is the WrongThing (tm) to do.
  472. */
  473. exit_idle();
  474. irq_enter();
  475. local_apic_timer_interrupt();
  476. irq_exit();
  477. set_irq_regs(old_regs);
  478. }
  479. int setup_profiling_timer(unsigned int multiplier)
  480. {
  481. return -EINVAL;
  482. }
  483. /*
  484. * Local APIC start and shutdown
  485. */
  486. /**
  487. * clear_local_APIC - shutdown the local APIC
  488. *
  489. * This is called, when a CPU is disabled and before rebooting, so the state of
  490. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  491. * leftovers during boot.
  492. */
  493. void clear_local_APIC(void)
  494. {
  495. int maxlvt;
  496. u32 v;
  497. /* APIC hasn't been mapped yet */
  498. if (!apic_phys)
  499. return;
  500. maxlvt = lapic_get_maxlvt();
  501. /*
  502. * Masking an LVT entry can trigger a local APIC error
  503. * if the vector is zero. Mask LVTERR first to prevent this.
  504. */
  505. if (maxlvt >= 3) {
  506. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  507. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  508. }
  509. /*
  510. * Careful: we have to set masks only first to deassert
  511. * any level-triggered sources.
  512. */
  513. v = apic_read(APIC_LVTT);
  514. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  515. v = apic_read(APIC_LVT0);
  516. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  517. v = apic_read(APIC_LVT1);
  518. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  519. if (maxlvt >= 4) {
  520. v = apic_read(APIC_LVTPC);
  521. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  522. }
  523. /*
  524. * Clean APIC state for other OSs:
  525. */
  526. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  527. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  528. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  529. if (maxlvt >= 3)
  530. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  531. if (maxlvt >= 4)
  532. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  533. apic_write(APIC_ESR, 0);
  534. apic_read(APIC_ESR);
  535. }
  536. /**
  537. * disable_local_APIC - clear and disable the local APIC
  538. */
  539. void disable_local_APIC(void)
  540. {
  541. unsigned int value;
  542. clear_local_APIC();
  543. /*
  544. * Disable APIC (implies clearing of registers
  545. * for 82489DX!).
  546. */
  547. value = apic_read(APIC_SPIV);
  548. value &= ~APIC_SPIV_APIC_ENABLED;
  549. apic_write(APIC_SPIV, value);
  550. }
  551. void lapic_shutdown(void)
  552. {
  553. unsigned long flags;
  554. if (!cpu_has_apic)
  555. return;
  556. local_irq_save(flags);
  557. disable_local_APIC();
  558. local_irq_restore(flags);
  559. }
  560. /*
  561. * This is to verify that we're looking at a real local APIC.
  562. * Check these against your board if the CPUs aren't getting
  563. * started for no apparent reason.
  564. */
  565. int __init verify_local_APIC(void)
  566. {
  567. unsigned int reg0, reg1;
  568. /*
  569. * The version register is read-only in a real APIC.
  570. */
  571. reg0 = apic_read(APIC_LVR);
  572. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  573. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  574. reg1 = apic_read(APIC_LVR);
  575. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  576. /*
  577. * The two version reads above should print the same
  578. * numbers. If the second one is different, then we
  579. * poke at a non-APIC.
  580. */
  581. if (reg1 != reg0)
  582. return 0;
  583. /*
  584. * Check if the version looks reasonably.
  585. */
  586. reg1 = GET_APIC_VERSION(reg0);
  587. if (reg1 == 0x00 || reg1 == 0xff)
  588. return 0;
  589. reg1 = lapic_get_maxlvt();
  590. if (reg1 < 0x02 || reg1 == 0xff)
  591. return 0;
  592. /*
  593. * The ID register is read/write in a real APIC.
  594. */
  595. reg0 = apic_read(APIC_ID);
  596. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  597. apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
  598. reg1 = apic_read(APIC_ID);
  599. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  600. apic_write(APIC_ID, reg0);
  601. if (reg1 != (reg0 ^ APIC_ID_MASK))
  602. return 0;
  603. /*
  604. * The next two are just to see if we have sane values.
  605. * They're only really relevant if we're in Virtual Wire
  606. * compatibility mode, but most boxes are anymore.
  607. */
  608. reg0 = apic_read(APIC_LVT0);
  609. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  610. reg1 = apic_read(APIC_LVT1);
  611. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  612. return 1;
  613. }
  614. /**
  615. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  616. */
  617. void __init sync_Arb_IDs(void)
  618. {
  619. /* Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 */
  620. if (modern_apic())
  621. return;
  622. /*
  623. * Wait for idle.
  624. */
  625. apic_wait_icr_idle();
  626. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  627. apic_write(APIC_ICR, APIC_DEST_ALLINC | APIC_INT_LEVELTRIG
  628. | APIC_DM_INIT);
  629. }
  630. /*
  631. * An initial setup of the virtual wire mode.
  632. */
  633. void __init init_bsp_APIC(void)
  634. {
  635. unsigned int value;
  636. /*
  637. * Don't do the setup now if we have a SMP BIOS as the
  638. * through-I/O-APIC virtual wire mode might be active.
  639. */
  640. if (smp_found_config || !cpu_has_apic)
  641. return;
  642. value = apic_read(APIC_LVR);
  643. /*
  644. * Do not trust the local APIC being empty at bootup.
  645. */
  646. clear_local_APIC();
  647. /*
  648. * Enable APIC.
  649. */
  650. value = apic_read(APIC_SPIV);
  651. value &= ~APIC_VECTOR_MASK;
  652. value |= APIC_SPIV_APIC_ENABLED;
  653. value |= APIC_SPIV_FOCUS_DISABLED;
  654. value |= SPURIOUS_APIC_VECTOR;
  655. apic_write(APIC_SPIV, value);
  656. /*
  657. * Set up the virtual wire mode.
  658. */
  659. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  660. value = APIC_DM_NMI;
  661. apic_write(APIC_LVT1, value);
  662. }
  663. /**
  664. * setup_local_APIC - setup the local APIC
  665. */
  666. void __cpuinit setup_local_APIC(void)
  667. {
  668. unsigned int value;
  669. int i, j;
  670. preempt_disable();
  671. value = apic_read(APIC_LVR);
  672. BUILD_BUG_ON((SPURIOUS_APIC_VECTOR & 0x0f) != 0x0f);
  673. /*
  674. * Double-check whether this APIC is really registered.
  675. * This is meaningless in clustered apic mode, so we skip it.
  676. */
  677. if (!apic_id_registered())
  678. BUG();
  679. /*
  680. * Intel recommends to set DFR, LDR and TPR before enabling
  681. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  682. * document number 292116). So here it goes...
  683. */
  684. init_apic_ldr();
  685. /*
  686. * Set Task Priority to 'accept all'. We never change this
  687. * later on.
  688. */
  689. value = apic_read(APIC_TASKPRI);
  690. value &= ~APIC_TPRI_MASK;
  691. apic_write(APIC_TASKPRI, value);
  692. /*
  693. * After a crash, we no longer service the interrupts and a pending
  694. * interrupt from previous kernel might still have ISR bit set.
  695. *
  696. * Most probably by now CPU has serviced that pending interrupt and
  697. * it might not have done the ack_APIC_irq() because it thought,
  698. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  699. * does not clear the ISR bit and cpu thinks it has already serivced
  700. * the interrupt. Hence a vector might get locked. It was noticed
  701. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  702. */
  703. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  704. value = apic_read(APIC_ISR + i*0x10);
  705. for (j = 31; j >= 0; j--) {
  706. if (value & (1<<j))
  707. ack_APIC_irq();
  708. }
  709. }
  710. /*
  711. * Now that we are all set up, enable the APIC
  712. */
  713. value = apic_read(APIC_SPIV);
  714. value &= ~APIC_VECTOR_MASK;
  715. /*
  716. * Enable APIC
  717. */
  718. value |= APIC_SPIV_APIC_ENABLED;
  719. /* We always use processor focus */
  720. /*
  721. * Set spurious IRQ vector
  722. */
  723. value |= SPURIOUS_APIC_VECTOR;
  724. apic_write(APIC_SPIV, value);
  725. /*
  726. * Set up LVT0, LVT1:
  727. *
  728. * set up through-local-APIC on the BP's LINT0. This is not
  729. * strictly necessary in pure symmetric-IO mode, but sometimes
  730. * we delegate interrupts to the 8259A.
  731. */
  732. /*
  733. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  734. */
  735. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  736. if (!smp_processor_id() && !value) {
  737. value = APIC_DM_EXTINT;
  738. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  739. smp_processor_id());
  740. } else {
  741. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  742. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  743. smp_processor_id());
  744. }
  745. apic_write(APIC_LVT0, value);
  746. /*
  747. * only the BP should see the LINT1 NMI signal, obviously.
  748. */
  749. if (!smp_processor_id())
  750. value = APIC_DM_NMI;
  751. else
  752. value = APIC_DM_NMI | APIC_LVT_MASKED;
  753. apic_write(APIC_LVT1, value);
  754. preempt_enable();
  755. }
  756. static void __cpuinit lapic_setup_esr(void)
  757. {
  758. unsigned maxlvt = lapic_get_maxlvt();
  759. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR);
  760. /*
  761. * spec says clear errors after enabling vector.
  762. */
  763. if (maxlvt > 3)
  764. apic_write(APIC_ESR, 0);
  765. }
  766. void __cpuinit end_local_APIC_setup(void)
  767. {
  768. lapic_setup_esr();
  769. setup_apic_nmi_watchdog(NULL);
  770. apic_pm_activate();
  771. }
  772. void check_x2apic(void)
  773. {
  774. int msr, msr2;
  775. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  776. if (msr & X2APIC_ENABLE) {
  777. printk("x2apic enabled by BIOS, switching to x2apic ops\n");
  778. x2apic_preenabled = x2apic = 1;
  779. apic_ops = &x2apic_ops;
  780. }
  781. }
  782. void enable_x2apic(void)
  783. {
  784. int msr, msr2;
  785. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  786. if (!(msr & X2APIC_ENABLE)) {
  787. printk("Enabling x2apic\n");
  788. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
  789. }
  790. }
  791. void enable_IR_x2apic(void)
  792. {
  793. #ifdef CONFIG_INTR_REMAP
  794. int ret;
  795. unsigned long flags;
  796. if (!cpu_has_x2apic)
  797. return;
  798. if (!x2apic_preenabled && disable_x2apic) {
  799. printk(KERN_INFO
  800. "Skipped enabling x2apic and Interrupt-remapping "
  801. "because of nox2apic\n");
  802. return;
  803. }
  804. if (x2apic_preenabled && disable_x2apic)
  805. panic("Bios already enabled x2apic, can't enforce nox2apic");
  806. if (!x2apic_preenabled && skip_ioapic_setup) {
  807. printk(KERN_INFO
  808. "Skipped enabling x2apic and Interrupt-remapping "
  809. "because of skipping io-apic setup\n");
  810. return;
  811. }
  812. ret = dmar_table_init();
  813. if (ret) {
  814. printk(KERN_INFO
  815. "dmar_table_init() failed with %d:\n", ret);
  816. if (x2apic_preenabled)
  817. panic("x2apic enabled by bios. But IR enabling failed");
  818. else
  819. printk(KERN_INFO
  820. "Not enabling x2apic,Intr-remapping\n");
  821. return;
  822. }
  823. local_irq_save(flags);
  824. mask_8259A();
  825. save_mask_IO_APIC_setup();
  826. ret = enable_intr_remapping(1);
  827. if (ret && x2apic_preenabled) {
  828. local_irq_restore(flags);
  829. panic("x2apic enabled by bios. But IR enabling failed");
  830. }
  831. if (ret)
  832. goto end;
  833. if (!x2apic) {
  834. x2apic = 1;
  835. apic_ops = &x2apic_ops;
  836. enable_x2apic();
  837. }
  838. end:
  839. if (ret)
  840. /*
  841. * IR enabling failed
  842. */
  843. restore_IO_APIC_setup();
  844. else
  845. reinit_intr_remapped_IO_APIC(x2apic_preenabled);
  846. unmask_8259A();
  847. local_irq_restore(flags);
  848. if (!ret) {
  849. if (!x2apic_preenabled)
  850. printk(KERN_INFO
  851. "Enabled x2apic and interrupt-remapping\n");
  852. else
  853. printk(KERN_INFO
  854. "Enabled Interrupt-remapping\n");
  855. } else
  856. printk(KERN_ERR
  857. "Failed to enable Interrupt-remapping and x2apic\n");
  858. #else
  859. if (!cpu_has_x2apic)
  860. return;
  861. if (x2apic_preenabled)
  862. panic("x2apic enabled prior OS handover,"
  863. " enable CONFIG_INTR_REMAP");
  864. printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
  865. " and x2apic\n");
  866. #endif
  867. return;
  868. }
  869. /*
  870. * Detect and enable local APICs on non-SMP boards.
  871. * Original code written by Keir Fraser.
  872. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  873. * not correctly set up (usually the APIC timer won't work etc.)
  874. */
  875. static int __init detect_init_APIC(void)
  876. {
  877. if (!cpu_has_apic) {
  878. printk(KERN_INFO "No local APIC present\n");
  879. return -1;
  880. }
  881. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  882. boot_cpu_physical_apicid = 0;
  883. return 0;
  884. }
  885. void __init early_init_lapic_mapping(void)
  886. {
  887. unsigned long phys_addr;
  888. /*
  889. * If no local APIC can be found then go out
  890. * : it means there is no mpatable and MADT
  891. */
  892. if (!smp_found_config)
  893. return;
  894. phys_addr = mp_lapic_addr;
  895. set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
  896. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  897. APIC_BASE, phys_addr);
  898. /*
  899. * Fetch the APIC ID of the BSP in case we have a
  900. * default configuration (or the MP table is broken).
  901. */
  902. boot_cpu_physical_apicid = read_apic_id();
  903. }
  904. /**
  905. * init_apic_mappings - initialize APIC mappings
  906. */
  907. void __init init_apic_mappings(void)
  908. {
  909. if (x2apic) {
  910. boot_cpu_physical_apicid = read_apic_id();
  911. return;
  912. }
  913. /*
  914. * If no local APIC can be found then set up a fake all
  915. * zeroes page to simulate the local APIC and another
  916. * one for the IO-APIC.
  917. */
  918. if (!smp_found_config && detect_init_APIC()) {
  919. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  920. apic_phys = __pa(apic_phys);
  921. } else
  922. apic_phys = mp_lapic_addr;
  923. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  924. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  925. APIC_BASE, apic_phys);
  926. /*
  927. * Fetch the APIC ID of the BSP in case we have a
  928. * default configuration (or the MP table is broken).
  929. */
  930. boot_cpu_physical_apicid = read_apic_id();
  931. }
  932. /*
  933. * This initializes the IO-APIC and APIC hardware if this is
  934. * a UP kernel.
  935. */
  936. int __init APIC_init_uniprocessor(void)
  937. {
  938. if (disable_apic) {
  939. printk(KERN_INFO "Apic disabled\n");
  940. return -1;
  941. }
  942. if (!cpu_has_apic) {
  943. disable_apic = 1;
  944. printk(KERN_INFO "Apic disabled by BIOS\n");
  945. return -1;
  946. }
  947. enable_IR_x2apic();
  948. setup_apic_routing();
  949. verify_local_APIC();
  950. connect_bsp_APIC();
  951. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  952. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  953. setup_local_APIC();
  954. /*
  955. * Now enable IO-APICs, actually call clear_IO_APIC
  956. * We need clear_IO_APIC before enabling vector on BP
  957. */
  958. if (!skip_ioapic_setup && nr_ioapics)
  959. enable_IO_APIC();
  960. if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
  961. localise_nmi_watchdog();
  962. end_local_APIC_setup();
  963. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  964. setup_IO_APIC();
  965. else
  966. nr_ioapics = 0;
  967. setup_boot_APIC_clock();
  968. check_nmi_watchdog();
  969. return 0;
  970. }
  971. /*
  972. * Local APIC interrupts
  973. */
  974. /*
  975. * This interrupt should _never_ happen with our APIC/SMP architecture
  976. */
  977. asmlinkage void smp_spurious_interrupt(void)
  978. {
  979. unsigned int v;
  980. exit_idle();
  981. irq_enter();
  982. /*
  983. * Check if this really is a spurious interrupt and ACK it
  984. * if it is a vectored one. Just in case...
  985. * Spurious interrupts should not be ACKed.
  986. */
  987. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  988. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  989. ack_APIC_irq();
  990. add_pda(irq_spurious_count, 1);
  991. irq_exit();
  992. }
  993. /*
  994. * This interrupt should never happen with our APIC/SMP architecture
  995. */
  996. asmlinkage void smp_error_interrupt(void)
  997. {
  998. unsigned int v, v1;
  999. exit_idle();
  1000. irq_enter();
  1001. /* First tickle the hardware, only then report what went on. -- REW */
  1002. v = apic_read(APIC_ESR);
  1003. apic_write(APIC_ESR, 0);
  1004. v1 = apic_read(APIC_ESR);
  1005. ack_APIC_irq();
  1006. atomic_inc(&irq_err_count);
  1007. /* Here is what the APIC error bits mean:
  1008. 0: Send CS error
  1009. 1: Receive CS error
  1010. 2: Send accept error
  1011. 3: Receive accept error
  1012. 4: Reserved
  1013. 5: Send illegal vector
  1014. 6: Received illegal vector
  1015. 7: Illegal register address
  1016. */
  1017. printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
  1018. smp_processor_id(), v , v1);
  1019. irq_exit();
  1020. }
  1021. /**
  1022. * * connect_bsp_APIC - attach the APIC to the interrupt system
  1023. * */
  1024. void __init connect_bsp_APIC(void)
  1025. {
  1026. enable_apic_mode();
  1027. }
  1028. void disconnect_bsp_APIC(int virt_wire_setup)
  1029. {
  1030. /* Go back to Virtual Wire compatibility mode */
  1031. unsigned long value;
  1032. /* For the spurious interrupt use vector F, and enable it */
  1033. value = apic_read(APIC_SPIV);
  1034. value &= ~APIC_VECTOR_MASK;
  1035. value |= APIC_SPIV_APIC_ENABLED;
  1036. value |= 0xf;
  1037. apic_write(APIC_SPIV, value);
  1038. if (!virt_wire_setup) {
  1039. /*
  1040. * For LVT0 make it edge triggered, active high,
  1041. * external and enabled
  1042. */
  1043. value = apic_read(APIC_LVT0);
  1044. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1045. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1046. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1047. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1048. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1049. apic_write(APIC_LVT0, value);
  1050. } else {
  1051. /* Disable LVT0 */
  1052. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1053. }
  1054. /* For LVT1 make it edge triggered, active high, nmi and enabled */
  1055. value = apic_read(APIC_LVT1);
  1056. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1057. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1058. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1059. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1060. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1061. apic_write(APIC_LVT1, value);
  1062. }
  1063. void __cpuinit generic_processor_info(int apicid, int version)
  1064. {
  1065. int cpu;
  1066. cpumask_t tmp_map;
  1067. if (num_processors >= NR_CPUS) {
  1068. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  1069. " Processor ignored.\n", NR_CPUS);
  1070. return;
  1071. }
  1072. num_processors++;
  1073. cpus_complement(tmp_map, cpu_present_map);
  1074. cpu = first_cpu(tmp_map);
  1075. physid_set(apicid, phys_cpu_present_map);
  1076. if (apicid == boot_cpu_physical_apicid) {
  1077. /*
  1078. * x86_bios_cpu_apicid is required to have processors listed
  1079. * in same order as logical cpu numbers. Hence the first
  1080. * entry is BSP, and so on.
  1081. */
  1082. cpu = 0;
  1083. }
  1084. if (apicid > max_physical_apicid)
  1085. max_physical_apicid = apicid;
  1086. /* are we being called early in kernel startup? */
  1087. if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
  1088. u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
  1089. u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1090. cpu_to_apicid[cpu] = apicid;
  1091. bios_cpu_apicid[cpu] = apicid;
  1092. } else {
  1093. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1094. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1095. }
  1096. cpu_set(cpu, cpu_possible_map);
  1097. cpu_set(cpu, cpu_present_map);
  1098. }
  1099. int hard_smp_processor_id(void)
  1100. {
  1101. return read_apic_id();
  1102. }
  1103. /*
  1104. * Power management
  1105. */
  1106. #ifdef CONFIG_PM
  1107. static struct {
  1108. /* 'active' is true if the local APIC was enabled by us and
  1109. not the BIOS; this signifies that we are also responsible
  1110. for disabling it before entering apm/acpi suspend */
  1111. int active;
  1112. /* r/w apic fields */
  1113. unsigned int apic_id;
  1114. unsigned int apic_taskpri;
  1115. unsigned int apic_ldr;
  1116. unsigned int apic_dfr;
  1117. unsigned int apic_spiv;
  1118. unsigned int apic_lvtt;
  1119. unsigned int apic_lvtpc;
  1120. unsigned int apic_lvt0;
  1121. unsigned int apic_lvt1;
  1122. unsigned int apic_lvterr;
  1123. unsigned int apic_tmict;
  1124. unsigned int apic_tdcr;
  1125. unsigned int apic_thmr;
  1126. } apic_pm_state;
  1127. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1128. {
  1129. unsigned long flags;
  1130. int maxlvt;
  1131. if (!apic_pm_state.active)
  1132. return 0;
  1133. maxlvt = lapic_get_maxlvt();
  1134. apic_pm_state.apic_id = apic_read(APIC_ID);
  1135. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1136. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1137. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1138. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1139. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1140. if (maxlvt >= 4)
  1141. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1142. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1143. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1144. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1145. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1146. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1147. #ifdef CONFIG_X86_MCE_INTEL
  1148. if (maxlvt >= 5)
  1149. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1150. #endif
  1151. local_irq_save(flags);
  1152. disable_local_APIC();
  1153. local_irq_restore(flags);
  1154. return 0;
  1155. }
  1156. static int lapic_resume(struct sys_device *dev)
  1157. {
  1158. unsigned int l, h;
  1159. unsigned long flags;
  1160. int maxlvt;
  1161. if (!apic_pm_state.active)
  1162. return 0;
  1163. maxlvt = lapic_get_maxlvt();
  1164. local_irq_save(flags);
  1165. if (!x2apic) {
  1166. rdmsr(MSR_IA32_APICBASE, l, h);
  1167. l &= ~MSR_IA32_APICBASE_BASE;
  1168. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1169. wrmsr(MSR_IA32_APICBASE, l, h);
  1170. } else
  1171. enable_x2apic();
  1172. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1173. apic_write(APIC_ID, apic_pm_state.apic_id);
  1174. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1175. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1176. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1177. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1178. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1179. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1180. #ifdef CONFIG_X86_MCE_INTEL
  1181. if (maxlvt >= 5)
  1182. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1183. #endif
  1184. if (maxlvt >= 4)
  1185. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1186. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1187. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1188. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1189. apic_write(APIC_ESR, 0);
  1190. apic_read(APIC_ESR);
  1191. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1192. apic_write(APIC_ESR, 0);
  1193. apic_read(APIC_ESR);
  1194. local_irq_restore(flags);
  1195. return 0;
  1196. }
  1197. static struct sysdev_class lapic_sysclass = {
  1198. .name = "lapic",
  1199. .resume = lapic_resume,
  1200. .suspend = lapic_suspend,
  1201. };
  1202. static struct sys_device device_lapic = {
  1203. .id = 0,
  1204. .cls = &lapic_sysclass,
  1205. };
  1206. static void __cpuinit apic_pm_activate(void)
  1207. {
  1208. apic_pm_state.active = 1;
  1209. }
  1210. static int __init init_lapic_sysfs(void)
  1211. {
  1212. int error;
  1213. if (!cpu_has_apic)
  1214. return 0;
  1215. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1216. error = sysdev_class_register(&lapic_sysclass);
  1217. if (!error)
  1218. error = sysdev_register(&device_lapic);
  1219. return error;
  1220. }
  1221. device_initcall(init_lapic_sysfs);
  1222. #else /* CONFIG_PM */
  1223. static void apic_pm_activate(void) { }
  1224. #endif /* CONFIG_PM */
  1225. /*
  1226. * apic_is_clustered_box() -- Check if we can expect good TSC
  1227. *
  1228. * Thus far, the major user of this is IBM's Summit2 series:
  1229. *
  1230. * Clustered boxes may have unsynced TSC problems if they are
  1231. * multi-chassis. Use available data to take a good guess.
  1232. * If in doubt, go HPET.
  1233. */
  1234. __cpuinit int apic_is_clustered_box(void)
  1235. {
  1236. int i, clusters, zeros;
  1237. unsigned id;
  1238. u16 *bios_cpu_apicid;
  1239. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1240. /*
  1241. * there is not this kind of box with AMD CPU yet.
  1242. * Some AMD box with quadcore cpu and 8 sockets apicid
  1243. * will be [4, 0x23] or [8, 0x27] could be thought to
  1244. * vsmp box still need checking...
  1245. */
  1246. if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
  1247. return 0;
  1248. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1249. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1250. for (i = 0; i < NR_CPUS; i++) {
  1251. /* are we being called early in kernel startup? */
  1252. if (bios_cpu_apicid) {
  1253. id = bios_cpu_apicid[i];
  1254. }
  1255. else if (i < nr_cpu_ids) {
  1256. if (cpu_present(i))
  1257. id = per_cpu(x86_bios_cpu_apicid, i);
  1258. else
  1259. continue;
  1260. }
  1261. else
  1262. break;
  1263. if (id != BAD_APICID)
  1264. __set_bit(APIC_CLUSTERID(id), clustermap);
  1265. }
  1266. /* Problem: Partially populated chassis may not have CPUs in some of
  1267. * the APIC clusters they have been allocated. Only present CPUs have
  1268. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1269. * Since clusters are allocated sequentially, count zeros only if
  1270. * they are bounded by ones.
  1271. */
  1272. clusters = 0;
  1273. zeros = 0;
  1274. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1275. if (test_bit(i, clustermap)) {
  1276. clusters += 1 + zeros;
  1277. zeros = 0;
  1278. } else
  1279. ++zeros;
  1280. }
  1281. /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1282. * not guaranteed to be synced between boards
  1283. */
  1284. if (is_vsmp_box() && clusters > 1)
  1285. return 1;
  1286. /*
  1287. * If clusters > 2, then should be multi-chassis.
  1288. * May have to revisit this when multi-core + hyperthreaded CPUs come
  1289. * out, but AFAIK this will work even for them.
  1290. */
  1291. return (clusters > 2);
  1292. }
  1293. static __init int setup_nox2apic(char *str)
  1294. {
  1295. disable_x2apic = 1;
  1296. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_X2APIC);
  1297. return 0;
  1298. }
  1299. early_param("nox2apic", setup_nox2apic);
  1300. /*
  1301. * APIC command line parameters
  1302. */
  1303. static int __init apic_set_verbosity(char *str)
  1304. {
  1305. if (str == NULL) {
  1306. skip_ioapic_setup = 0;
  1307. ioapic_force = 1;
  1308. return 0;
  1309. }
  1310. if (strcmp("debug", str) == 0)
  1311. apic_verbosity = APIC_DEBUG;
  1312. else if (strcmp("verbose", str) == 0)
  1313. apic_verbosity = APIC_VERBOSE;
  1314. else {
  1315. printk(KERN_WARNING "APIC Verbosity level %s not recognised"
  1316. " use apic=verbose or apic=debug\n", str);
  1317. return -EINVAL;
  1318. }
  1319. return 0;
  1320. }
  1321. early_param("apic", apic_set_verbosity);
  1322. static __init int setup_disableapic(char *str)
  1323. {
  1324. disable_apic = 1;
  1325. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1326. return 0;
  1327. }
  1328. early_param("disableapic", setup_disableapic);
  1329. /* same as disableapic, for compatibility */
  1330. static __init int setup_nolapic(char *str)
  1331. {
  1332. return setup_disableapic(str);
  1333. }
  1334. early_param("nolapic", setup_nolapic);
  1335. static int __init parse_lapic_timer_c2_ok(char *arg)
  1336. {
  1337. local_apic_timer_c2_ok = 1;
  1338. return 0;
  1339. }
  1340. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1341. static __init int setup_noapictimer(char *str)
  1342. {
  1343. if (str[0] != ' ' && str[0] != 0)
  1344. return 0;
  1345. disable_apic_timer = 1;
  1346. return 1;
  1347. }
  1348. __setup("noapictimer", setup_noapictimer);
  1349. static __init int setup_apicpmtimer(char *s)
  1350. {
  1351. apic_calibrate_pmtmr = 1;
  1352. notsc_setup(NULL);
  1353. return 0;
  1354. }
  1355. __setup("apicpmtimer", setup_apicpmtimer);
  1356. static int __init lapic_insert_resource(void)
  1357. {
  1358. if (!apic_phys)
  1359. return -1;
  1360. /* Put local APIC into the resource map. */
  1361. lapic_resource.start = apic_phys;
  1362. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  1363. insert_resource(&iomem_resource, &lapic_resource);
  1364. return 0;
  1365. }
  1366. /*
  1367. * need call insert after e820_reserve_resources()
  1368. * that is using request_resource
  1369. */
  1370. late_initcall(lapic_insert_resource);