qlcnic_83xx_hw.c 88 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  64. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  65. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  66. };
  67. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  68. 0x38CC, /* Global Reset */
  69. 0x38F0, /* Wildcard */
  70. 0x38FC, /* Informant */
  71. 0x3038, /* Host MBX ctrl */
  72. 0x303C, /* FW MBX ctrl */
  73. 0x355C, /* BOOT LOADER ADDRESS REG */
  74. 0x3560, /* BOOT LOADER SIZE REG */
  75. 0x3564, /* FW IMAGE ADDR REG */
  76. 0x1000, /* MBX intr enable */
  77. 0x1200, /* Default Intr mask */
  78. 0x1204, /* Default Interrupt ID */
  79. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  80. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  81. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  82. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  83. 0x3790, /* QLC_83XX_IDC_CTRL */
  84. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  85. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  86. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  87. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  88. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  89. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  90. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  91. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  92. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  93. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  94. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  95. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  96. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  97. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  98. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  99. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  100. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  101. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  102. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  103. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  104. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  105. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  106. 0x37F4, /* QLC_83XX_VNIC_STATE */
  107. 0x3868, /* QLC_83XX_DRV_LOCK */
  108. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  109. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  110. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  111. };
  112. const u32 qlcnic_83xx_reg_tbl[] = {
  113. 0x34A8, /* PEG_HALT_STAT1 */
  114. 0x34AC, /* PEG_HALT_STAT2 */
  115. 0x34B0, /* FW_HEARTBEAT */
  116. 0x3500, /* FLASH LOCK_ID */
  117. 0x3528, /* FW_CAPABILITIES */
  118. 0x3538, /* Driver active, DRV_REG0 */
  119. 0x3540, /* Device state, DRV_REG1 */
  120. 0x3544, /* Driver state, DRV_REG2 */
  121. 0x3548, /* Driver scratch, DRV_REG3 */
  122. 0x354C, /* Device partiton info, DRV_REG4 */
  123. 0x3524, /* Driver IDC ver, DRV_REG5 */
  124. 0x3550, /* FW_VER_MAJOR */
  125. 0x3554, /* FW_VER_MINOR */
  126. 0x3558, /* FW_VER_SUB */
  127. 0x359C, /* NPAR STATE */
  128. 0x35FC, /* FW_IMG_VALID */
  129. 0x3650, /* CMD_PEG_STATE */
  130. 0x373C, /* RCV_PEG_STATE */
  131. 0x37B4, /* ASIC TEMP */
  132. 0x356C, /* FW API */
  133. 0x3570, /* DRV OP MODE */
  134. 0x3850, /* FLASH LOCK */
  135. 0x3854, /* FLASH UNLOCK */
  136. };
  137. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  138. .read_crb = qlcnic_83xx_read_crb,
  139. .write_crb = qlcnic_83xx_write_crb,
  140. .read_reg = qlcnic_83xx_rd_reg_indirect,
  141. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  142. .get_mac_address = qlcnic_83xx_get_mac_address,
  143. .setup_intr = qlcnic_83xx_setup_intr,
  144. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  145. .mbx_cmd = qlcnic_83xx_mbx_op,
  146. .get_func_no = qlcnic_83xx_get_func_no,
  147. .api_lock = qlcnic_83xx_cam_lock,
  148. .api_unlock = qlcnic_83xx_cam_unlock,
  149. .add_sysfs = qlcnic_83xx_add_sysfs,
  150. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  151. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  152. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  153. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  154. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  155. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  156. .setup_link_event = qlcnic_83xx_setup_link_event,
  157. .get_nic_info = qlcnic_83xx_get_nic_info,
  158. .get_pci_info = qlcnic_83xx_get_pci_info,
  159. .set_nic_info = qlcnic_83xx_set_nic_info,
  160. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  161. .napi_enable = qlcnic_83xx_napi_enable,
  162. .napi_disable = qlcnic_83xx_napi_disable,
  163. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  164. .config_rss = qlcnic_83xx_config_rss,
  165. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  166. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  167. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  168. .get_board_info = qlcnic_83xx_get_port_info,
  169. .free_mac_list = qlcnic_82xx_free_mac_list,
  170. };
  171. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  172. .config_bridged_mode = qlcnic_config_bridged_mode,
  173. .config_led = qlcnic_config_led,
  174. .request_reset = qlcnic_83xx_idc_request_reset,
  175. .cancel_idc_work = qlcnic_83xx_idc_exit,
  176. .napi_add = qlcnic_83xx_napi_add,
  177. .napi_del = qlcnic_83xx_napi_del,
  178. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  179. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  180. };
  181. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  182. {
  183. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  184. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  185. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  186. }
  187. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  188. {
  189. u32 fw_major, fw_minor, fw_build;
  190. struct pci_dev *pdev = adapter->pdev;
  191. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  192. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  193. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  194. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  195. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  196. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  197. return adapter->fw_version;
  198. }
  199. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  200. {
  201. void __iomem *base;
  202. u32 val;
  203. base = adapter->ahw->pci_base0 +
  204. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  205. writel(addr, base);
  206. val = readl(base);
  207. if (val != addr)
  208. return -EIO;
  209. return 0;
  210. }
  211. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  212. {
  213. int ret;
  214. struct qlcnic_hardware_context *ahw = adapter->ahw;
  215. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  216. if (!ret) {
  217. return QLCRDX(ahw, QLCNIC_WILDCARD);
  218. } else {
  219. dev_err(&adapter->pdev->dev,
  220. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  221. return -EIO;
  222. }
  223. }
  224. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  225. u32 data)
  226. {
  227. int err;
  228. struct qlcnic_hardware_context *ahw = adapter->ahw;
  229. err = __qlcnic_set_win_base(adapter, (u32) addr);
  230. if (!err) {
  231. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  232. return 0;
  233. } else {
  234. dev_err(&adapter->pdev->dev,
  235. "%s failed, addr = 0x%x data = 0x%x\n",
  236. __func__, (int)addr, data);
  237. return err;
  238. }
  239. }
  240. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  241. {
  242. int err, i, num_msix;
  243. struct qlcnic_hardware_context *ahw = adapter->ahw;
  244. if (!num_intr)
  245. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  246. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  247. num_intr));
  248. /* account for AEN interrupt MSI-X based interrupts */
  249. num_msix += 1;
  250. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  251. num_msix += adapter->max_drv_tx_rings;
  252. err = qlcnic_enable_msix(adapter, num_msix);
  253. if (err == -ENOMEM)
  254. return err;
  255. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  256. num_msix = adapter->ahw->num_msix;
  257. else {
  258. if (qlcnic_sriov_vf_check(adapter))
  259. return -EINVAL;
  260. num_msix = 1;
  261. }
  262. /* setup interrupt mapping table for fw */
  263. ahw->intr_tbl = vzalloc(num_msix *
  264. sizeof(struct qlcnic_intrpt_config));
  265. if (!ahw->intr_tbl)
  266. return -ENOMEM;
  267. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  268. /* MSI-X enablement failed, use legacy interrupt */
  269. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  270. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  271. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  272. adapter->msix_entries[0].vector = adapter->pdev->irq;
  273. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  274. }
  275. for (i = 0; i < num_msix; i++) {
  276. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  277. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  278. else
  279. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  280. ahw->intr_tbl[i].id = i;
  281. ahw->intr_tbl[i].src = 0;
  282. }
  283. return 0;
  284. }
  285. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  286. {
  287. writel(0, adapter->tgt_mask_reg);
  288. }
  289. /* Enable MSI-x and INT-x interrupts */
  290. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  291. struct qlcnic_host_sds_ring *sds_ring)
  292. {
  293. writel(0, sds_ring->crb_intr_mask);
  294. }
  295. /* Disable MSI-x and INT-x interrupts */
  296. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  297. struct qlcnic_host_sds_ring *sds_ring)
  298. {
  299. writel(1, sds_ring->crb_intr_mask);
  300. }
  301. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  302. *adapter)
  303. {
  304. u32 mask;
  305. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  306. * source register. We could be here before contexts are created
  307. * and sds_ring->crb_intr_mask has not been initialized, calculate
  308. * BAR offset for Interrupt Source Register
  309. */
  310. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  311. writel(0, adapter->ahw->pci_base0 + mask);
  312. }
  313. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  314. {
  315. u32 mask;
  316. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  317. writel(1, adapter->ahw->pci_base0 + mask);
  318. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  319. }
  320. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  321. struct qlcnic_cmd_args *cmd)
  322. {
  323. int i;
  324. for (i = 0; i < cmd->rsp.num; i++)
  325. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  326. }
  327. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  328. {
  329. u32 intr_val;
  330. struct qlcnic_hardware_context *ahw = adapter->ahw;
  331. int retries = 0;
  332. intr_val = readl(adapter->tgt_status_reg);
  333. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  334. return IRQ_NONE;
  335. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  336. adapter->stats.spurious_intr++;
  337. return IRQ_NONE;
  338. }
  339. /* The barrier is required to ensure writes to the registers */
  340. wmb();
  341. /* clear the interrupt trigger control register */
  342. writel(0, adapter->isr_int_vec);
  343. intr_val = readl(adapter->isr_int_vec);
  344. do {
  345. intr_val = readl(adapter->tgt_status_reg);
  346. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  347. break;
  348. retries++;
  349. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  350. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  351. return IRQ_HANDLED;
  352. }
  353. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  354. {
  355. u32 resp, event;
  356. unsigned long flags;
  357. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  358. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  359. if (!(resp & QLCNIC_SET_OWNER))
  360. goto out;
  361. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  362. if (event & QLCNIC_MBX_ASYNC_EVENT)
  363. __qlcnic_83xx_process_aen(adapter);
  364. out:
  365. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  366. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  367. }
  368. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  369. {
  370. struct qlcnic_adapter *adapter = data;
  371. struct qlcnic_host_sds_ring *sds_ring;
  372. struct qlcnic_hardware_context *ahw = adapter->ahw;
  373. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  374. return IRQ_NONE;
  375. qlcnic_83xx_poll_process_aen(adapter);
  376. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  377. ahw->diag_cnt++;
  378. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  379. return IRQ_HANDLED;
  380. }
  381. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  382. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  383. } else {
  384. sds_ring = &adapter->recv_ctx->sds_rings[0];
  385. napi_schedule(&sds_ring->napi);
  386. }
  387. return IRQ_HANDLED;
  388. }
  389. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  390. {
  391. struct qlcnic_host_sds_ring *sds_ring = data;
  392. struct qlcnic_adapter *adapter = sds_ring->adapter;
  393. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  394. goto done;
  395. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  396. return IRQ_NONE;
  397. done:
  398. adapter->ahw->diag_cnt++;
  399. qlcnic_83xx_enable_intr(adapter, sds_ring);
  400. return IRQ_HANDLED;
  401. }
  402. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  403. {
  404. u32 num_msix;
  405. qlcnic_83xx_disable_mbx_intr(adapter);
  406. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  407. num_msix = adapter->ahw->num_msix - 1;
  408. else
  409. num_msix = 0;
  410. msleep(20);
  411. synchronize_irq(adapter->msix_entries[num_msix].vector);
  412. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  413. }
  414. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  415. {
  416. irq_handler_t handler;
  417. u32 val;
  418. char name[32];
  419. int err = 0;
  420. unsigned long flags = 0;
  421. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  422. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  423. flags |= IRQF_SHARED;
  424. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  425. handler = qlcnic_83xx_handle_aen;
  426. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  427. snprintf(name, (IFNAMSIZ + 4),
  428. "%s[%s]", "qlcnic", "aen");
  429. err = request_irq(val, handler, flags, name, adapter);
  430. if (err) {
  431. dev_err(&adapter->pdev->dev,
  432. "failed to register MBX interrupt\n");
  433. return err;
  434. }
  435. } else {
  436. handler = qlcnic_83xx_intr;
  437. val = adapter->msix_entries[0].vector;
  438. err = request_irq(val, handler, flags, "qlcnic", adapter);
  439. if (err) {
  440. dev_err(&adapter->pdev->dev,
  441. "failed to register INTx interrupt\n");
  442. return err;
  443. }
  444. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  445. }
  446. /* Enable mailbox interrupt */
  447. qlcnic_83xx_enable_mbx_intrpt(adapter);
  448. return err;
  449. }
  450. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  451. {
  452. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  453. adapter->ahw->pci_func = (val >> 24) & 0xff;
  454. }
  455. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  456. {
  457. void __iomem *addr;
  458. u32 val, limit = 0;
  459. struct qlcnic_hardware_context *ahw = adapter->ahw;
  460. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  461. do {
  462. val = readl(addr);
  463. if (val) {
  464. /* write the function number to register */
  465. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  466. ahw->pci_func);
  467. return 0;
  468. }
  469. usleep_range(1000, 2000);
  470. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  471. return -EIO;
  472. }
  473. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  474. {
  475. void __iomem *addr;
  476. u32 val;
  477. struct qlcnic_hardware_context *ahw = adapter->ahw;
  478. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  479. val = readl(addr);
  480. }
  481. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  482. loff_t offset, size_t size)
  483. {
  484. int ret;
  485. u32 data;
  486. if (qlcnic_api_lock(adapter)) {
  487. dev_err(&adapter->pdev->dev,
  488. "%s: failed to acquire lock. addr offset 0x%x\n",
  489. __func__, (u32)offset);
  490. return;
  491. }
  492. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  493. qlcnic_api_unlock(adapter);
  494. if (ret == -EIO) {
  495. dev_err(&adapter->pdev->dev,
  496. "%s: failed. addr offset 0x%x\n",
  497. __func__, (u32)offset);
  498. return;
  499. }
  500. data = ret;
  501. memcpy(buf, &data, size);
  502. }
  503. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  504. loff_t offset, size_t size)
  505. {
  506. u32 data;
  507. memcpy(&data, buf, size);
  508. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  509. }
  510. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  511. {
  512. int status;
  513. status = qlcnic_83xx_get_port_config(adapter);
  514. if (status) {
  515. dev_err(&adapter->pdev->dev,
  516. "Get Port Info failed\n");
  517. } else {
  518. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  519. adapter->ahw->port_type = QLCNIC_XGBE;
  520. else
  521. adapter->ahw->port_type = QLCNIC_GBE;
  522. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  523. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  524. }
  525. return status;
  526. }
  527. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  528. {
  529. u32 val;
  530. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  531. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  532. else
  533. val = BIT_2;
  534. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  535. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  536. }
  537. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  538. const struct pci_device_id *ent)
  539. {
  540. u32 op_mode, priv_level;
  541. struct qlcnic_hardware_context *ahw = adapter->ahw;
  542. ahw->fw_hal_version = 2;
  543. qlcnic_get_func_no(adapter);
  544. if (qlcnic_sriov_vf_check(adapter)) {
  545. qlcnic_sriov_vf_set_ops(adapter);
  546. return;
  547. }
  548. /* Determine function privilege level */
  549. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  550. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  551. priv_level = QLCNIC_MGMT_FUNC;
  552. else
  553. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  554. ahw->pci_func);
  555. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  556. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  557. dev_info(&adapter->pdev->dev,
  558. "HAL Version: %d Non Privileged function\n",
  559. ahw->fw_hal_version);
  560. adapter->nic_ops = &qlcnic_vf_ops;
  561. } else {
  562. if (pci_find_ext_capability(adapter->pdev,
  563. PCI_EXT_CAP_ID_SRIOV))
  564. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  565. adapter->nic_ops = &qlcnic_83xx_ops;
  566. }
  567. }
  568. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  569. u32 data[]);
  570. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  571. u32 data[]);
  572. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  573. struct qlcnic_cmd_args *cmd)
  574. {
  575. int i;
  576. dev_info(&adapter->pdev->dev,
  577. "Host MBX regs(%d)\n", cmd->req.num);
  578. for (i = 0; i < cmd->req.num; i++) {
  579. if (i && !(i % 8))
  580. pr_info("\n");
  581. pr_info("%08x ", cmd->req.arg[i]);
  582. }
  583. pr_info("\n");
  584. dev_info(&adapter->pdev->dev,
  585. "FW MBX regs(%d)\n", cmd->rsp.num);
  586. for (i = 0; i < cmd->rsp.num; i++) {
  587. if (i && !(i % 8))
  588. pr_info("\n");
  589. pr_info("%08x ", cmd->rsp.arg[i]);
  590. }
  591. pr_info("\n");
  592. }
  593. /* Mailbox response for mac rcode */
  594. u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  595. {
  596. u32 fw_data;
  597. u8 mac_cmd_rcode;
  598. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  599. mac_cmd_rcode = (u8)fw_data;
  600. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  601. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  602. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  603. return QLCNIC_RCODE_SUCCESS;
  604. return 1;
  605. }
  606. u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  607. {
  608. u32 data;
  609. unsigned long wait_time = 0;
  610. struct qlcnic_hardware_context *ahw = adapter->ahw;
  611. /* wait for mailbox completion */
  612. do {
  613. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  614. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  615. data = QLCNIC_RCODE_TIMEOUT;
  616. break;
  617. }
  618. mdelay(1);
  619. } while (!data);
  620. return data;
  621. }
  622. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  623. struct qlcnic_cmd_args *cmd)
  624. {
  625. int i;
  626. u16 opcode;
  627. u8 mbx_err_code;
  628. unsigned long flags;
  629. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd;
  630. struct qlcnic_hardware_context *ahw = adapter->ahw;
  631. opcode = LSW(cmd->req.arg[0]);
  632. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  633. dev_info(&adapter->pdev->dev,
  634. "Mailbox cmd attempted, 0x%x\n", opcode);
  635. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  636. return 0;
  637. }
  638. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  639. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  640. if (mbx_val) {
  641. QLCDB(adapter, DRV,
  642. "Mailbox cmd attempted, 0x%x\n", opcode);
  643. QLCDB(adapter, DRV,
  644. "Mailbox not available, 0x%x, collect FW dump\n",
  645. mbx_val);
  646. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  647. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  648. return cmd->rsp.arg[0];
  649. }
  650. /* Fill in mailbox registers */
  651. mbx_cmd = cmd->req.arg[0];
  652. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  653. for (i = 1; i < cmd->req.num; i++)
  654. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  655. /* Signal FW about the impending command */
  656. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  657. poll:
  658. rsp = qlcnic_83xx_mbx_poll(adapter);
  659. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  660. /* Get the FW response data */
  661. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  662. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  663. __qlcnic_83xx_process_aen(adapter);
  664. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  665. if (mbx_val)
  666. goto poll;
  667. }
  668. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  669. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  670. opcode = QLCNIC_MBX_RSP(fw_data);
  671. qlcnic_83xx_get_mbx_data(adapter, cmd);
  672. switch (mbx_err_code) {
  673. case QLCNIC_MBX_RSP_OK:
  674. case QLCNIC_MBX_PORT_RSP_OK:
  675. rsp = QLCNIC_RCODE_SUCCESS;
  676. break;
  677. default:
  678. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  679. rsp = qlcnic_83xx_mac_rcode(adapter);
  680. if (!rsp)
  681. goto out;
  682. }
  683. dev_err(&adapter->pdev->dev,
  684. "MBX command 0x%x failed with err:0x%x\n",
  685. opcode, mbx_err_code);
  686. rsp = mbx_err_code;
  687. qlcnic_dump_mbx(adapter, cmd);
  688. break;
  689. }
  690. goto out;
  691. }
  692. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  693. QLCNIC_MBX_RSP(mbx_cmd));
  694. rsp = QLCNIC_RCODE_TIMEOUT;
  695. out:
  696. /* clear fw mbx control register */
  697. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  698. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  699. return rsp;
  700. }
  701. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  702. struct qlcnic_adapter *adapter, u32 type)
  703. {
  704. int i, size;
  705. u32 temp;
  706. const struct qlcnic_mailbox_metadata *mbx_tbl;
  707. mbx_tbl = qlcnic_83xx_mbx_tbl;
  708. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  709. for (i = 0; i < size; i++) {
  710. if (type == mbx_tbl[i].cmd) {
  711. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  712. mbx->req.num = mbx_tbl[i].in_args;
  713. mbx->rsp.num = mbx_tbl[i].out_args;
  714. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  715. GFP_ATOMIC);
  716. if (!mbx->req.arg)
  717. return -ENOMEM;
  718. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  719. GFP_ATOMIC);
  720. if (!mbx->rsp.arg) {
  721. kfree(mbx->req.arg);
  722. mbx->req.arg = NULL;
  723. return -ENOMEM;
  724. }
  725. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  726. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  727. temp = adapter->ahw->fw_hal_version << 29;
  728. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  729. return 0;
  730. }
  731. }
  732. return -EINVAL;
  733. }
  734. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  735. {
  736. struct qlcnic_adapter *adapter;
  737. struct qlcnic_cmd_args cmd;
  738. int i, err = 0;
  739. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  740. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  741. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  742. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  743. err = qlcnic_issue_cmd(adapter, &cmd);
  744. if (err)
  745. dev_info(&adapter->pdev->dev,
  746. "%s: Mailbox IDC ACK failed.\n", __func__);
  747. qlcnic_free_mbx_args(&cmd);
  748. }
  749. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  750. u32 data[])
  751. {
  752. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  753. QLCNIC_MBX_RSP(data[0]));
  754. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  755. return;
  756. }
  757. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  758. {
  759. u32 event[QLC_83XX_MBX_AEN_CNT];
  760. int i;
  761. struct qlcnic_hardware_context *ahw = adapter->ahw;
  762. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  763. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  764. switch (QLCNIC_MBX_RSP(event[0])) {
  765. case QLCNIC_MBX_LINK_EVENT:
  766. qlcnic_83xx_handle_link_aen(adapter, event);
  767. break;
  768. case QLCNIC_MBX_COMP_EVENT:
  769. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  770. break;
  771. case QLCNIC_MBX_REQUEST_EVENT:
  772. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  773. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  774. queue_delayed_work(adapter->qlcnic_wq,
  775. &adapter->idc_aen_work, 0);
  776. break;
  777. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  778. break;
  779. case QLCNIC_MBX_BC_EVENT:
  780. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  781. break;
  782. case QLCNIC_MBX_SFP_INSERT_EVENT:
  783. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  784. QLCNIC_MBX_RSP(event[0]));
  785. break;
  786. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  787. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  788. QLCNIC_MBX_RSP(event[0]));
  789. break;
  790. default:
  791. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  792. QLCNIC_MBX_RSP(event[0]));
  793. break;
  794. }
  795. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  796. }
  797. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  798. {
  799. struct qlcnic_hardware_context *ahw = adapter->ahw;
  800. u32 resp, event;
  801. unsigned long flags;
  802. spin_lock_irqsave(&ahw->mbx_lock, flags);
  803. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  804. if (resp & QLCNIC_SET_OWNER) {
  805. event = readl(QLCNIC_MBX_FW(ahw, 0));
  806. if (event & QLCNIC_MBX_ASYNC_EVENT)
  807. __qlcnic_83xx_process_aen(adapter);
  808. }
  809. spin_unlock_irqrestore(&ahw->mbx_lock, flags);
  810. }
  811. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  812. {
  813. struct qlcnic_adapter *adapter;
  814. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  815. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  816. return;
  817. qlcnic_83xx_process_aen(adapter);
  818. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  819. (HZ / 10));
  820. }
  821. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  822. {
  823. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  824. return;
  825. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  826. }
  827. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  828. {
  829. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  830. return;
  831. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  832. }
  833. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  834. {
  835. int index, i, err, sds_mbx_size;
  836. u32 *buf, intrpt_id, intr_mask;
  837. u16 context_id;
  838. u8 num_sds;
  839. struct qlcnic_cmd_args cmd;
  840. struct qlcnic_host_sds_ring *sds;
  841. struct qlcnic_sds_mbx sds_mbx;
  842. struct qlcnic_add_rings_mbx_out *mbx_out;
  843. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  844. struct qlcnic_hardware_context *ahw = adapter->ahw;
  845. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  846. context_id = recv_ctx->context_id;
  847. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  848. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  849. QLCNIC_CMD_ADD_RCV_RINGS);
  850. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  851. /* set up status rings, mbx 2-81 */
  852. index = 2;
  853. for (i = 8; i < adapter->max_sds_rings; i++) {
  854. memset(&sds_mbx, 0, sds_mbx_size);
  855. sds = &recv_ctx->sds_rings[i];
  856. sds->consumer = 0;
  857. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  858. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  859. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  860. sds_mbx.sds_ring_size = sds->num_desc;
  861. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  862. intrpt_id = ahw->intr_tbl[i].id;
  863. else
  864. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  865. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  866. sds_mbx.intrpt_id = intrpt_id;
  867. else
  868. sds_mbx.intrpt_id = 0xffff;
  869. sds_mbx.intrpt_val = 0;
  870. buf = &cmd.req.arg[index];
  871. memcpy(buf, &sds_mbx, sds_mbx_size);
  872. index += sds_mbx_size / sizeof(u32);
  873. }
  874. /* send the mailbox command */
  875. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  876. if (err) {
  877. dev_err(&adapter->pdev->dev,
  878. "Failed to add rings %d\n", err);
  879. goto out;
  880. }
  881. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  882. index = 0;
  883. /* status descriptor ring */
  884. for (i = 8; i < adapter->max_sds_rings; i++) {
  885. sds = &recv_ctx->sds_rings[i];
  886. sds->crb_sts_consumer = ahw->pci_base0 +
  887. mbx_out->host_csmr[index];
  888. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  889. intr_mask = ahw->intr_tbl[i].src;
  890. else
  891. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  892. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  893. index++;
  894. }
  895. out:
  896. qlcnic_free_mbx_args(&cmd);
  897. return err;
  898. }
  899. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  900. {
  901. int err;
  902. u32 temp = 0;
  903. struct qlcnic_cmd_args cmd;
  904. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  905. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  906. return;
  907. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  908. cmd.req.arg[0] |= (0x3 << 29);
  909. if (qlcnic_sriov_pf_check(adapter))
  910. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  911. cmd.req.arg[1] = recv_ctx->context_id | temp;
  912. err = qlcnic_issue_cmd(adapter, &cmd);
  913. if (err)
  914. dev_err(&adapter->pdev->dev,
  915. "Failed to destroy rx ctx in firmware\n");
  916. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  917. qlcnic_free_mbx_args(&cmd);
  918. }
  919. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  920. {
  921. int i, err, index, sds_mbx_size, rds_mbx_size;
  922. u8 num_sds, num_rds;
  923. u32 *buf, intrpt_id, intr_mask, cap = 0;
  924. struct qlcnic_host_sds_ring *sds;
  925. struct qlcnic_host_rds_ring *rds;
  926. struct qlcnic_sds_mbx sds_mbx;
  927. struct qlcnic_rds_mbx rds_mbx;
  928. struct qlcnic_cmd_args cmd;
  929. struct qlcnic_rcv_mbx_out *mbx_out;
  930. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  931. struct qlcnic_hardware_context *ahw = adapter->ahw;
  932. num_rds = adapter->max_rds_rings;
  933. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  934. num_sds = adapter->max_sds_rings;
  935. else
  936. num_sds = QLCNIC_MAX_RING_SETS;
  937. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  938. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  939. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  940. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  941. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  942. /* set mailbox hdr and capabilities */
  943. qlcnic_alloc_mbx_args(&cmd, adapter,
  944. QLCNIC_CMD_CREATE_RX_CTX);
  945. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  946. cmd.req.arg[0] |= (0x3 << 29);
  947. cmd.req.arg[1] = cap;
  948. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  949. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  950. if (qlcnic_sriov_pf_check(adapter))
  951. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  952. &cmd.req.arg[6]);
  953. /* set up status rings, mbx 8-57/87 */
  954. index = QLC_83XX_HOST_SDS_MBX_IDX;
  955. for (i = 0; i < num_sds; i++) {
  956. memset(&sds_mbx, 0, sds_mbx_size);
  957. sds = &recv_ctx->sds_rings[i];
  958. sds->consumer = 0;
  959. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  960. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  961. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  962. sds_mbx.sds_ring_size = sds->num_desc;
  963. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  964. intrpt_id = ahw->intr_tbl[i].id;
  965. else
  966. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  967. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  968. sds_mbx.intrpt_id = intrpt_id;
  969. else
  970. sds_mbx.intrpt_id = 0xffff;
  971. sds_mbx.intrpt_val = 0;
  972. buf = &cmd.req.arg[index];
  973. memcpy(buf, &sds_mbx, sds_mbx_size);
  974. index += sds_mbx_size / sizeof(u32);
  975. }
  976. /* set up receive rings, mbx 88-111/135 */
  977. index = QLCNIC_HOST_RDS_MBX_IDX;
  978. rds = &recv_ctx->rds_rings[0];
  979. rds->producer = 0;
  980. memset(&rds_mbx, 0, rds_mbx_size);
  981. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  982. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  983. rds_mbx.reg_ring_sz = rds->dma_size;
  984. rds_mbx.reg_ring_len = rds->num_desc;
  985. /* Jumbo ring */
  986. rds = &recv_ctx->rds_rings[1];
  987. rds->producer = 0;
  988. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  989. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  990. rds_mbx.jmb_ring_sz = rds->dma_size;
  991. rds_mbx.jmb_ring_len = rds->num_desc;
  992. buf = &cmd.req.arg[index];
  993. memcpy(buf, &rds_mbx, rds_mbx_size);
  994. /* send the mailbox command */
  995. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  996. if (err) {
  997. dev_err(&adapter->pdev->dev,
  998. "Failed to create Rx ctx in firmware%d\n", err);
  999. goto out;
  1000. }
  1001. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1002. recv_ctx->context_id = mbx_out->ctx_id;
  1003. recv_ctx->state = mbx_out->state;
  1004. recv_ctx->virt_port = mbx_out->vport_id;
  1005. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1006. recv_ctx->context_id, recv_ctx->state);
  1007. /* Receive descriptor ring */
  1008. /* Standard ring */
  1009. rds = &recv_ctx->rds_rings[0];
  1010. rds->crb_rcv_producer = ahw->pci_base0 +
  1011. mbx_out->host_prod[0].reg_buf;
  1012. /* Jumbo ring */
  1013. rds = &recv_ctx->rds_rings[1];
  1014. rds->crb_rcv_producer = ahw->pci_base0 +
  1015. mbx_out->host_prod[0].jmb_buf;
  1016. /* status descriptor ring */
  1017. for (i = 0; i < num_sds; i++) {
  1018. sds = &recv_ctx->sds_rings[i];
  1019. sds->crb_sts_consumer = ahw->pci_base0 +
  1020. mbx_out->host_csmr[i];
  1021. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1022. intr_mask = ahw->intr_tbl[i].src;
  1023. else
  1024. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1025. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1026. }
  1027. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1028. err = qlcnic_83xx_add_rings(adapter);
  1029. out:
  1030. qlcnic_free_mbx_args(&cmd);
  1031. return err;
  1032. }
  1033. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1034. struct qlcnic_host_tx_ring *tx_ring)
  1035. {
  1036. struct qlcnic_cmd_args cmd;
  1037. u32 temp = 0;
  1038. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1039. return;
  1040. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1041. cmd.req.arg[0] |= (0x3 << 29);
  1042. if (qlcnic_sriov_pf_check(adapter))
  1043. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1044. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1045. if (qlcnic_issue_cmd(adapter, &cmd))
  1046. dev_err(&adapter->pdev->dev,
  1047. "Failed to destroy tx ctx in firmware\n");
  1048. qlcnic_free_mbx_args(&cmd);
  1049. }
  1050. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1051. struct qlcnic_host_tx_ring *tx, int ring)
  1052. {
  1053. int err;
  1054. u16 msix_id;
  1055. u32 *buf, intr_mask, temp = 0;
  1056. struct qlcnic_cmd_args cmd;
  1057. struct qlcnic_tx_mbx mbx;
  1058. struct qlcnic_tx_mbx_out *mbx_out;
  1059. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1060. u32 msix_vector;
  1061. /* Reset host resources */
  1062. tx->producer = 0;
  1063. tx->sw_consumer = 0;
  1064. *(tx->hw_consumer) = 0;
  1065. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1066. /* setup mailbox inbox registerss */
  1067. mbx.phys_addr_low = LSD(tx->phys_addr);
  1068. mbx.phys_addr_high = MSD(tx->phys_addr);
  1069. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1070. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1071. mbx.size = tx->num_desc;
  1072. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1073. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1074. msix_vector = adapter->max_sds_rings + ring;
  1075. else
  1076. msix_vector = adapter->max_sds_rings - 1;
  1077. msix_id = ahw->intr_tbl[msix_vector].id;
  1078. } else {
  1079. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1080. }
  1081. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1082. mbx.intr_id = msix_id;
  1083. else
  1084. mbx.intr_id = 0xffff;
  1085. mbx.src = 0;
  1086. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1087. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1088. cmd.req.arg[0] |= (0x3 << 29);
  1089. if (qlcnic_sriov_pf_check(adapter))
  1090. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1091. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1092. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1093. buf = &cmd.req.arg[6];
  1094. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1095. /* send the mailbox command*/
  1096. err = qlcnic_issue_cmd(adapter, &cmd);
  1097. if (err) {
  1098. dev_err(&adapter->pdev->dev,
  1099. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1100. goto out;
  1101. }
  1102. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1103. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1104. tx->ctx_id = mbx_out->ctx_id;
  1105. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1106. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1107. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1108. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1109. }
  1110. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1111. tx->ctx_id, mbx_out->state);
  1112. out:
  1113. qlcnic_free_mbx_args(&cmd);
  1114. return err;
  1115. }
  1116. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1117. int num_sds_ring)
  1118. {
  1119. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1120. struct qlcnic_host_sds_ring *sds_ring;
  1121. struct qlcnic_host_rds_ring *rds_ring;
  1122. u16 adapter_state = adapter->is_up;
  1123. u8 ring;
  1124. int ret;
  1125. netif_device_detach(netdev);
  1126. if (netif_running(netdev))
  1127. __qlcnic_down(adapter, netdev);
  1128. qlcnic_detach(adapter);
  1129. adapter->max_sds_rings = 1;
  1130. adapter->ahw->diag_test = test;
  1131. adapter->ahw->linkup = 0;
  1132. ret = qlcnic_attach(adapter);
  1133. if (ret) {
  1134. netif_device_attach(netdev);
  1135. return ret;
  1136. }
  1137. ret = qlcnic_fw_create_ctx(adapter);
  1138. if (ret) {
  1139. qlcnic_detach(adapter);
  1140. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1141. adapter->max_sds_rings = num_sds_ring;
  1142. qlcnic_attach(adapter);
  1143. }
  1144. netif_device_attach(netdev);
  1145. return ret;
  1146. }
  1147. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1148. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1149. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1150. }
  1151. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1152. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1153. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1154. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1155. }
  1156. }
  1157. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1158. /* disable and free mailbox interrupt */
  1159. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1160. qlcnic_83xx_free_mbx_intr(adapter);
  1161. adapter->ahw->loopback_state = 0;
  1162. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1163. }
  1164. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1165. return 0;
  1166. }
  1167. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1168. int max_sds_rings)
  1169. {
  1170. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1171. struct qlcnic_host_sds_ring *sds_ring;
  1172. int ring, err;
  1173. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1174. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1175. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1176. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1177. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1178. }
  1179. }
  1180. qlcnic_fw_destroy_ctx(adapter);
  1181. qlcnic_detach(adapter);
  1182. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1183. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1184. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1185. if (err) {
  1186. dev_err(&adapter->pdev->dev,
  1187. "%s: failed to setup mbx interrupt\n",
  1188. __func__);
  1189. goto out;
  1190. }
  1191. }
  1192. }
  1193. adapter->ahw->diag_test = 0;
  1194. adapter->max_sds_rings = max_sds_rings;
  1195. if (qlcnic_attach(adapter))
  1196. goto out;
  1197. if (netif_running(netdev))
  1198. __qlcnic_up(adapter, netdev);
  1199. out:
  1200. netif_device_attach(netdev);
  1201. }
  1202. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1203. u32 beacon)
  1204. {
  1205. struct qlcnic_cmd_args cmd;
  1206. u32 mbx_in;
  1207. int i, status = 0;
  1208. if (state) {
  1209. /* Get LED configuration */
  1210. qlcnic_alloc_mbx_args(&cmd, adapter,
  1211. QLCNIC_CMD_GET_LED_CONFIG);
  1212. status = qlcnic_issue_cmd(adapter, &cmd);
  1213. if (status) {
  1214. dev_err(&adapter->pdev->dev,
  1215. "Get led config failed.\n");
  1216. goto mbx_err;
  1217. } else {
  1218. for (i = 0; i < 4; i++)
  1219. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1220. }
  1221. qlcnic_free_mbx_args(&cmd);
  1222. /* Set LED Configuration */
  1223. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1224. LSW(QLC_83XX_LED_CONFIG);
  1225. qlcnic_alloc_mbx_args(&cmd, adapter,
  1226. QLCNIC_CMD_SET_LED_CONFIG);
  1227. cmd.req.arg[1] = mbx_in;
  1228. cmd.req.arg[2] = mbx_in;
  1229. cmd.req.arg[3] = mbx_in;
  1230. if (beacon)
  1231. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1232. status = qlcnic_issue_cmd(adapter, &cmd);
  1233. if (status) {
  1234. dev_err(&adapter->pdev->dev,
  1235. "Set led config failed.\n");
  1236. }
  1237. mbx_err:
  1238. qlcnic_free_mbx_args(&cmd);
  1239. return status;
  1240. } else {
  1241. /* Restoring default LED configuration */
  1242. qlcnic_alloc_mbx_args(&cmd, adapter,
  1243. QLCNIC_CMD_SET_LED_CONFIG);
  1244. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1245. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1246. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1247. if (beacon)
  1248. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1249. status = qlcnic_issue_cmd(adapter, &cmd);
  1250. if (status)
  1251. dev_err(&adapter->pdev->dev,
  1252. "Restoring led config failed.\n");
  1253. qlcnic_free_mbx_args(&cmd);
  1254. return status;
  1255. }
  1256. }
  1257. int qlcnic_83xx_set_led(struct net_device *netdev,
  1258. enum ethtool_phys_id_state state)
  1259. {
  1260. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1261. int err = -EIO, active = 1;
  1262. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1263. netdev_warn(netdev,
  1264. "LED test is not supported in non-privileged mode\n");
  1265. return -EOPNOTSUPP;
  1266. }
  1267. switch (state) {
  1268. case ETHTOOL_ID_ACTIVE:
  1269. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1270. return -EBUSY;
  1271. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1272. break;
  1273. err = qlcnic_83xx_config_led(adapter, active, 0);
  1274. if (err)
  1275. netdev_err(netdev, "Failed to set LED blink state\n");
  1276. break;
  1277. case ETHTOOL_ID_INACTIVE:
  1278. active = 0;
  1279. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1280. break;
  1281. err = qlcnic_83xx_config_led(adapter, active, 0);
  1282. if (err)
  1283. netdev_err(netdev, "Failed to reset LED blink state\n");
  1284. break;
  1285. default:
  1286. return -EINVAL;
  1287. }
  1288. if (!active || err)
  1289. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1290. return err;
  1291. }
  1292. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1293. int enable)
  1294. {
  1295. struct qlcnic_cmd_args cmd;
  1296. int status;
  1297. if (qlcnic_sriov_vf_check(adapter))
  1298. return;
  1299. if (enable) {
  1300. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1301. cmd.req.arg[1] = BIT_0 | BIT_31;
  1302. } else {
  1303. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1304. cmd.req.arg[1] = BIT_0 | BIT_31;
  1305. }
  1306. status = qlcnic_issue_cmd(adapter, &cmd);
  1307. if (status)
  1308. dev_err(&adapter->pdev->dev,
  1309. "Failed to %s in NIC IDC function event.\n",
  1310. (enable ? "register" : "unregister"));
  1311. qlcnic_free_mbx_args(&cmd);
  1312. }
  1313. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1314. {
  1315. struct qlcnic_cmd_args cmd;
  1316. int err;
  1317. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1318. cmd.req.arg[1] = adapter->ahw->port_config;
  1319. err = qlcnic_issue_cmd(adapter, &cmd);
  1320. if (err)
  1321. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1322. qlcnic_free_mbx_args(&cmd);
  1323. return err;
  1324. }
  1325. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1326. {
  1327. struct qlcnic_cmd_args cmd;
  1328. int err;
  1329. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1330. err = qlcnic_issue_cmd(adapter, &cmd);
  1331. if (err)
  1332. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1333. else
  1334. adapter->ahw->port_config = cmd.rsp.arg[1];
  1335. qlcnic_free_mbx_args(&cmd);
  1336. return err;
  1337. }
  1338. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1339. {
  1340. int err;
  1341. u32 temp;
  1342. struct qlcnic_cmd_args cmd;
  1343. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1344. temp = adapter->recv_ctx->context_id << 16;
  1345. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1346. err = qlcnic_issue_cmd(adapter, &cmd);
  1347. if (err)
  1348. dev_info(&adapter->pdev->dev,
  1349. "Setup linkevent mailbox failed\n");
  1350. qlcnic_free_mbx_args(&cmd);
  1351. return err;
  1352. }
  1353. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1354. u32 *interface_id)
  1355. {
  1356. if (qlcnic_sriov_pf_check(adapter)) {
  1357. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1358. } else {
  1359. if (!qlcnic_sriov_vf_check(adapter))
  1360. *interface_id = adapter->recv_ctx->context_id << 16;
  1361. }
  1362. }
  1363. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1364. {
  1365. int err;
  1366. u32 temp = 0;
  1367. struct qlcnic_cmd_args cmd;
  1368. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1369. return -EIO;
  1370. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1371. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1372. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1373. err = qlcnic_issue_cmd(adapter, &cmd);
  1374. if (err)
  1375. dev_info(&adapter->pdev->dev,
  1376. "Promiscous mode config failed\n");
  1377. qlcnic_free_mbx_args(&cmd);
  1378. return err;
  1379. }
  1380. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1381. {
  1382. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1383. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1384. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1385. QLCDB(adapter, DRV, "%s loopback test in progress\n",
  1386. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1387. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1388. dev_warn(&adapter->pdev->dev,
  1389. "Loopback test not supported for non privilege function\n");
  1390. return ret;
  1391. }
  1392. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1393. return -EBUSY;
  1394. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1395. max_sds_rings);
  1396. if (ret)
  1397. goto fail_diag_alloc;
  1398. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1399. if (ret)
  1400. goto free_diag_res;
  1401. /* Poll for link up event before running traffic */
  1402. do {
  1403. msleep(500);
  1404. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1405. qlcnic_83xx_process_aen(adapter);
  1406. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1407. dev_info(&adapter->pdev->dev,
  1408. "Firmware didn't sent link up event to loopback request\n");
  1409. ret = -QLCNIC_FW_NOT_RESPOND;
  1410. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1411. goto free_diag_res;
  1412. }
  1413. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1414. /* Make sure carrier is off and queue is stopped during loopback */
  1415. if (netif_running(netdev)) {
  1416. netif_carrier_off(netdev);
  1417. netif_stop_queue(netdev);
  1418. }
  1419. ret = qlcnic_do_lb_test(adapter, mode);
  1420. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1421. free_diag_res:
  1422. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1423. fail_diag_alloc:
  1424. adapter->max_sds_rings = max_sds_rings;
  1425. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1426. return ret;
  1427. }
  1428. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1429. {
  1430. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1431. int status = 0, loop = 0;
  1432. u32 config;
  1433. status = qlcnic_83xx_get_port_config(adapter);
  1434. if (status)
  1435. return status;
  1436. config = ahw->port_config;
  1437. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1438. if (mode == QLCNIC_ILB_MODE)
  1439. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1440. if (mode == QLCNIC_ELB_MODE)
  1441. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1442. status = qlcnic_83xx_set_port_config(adapter);
  1443. if (status) {
  1444. dev_err(&adapter->pdev->dev,
  1445. "Failed to Set Loopback Mode = 0x%x.\n",
  1446. ahw->port_config);
  1447. ahw->port_config = config;
  1448. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1449. return status;
  1450. }
  1451. /* Wait for Link and IDC Completion AEN */
  1452. do {
  1453. msleep(300);
  1454. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1455. qlcnic_83xx_process_aen(adapter);
  1456. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1457. dev_err(&adapter->pdev->dev,
  1458. "FW did not generate IDC completion AEN\n");
  1459. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1460. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1461. return -EIO;
  1462. }
  1463. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1464. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1465. QLCNIC_MAC_ADD);
  1466. return status;
  1467. }
  1468. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1469. {
  1470. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1471. int status = 0, loop = 0;
  1472. u32 config = ahw->port_config;
  1473. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1474. if (mode == QLCNIC_ILB_MODE)
  1475. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1476. if (mode == QLCNIC_ELB_MODE)
  1477. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1478. status = qlcnic_83xx_set_port_config(adapter);
  1479. if (status) {
  1480. dev_err(&adapter->pdev->dev,
  1481. "Failed to Clear Loopback Mode = 0x%x.\n",
  1482. ahw->port_config);
  1483. ahw->port_config = config;
  1484. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1485. return status;
  1486. }
  1487. /* Wait for Link and IDC Completion AEN */
  1488. do {
  1489. msleep(300);
  1490. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1491. qlcnic_83xx_process_aen(adapter);
  1492. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1493. dev_err(&adapter->pdev->dev,
  1494. "Firmware didn't sent IDC completion AEN\n");
  1495. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1496. return -EIO;
  1497. }
  1498. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1499. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1500. QLCNIC_MAC_DEL);
  1501. return status;
  1502. }
  1503. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1504. u32 *interface_id)
  1505. {
  1506. if (qlcnic_sriov_pf_check(adapter)) {
  1507. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1508. } else {
  1509. if (!qlcnic_sriov_vf_check(adapter))
  1510. *interface_id = adapter->recv_ctx->context_id << 16;
  1511. }
  1512. }
  1513. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1514. int mode)
  1515. {
  1516. int err;
  1517. u32 temp = 0, temp_ip;
  1518. struct qlcnic_cmd_args cmd;
  1519. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1520. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1521. if (mode == QLCNIC_IP_UP)
  1522. cmd.req.arg[1] = 1 | temp;
  1523. else
  1524. cmd.req.arg[1] = 2 | temp;
  1525. /*
  1526. * Adapter needs IP address in network byte order.
  1527. * But hardware mailbox registers go through writel(), hence IP address
  1528. * gets swapped on big endian architecture.
  1529. * To negate swapping of writel() on big endian architecture
  1530. * use swab32(value).
  1531. */
  1532. temp_ip = swab32(ntohl(ip));
  1533. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1534. err = qlcnic_issue_cmd(adapter, &cmd);
  1535. if (err != QLCNIC_RCODE_SUCCESS)
  1536. dev_err(&adapter->netdev->dev,
  1537. "could not notify %s IP 0x%x request\n",
  1538. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1539. qlcnic_free_mbx_args(&cmd);
  1540. }
  1541. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1542. {
  1543. int err;
  1544. u32 temp, arg1;
  1545. struct qlcnic_cmd_args cmd;
  1546. int lro_bit_mask;
  1547. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1548. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1549. return 0;
  1550. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1551. temp = adapter->recv_ctx->context_id << 16;
  1552. arg1 = lro_bit_mask | temp;
  1553. cmd.req.arg[1] = arg1;
  1554. err = qlcnic_issue_cmd(adapter, &cmd);
  1555. if (err)
  1556. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1557. qlcnic_free_mbx_args(&cmd);
  1558. return err;
  1559. }
  1560. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1561. {
  1562. int err;
  1563. u32 word;
  1564. struct qlcnic_cmd_args cmd;
  1565. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1566. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1567. 0x255b0ec26d5a56daULL };
  1568. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1569. /*
  1570. * RSS request:
  1571. * bits 3-0: Rsvd
  1572. * 5-4: hash_type_ipv4
  1573. * 7-6: hash_type_ipv6
  1574. * 8: enable
  1575. * 9: use indirection table
  1576. * 16-31: indirection table mask
  1577. */
  1578. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1579. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1580. ((u32)(enable & 0x1) << 8) |
  1581. ((0x7ULL) << 16);
  1582. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1583. cmd.req.arg[2] = word;
  1584. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1585. err = qlcnic_issue_cmd(adapter, &cmd);
  1586. if (err)
  1587. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1588. qlcnic_free_mbx_args(&cmd);
  1589. return err;
  1590. }
  1591. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1592. u32 *interface_id)
  1593. {
  1594. if (qlcnic_sriov_pf_check(adapter)) {
  1595. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1596. } else {
  1597. if (!qlcnic_sriov_vf_check(adapter))
  1598. *interface_id = adapter->recv_ctx->context_id << 16;
  1599. }
  1600. }
  1601. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1602. u16 vlan_id, u8 op)
  1603. {
  1604. int err;
  1605. u32 *buf, temp = 0;
  1606. struct qlcnic_cmd_args cmd;
  1607. struct qlcnic_macvlan_mbx mv;
  1608. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1609. return -EIO;
  1610. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1611. if (err)
  1612. return err;
  1613. if (vlan_id)
  1614. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1615. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1616. cmd.req.arg[1] = op | (1 << 8);
  1617. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1618. cmd.req.arg[1] |= temp;
  1619. mv.vlan = vlan_id;
  1620. mv.mac_addr0 = addr[0];
  1621. mv.mac_addr1 = addr[1];
  1622. mv.mac_addr2 = addr[2];
  1623. mv.mac_addr3 = addr[3];
  1624. mv.mac_addr4 = addr[4];
  1625. mv.mac_addr5 = addr[5];
  1626. buf = &cmd.req.arg[2];
  1627. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1628. err = qlcnic_issue_cmd(adapter, &cmd);
  1629. if (err)
  1630. dev_err(&adapter->pdev->dev,
  1631. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1632. ((op == 1) ? "add " : "delete "), err);
  1633. qlcnic_free_mbx_args(&cmd);
  1634. return err;
  1635. }
  1636. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1637. u16 vlan_id)
  1638. {
  1639. u8 mac[ETH_ALEN];
  1640. memcpy(&mac, addr, ETH_ALEN);
  1641. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1642. }
  1643. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1644. u8 type, struct qlcnic_cmd_args *cmd)
  1645. {
  1646. switch (type) {
  1647. case QLCNIC_SET_STATION_MAC:
  1648. case QLCNIC_SET_FAC_DEF_MAC:
  1649. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1650. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1651. break;
  1652. }
  1653. cmd->req.arg[1] = type;
  1654. }
  1655. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1656. {
  1657. int err, i;
  1658. struct qlcnic_cmd_args cmd;
  1659. u32 mac_low, mac_high;
  1660. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1661. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1662. err = qlcnic_issue_cmd(adapter, &cmd);
  1663. if (err == QLCNIC_RCODE_SUCCESS) {
  1664. mac_low = cmd.rsp.arg[1];
  1665. mac_high = cmd.rsp.arg[2];
  1666. for (i = 0; i < 2; i++)
  1667. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1668. for (i = 2; i < 6; i++)
  1669. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1670. } else {
  1671. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1672. err);
  1673. err = -EIO;
  1674. }
  1675. qlcnic_free_mbx_args(&cmd);
  1676. return err;
  1677. }
  1678. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1679. {
  1680. int err;
  1681. u16 temp;
  1682. struct qlcnic_cmd_args cmd;
  1683. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1684. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1685. return;
  1686. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1687. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1688. temp = adapter->recv_ctx->context_id;
  1689. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1690. temp = coal->rx_time_us;
  1691. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1692. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1693. temp = adapter->tx_ring->ctx_id;
  1694. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1695. temp = coal->tx_time_us;
  1696. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1697. }
  1698. cmd.req.arg[3] = coal->flag;
  1699. err = qlcnic_issue_cmd(adapter, &cmd);
  1700. if (err != QLCNIC_RCODE_SUCCESS)
  1701. dev_info(&adapter->pdev->dev,
  1702. "Failed to send interrupt coalescence parameters\n");
  1703. qlcnic_free_mbx_args(&cmd);
  1704. }
  1705. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1706. u32 data[])
  1707. {
  1708. u8 link_status, duplex;
  1709. /* link speed */
  1710. link_status = LSB(data[3]) & 1;
  1711. adapter->ahw->link_speed = MSW(data[2]);
  1712. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1713. adapter->ahw->module_type = MSB(LSW(data[3]));
  1714. duplex = LSB(MSW(data[3]));
  1715. if (duplex)
  1716. adapter->ahw->link_duplex = DUPLEX_FULL;
  1717. else
  1718. adapter->ahw->link_duplex = DUPLEX_HALF;
  1719. adapter->ahw->has_link_events = 1;
  1720. qlcnic_advert_link_change(adapter, link_status);
  1721. }
  1722. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1723. {
  1724. struct qlcnic_adapter *adapter = data;
  1725. unsigned long flags;
  1726. u32 mask, resp, event;
  1727. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1728. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1729. if (!(resp & QLCNIC_SET_OWNER))
  1730. goto out;
  1731. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1732. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1733. __qlcnic_83xx_process_aen(adapter);
  1734. out:
  1735. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1736. writel(0, adapter->ahw->pci_base0 + mask);
  1737. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1738. return IRQ_HANDLED;
  1739. }
  1740. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1741. {
  1742. int err = -EIO;
  1743. struct qlcnic_cmd_args cmd;
  1744. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1745. dev_err(&adapter->pdev->dev,
  1746. "%s: Error, invoked by non management func\n",
  1747. __func__);
  1748. return err;
  1749. }
  1750. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1751. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1752. err = qlcnic_issue_cmd(adapter, &cmd);
  1753. if (err != QLCNIC_RCODE_SUCCESS) {
  1754. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1755. err);
  1756. err = -EIO;
  1757. }
  1758. qlcnic_free_mbx_args(&cmd);
  1759. return err;
  1760. }
  1761. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1762. struct qlcnic_info *nic)
  1763. {
  1764. int i, err = -EIO;
  1765. struct qlcnic_cmd_args cmd;
  1766. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1767. dev_err(&adapter->pdev->dev,
  1768. "%s: Error, invoked by non management func\n",
  1769. __func__);
  1770. return err;
  1771. }
  1772. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1773. cmd.req.arg[1] = (nic->pci_func << 16);
  1774. cmd.req.arg[2] = 0x1 << 16;
  1775. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1776. cmd.req.arg[4] = nic->capabilities;
  1777. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1778. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1779. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1780. for (i = 8; i < 32; i++)
  1781. cmd.req.arg[i] = 0;
  1782. err = qlcnic_issue_cmd(adapter, &cmd);
  1783. if (err != QLCNIC_RCODE_SUCCESS) {
  1784. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1785. err);
  1786. err = -EIO;
  1787. }
  1788. qlcnic_free_mbx_args(&cmd);
  1789. return err;
  1790. }
  1791. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1792. struct qlcnic_info *npar_info, u8 func_id)
  1793. {
  1794. int err;
  1795. u32 temp;
  1796. u8 op = 0;
  1797. struct qlcnic_cmd_args cmd;
  1798. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1799. if (func_id != adapter->ahw->pci_func) {
  1800. temp = func_id << 16;
  1801. cmd.req.arg[1] = op | BIT_31 | temp;
  1802. } else {
  1803. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1804. }
  1805. err = qlcnic_issue_cmd(adapter, &cmd);
  1806. if (err) {
  1807. dev_info(&adapter->pdev->dev,
  1808. "Failed to get nic info %d\n", err);
  1809. goto out;
  1810. }
  1811. npar_info->op_type = cmd.rsp.arg[1];
  1812. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1813. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1814. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1815. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1816. npar_info->capabilities = cmd.rsp.arg[4];
  1817. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1818. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1819. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1820. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1821. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1822. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1823. if (cmd.rsp.arg[8] & 0x1)
  1824. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1825. if (cmd.rsp.arg[8] & 0x10000) {
  1826. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1827. npar_info->max_linkspeed_reg_offset = temp;
  1828. }
  1829. out:
  1830. qlcnic_free_mbx_args(&cmd);
  1831. return err;
  1832. }
  1833. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1834. struct qlcnic_pci_info *pci_info)
  1835. {
  1836. int i, err = 0, j = 0;
  1837. u32 temp;
  1838. struct qlcnic_cmd_args cmd;
  1839. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1840. err = qlcnic_issue_cmd(adapter, &cmd);
  1841. adapter->ahw->act_pci_func = 0;
  1842. if (err == QLCNIC_RCODE_SUCCESS) {
  1843. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1844. dev_info(&adapter->pdev->dev,
  1845. "%s: total functions = %d\n",
  1846. __func__, pci_info->func_count);
  1847. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1848. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1849. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1850. i++;
  1851. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1852. if (pci_info->type == QLCNIC_TYPE_NIC)
  1853. adapter->ahw->act_pci_func++;
  1854. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1855. pci_info->default_port = temp;
  1856. i++;
  1857. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1858. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1859. pci_info->tx_max_bw = temp;
  1860. i = i + 2;
  1861. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1862. i++;
  1863. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1864. i = i + 3;
  1865. dev_info(&adapter->pdev->dev, "%s:\n"
  1866. "\tid = %d active = %d type = %d\n"
  1867. "\tport = %d min bw = %d max bw = %d\n"
  1868. "\tmac_addr = %pM\n", __func__,
  1869. pci_info->id, pci_info->active, pci_info->type,
  1870. pci_info->default_port, pci_info->tx_min_bw,
  1871. pci_info->tx_max_bw, pci_info->mac);
  1872. }
  1873. } else {
  1874. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1875. err);
  1876. err = -EIO;
  1877. }
  1878. qlcnic_free_mbx_args(&cmd);
  1879. return err;
  1880. }
  1881. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1882. {
  1883. int i, index, err;
  1884. u8 max_ints;
  1885. u32 val, temp, type;
  1886. struct qlcnic_cmd_args cmd;
  1887. max_ints = adapter->ahw->num_msix - 1;
  1888. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1889. cmd.req.arg[1] = max_ints;
  1890. if (qlcnic_sriov_vf_check(adapter))
  1891. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  1892. for (i = 0, index = 2; i < max_ints; i++) {
  1893. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1894. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1895. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1896. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1897. cmd.req.arg[index++] = val;
  1898. }
  1899. err = qlcnic_issue_cmd(adapter, &cmd);
  1900. if (err) {
  1901. dev_err(&adapter->pdev->dev,
  1902. "Failed to configure interrupts 0x%x\n", err);
  1903. goto out;
  1904. }
  1905. max_ints = cmd.rsp.arg[1];
  1906. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1907. val = cmd.rsp.arg[index];
  1908. if (LSB(val)) {
  1909. dev_info(&adapter->pdev->dev,
  1910. "Can't configure interrupt %d\n",
  1911. adapter->ahw->intr_tbl[i].id);
  1912. continue;
  1913. }
  1914. if (op_type) {
  1915. adapter->ahw->intr_tbl[i].id = MSW(val);
  1916. adapter->ahw->intr_tbl[i].enabled = 1;
  1917. temp = cmd.rsp.arg[index + 1];
  1918. adapter->ahw->intr_tbl[i].src = temp;
  1919. } else {
  1920. adapter->ahw->intr_tbl[i].id = i;
  1921. adapter->ahw->intr_tbl[i].enabled = 0;
  1922. adapter->ahw->intr_tbl[i].src = 0;
  1923. }
  1924. }
  1925. out:
  1926. qlcnic_free_mbx_args(&cmd);
  1927. return err;
  1928. }
  1929. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1930. {
  1931. int id, timeout = 0;
  1932. u32 status = 0;
  1933. while (status == 0) {
  1934. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1935. if (status)
  1936. break;
  1937. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1938. id = QLC_SHARED_REG_RD32(adapter,
  1939. QLCNIC_FLASH_LOCK_OWNER);
  1940. dev_err(&adapter->pdev->dev,
  1941. "%s: failed, lock held by %d\n", __func__, id);
  1942. return -EIO;
  1943. }
  1944. usleep_range(1000, 2000);
  1945. }
  1946. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1947. return 0;
  1948. }
  1949. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1950. {
  1951. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1952. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1953. }
  1954. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1955. u32 flash_addr, u8 *p_data,
  1956. int count)
  1957. {
  1958. int i, ret;
  1959. u32 word, range, flash_offset, addr = flash_addr;
  1960. ulong indirect_add, direct_window;
  1961. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1962. if (addr & 0x3) {
  1963. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1964. return -EIO;
  1965. }
  1966. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1967. (addr));
  1968. range = flash_offset + (count * sizeof(u32));
  1969. /* Check if data is spread across multiple sectors */
  1970. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1971. /* Multi sector read */
  1972. for (i = 0; i < count; i++) {
  1973. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1974. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1975. indirect_add);
  1976. if (ret == -EIO)
  1977. return -EIO;
  1978. word = ret;
  1979. *(u32 *)p_data = word;
  1980. p_data = p_data + 4;
  1981. addr = addr + 4;
  1982. flash_offset = flash_offset + 4;
  1983. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1984. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1985. /* This write is needed once for each sector */
  1986. qlcnic_83xx_wrt_reg_indirect(adapter,
  1987. direct_window,
  1988. (addr));
  1989. flash_offset = 0;
  1990. }
  1991. }
  1992. } else {
  1993. /* Single sector read */
  1994. for (i = 0; i < count; i++) {
  1995. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1996. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1997. indirect_add);
  1998. if (ret == -EIO)
  1999. return -EIO;
  2000. word = ret;
  2001. *(u32 *)p_data = word;
  2002. p_data = p_data + 4;
  2003. addr = addr + 4;
  2004. }
  2005. }
  2006. return 0;
  2007. }
  2008. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2009. {
  2010. u32 status;
  2011. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2012. do {
  2013. status = qlcnic_83xx_rd_reg_indirect(adapter,
  2014. QLC_83XX_FLASH_STATUS);
  2015. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2016. QLC_83XX_FLASH_STATUS_READY)
  2017. break;
  2018. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2019. } while (--retries);
  2020. if (!retries)
  2021. return -EIO;
  2022. return 0;
  2023. }
  2024. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2025. {
  2026. int ret;
  2027. u32 cmd;
  2028. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2029. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2030. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2031. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2032. adapter->ahw->fdt.write_enable_bits);
  2033. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2034. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2035. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2036. if (ret)
  2037. return -EIO;
  2038. return 0;
  2039. }
  2040. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2041. {
  2042. int ret;
  2043. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2044. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2045. adapter->ahw->fdt.write_statusreg_cmd));
  2046. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2047. adapter->ahw->fdt.write_disable_bits);
  2048. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2049. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2050. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2051. if (ret)
  2052. return -EIO;
  2053. return 0;
  2054. }
  2055. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2056. {
  2057. int ret, mfg_id;
  2058. if (qlcnic_83xx_lock_flash(adapter))
  2059. return -EIO;
  2060. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2061. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2062. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2063. QLC_83XX_FLASH_READ_CTRL);
  2064. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2065. if (ret) {
  2066. qlcnic_83xx_unlock_flash(adapter);
  2067. return -EIO;
  2068. }
  2069. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2070. if (mfg_id == -EIO)
  2071. return -EIO;
  2072. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2073. qlcnic_83xx_unlock_flash(adapter);
  2074. return 0;
  2075. }
  2076. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2077. {
  2078. int count, fdt_size, ret = 0;
  2079. fdt_size = sizeof(struct qlcnic_fdt);
  2080. count = fdt_size / sizeof(u32);
  2081. if (qlcnic_83xx_lock_flash(adapter))
  2082. return -EIO;
  2083. memset(&adapter->ahw->fdt, 0, fdt_size);
  2084. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2085. (u8 *)&adapter->ahw->fdt,
  2086. count);
  2087. qlcnic_83xx_unlock_flash(adapter);
  2088. return ret;
  2089. }
  2090. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2091. u32 sector_start_addr)
  2092. {
  2093. u32 reversed_addr, addr1, addr2, cmd;
  2094. int ret = -EIO;
  2095. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2096. return -EIO;
  2097. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2098. ret = qlcnic_83xx_enable_flash_write(adapter);
  2099. if (ret) {
  2100. qlcnic_83xx_unlock_flash(adapter);
  2101. dev_err(&adapter->pdev->dev,
  2102. "%s failed at %d\n",
  2103. __func__, __LINE__);
  2104. return ret;
  2105. }
  2106. }
  2107. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2108. if (ret) {
  2109. qlcnic_83xx_unlock_flash(adapter);
  2110. dev_err(&adapter->pdev->dev,
  2111. "%s: failed at %d\n", __func__, __LINE__);
  2112. return -EIO;
  2113. }
  2114. addr1 = (sector_start_addr & 0xFF) << 16;
  2115. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2116. reversed_addr = addr1 | addr2;
  2117. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2118. reversed_addr);
  2119. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2120. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2121. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2122. else
  2123. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2124. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2125. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2126. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2127. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2128. if (ret) {
  2129. qlcnic_83xx_unlock_flash(adapter);
  2130. dev_err(&adapter->pdev->dev,
  2131. "%s: failed at %d\n", __func__, __LINE__);
  2132. return -EIO;
  2133. }
  2134. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2135. ret = qlcnic_83xx_disable_flash_write(adapter);
  2136. if (ret) {
  2137. qlcnic_83xx_unlock_flash(adapter);
  2138. dev_err(&adapter->pdev->dev,
  2139. "%s: failed at %d\n", __func__, __LINE__);
  2140. return ret;
  2141. }
  2142. }
  2143. qlcnic_83xx_unlock_flash(adapter);
  2144. return 0;
  2145. }
  2146. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2147. u32 *p_data)
  2148. {
  2149. int ret = -EIO;
  2150. u32 addr1 = 0x00800000 | (addr >> 2);
  2151. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2152. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2153. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2154. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2155. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2156. if (ret) {
  2157. dev_err(&adapter->pdev->dev,
  2158. "%s: failed at %d\n", __func__, __LINE__);
  2159. return -EIO;
  2160. }
  2161. return 0;
  2162. }
  2163. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2164. u32 *p_data, int count)
  2165. {
  2166. u32 temp;
  2167. int ret = -EIO;
  2168. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2169. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2170. dev_err(&adapter->pdev->dev,
  2171. "%s: Invalid word count\n", __func__);
  2172. return -EIO;
  2173. }
  2174. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2175. QLC_83XX_FLASH_SPI_CONTROL);
  2176. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2177. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2178. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2179. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2180. /* First DWORD write */
  2181. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2182. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2183. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2184. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2185. if (ret) {
  2186. dev_err(&adapter->pdev->dev,
  2187. "%s: failed at %d\n", __func__, __LINE__);
  2188. return -EIO;
  2189. }
  2190. count--;
  2191. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2192. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2193. /* Second to N-1 DWORD writes */
  2194. while (count != 1) {
  2195. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2196. *p_data++);
  2197. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2198. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2199. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2200. if (ret) {
  2201. dev_err(&adapter->pdev->dev,
  2202. "%s: failed at %d\n", __func__, __LINE__);
  2203. return -EIO;
  2204. }
  2205. count--;
  2206. }
  2207. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2208. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2209. (addr >> 2));
  2210. /* Last DWORD write */
  2211. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2212. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2213. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2214. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2215. if (ret) {
  2216. dev_err(&adapter->pdev->dev,
  2217. "%s: failed at %d\n", __func__, __LINE__);
  2218. return -EIO;
  2219. }
  2220. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2221. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2222. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2223. __func__, __LINE__);
  2224. /* Operation failed, clear error bit */
  2225. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2226. QLC_83XX_FLASH_SPI_CONTROL);
  2227. qlcnic_83xx_wrt_reg_indirect(adapter,
  2228. QLC_83XX_FLASH_SPI_CONTROL,
  2229. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2230. }
  2231. return 0;
  2232. }
  2233. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2234. {
  2235. u32 val, id;
  2236. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2237. /* Check if recovery need to be performed by the calling function */
  2238. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2239. val = val & ~0x3F;
  2240. val = val | ((adapter->portnum << 2) |
  2241. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2242. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2243. dev_info(&adapter->pdev->dev,
  2244. "%s: lock recovery initiated\n", __func__);
  2245. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2246. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2247. id = ((val >> 2) & 0xF);
  2248. if (id == adapter->portnum) {
  2249. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2250. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2251. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2252. /* Force release the lock */
  2253. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2254. /* Clear recovery bits */
  2255. val = val & ~0x3F;
  2256. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2257. dev_info(&adapter->pdev->dev,
  2258. "%s: lock recovery completed\n", __func__);
  2259. } else {
  2260. dev_info(&adapter->pdev->dev,
  2261. "%s: func %d to resume lock recovery process\n",
  2262. __func__, id);
  2263. }
  2264. } else {
  2265. dev_info(&adapter->pdev->dev,
  2266. "%s: lock recovery initiated by other functions\n",
  2267. __func__);
  2268. }
  2269. }
  2270. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2271. {
  2272. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2273. int max_attempt = 0;
  2274. while (status == 0) {
  2275. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2276. if (status)
  2277. break;
  2278. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2279. i++;
  2280. if (i == 1)
  2281. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2282. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2283. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2284. if (val == temp) {
  2285. id = val & 0xFF;
  2286. dev_info(&adapter->pdev->dev,
  2287. "%s: lock to be recovered from %d\n",
  2288. __func__, id);
  2289. qlcnic_83xx_recover_driver_lock(adapter);
  2290. i = 0;
  2291. max_attempt++;
  2292. } else {
  2293. dev_err(&adapter->pdev->dev,
  2294. "%s: failed to get lock\n", __func__);
  2295. return -EIO;
  2296. }
  2297. }
  2298. /* Force exit from while loop after few attempts */
  2299. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2300. dev_err(&adapter->pdev->dev,
  2301. "%s: failed to get lock\n", __func__);
  2302. return -EIO;
  2303. }
  2304. }
  2305. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2306. lock_alive_counter = val >> 8;
  2307. lock_alive_counter++;
  2308. val = lock_alive_counter << 8 | adapter->portnum;
  2309. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2310. return 0;
  2311. }
  2312. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2313. {
  2314. u32 val, lock_alive_counter, id;
  2315. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2316. id = val & 0xFF;
  2317. lock_alive_counter = val >> 8;
  2318. if (id != adapter->portnum)
  2319. dev_err(&adapter->pdev->dev,
  2320. "%s:Warning func %d is unlocking lock owned by %d\n",
  2321. __func__, adapter->portnum, id);
  2322. val = (lock_alive_counter << 8) | 0xFF;
  2323. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2324. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2325. }
  2326. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2327. u32 *data, u32 count)
  2328. {
  2329. int i, j, ret = 0;
  2330. u32 temp;
  2331. /* Check alignment */
  2332. if (addr & 0xF)
  2333. return -EIO;
  2334. mutex_lock(&adapter->ahw->mem_lock);
  2335. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2336. for (i = 0; i < count; i++, addr += 16) {
  2337. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2338. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2339. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2340. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2341. mutex_unlock(&adapter->ahw->mem_lock);
  2342. return -EIO;
  2343. }
  2344. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2345. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2346. *data++);
  2347. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2348. *data++);
  2349. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2350. *data++);
  2351. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2352. *data++);
  2353. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2354. QLCNIC_TA_WRITE_ENABLE);
  2355. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2356. QLCNIC_TA_WRITE_START);
  2357. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2358. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2359. QLCNIC_MS_CTRL);
  2360. if ((temp & TA_CTL_BUSY) == 0)
  2361. break;
  2362. }
  2363. /* Status check failure */
  2364. if (j >= MAX_CTL_CHECK) {
  2365. printk_ratelimited(KERN_WARNING
  2366. "MS memory write failed\n");
  2367. mutex_unlock(&adapter->ahw->mem_lock);
  2368. return -EIO;
  2369. }
  2370. }
  2371. mutex_unlock(&adapter->ahw->mem_lock);
  2372. return ret;
  2373. }
  2374. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2375. u8 *p_data, int count)
  2376. {
  2377. int i, ret;
  2378. u32 word, addr = flash_addr;
  2379. ulong indirect_addr;
  2380. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2381. return -EIO;
  2382. if (addr & 0x3) {
  2383. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2384. qlcnic_83xx_unlock_flash(adapter);
  2385. return -EIO;
  2386. }
  2387. for (i = 0; i < count; i++) {
  2388. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2389. QLC_83XX_FLASH_DIRECT_WINDOW,
  2390. (addr))) {
  2391. qlcnic_83xx_unlock_flash(adapter);
  2392. return -EIO;
  2393. }
  2394. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2395. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2396. indirect_addr);
  2397. if (ret == -EIO)
  2398. return -EIO;
  2399. word = ret;
  2400. *(u32 *)p_data = word;
  2401. p_data = p_data + 4;
  2402. addr = addr + 4;
  2403. }
  2404. qlcnic_83xx_unlock_flash(adapter);
  2405. return 0;
  2406. }
  2407. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2408. {
  2409. u8 pci_func;
  2410. int err;
  2411. u32 config = 0, state;
  2412. struct qlcnic_cmd_args cmd;
  2413. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2414. if (qlcnic_sriov_vf_check(adapter))
  2415. pci_func = adapter->portnum;
  2416. else
  2417. pci_func = ahw->pci_func;
  2418. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2419. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2420. dev_info(&adapter->pdev->dev, "link state down\n");
  2421. return config;
  2422. }
  2423. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2424. err = qlcnic_issue_cmd(adapter, &cmd);
  2425. if (err) {
  2426. dev_info(&adapter->pdev->dev,
  2427. "Get Link Status Command failed: 0x%x\n", err);
  2428. goto out;
  2429. } else {
  2430. config = cmd.rsp.arg[1];
  2431. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2432. case QLC_83XX_10M_LINK:
  2433. ahw->link_speed = SPEED_10;
  2434. break;
  2435. case QLC_83XX_100M_LINK:
  2436. ahw->link_speed = SPEED_100;
  2437. break;
  2438. case QLC_83XX_1G_LINK:
  2439. ahw->link_speed = SPEED_1000;
  2440. break;
  2441. case QLC_83XX_10G_LINK:
  2442. ahw->link_speed = SPEED_10000;
  2443. break;
  2444. default:
  2445. ahw->link_speed = 0;
  2446. break;
  2447. }
  2448. config = cmd.rsp.arg[3];
  2449. if (QLC_83XX_SFP_PRESENT(config)) {
  2450. switch (ahw->module_type) {
  2451. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2452. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2453. case LINKEVENT_MODULE_OPTICAL_LRM:
  2454. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2455. ahw->supported_type = PORT_FIBRE;
  2456. break;
  2457. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2458. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2459. case LINKEVENT_MODULE_TWINAX:
  2460. ahw->supported_type = PORT_TP;
  2461. break;
  2462. default:
  2463. ahw->supported_type = PORT_OTHER;
  2464. }
  2465. }
  2466. if (config & 1)
  2467. err = 1;
  2468. }
  2469. out:
  2470. qlcnic_free_mbx_args(&cmd);
  2471. return config;
  2472. }
  2473. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2474. struct ethtool_cmd *ecmd)
  2475. {
  2476. u32 config = 0;
  2477. int status = 0;
  2478. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2479. /* Get port configuration info */
  2480. status = qlcnic_83xx_get_port_info(adapter);
  2481. /* Get Link Status related info */
  2482. config = qlcnic_83xx_test_link(adapter);
  2483. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2484. /* hard code until there is a way to get it from flash */
  2485. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2486. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2487. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2488. ecmd->duplex = ahw->link_duplex;
  2489. ecmd->autoneg = ahw->link_autoneg;
  2490. } else {
  2491. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2492. ecmd->duplex = DUPLEX_UNKNOWN;
  2493. ecmd->autoneg = AUTONEG_DISABLE;
  2494. }
  2495. if (ahw->port_type == QLCNIC_XGBE) {
  2496. ecmd->supported = SUPPORTED_1000baseT_Full;
  2497. ecmd->advertising = ADVERTISED_1000baseT_Full;
  2498. } else {
  2499. ecmd->supported = (SUPPORTED_10baseT_Half |
  2500. SUPPORTED_10baseT_Full |
  2501. SUPPORTED_100baseT_Half |
  2502. SUPPORTED_100baseT_Full |
  2503. SUPPORTED_1000baseT_Half |
  2504. SUPPORTED_1000baseT_Full);
  2505. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2506. ADVERTISED_100baseT_Full |
  2507. ADVERTISED_1000baseT_Half |
  2508. ADVERTISED_1000baseT_Full);
  2509. }
  2510. switch (ahw->supported_type) {
  2511. case PORT_FIBRE:
  2512. ecmd->supported |= SUPPORTED_FIBRE;
  2513. ecmd->advertising |= ADVERTISED_FIBRE;
  2514. ecmd->port = PORT_FIBRE;
  2515. ecmd->transceiver = XCVR_EXTERNAL;
  2516. break;
  2517. case PORT_TP:
  2518. ecmd->supported |= SUPPORTED_TP;
  2519. ecmd->advertising |= ADVERTISED_TP;
  2520. ecmd->port = PORT_TP;
  2521. ecmd->transceiver = XCVR_INTERNAL;
  2522. break;
  2523. default:
  2524. ecmd->supported |= SUPPORTED_FIBRE;
  2525. ecmd->advertising |= ADVERTISED_FIBRE;
  2526. ecmd->port = PORT_OTHER;
  2527. ecmd->transceiver = XCVR_EXTERNAL;
  2528. break;
  2529. }
  2530. ecmd->phy_address = ahw->physical_port;
  2531. return status;
  2532. }
  2533. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2534. struct ethtool_cmd *ecmd)
  2535. {
  2536. int status = 0;
  2537. u32 config = adapter->ahw->port_config;
  2538. if (ecmd->autoneg)
  2539. adapter->ahw->port_config |= BIT_15;
  2540. switch (ethtool_cmd_speed(ecmd)) {
  2541. case SPEED_10:
  2542. adapter->ahw->port_config |= BIT_8;
  2543. break;
  2544. case SPEED_100:
  2545. adapter->ahw->port_config |= BIT_9;
  2546. break;
  2547. case SPEED_1000:
  2548. adapter->ahw->port_config |= BIT_10;
  2549. break;
  2550. case SPEED_10000:
  2551. adapter->ahw->port_config |= BIT_11;
  2552. break;
  2553. default:
  2554. return -EINVAL;
  2555. }
  2556. status = qlcnic_83xx_set_port_config(adapter);
  2557. if (status) {
  2558. dev_info(&adapter->pdev->dev,
  2559. "Faild to Set Link Speed and autoneg.\n");
  2560. adapter->ahw->port_config = config;
  2561. }
  2562. return status;
  2563. }
  2564. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2565. u64 *data, int index)
  2566. {
  2567. u32 low, hi;
  2568. u64 val;
  2569. low = cmd->rsp.arg[index];
  2570. hi = cmd->rsp.arg[index + 1];
  2571. val = (((u64) low) | (((u64) hi) << 32));
  2572. *data++ = val;
  2573. return data;
  2574. }
  2575. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2576. struct qlcnic_cmd_args *cmd, u64 *data,
  2577. int type, int *ret)
  2578. {
  2579. int err, k, total_regs;
  2580. *ret = 0;
  2581. err = qlcnic_issue_cmd(adapter, cmd);
  2582. if (err != QLCNIC_RCODE_SUCCESS) {
  2583. dev_info(&adapter->pdev->dev,
  2584. "Error in get statistics mailbox command\n");
  2585. *ret = -EIO;
  2586. return data;
  2587. }
  2588. total_regs = cmd->rsp.num;
  2589. switch (type) {
  2590. case QLC_83XX_STAT_MAC:
  2591. /* fill in MAC tx counters */
  2592. for (k = 2; k < 28; k += 2)
  2593. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2594. /* skip 24 bytes of reserved area */
  2595. /* fill in MAC rx counters */
  2596. for (k += 6; k < 60; k += 2)
  2597. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2598. /* skip 24 bytes of reserved area */
  2599. /* fill in MAC rx frame stats */
  2600. for (k += 6; k < 80; k += 2)
  2601. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2602. /* fill in eSwitch stats */
  2603. for (; k < total_regs; k += 2)
  2604. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2605. break;
  2606. case QLC_83XX_STAT_RX:
  2607. for (k = 2; k < 8; k += 2)
  2608. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2609. /* skip 8 bytes of reserved data */
  2610. for (k += 2; k < 24; k += 2)
  2611. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2612. /* skip 8 bytes containing RE1FBQ error data */
  2613. for (k += 2; k < total_regs; k += 2)
  2614. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2615. break;
  2616. case QLC_83XX_STAT_TX:
  2617. for (k = 2; k < 10; k += 2)
  2618. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2619. /* skip 8 bytes of reserved data */
  2620. for (k += 2; k < total_regs; k += 2)
  2621. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2622. break;
  2623. default:
  2624. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2625. *ret = -EIO;
  2626. }
  2627. return data;
  2628. }
  2629. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2630. {
  2631. struct qlcnic_cmd_args cmd;
  2632. struct net_device *netdev = adapter->netdev;
  2633. int ret = 0;
  2634. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2635. /* Get Tx stats */
  2636. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2637. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2638. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2639. QLC_83XX_STAT_TX, &ret);
  2640. if (ret) {
  2641. netdev_err(netdev, "Error getting Tx stats\n");
  2642. goto out;
  2643. }
  2644. /* Get MAC stats */
  2645. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2646. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2647. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2648. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2649. QLC_83XX_STAT_MAC, &ret);
  2650. if (ret) {
  2651. netdev_err(netdev, "Error getting MAC stats\n");
  2652. goto out;
  2653. }
  2654. /* Get Rx stats */
  2655. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2656. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2657. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2658. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2659. QLC_83XX_STAT_RX, &ret);
  2660. if (ret)
  2661. netdev_err(netdev, "Error getting Rx stats\n");
  2662. out:
  2663. qlcnic_free_mbx_args(&cmd);
  2664. }
  2665. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2666. {
  2667. u32 major, minor, sub;
  2668. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2669. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2670. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2671. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2672. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2673. __func__);
  2674. return 1;
  2675. }
  2676. return 0;
  2677. }
  2678. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2679. {
  2680. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2681. sizeof(adapter->ahw->ext_reg_tbl)) +
  2682. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2683. sizeof(adapter->ahw->reg_tbl));
  2684. }
  2685. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2686. {
  2687. int i, j = 0;
  2688. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2689. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2690. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2691. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2692. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2693. return i;
  2694. }
  2695. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2696. {
  2697. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2698. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2699. struct qlcnic_cmd_args cmd;
  2700. u32 data;
  2701. u16 intrpt_id, id;
  2702. u8 val;
  2703. int ret, max_sds_rings = adapter->max_sds_rings;
  2704. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  2705. return -EIO;
  2706. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2707. max_sds_rings);
  2708. if (ret)
  2709. goto fail_diag_irq;
  2710. ahw->diag_cnt = 0;
  2711. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2712. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2713. intrpt_id = ahw->intr_tbl[0].id;
  2714. else
  2715. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2716. cmd.req.arg[1] = 1;
  2717. cmd.req.arg[2] = intrpt_id;
  2718. cmd.req.arg[3] = BIT_0;
  2719. ret = qlcnic_issue_cmd(adapter, &cmd);
  2720. data = cmd.rsp.arg[2];
  2721. id = LSW(data);
  2722. val = LSB(MSW(data));
  2723. if (id != intrpt_id)
  2724. dev_info(&adapter->pdev->dev,
  2725. "Interrupt generated: 0x%x, requested:0x%x\n",
  2726. id, intrpt_id);
  2727. if (val)
  2728. dev_err(&adapter->pdev->dev,
  2729. "Interrupt test error: 0x%x\n", val);
  2730. if (ret)
  2731. goto done;
  2732. msleep(20);
  2733. ret = !ahw->diag_cnt;
  2734. done:
  2735. qlcnic_free_mbx_args(&cmd);
  2736. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2737. fail_diag_irq:
  2738. adapter->max_sds_rings = max_sds_rings;
  2739. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  2740. return ret;
  2741. }
  2742. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2743. struct ethtool_pauseparam *pause)
  2744. {
  2745. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2746. int status = 0;
  2747. u32 config;
  2748. status = qlcnic_83xx_get_port_config(adapter);
  2749. if (status) {
  2750. dev_err(&adapter->pdev->dev,
  2751. "%s: Get Pause Config failed\n", __func__);
  2752. return;
  2753. }
  2754. config = ahw->port_config;
  2755. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2756. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2757. pause->tx_pause = 1;
  2758. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2759. pause->rx_pause = 1;
  2760. }
  2761. if (QLC_83XX_AUTONEG(config))
  2762. pause->autoneg = 1;
  2763. }
  2764. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2765. struct ethtool_pauseparam *pause)
  2766. {
  2767. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2768. int status = 0;
  2769. u32 config;
  2770. status = qlcnic_83xx_get_port_config(adapter);
  2771. if (status) {
  2772. dev_err(&adapter->pdev->dev,
  2773. "%s: Get Pause Config failed.\n", __func__);
  2774. return status;
  2775. }
  2776. config = ahw->port_config;
  2777. if (ahw->port_type == QLCNIC_GBE) {
  2778. if (pause->autoneg)
  2779. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2780. if (!pause->autoneg)
  2781. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2782. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2783. return -EOPNOTSUPP;
  2784. }
  2785. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2786. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2787. if (pause->rx_pause && pause->tx_pause) {
  2788. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2789. } else if (pause->rx_pause && !pause->tx_pause) {
  2790. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2791. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2792. } else if (pause->tx_pause && !pause->rx_pause) {
  2793. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2794. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2795. } else if (!pause->rx_pause && !pause->tx_pause) {
  2796. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2797. }
  2798. status = qlcnic_83xx_set_port_config(adapter);
  2799. if (status) {
  2800. dev_err(&adapter->pdev->dev,
  2801. "%s: Set Pause Config failed.\n", __func__);
  2802. ahw->port_config = config;
  2803. }
  2804. return status;
  2805. }
  2806. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2807. {
  2808. int ret;
  2809. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2810. QLC_83XX_FLASH_OEM_READ_SIG);
  2811. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2812. QLC_83XX_FLASH_READ_CTRL);
  2813. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2814. if (ret)
  2815. return -EIO;
  2816. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2817. return ret & 0xFF;
  2818. }
  2819. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2820. {
  2821. int status;
  2822. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2823. if (status == -EIO) {
  2824. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2825. __func__);
  2826. return 1;
  2827. }
  2828. return 0;
  2829. }