time.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. *
  18. * Setting up the clock on the MIPS boards.
  19. */
  20. #include <linux/types.h>
  21. #include <linux/init.h>
  22. #include <linux/kernel_stat.h>
  23. #include <linux/sched.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/time.h>
  27. #include <linux/timex.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <asm/mipsregs.h>
  30. #include <asm/mipsmtregs.h>
  31. #include <asm/hardirq.h>
  32. #include <asm/i8253.h>
  33. #include <asm/irq.h>
  34. #include <asm/div64.h>
  35. #include <asm/cpu.h>
  36. #include <asm/time.h>
  37. #include <asm/mc146818-time.h>
  38. #include <asm/msc01_ic.h>
  39. #include <asm/mips-boards/generic.h>
  40. #include <asm/mips-boards/prom.h>
  41. #ifdef CONFIG_MIPS_MALTA
  42. #include <asm/mips-boards/maltaint.h>
  43. #endif
  44. unsigned long cpu_khz;
  45. static int mips_cpu_timer_irq;
  46. static int mips_cpu_perf_irq;
  47. extern int cp0_perfcount_irq;
  48. static void mips_timer_dispatch(void)
  49. {
  50. do_IRQ(mips_cpu_timer_irq);
  51. }
  52. static void mips_perf_dispatch(void)
  53. {
  54. do_IRQ(mips_cpu_perf_irq);
  55. }
  56. /*
  57. * Estimate CPU frequency. Sets mips_hpt_frequency as a side-effect
  58. */
  59. static unsigned int __init estimate_cpu_frequency(void)
  60. {
  61. unsigned int prid = read_c0_prid() & 0xffff00;
  62. unsigned int count;
  63. #ifdef CONFIG_MIPS_SIM
  64. /*
  65. * The SEAD board doesn't have a real time clock, so we can't
  66. * really calculate the timer frequency
  67. * For now we hardwire the SEAD board frequency to 12MHz.
  68. */
  69. if ((prid == (PRID_COMP_MIPS | PRID_IMP_20KC)) ||
  70. (prid == (PRID_COMP_MIPS | PRID_IMP_25KF)))
  71. count = 12000000;
  72. else
  73. count = 6000000;
  74. #endif
  75. #ifdef CONFIG_MIPS_MALTA
  76. unsigned long flags;
  77. unsigned int start;
  78. local_irq_save(flags);
  79. /* Start counter exactly on falling edge of update flag */
  80. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  81. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  82. /* Start r4k counter. */
  83. start = read_c0_count();
  84. /* Read counter exactly on falling edge of update flag */
  85. while (CMOS_READ(RTC_REG_A) & RTC_UIP);
  86. while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
  87. count = read_c0_count() - start;
  88. /* restore interrupts */
  89. local_irq_restore(flags);
  90. #endif
  91. mips_hpt_frequency = count;
  92. if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
  93. (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
  94. count *= 2;
  95. count += 5000; /* round */
  96. count -= count%10000;
  97. return count;
  98. }
  99. unsigned long read_persistent_clock(void)
  100. {
  101. return mc146818_get_cmos_time();
  102. }
  103. static void __init plat_perf_setup(void)
  104. {
  105. #ifdef MSC01E_INT_BASE
  106. if (cpu_has_veic) {
  107. set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);
  108. mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
  109. } else
  110. #endif
  111. if (cp0_perfcount_irq >= 0) {
  112. if (cpu_has_vint)
  113. set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);
  114. mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
  115. #ifdef CONFIG_SMP
  116. set_irq_handler(mips_cpu_perf_irq, handle_percpu_irq);
  117. #endif
  118. }
  119. }
  120. unsigned int __cpuinit get_c0_compare_int(void)
  121. {
  122. #ifdef MSC01E_INT_BASE
  123. if (cpu_has_veic) {
  124. set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);
  125. mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
  126. } else
  127. #endif
  128. {
  129. if (cpu_has_vint)
  130. set_vi_handler(cp0_compare_irq, mips_timer_dispatch);
  131. mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
  132. }
  133. return mips_cpu_timer_irq;
  134. }
  135. void __init plat_time_init(void)
  136. {
  137. unsigned int est_freq;
  138. /* Set Data mode - binary. */
  139. CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);
  140. est_freq = estimate_cpu_frequency();
  141. printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
  142. (est_freq%1000000)*100/1000000);
  143. cpu_khz = est_freq / 1000;
  144. mips_scroll_message();
  145. #ifdef CONFIG_I8253 /* Only Malta has a PIT */
  146. setup_pit_timer();
  147. #endif
  148. plat_perf_setup();
  149. }