entry_64.S 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Adapted for Power Macintosh by Paul Mackerras.
  7. * Low-level exception handlers and MMU support
  8. * rewritten by Paul Mackerras.
  9. * Copyright (C) 1996 Paul Mackerras.
  10. * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains the system call entry code, context switch
  13. * code, and exception/interrupt return code for PowerPC.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. */
  20. #include <linux/errno.h>
  21. #include <asm/unistd.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/thread_info.h>
  26. #include <asm/ppc_asm.h>
  27. #include <asm/asm-offsets.h>
  28. #include <asm/cputable.h>
  29. #include <asm/firmware.h>
  30. #include <asm/bug.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/irqflags.h>
  33. #include <asm/ftrace.h>
  34. #include <asm/hw_irq.h>
  35. /*
  36. * System calls.
  37. */
  38. .section ".toc","aw"
  39. .SYS_CALL_TABLE:
  40. .tc .sys_call_table[TC],.sys_call_table
  41. /* This value is used to mark exception frames on the stack. */
  42. exception_marker:
  43. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  44. .section ".text"
  45. .align 7
  46. #undef SHOW_SYSCALLS
  47. .globl system_call_common
  48. system_call_common:
  49. andi. r10,r12,MSR_PR
  50. mr r10,r1
  51. addi r1,r1,-INT_FRAME_SIZE
  52. beq- 1f
  53. ld r1,PACAKSAVE(r13)
  54. 1: std r10,0(r1)
  55. std r11,_NIP(r1)
  56. std r12,_MSR(r1)
  57. std r0,GPR0(r1)
  58. std r10,GPR1(r1)
  59. ACCOUNT_CPU_USER_ENTRY(r10, r11)
  60. std r2,GPR2(r1)
  61. std r3,GPR3(r1)
  62. mfcr r2
  63. std r4,GPR4(r1)
  64. std r5,GPR5(r1)
  65. std r6,GPR6(r1)
  66. std r7,GPR7(r1)
  67. std r8,GPR8(r1)
  68. li r11,0
  69. std r11,GPR9(r1)
  70. std r11,GPR10(r1)
  71. std r11,GPR11(r1)
  72. std r11,GPR12(r1)
  73. std r11,_XER(r1)
  74. std r11,_CTR(r1)
  75. std r9,GPR13(r1)
  76. mflr r10
  77. /*
  78. * This clears CR0.SO (bit 28), which is the error indication on
  79. * return from this system call.
  80. */
  81. rldimi r2,r11,28,(63-28)
  82. li r11,0xc01
  83. std r10,_LINK(r1)
  84. std r11,_TRAP(r1)
  85. std r3,ORIG_GPR3(r1)
  86. std r2,_CCR(r1)
  87. ld r2,PACATOC(r13)
  88. addi r9,r1,STACK_FRAME_OVERHEAD
  89. ld r11,exception_marker@toc(r2)
  90. std r11,-16(r9) /* "regshere" marker */
  91. #if defined(CONFIG_VIRT_CPU_ACCOUNTING) && defined(CONFIG_PPC_SPLPAR)
  92. BEGIN_FW_FTR_SECTION
  93. beq 33f
  94. /* if from user, see if there are any DTL entries to process */
  95. ld r10,PACALPPACAPTR(r13) /* get ptr to VPA */
  96. ld r11,PACA_DTL_RIDX(r13) /* get log read index */
  97. ld r10,LPPACA_DTLIDX(r10) /* get log write index */
  98. cmpd cr1,r11,r10
  99. beq+ cr1,33f
  100. bl .accumulate_stolen_time
  101. REST_GPR(0,r1)
  102. REST_4GPRS(3,r1)
  103. REST_2GPRS(7,r1)
  104. addi r9,r1,STACK_FRAME_OVERHEAD
  105. 33:
  106. END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
  107. #endif /* CONFIG_VIRT_CPU_ACCOUNTING && CONFIG_PPC_SPLPAR */
  108. /*
  109. * A syscall should always be called with interrupts enabled
  110. * so we just unconditionally hard-enable here. When some kind
  111. * of irq tracing is used, we additionally check that condition
  112. * is correct
  113. */
  114. #if defined(CONFIG_TRACE_IRQFLAGS) && defined(CONFIG_BUG)
  115. lbz r10,PACASOFTIRQEN(r13)
  116. xori r10,r10,1
  117. 1: tdnei r10,0
  118. EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
  119. #endif
  120. #ifdef CONFIG_PPC_BOOK3E
  121. wrteei 1
  122. #else
  123. ld r11,PACAKMSR(r13)
  124. ori r11,r11,MSR_EE
  125. mtmsrd r11,1
  126. #endif /* CONFIG_PPC_BOOK3E */
  127. /* We do need to set SOFTE in the stack frame or the return
  128. * from interrupt will be painful
  129. */
  130. li r10,1
  131. std r10,SOFTE(r1)
  132. #ifdef SHOW_SYSCALLS
  133. bl .do_show_syscall
  134. REST_GPR(0,r1)
  135. REST_4GPRS(3,r1)
  136. REST_2GPRS(7,r1)
  137. addi r9,r1,STACK_FRAME_OVERHEAD
  138. #endif
  139. CURRENT_THREAD_INFO(r11, r1)
  140. ld r10,TI_FLAGS(r11)
  141. andi. r11,r10,_TIF_SYSCALL_T_OR_A
  142. bne- syscall_dotrace
  143. .Lsyscall_dotrace_cont:
  144. cmpldi 0,r0,NR_syscalls
  145. bge- syscall_enosys
  146. system_call: /* label this so stack traces look sane */
  147. /*
  148. * Need to vector to 32 Bit or default sys_call_table here,
  149. * based on caller's run-mode / personality.
  150. */
  151. ld r11,.SYS_CALL_TABLE@toc(2)
  152. andi. r10,r10,_TIF_32BIT
  153. beq 15f
  154. addi r11,r11,8 /* use 32-bit syscall entries */
  155. clrldi r3,r3,32
  156. clrldi r4,r4,32
  157. clrldi r5,r5,32
  158. clrldi r6,r6,32
  159. clrldi r7,r7,32
  160. clrldi r8,r8,32
  161. 15:
  162. slwi r0,r0,4
  163. ldx r10,r11,r0 /* Fetch system call handler [ptr] */
  164. mtctr r10
  165. bctrl /* Call handler */
  166. syscall_exit:
  167. std r3,RESULT(r1)
  168. #ifdef SHOW_SYSCALLS
  169. bl .do_show_syscall_exit
  170. ld r3,RESULT(r1)
  171. #endif
  172. CURRENT_THREAD_INFO(r12, r1)
  173. ld r8,_MSR(r1)
  174. #ifdef CONFIG_PPC_BOOK3S
  175. /* No MSR:RI on BookE */
  176. andi. r10,r8,MSR_RI
  177. beq- unrecov_restore
  178. #endif
  179. /*
  180. * Disable interrupts so current_thread_info()->flags can't change,
  181. * and so that we don't get interrupted after loading SRR0/1.
  182. */
  183. #ifdef CONFIG_PPC_BOOK3E
  184. wrteei 0
  185. #else
  186. ld r10,PACAKMSR(r13)
  187. /*
  188. * For performance reasons we clear RI the same time that we
  189. * clear EE. We only need to clear RI just before we restore r13
  190. * below, but batching it with EE saves us one expensive mtmsrd call.
  191. * We have to be careful to restore RI if we branch anywhere from
  192. * here (eg syscall_exit_work).
  193. */
  194. li r9,MSR_RI
  195. andc r11,r10,r9
  196. mtmsrd r11,1
  197. #endif /* CONFIG_PPC_BOOK3E */
  198. ld r9,TI_FLAGS(r12)
  199. li r11,-_LAST_ERRNO
  200. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
  201. bne- syscall_exit_work
  202. cmpld r3,r11
  203. ld r5,_CCR(r1)
  204. bge- syscall_error
  205. .Lsyscall_error_cont:
  206. ld r7,_NIP(r1)
  207. BEGIN_FTR_SECTION
  208. stdcx. r0,0,r1 /* to clear the reservation */
  209. END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
  210. andi. r6,r8,MSR_PR
  211. ld r4,_LINK(r1)
  212. beq- 1f
  213. ACCOUNT_CPU_USER_EXIT(r11, r12)
  214. ld r13,GPR13(r1) /* only restore r13 if returning to usermode */
  215. 1: ld r2,GPR2(r1)
  216. ld r1,GPR1(r1)
  217. mtlr r4
  218. mtcr r5
  219. mtspr SPRN_SRR0,r7
  220. mtspr SPRN_SRR1,r8
  221. RFI
  222. b . /* prevent speculative execution */
  223. syscall_error:
  224. oris r5,r5,0x1000 /* Set SO bit in CR */
  225. neg r3,r3
  226. std r5,_CCR(r1)
  227. b .Lsyscall_error_cont
  228. /* Traced system call support */
  229. syscall_dotrace:
  230. bl .save_nvgprs
  231. addi r3,r1,STACK_FRAME_OVERHEAD
  232. bl .do_syscall_trace_enter
  233. /*
  234. * Restore argument registers possibly just changed.
  235. * We use the return value of do_syscall_trace_enter
  236. * for the call number to look up in the table (r0).
  237. */
  238. mr r0,r3
  239. ld r3,GPR3(r1)
  240. ld r4,GPR4(r1)
  241. ld r5,GPR5(r1)
  242. ld r6,GPR6(r1)
  243. ld r7,GPR7(r1)
  244. ld r8,GPR8(r1)
  245. addi r9,r1,STACK_FRAME_OVERHEAD
  246. CURRENT_THREAD_INFO(r10, r1)
  247. ld r10,TI_FLAGS(r10)
  248. b .Lsyscall_dotrace_cont
  249. syscall_enosys:
  250. li r3,-ENOSYS
  251. b syscall_exit
  252. syscall_exit_work:
  253. #ifdef CONFIG_PPC_BOOK3S
  254. mtmsrd r10,1 /* Restore RI */
  255. #endif
  256. /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr.
  257. If TIF_NOERROR is set, just save r3 as it is. */
  258. andi. r0,r9,_TIF_RESTOREALL
  259. beq+ 0f
  260. REST_NVGPRS(r1)
  261. b 2f
  262. 0: cmpld r3,r11 /* r10 is -LAST_ERRNO */
  263. blt+ 1f
  264. andi. r0,r9,_TIF_NOERROR
  265. bne- 1f
  266. ld r5,_CCR(r1)
  267. neg r3,r3
  268. oris r5,r5,0x1000 /* Set SO bit in CR */
  269. std r5,_CCR(r1)
  270. 1: std r3,GPR3(r1)
  271. 2: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
  272. beq 4f
  273. /* Clear per-syscall TIF flags if any are set. */
  274. li r11,_TIF_PERSYSCALL_MASK
  275. addi r12,r12,TI_FLAGS
  276. 3: ldarx r10,0,r12
  277. andc r10,r10,r11
  278. stdcx. r10,0,r12
  279. bne- 3b
  280. subi r12,r12,TI_FLAGS
  281. 4: /* Anything else left to do? */
  282. andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
  283. beq .ret_from_except_lite
  284. /* Re-enable interrupts */
  285. #ifdef CONFIG_PPC_BOOK3E
  286. wrteei 1
  287. #else
  288. ld r10,PACAKMSR(r13)
  289. ori r10,r10,MSR_EE
  290. mtmsrd r10,1
  291. #endif /* CONFIG_PPC_BOOK3E */
  292. bl .save_nvgprs
  293. addi r3,r1,STACK_FRAME_OVERHEAD
  294. bl .do_syscall_trace_leave
  295. b .ret_from_except
  296. /* Save non-volatile GPRs, if not already saved. */
  297. _GLOBAL(save_nvgprs)
  298. ld r11,_TRAP(r1)
  299. andi. r0,r11,1
  300. beqlr-
  301. SAVE_NVGPRS(r1)
  302. clrrdi r0,r11,1
  303. std r0,_TRAP(r1)
  304. blr
  305. /*
  306. * The sigsuspend and rt_sigsuspend system calls can call do_signal
  307. * and thus put the process into the stopped state where we might
  308. * want to examine its user state with ptrace. Therefore we need
  309. * to save all the nonvolatile registers (r14 - r31) before calling
  310. * the C code. Similarly, fork, vfork and clone need the full
  311. * register state on the stack so that it can be copied to the child.
  312. */
  313. _GLOBAL(ppc_fork)
  314. bl .save_nvgprs
  315. bl .sys_fork
  316. b syscall_exit
  317. _GLOBAL(ppc_vfork)
  318. bl .save_nvgprs
  319. bl .sys_vfork
  320. b syscall_exit
  321. _GLOBAL(ppc_clone)
  322. bl .save_nvgprs
  323. bl .sys_clone
  324. b syscall_exit
  325. _GLOBAL(ppc32_swapcontext)
  326. bl .save_nvgprs
  327. bl .compat_sys_swapcontext
  328. b syscall_exit
  329. _GLOBAL(ppc64_swapcontext)
  330. bl .save_nvgprs
  331. bl .sys_swapcontext
  332. b syscall_exit
  333. _GLOBAL(ret_from_fork)
  334. bl .schedule_tail
  335. REST_NVGPRS(r1)
  336. li r3,0
  337. b syscall_exit
  338. _GLOBAL(ret_from_kernel_thread)
  339. bl .schedule_tail
  340. REST_NVGPRS(r1)
  341. REST_GPR(2,r1)
  342. mtlr r14
  343. mr r3,r15
  344. blrl
  345. li r3,0
  346. b syscall_exit
  347. .section ".toc","aw"
  348. DSCR_DEFAULT:
  349. .tc dscr_default[TC],dscr_default
  350. .section ".text"
  351. /*
  352. * This routine switches between two different tasks. The process
  353. * state of one is saved on its kernel stack. Then the state
  354. * of the other is restored from its kernel stack. The memory
  355. * management hardware is updated to the second process's state.
  356. * Finally, we can return to the second process, via ret_from_except.
  357. * On entry, r3 points to the THREAD for the current task, r4
  358. * points to the THREAD for the new task.
  359. *
  360. * Note: there are two ways to get to the "going out" portion
  361. * of this code; either by coming in via the entry (_switch)
  362. * or via "fork" which must set up an environment equivalent
  363. * to the "_switch" path. If you change this you'll have to change
  364. * the fork code also.
  365. *
  366. * The code which creates the new task context is in 'copy_thread'
  367. * in arch/powerpc/kernel/process.c
  368. */
  369. .align 7
  370. _GLOBAL(_switch)
  371. mflr r0
  372. std r0,16(r1)
  373. stdu r1,-SWITCH_FRAME_SIZE(r1)
  374. /* r3-r13 are caller saved -- Cort */
  375. SAVE_8GPRS(14, r1)
  376. SAVE_10GPRS(22, r1)
  377. mflr r20 /* Return to switch caller */
  378. mfmsr r22
  379. li r0, MSR_FP
  380. #ifdef CONFIG_VSX
  381. BEGIN_FTR_SECTION
  382. oris r0,r0,MSR_VSX@h /* Disable VSX */
  383. END_FTR_SECTION_IFSET(CPU_FTR_VSX)
  384. #endif /* CONFIG_VSX */
  385. #ifdef CONFIG_ALTIVEC
  386. BEGIN_FTR_SECTION
  387. oris r0,r0,MSR_VEC@h /* Disable altivec */
  388. mfspr r24,SPRN_VRSAVE /* save vrsave register value */
  389. std r24,THREAD_VRSAVE(r3)
  390. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  391. #endif /* CONFIG_ALTIVEC */
  392. #ifdef CONFIG_PPC64
  393. BEGIN_FTR_SECTION
  394. mfspr r25,SPRN_DSCR
  395. std r25,THREAD_DSCR(r3)
  396. END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
  397. #endif
  398. and. r0,r0,r22
  399. beq+ 1f
  400. andc r22,r22,r0
  401. MTMSRD(r22)
  402. isync
  403. 1: std r20,_NIP(r1)
  404. mfcr r23
  405. std r23,_CCR(r1)
  406. std r1,KSP(r3) /* Set old stack pointer */
  407. #ifdef CONFIG_SMP
  408. /* We need a sync somewhere here to make sure that if the
  409. * previous task gets rescheduled on another CPU, it sees all
  410. * stores it has performed on this one.
  411. */
  412. sync
  413. #endif /* CONFIG_SMP */
  414. /*
  415. * If we optimise away the clear of the reservation in system
  416. * calls because we know the CPU tracks the address of the
  417. * reservation, then we need to clear it here to cover the
  418. * case that the kernel context switch path has no larx
  419. * instructions.
  420. */
  421. BEGIN_FTR_SECTION
  422. ldarx r6,0,r1
  423. END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS)
  424. addi r6,r4,-THREAD /* Convert THREAD to 'current' */
  425. std r6,PACACURRENT(r13) /* Set new 'current' */
  426. ld r8,KSP(r4) /* new stack pointer */
  427. #ifdef CONFIG_PPC_BOOK3S
  428. BEGIN_FTR_SECTION
  429. BEGIN_FTR_SECTION_NESTED(95)
  430. clrrdi r6,r8,28 /* get its ESID */
  431. clrrdi r9,r1,28 /* get current sp ESID */
  432. FTR_SECTION_ELSE_NESTED(95)
  433. clrrdi r6,r8,40 /* get its 1T ESID */
  434. clrrdi r9,r1,40 /* get current sp 1T ESID */
  435. ALT_MMU_FTR_SECTION_END_NESTED_IFCLR(MMU_FTR_1T_SEGMENT, 95)
  436. FTR_SECTION_ELSE
  437. b 2f
  438. ALT_MMU_FTR_SECTION_END_IFSET(MMU_FTR_SLB)
  439. clrldi. r0,r6,2 /* is new ESID c00000000? */
  440. cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */
  441. cror eq,4*cr1+eq,eq
  442. beq 2f /* if yes, don't slbie it */
  443. /* Bolt in the new stack SLB entry */
  444. ld r7,KSP_VSID(r4) /* Get new stack's VSID */
  445. oris r0,r6,(SLB_ESID_V)@h
  446. ori r0,r0,(SLB_NUM_BOLTED-1)@l
  447. BEGIN_FTR_SECTION
  448. li r9,MMU_SEGSIZE_1T /* insert B field */
  449. oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h
  450. rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0
  451. END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
  452. /* Update the last bolted SLB. No write barriers are needed
  453. * here, provided we only update the current CPU's SLB shadow
  454. * buffer.
  455. */
  456. ld r9,PACA_SLBSHADOWPTR(r13)
  457. li r12,0
  458. std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */
  459. std r7,SLBSHADOW_STACKVSID(r9) /* Save VSID */
  460. std r0,SLBSHADOW_STACKESID(r9) /* Save ESID */
  461. /* No need to check for MMU_FTR_NO_SLBIE_B here, since when
  462. * we have 1TB segments, the only CPUs known to have the errata
  463. * only support less than 1TB of system memory and we'll never
  464. * actually hit this code path.
  465. */
  466. slbie r6
  467. slbie r6 /* Workaround POWER5 < DD2.1 issue */
  468. slbmte r7,r0
  469. isync
  470. 2:
  471. #endif /* !CONFIG_PPC_BOOK3S */
  472. CURRENT_THREAD_INFO(r7, r8) /* base of new stack */
  473. /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE
  474. because we don't need to leave the 288-byte ABI gap at the
  475. top of the kernel stack. */
  476. addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE
  477. mr r1,r8 /* start using new stack pointer */
  478. std r7,PACAKSAVE(r13)
  479. #ifdef CONFIG_ALTIVEC
  480. BEGIN_FTR_SECTION
  481. ld r0,THREAD_VRSAVE(r4)
  482. mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
  483. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  484. #endif /* CONFIG_ALTIVEC */
  485. #ifdef CONFIG_PPC64
  486. BEGIN_FTR_SECTION
  487. lwz r6,THREAD_DSCR_INHERIT(r4)
  488. ld r7,DSCR_DEFAULT@toc(2)
  489. ld r0,THREAD_DSCR(r4)
  490. cmpwi r6,0
  491. bne 1f
  492. ld r0,0(r7)
  493. 1: cmpd r0,r25
  494. beq 2f
  495. mtspr SPRN_DSCR,r0
  496. 2:
  497. END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
  498. #endif
  499. ld r6,_CCR(r1)
  500. mtcrf 0xFF,r6
  501. /* r3-r13 are destroyed -- Cort */
  502. REST_8GPRS(14, r1)
  503. REST_10GPRS(22, r1)
  504. /* convert old thread to its task_struct for return value */
  505. addi r3,r3,-THREAD
  506. ld r7,_NIP(r1) /* Return to _switch caller in new task */
  507. mtlr r7
  508. addi r1,r1,SWITCH_FRAME_SIZE
  509. blr
  510. .align 7
  511. _GLOBAL(ret_from_except)
  512. ld r11,_TRAP(r1)
  513. andi. r0,r11,1
  514. bne .ret_from_except_lite
  515. REST_NVGPRS(r1)
  516. _GLOBAL(ret_from_except_lite)
  517. /*
  518. * Disable interrupts so that current_thread_info()->flags
  519. * can't change between when we test it and when we return
  520. * from the interrupt.
  521. */
  522. #ifdef CONFIG_PPC_BOOK3E
  523. wrteei 0
  524. #else
  525. ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
  526. mtmsrd r10,1 /* Update machine state */
  527. #endif /* CONFIG_PPC_BOOK3E */
  528. CURRENT_THREAD_INFO(r9, r1)
  529. ld r3,_MSR(r1)
  530. ld r4,TI_FLAGS(r9)
  531. andi. r3,r3,MSR_PR
  532. beq resume_kernel
  533. /* Check current_thread_info()->flags */
  534. andi. r0,r4,_TIF_USER_WORK_MASK
  535. beq restore
  536. andi. r0,r4,_TIF_NEED_RESCHED
  537. beq 1f
  538. bl .restore_interrupts
  539. bl .schedule
  540. b .ret_from_except_lite
  541. 1: bl .save_nvgprs
  542. bl .restore_interrupts
  543. addi r3,r1,STACK_FRAME_OVERHEAD
  544. bl .do_notify_resume
  545. b .ret_from_except
  546. resume_kernel:
  547. /* check current_thread_info, _TIF_EMULATE_STACK_STORE */
  548. CURRENT_THREAD_INFO(r9, r1)
  549. ld r8,TI_FLAGS(r9)
  550. andis. r8,r8,_TIF_EMULATE_STACK_STORE@h
  551. beq+ 1f
  552. addi r8,r1,INT_FRAME_SIZE /* Get the kprobed function entry */
  553. lwz r3,GPR1(r1)
  554. subi r3,r3,INT_FRAME_SIZE /* dst: Allocate a trampoline exception frame */
  555. mr r4,r1 /* src: current exception frame */
  556. mr r1,r3 /* Reroute the trampoline frame to r1 */
  557. /* Copy from the original to the trampoline. */
  558. li r5,INT_FRAME_SIZE/8 /* size: INT_FRAME_SIZE */
  559. li r6,0 /* start offset: 0 */
  560. mtctr r5
  561. 2: ldx r0,r6,r4
  562. stdx r0,r6,r3
  563. addi r6,r6,8
  564. bdnz 2b
  565. /* Do real store operation to complete stwu */
  566. lwz r5,GPR1(r1)
  567. std r8,0(r5)
  568. /* Clear _TIF_EMULATE_STACK_STORE flag */
  569. lis r11,_TIF_EMULATE_STACK_STORE@h
  570. addi r5,r9,TI_FLAGS
  571. ldarx r4,0,r5
  572. andc r4,r4,r11
  573. stdcx. r4,0,r5
  574. bne- 0b
  575. 1:
  576. #ifdef CONFIG_PREEMPT
  577. /* Check if we need to preempt */
  578. andi. r0,r4,_TIF_NEED_RESCHED
  579. beq+ restore
  580. /* Check that preempt_count() == 0 and interrupts are enabled */
  581. lwz r8,TI_PREEMPT(r9)
  582. cmpwi cr1,r8,0
  583. ld r0,SOFTE(r1)
  584. cmpdi r0,0
  585. crandc eq,cr1*4+eq,eq
  586. bne restore
  587. /*
  588. * Here we are preempting the current task. We want to make
  589. * sure we are soft-disabled first
  590. */
  591. SOFT_DISABLE_INTS(r3,r4)
  592. 1: bl .preempt_schedule_irq
  593. /* Re-test flags and eventually loop */
  594. CURRENT_THREAD_INFO(r9, r1)
  595. ld r4,TI_FLAGS(r9)
  596. andi. r0,r4,_TIF_NEED_RESCHED
  597. bne 1b
  598. #endif /* CONFIG_PREEMPT */
  599. .globl fast_exc_return_irq
  600. fast_exc_return_irq:
  601. restore:
  602. /*
  603. * This is the main kernel exit path. First we check if we
  604. * are about to re-enable interrupts
  605. */
  606. ld r5,SOFTE(r1)
  607. lbz r6,PACASOFTIRQEN(r13)
  608. cmpwi cr0,r5,0
  609. beq restore_irq_off
  610. /* We are enabling, were we already enabled ? Yes, just return */
  611. cmpwi cr0,r6,1
  612. beq cr0,do_restore
  613. /*
  614. * We are about to soft-enable interrupts (we are hard disabled
  615. * at this point). We check if there's anything that needs to
  616. * be replayed first.
  617. */
  618. lbz r0,PACAIRQHAPPENED(r13)
  619. cmpwi cr0,r0,0
  620. bne- restore_check_irq_replay
  621. /*
  622. * Get here when nothing happened while soft-disabled, just
  623. * soft-enable and move-on. We will hard-enable as a side
  624. * effect of rfi
  625. */
  626. restore_no_replay:
  627. TRACE_ENABLE_INTS
  628. li r0,1
  629. stb r0,PACASOFTIRQEN(r13);
  630. /*
  631. * Final return path. BookE is handled in a different file
  632. */
  633. do_restore:
  634. #ifdef CONFIG_PPC_BOOK3E
  635. b .exception_return_book3e
  636. #else
  637. /*
  638. * Clear the reservation. If we know the CPU tracks the address of
  639. * the reservation then we can potentially save some cycles and use
  640. * a larx. On POWER6 and POWER7 this is significantly faster.
  641. */
  642. BEGIN_FTR_SECTION
  643. stdcx. r0,0,r1 /* to clear the reservation */
  644. FTR_SECTION_ELSE
  645. ldarx r4,0,r1
  646. ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
  647. /*
  648. * Some code path such as load_up_fpu or altivec return directly
  649. * here. They run entirely hard disabled and do not alter the
  650. * interrupt state. They also don't use lwarx/stwcx. and thus
  651. * are known not to leave dangling reservations.
  652. */
  653. .globl fast_exception_return
  654. fast_exception_return:
  655. ld r3,_MSR(r1)
  656. ld r4,_CTR(r1)
  657. ld r0,_LINK(r1)
  658. mtctr r4
  659. mtlr r0
  660. ld r4,_XER(r1)
  661. mtspr SPRN_XER,r4
  662. REST_8GPRS(5, r1)
  663. andi. r0,r3,MSR_RI
  664. beq- unrecov_restore
  665. /*
  666. * Clear RI before restoring r13. If we are returning to
  667. * userspace and we take an exception after restoring r13,
  668. * we end up corrupting the userspace r13 value.
  669. */
  670. ld r4,PACAKMSR(r13) /* Get kernel MSR without EE */
  671. andc r4,r4,r0 /* r0 contains MSR_RI here */
  672. mtmsrd r4,1
  673. /*
  674. * r13 is our per cpu area, only restore it if we are returning to
  675. * userspace the value stored in the stack frame may belong to
  676. * another CPU.
  677. */
  678. andi. r0,r3,MSR_PR
  679. beq 1f
  680. ACCOUNT_CPU_USER_EXIT(r2, r4)
  681. REST_GPR(13, r1)
  682. 1:
  683. mtspr SPRN_SRR1,r3
  684. ld r2,_CCR(r1)
  685. mtcrf 0xFF,r2
  686. ld r2,_NIP(r1)
  687. mtspr SPRN_SRR0,r2
  688. ld r0,GPR0(r1)
  689. ld r2,GPR2(r1)
  690. ld r3,GPR3(r1)
  691. ld r4,GPR4(r1)
  692. ld r1,GPR1(r1)
  693. rfid
  694. b . /* prevent speculative execution */
  695. #endif /* CONFIG_PPC_BOOK3E */
  696. /*
  697. * We are returning to a context with interrupts soft disabled.
  698. *
  699. * However, we may also about to hard enable, so we need to
  700. * make sure that in this case, we also clear PACA_IRQ_HARD_DIS
  701. * or that bit can get out of sync and bad things will happen
  702. */
  703. restore_irq_off:
  704. ld r3,_MSR(r1)
  705. lbz r7,PACAIRQHAPPENED(r13)
  706. andi. r0,r3,MSR_EE
  707. beq 1f
  708. rlwinm r7,r7,0,~PACA_IRQ_HARD_DIS
  709. stb r7,PACAIRQHAPPENED(r13)
  710. 1: li r0,0
  711. stb r0,PACASOFTIRQEN(r13);
  712. TRACE_DISABLE_INTS
  713. b do_restore
  714. /*
  715. * Something did happen, check if a re-emit is needed
  716. * (this also clears paca->irq_happened)
  717. */
  718. restore_check_irq_replay:
  719. /* XXX: We could implement a fast path here where we check
  720. * for irq_happened being just 0x01, in which case we can
  721. * clear it and return. That means that we would potentially
  722. * miss a decrementer having wrapped all the way around.
  723. *
  724. * Still, this might be useful for things like hash_page
  725. */
  726. bl .__check_irq_replay
  727. cmpwi cr0,r3,0
  728. beq restore_no_replay
  729. /*
  730. * We need to re-emit an interrupt. We do so by re-using our
  731. * existing exception frame. We first change the trap value,
  732. * but we need to ensure we preserve the low nibble of it
  733. */
  734. ld r4,_TRAP(r1)
  735. clrldi r4,r4,60
  736. or r4,r4,r3
  737. std r4,_TRAP(r1)
  738. /*
  739. * Then find the right handler and call it. Interrupts are
  740. * still soft-disabled and we keep them that way.
  741. */
  742. cmpwi cr0,r3,0x500
  743. bne 1f
  744. addi r3,r1,STACK_FRAME_OVERHEAD;
  745. bl .do_IRQ
  746. b .ret_from_except
  747. 1: cmpwi cr0,r3,0x900
  748. bne 1f
  749. addi r3,r1,STACK_FRAME_OVERHEAD;
  750. bl .timer_interrupt
  751. b .ret_from_except
  752. #ifdef CONFIG_PPC_BOOK3E
  753. 1: cmpwi cr0,r3,0x280
  754. bne 1f
  755. addi r3,r1,STACK_FRAME_OVERHEAD;
  756. bl .doorbell_exception
  757. b .ret_from_except
  758. #endif /* CONFIG_PPC_BOOK3E */
  759. 1: b .ret_from_except /* What else to do here ? */
  760. unrecov_restore:
  761. addi r3,r1,STACK_FRAME_OVERHEAD
  762. bl .unrecoverable_exception
  763. b unrecov_restore
  764. #ifdef CONFIG_PPC_RTAS
  765. /*
  766. * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
  767. * called with the MMU off.
  768. *
  769. * In addition, we need to be in 32b mode, at least for now.
  770. *
  771. * Note: r3 is an input parameter to rtas, so don't trash it...
  772. */
  773. _GLOBAL(enter_rtas)
  774. mflr r0
  775. std r0,16(r1)
  776. stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */
  777. /* Because RTAS is running in 32b mode, it clobbers the high order half
  778. * of all registers that it saves. We therefore save those registers
  779. * RTAS might touch to the stack. (r0, r3-r13 are caller saved)
  780. */
  781. SAVE_GPR(2, r1) /* Save the TOC */
  782. SAVE_GPR(13, r1) /* Save paca */
  783. SAVE_8GPRS(14, r1) /* Save the non-volatiles */
  784. SAVE_10GPRS(22, r1) /* ditto */
  785. mfcr r4
  786. std r4,_CCR(r1)
  787. mfctr r5
  788. std r5,_CTR(r1)
  789. mfspr r6,SPRN_XER
  790. std r6,_XER(r1)
  791. mfdar r7
  792. std r7,_DAR(r1)
  793. mfdsisr r8
  794. std r8,_DSISR(r1)
  795. /* Temporary workaround to clear CR until RTAS can be modified to
  796. * ignore all bits.
  797. */
  798. li r0,0
  799. mtcr r0
  800. #ifdef CONFIG_BUG
  801. /* There is no way it is acceptable to get here with interrupts enabled,
  802. * check it with the asm equivalent of WARN_ON
  803. */
  804. lbz r0,PACASOFTIRQEN(r13)
  805. 1: tdnei r0,0
  806. EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
  807. #endif
  808. /* Hard-disable interrupts */
  809. mfmsr r6
  810. rldicl r7,r6,48,1
  811. rotldi r7,r7,16
  812. mtmsrd r7,1
  813. /* Unfortunately, the stack pointer and the MSR are also clobbered,
  814. * so they are saved in the PACA which allows us to restore
  815. * our original state after RTAS returns.
  816. */
  817. std r1,PACAR1(r13)
  818. std r6,PACASAVEDMSR(r13)
  819. /* Setup our real return addr */
  820. LOAD_REG_ADDR(r4,.rtas_return_loc)
  821. clrldi r4,r4,2 /* convert to realmode address */
  822. mtlr r4
  823. li r0,0
  824. ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI
  825. andc r0,r6,r0
  826. li r9,1
  827. rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG)
  828. ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI
  829. andc r6,r0,r9
  830. sync /* disable interrupts so SRR0/1 */
  831. mtmsrd r0 /* don't get trashed */
  832. LOAD_REG_ADDR(r4, rtas)
  833. ld r5,RTASENTRY(r4) /* get the rtas->entry value */
  834. ld r4,RTASBASE(r4) /* get the rtas->base value */
  835. mtspr SPRN_SRR0,r5
  836. mtspr SPRN_SRR1,r6
  837. rfid
  838. b . /* prevent speculative execution */
  839. _STATIC(rtas_return_loc)
  840. /* relocation is off at this point */
  841. GET_PACA(r4)
  842. clrldi r4,r4,2 /* convert to realmode address */
  843. bcl 20,31,$+4
  844. 0: mflr r3
  845. ld r3,(1f-0b)(r3) /* get &.rtas_restore_regs */
  846. mfmsr r6
  847. li r0,MSR_RI
  848. andc r6,r6,r0
  849. sync
  850. mtmsrd r6
  851. ld r1,PACAR1(r4) /* Restore our SP */
  852. ld r4,PACASAVEDMSR(r4) /* Restore our MSR */
  853. mtspr SPRN_SRR0,r3
  854. mtspr SPRN_SRR1,r4
  855. rfid
  856. b . /* prevent speculative execution */
  857. .align 3
  858. 1: .llong .rtas_restore_regs
  859. _STATIC(rtas_restore_regs)
  860. /* relocation is on at this point */
  861. REST_GPR(2, r1) /* Restore the TOC */
  862. REST_GPR(13, r1) /* Restore paca */
  863. REST_8GPRS(14, r1) /* Restore the non-volatiles */
  864. REST_10GPRS(22, r1) /* ditto */
  865. GET_PACA(r13)
  866. ld r4,_CCR(r1)
  867. mtcr r4
  868. ld r5,_CTR(r1)
  869. mtctr r5
  870. ld r6,_XER(r1)
  871. mtspr SPRN_XER,r6
  872. ld r7,_DAR(r1)
  873. mtdar r7
  874. ld r8,_DSISR(r1)
  875. mtdsisr r8
  876. addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */
  877. ld r0,16(r1) /* get return address */
  878. mtlr r0
  879. blr /* return to caller */
  880. #endif /* CONFIG_PPC_RTAS */
  881. _GLOBAL(enter_prom)
  882. mflr r0
  883. std r0,16(r1)
  884. stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */
  885. /* Because PROM is running in 32b mode, it clobbers the high order half
  886. * of all registers that it saves. We therefore save those registers
  887. * PROM might touch to the stack. (r0, r3-r13 are caller saved)
  888. */
  889. SAVE_GPR(2, r1)
  890. SAVE_GPR(13, r1)
  891. SAVE_8GPRS(14, r1)
  892. SAVE_10GPRS(22, r1)
  893. mfcr r10
  894. mfmsr r11
  895. std r10,_CCR(r1)
  896. std r11,_MSR(r1)
  897. /* Get the PROM entrypoint */
  898. mtlr r4
  899. /* Switch MSR to 32 bits mode
  900. */
  901. #ifdef CONFIG_PPC_BOOK3E
  902. rlwinm r11,r11,0,1,31
  903. mtmsr r11
  904. #else /* CONFIG_PPC_BOOK3E */
  905. mfmsr r11
  906. li r12,1
  907. rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG)
  908. andc r11,r11,r12
  909. li r12,1
  910. rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG)
  911. andc r11,r11,r12
  912. mtmsrd r11
  913. #endif /* CONFIG_PPC_BOOK3E */
  914. isync
  915. /* Enter PROM here... */
  916. blrl
  917. /* Just make sure that r1 top 32 bits didn't get
  918. * corrupt by OF
  919. */
  920. rldicl r1,r1,0,32
  921. /* Restore the MSR (back to 64 bits) */
  922. ld r0,_MSR(r1)
  923. MTMSRD(r0)
  924. isync
  925. /* Restore other registers */
  926. REST_GPR(2, r1)
  927. REST_GPR(13, r1)
  928. REST_8GPRS(14, r1)
  929. REST_10GPRS(22, r1)
  930. ld r4,_CCR(r1)
  931. mtcr r4
  932. addi r1,r1,PROM_FRAME_SIZE
  933. ld r0,16(r1)
  934. mtlr r0
  935. blr
  936. #ifdef CONFIG_FUNCTION_TRACER
  937. #ifdef CONFIG_DYNAMIC_FTRACE
  938. _GLOBAL(mcount)
  939. _GLOBAL(_mcount)
  940. blr
  941. _GLOBAL(ftrace_caller)
  942. /* Taken from output of objdump from lib64/glibc */
  943. mflr r3
  944. ld r11, 0(r1)
  945. stdu r1, -112(r1)
  946. std r3, 128(r1)
  947. ld r4, 16(r11)
  948. subi r3, r3, MCOUNT_INSN_SIZE
  949. .globl ftrace_call
  950. ftrace_call:
  951. bl ftrace_stub
  952. nop
  953. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  954. .globl ftrace_graph_call
  955. ftrace_graph_call:
  956. b ftrace_graph_stub
  957. _GLOBAL(ftrace_graph_stub)
  958. #endif
  959. ld r0, 128(r1)
  960. mtlr r0
  961. addi r1, r1, 112
  962. _GLOBAL(ftrace_stub)
  963. blr
  964. #else
  965. _GLOBAL(mcount)
  966. blr
  967. _GLOBAL(_mcount)
  968. /* Taken from output of objdump from lib64/glibc */
  969. mflr r3
  970. ld r11, 0(r1)
  971. stdu r1, -112(r1)
  972. std r3, 128(r1)
  973. ld r4, 16(r11)
  974. subi r3, r3, MCOUNT_INSN_SIZE
  975. LOAD_REG_ADDR(r5,ftrace_trace_function)
  976. ld r5,0(r5)
  977. ld r5,0(r5)
  978. mtctr r5
  979. bctrl
  980. nop
  981. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  982. b ftrace_graph_caller
  983. #endif
  984. ld r0, 128(r1)
  985. mtlr r0
  986. addi r1, r1, 112
  987. _GLOBAL(ftrace_stub)
  988. blr
  989. #endif /* CONFIG_DYNAMIC_FTRACE */
  990. #ifdef CONFIG_FUNCTION_GRAPH_TRACER
  991. _GLOBAL(ftrace_graph_caller)
  992. /* load r4 with local address */
  993. ld r4, 128(r1)
  994. subi r4, r4, MCOUNT_INSN_SIZE
  995. /* get the parent address */
  996. ld r11, 112(r1)
  997. addi r3, r11, 16
  998. bl .prepare_ftrace_return
  999. nop
  1000. ld r0, 128(r1)
  1001. mtlr r0
  1002. addi r1, r1, 112
  1003. blr
  1004. _GLOBAL(return_to_handler)
  1005. /* need to save return values */
  1006. std r4, -24(r1)
  1007. std r3, -16(r1)
  1008. std r31, -8(r1)
  1009. mr r31, r1
  1010. stdu r1, -112(r1)
  1011. bl .ftrace_return_to_handler
  1012. nop
  1013. /* return value has real return address */
  1014. mtlr r3
  1015. ld r1, 0(r1)
  1016. ld r4, -24(r1)
  1017. ld r3, -16(r1)
  1018. ld r31, -8(r1)
  1019. /* Jump back to real return address */
  1020. blr
  1021. _GLOBAL(mod_return_to_handler)
  1022. /* need to save return values */
  1023. std r4, -32(r1)
  1024. std r3, -24(r1)
  1025. /* save TOC */
  1026. std r2, -16(r1)
  1027. std r31, -8(r1)
  1028. mr r31, r1
  1029. stdu r1, -112(r1)
  1030. /*
  1031. * We are in a module using the module's TOC.
  1032. * Switch to our TOC to run inside the core kernel.
  1033. */
  1034. ld r2, PACATOC(r13)
  1035. bl .ftrace_return_to_handler
  1036. nop
  1037. /* return value has real return address */
  1038. mtlr r3
  1039. ld r1, 0(r1)
  1040. ld r4, -32(r1)
  1041. ld r3, -24(r1)
  1042. ld r2, -16(r1)
  1043. ld r31, -8(r1)
  1044. /* Jump back to real return address */
  1045. blr
  1046. #endif /* CONFIG_FUNCTION_GRAPH_TRACER */
  1047. #endif /* CONFIG_FUNCTION_TRACER */