svm.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Yaniv Kamay <yaniv@qumranet.com>
  10. * Avi Kivity <avi@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include <linux/kvm_host.h>
  17. #include "kvm_svm.h"
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include "kvm_cache_regs.h"
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/vmalloc.h>
  24. #include <linux/highmem.h>
  25. #include <linux/sched.h>
  26. #include <asm/desc.h>
  27. #include <asm/virtext.h>
  28. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  29. MODULE_AUTHOR("Qumranet");
  30. MODULE_LICENSE("GPL");
  31. #define IOPM_ALLOC_ORDER 2
  32. #define MSRPM_ALLOC_ORDER 1
  33. #define DR7_GD_MASK (1 << 13)
  34. #define DR6_BD_MASK (1 << 13)
  35. #define SEG_TYPE_LDT 2
  36. #define SEG_TYPE_BUSY_TSS16 3
  37. #define SVM_FEATURE_NPT (1 << 0)
  38. #define SVM_FEATURE_LBRV (1 << 1)
  39. #define SVM_FEATURE_SVML (1 << 2)
  40. #define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
  41. /* Turn on to get debugging output*/
  42. /* #define NESTED_DEBUG */
  43. #ifdef NESTED_DEBUG
  44. #define nsvm_printk(fmt, args...) printk(KERN_INFO fmt, ## args)
  45. #else
  46. #define nsvm_printk(fmt, args...) do {} while(0)
  47. #endif
  48. /* enable NPT for AMD64 and X86 with PAE */
  49. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
  50. static bool npt_enabled = true;
  51. #else
  52. static bool npt_enabled = false;
  53. #endif
  54. static int npt = 1;
  55. module_param(npt, int, S_IRUGO);
  56. static void kvm_reput_irq(struct vcpu_svm *svm);
  57. static void svm_flush_tlb(struct kvm_vcpu *vcpu);
  58. static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
  59. {
  60. return container_of(vcpu, struct vcpu_svm, vcpu);
  61. }
  62. static unsigned long iopm_base;
  63. struct kvm_ldttss_desc {
  64. u16 limit0;
  65. u16 base0;
  66. unsigned base1 : 8, type : 5, dpl : 2, p : 1;
  67. unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
  68. u32 base3;
  69. u32 zero1;
  70. } __attribute__((packed));
  71. struct svm_cpu_data {
  72. int cpu;
  73. u64 asid_generation;
  74. u32 max_asid;
  75. u32 next_asid;
  76. struct kvm_ldttss_desc *tss_desc;
  77. struct page *save_area;
  78. };
  79. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  80. static uint32_t svm_features;
  81. struct svm_init_data {
  82. int cpu;
  83. int r;
  84. };
  85. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  86. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  87. #define MSRS_RANGE_SIZE 2048
  88. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  89. #define MAX_INST_SIZE 15
  90. static inline u32 svm_has(u32 feat)
  91. {
  92. return svm_features & feat;
  93. }
  94. static inline u8 pop_irq(struct kvm_vcpu *vcpu)
  95. {
  96. int word_index = __ffs(vcpu->arch.irq_summary);
  97. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  98. int irq = word_index * BITS_PER_LONG + bit_index;
  99. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  100. if (!vcpu->arch.irq_pending[word_index])
  101. clear_bit(word_index, &vcpu->arch.irq_summary);
  102. return irq;
  103. }
  104. static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
  105. {
  106. set_bit(irq, vcpu->arch.irq_pending);
  107. set_bit(irq / BITS_PER_LONG, &vcpu->arch.irq_summary);
  108. }
  109. static inline void clgi(void)
  110. {
  111. asm volatile (__ex(SVM_CLGI));
  112. }
  113. static inline void stgi(void)
  114. {
  115. asm volatile (__ex(SVM_STGI));
  116. }
  117. static inline void invlpga(unsigned long addr, u32 asid)
  118. {
  119. asm volatile (__ex(SVM_INVLPGA) :: "a"(addr), "c"(asid));
  120. }
  121. static inline unsigned long kvm_read_cr2(void)
  122. {
  123. unsigned long cr2;
  124. asm volatile ("mov %%cr2, %0" : "=r" (cr2));
  125. return cr2;
  126. }
  127. static inline void kvm_write_cr2(unsigned long val)
  128. {
  129. asm volatile ("mov %0, %%cr2" :: "r" (val));
  130. }
  131. static inline unsigned long read_dr6(void)
  132. {
  133. unsigned long dr6;
  134. asm volatile ("mov %%dr6, %0" : "=r" (dr6));
  135. return dr6;
  136. }
  137. static inline void write_dr6(unsigned long val)
  138. {
  139. asm volatile ("mov %0, %%dr6" :: "r" (val));
  140. }
  141. static inline unsigned long read_dr7(void)
  142. {
  143. unsigned long dr7;
  144. asm volatile ("mov %%dr7, %0" : "=r" (dr7));
  145. return dr7;
  146. }
  147. static inline void write_dr7(unsigned long val)
  148. {
  149. asm volatile ("mov %0, %%dr7" :: "r" (val));
  150. }
  151. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  152. {
  153. to_svm(vcpu)->asid_generation--;
  154. }
  155. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  156. {
  157. force_new_asid(vcpu);
  158. }
  159. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  160. {
  161. if (!npt_enabled && !(efer & EFER_LMA))
  162. efer &= ~EFER_LME;
  163. to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
  164. vcpu->arch.shadow_efer = efer;
  165. }
  166. static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  167. bool has_error_code, u32 error_code)
  168. {
  169. struct vcpu_svm *svm = to_svm(vcpu);
  170. svm->vmcb->control.event_inj = nr
  171. | SVM_EVTINJ_VALID
  172. | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
  173. | SVM_EVTINJ_TYPE_EXEPT;
  174. svm->vmcb->control.event_inj_err = error_code;
  175. }
  176. static bool svm_exception_injected(struct kvm_vcpu *vcpu)
  177. {
  178. struct vcpu_svm *svm = to_svm(vcpu);
  179. return !(svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID);
  180. }
  181. static int is_external_interrupt(u32 info)
  182. {
  183. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  184. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  185. }
  186. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  187. {
  188. struct vcpu_svm *svm = to_svm(vcpu);
  189. if (!svm->next_rip) {
  190. printk(KERN_DEBUG "%s: NOP\n", __func__);
  191. return;
  192. }
  193. if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
  194. printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
  195. __func__, kvm_rip_read(vcpu), svm->next_rip);
  196. kvm_rip_write(vcpu, svm->next_rip);
  197. svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  198. vcpu->arch.interrupt_window_open = (svm->vcpu.arch.hflags & HF_GIF_MASK);
  199. }
  200. static int has_svm(void)
  201. {
  202. const char *msg;
  203. if (!cpu_has_svm(&msg)) {
  204. printk(KERN_INFO "has_svn: %s\n", msg);
  205. return 0;
  206. }
  207. return 1;
  208. }
  209. static void svm_hardware_disable(void *garbage)
  210. {
  211. cpu_svm_disable();
  212. }
  213. static void svm_hardware_enable(void *garbage)
  214. {
  215. struct svm_cpu_data *svm_data;
  216. uint64_t efer;
  217. struct desc_ptr gdt_descr;
  218. struct desc_struct *gdt;
  219. int me = raw_smp_processor_id();
  220. if (!has_svm()) {
  221. printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
  222. return;
  223. }
  224. svm_data = per_cpu(svm_data, me);
  225. if (!svm_data) {
  226. printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
  227. me);
  228. return;
  229. }
  230. svm_data->asid_generation = 1;
  231. svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  232. svm_data->next_asid = svm_data->max_asid + 1;
  233. asm volatile ("sgdt %0" : "=m"(gdt_descr));
  234. gdt = (struct desc_struct *)gdt_descr.address;
  235. svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  236. rdmsrl(MSR_EFER, efer);
  237. wrmsrl(MSR_EFER, efer | EFER_SVME);
  238. wrmsrl(MSR_VM_HSAVE_PA,
  239. page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
  240. }
  241. static void svm_cpu_uninit(int cpu)
  242. {
  243. struct svm_cpu_data *svm_data
  244. = per_cpu(svm_data, raw_smp_processor_id());
  245. if (!svm_data)
  246. return;
  247. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  248. __free_page(svm_data->save_area);
  249. kfree(svm_data);
  250. }
  251. static int svm_cpu_init(int cpu)
  252. {
  253. struct svm_cpu_data *svm_data;
  254. int r;
  255. svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  256. if (!svm_data)
  257. return -ENOMEM;
  258. svm_data->cpu = cpu;
  259. svm_data->save_area = alloc_page(GFP_KERNEL);
  260. r = -ENOMEM;
  261. if (!svm_data->save_area)
  262. goto err_1;
  263. per_cpu(svm_data, cpu) = svm_data;
  264. return 0;
  265. err_1:
  266. kfree(svm_data);
  267. return r;
  268. }
  269. static void set_msr_interception(u32 *msrpm, unsigned msr,
  270. int read, int write)
  271. {
  272. int i;
  273. for (i = 0; i < NUM_MSR_MAPS; i++) {
  274. if (msr >= msrpm_ranges[i] &&
  275. msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
  276. u32 msr_offset = (i * MSRS_IN_RANGE + msr -
  277. msrpm_ranges[i]) * 2;
  278. u32 *base = msrpm + (msr_offset / 32);
  279. u32 msr_shift = msr_offset % 32;
  280. u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
  281. *base = (*base & ~(0x3 << msr_shift)) |
  282. (mask << msr_shift);
  283. return;
  284. }
  285. }
  286. BUG();
  287. }
  288. static void svm_vcpu_init_msrpm(u32 *msrpm)
  289. {
  290. memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  291. #ifdef CONFIG_X86_64
  292. set_msr_interception(msrpm, MSR_GS_BASE, 1, 1);
  293. set_msr_interception(msrpm, MSR_FS_BASE, 1, 1);
  294. set_msr_interception(msrpm, MSR_KERNEL_GS_BASE, 1, 1);
  295. set_msr_interception(msrpm, MSR_LSTAR, 1, 1);
  296. set_msr_interception(msrpm, MSR_CSTAR, 1, 1);
  297. set_msr_interception(msrpm, MSR_SYSCALL_MASK, 1, 1);
  298. #endif
  299. set_msr_interception(msrpm, MSR_K6_STAR, 1, 1);
  300. set_msr_interception(msrpm, MSR_IA32_SYSENTER_CS, 1, 1);
  301. set_msr_interception(msrpm, MSR_IA32_SYSENTER_ESP, 1, 1);
  302. set_msr_interception(msrpm, MSR_IA32_SYSENTER_EIP, 1, 1);
  303. }
  304. static void svm_enable_lbrv(struct vcpu_svm *svm)
  305. {
  306. u32 *msrpm = svm->msrpm;
  307. svm->vmcb->control.lbr_ctl = 1;
  308. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
  309. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
  310. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
  311. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
  312. }
  313. static void svm_disable_lbrv(struct vcpu_svm *svm)
  314. {
  315. u32 *msrpm = svm->msrpm;
  316. svm->vmcb->control.lbr_ctl = 0;
  317. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
  318. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
  319. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
  320. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
  321. }
  322. static __init int svm_hardware_setup(void)
  323. {
  324. int cpu;
  325. struct page *iopm_pages;
  326. void *iopm_va;
  327. int r;
  328. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  329. if (!iopm_pages)
  330. return -ENOMEM;
  331. iopm_va = page_address(iopm_pages);
  332. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  333. clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
  334. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  335. if (boot_cpu_has(X86_FEATURE_NX))
  336. kvm_enable_efer_bits(EFER_NX);
  337. for_each_online_cpu(cpu) {
  338. r = svm_cpu_init(cpu);
  339. if (r)
  340. goto err;
  341. }
  342. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  343. if (!svm_has(SVM_FEATURE_NPT))
  344. npt_enabled = false;
  345. if (npt_enabled && !npt) {
  346. printk(KERN_INFO "kvm: Nested Paging disabled\n");
  347. npt_enabled = false;
  348. }
  349. if (npt_enabled) {
  350. printk(KERN_INFO "kvm: Nested Paging enabled\n");
  351. kvm_enable_tdp();
  352. } else
  353. kvm_disable_tdp();
  354. return 0;
  355. err:
  356. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  357. iopm_base = 0;
  358. return r;
  359. }
  360. static __exit void svm_hardware_unsetup(void)
  361. {
  362. int cpu;
  363. for_each_online_cpu(cpu)
  364. svm_cpu_uninit(cpu);
  365. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  366. iopm_base = 0;
  367. }
  368. static void init_seg(struct vmcb_seg *seg)
  369. {
  370. seg->selector = 0;
  371. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  372. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  373. seg->limit = 0xffff;
  374. seg->base = 0;
  375. }
  376. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  377. {
  378. seg->selector = 0;
  379. seg->attrib = SVM_SELECTOR_P_MASK | type;
  380. seg->limit = 0xffff;
  381. seg->base = 0;
  382. }
  383. static void init_vmcb(struct vcpu_svm *svm)
  384. {
  385. struct vmcb_control_area *control = &svm->vmcb->control;
  386. struct vmcb_save_area *save = &svm->vmcb->save;
  387. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  388. INTERCEPT_CR3_MASK |
  389. INTERCEPT_CR4_MASK;
  390. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  391. INTERCEPT_CR3_MASK |
  392. INTERCEPT_CR4_MASK |
  393. INTERCEPT_CR8_MASK;
  394. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  395. INTERCEPT_DR1_MASK |
  396. INTERCEPT_DR2_MASK |
  397. INTERCEPT_DR3_MASK;
  398. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  399. INTERCEPT_DR1_MASK |
  400. INTERCEPT_DR2_MASK |
  401. INTERCEPT_DR3_MASK |
  402. INTERCEPT_DR5_MASK |
  403. INTERCEPT_DR7_MASK;
  404. control->intercept_exceptions = (1 << PF_VECTOR) |
  405. (1 << UD_VECTOR) |
  406. (1 << MC_VECTOR);
  407. control->intercept = (1ULL << INTERCEPT_INTR) |
  408. (1ULL << INTERCEPT_NMI) |
  409. (1ULL << INTERCEPT_SMI) |
  410. (1ULL << INTERCEPT_CPUID) |
  411. (1ULL << INTERCEPT_INVD) |
  412. (1ULL << INTERCEPT_HLT) |
  413. (1ULL << INTERCEPT_INVLPG) |
  414. (1ULL << INTERCEPT_INVLPGA) |
  415. (1ULL << INTERCEPT_IOIO_PROT) |
  416. (1ULL << INTERCEPT_MSR_PROT) |
  417. (1ULL << INTERCEPT_TASK_SWITCH) |
  418. (1ULL << INTERCEPT_SHUTDOWN) |
  419. (1ULL << INTERCEPT_VMRUN) |
  420. (1ULL << INTERCEPT_VMMCALL) |
  421. (1ULL << INTERCEPT_VMLOAD) |
  422. (1ULL << INTERCEPT_VMSAVE) |
  423. (1ULL << INTERCEPT_STGI) |
  424. (1ULL << INTERCEPT_CLGI) |
  425. (1ULL << INTERCEPT_SKINIT) |
  426. (1ULL << INTERCEPT_WBINVD) |
  427. (1ULL << INTERCEPT_MONITOR) |
  428. (1ULL << INTERCEPT_MWAIT);
  429. control->iopm_base_pa = iopm_base;
  430. control->msrpm_base_pa = __pa(svm->msrpm);
  431. control->tsc_offset = 0;
  432. control->int_ctl = V_INTR_MASKING_MASK;
  433. init_seg(&save->es);
  434. init_seg(&save->ss);
  435. init_seg(&save->ds);
  436. init_seg(&save->fs);
  437. init_seg(&save->gs);
  438. save->cs.selector = 0xf000;
  439. /* Executable/Readable Code Segment */
  440. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  441. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  442. save->cs.limit = 0xffff;
  443. /*
  444. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  445. * be consistent with it.
  446. *
  447. * Replace when we have real mode working for vmx.
  448. */
  449. save->cs.base = 0xf0000;
  450. save->gdtr.limit = 0xffff;
  451. save->idtr.limit = 0xffff;
  452. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  453. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  454. save->efer = EFER_SVME;
  455. save->dr6 = 0xffff0ff0;
  456. save->dr7 = 0x400;
  457. save->rflags = 2;
  458. save->rip = 0x0000fff0;
  459. svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
  460. /*
  461. * cr0 val on cpu init should be 0x60000010, we enable cpu
  462. * cache by default. the orderly way is to enable cache in bios.
  463. */
  464. save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
  465. save->cr4 = X86_CR4_PAE;
  466. /* rdx = ?? */
  467. if (npt_enabled) {
  468. /* Setup VMCB for Nested Paging */
  469. control->nested_ctl = 1;
  470. control->intercept &= ~((1ULL << INTERCEPT_TASK_SWITCH) |
  471. (1ULL << INTERCEPT_INVLPG));
  472. control->intercept_exceptions &= ~(1 << PF_VECTOR);
  473. control->intercept_cr_read &= ~(INTERCEPT_CR0_MASK|
  474. INTERCEPT_CR3_MASK);
  475. control->intercept_cr_write &= ~(INTERCEPT_CR0_MASK|
  476. INTERCEPT_CR3_MASK);
  477. save->g_pat = 0x0007040600070406ULL;
  478. /* enable caching because the QEMU Bios doesn't enable it */
  479. save->cr0 = X86_CR0_ET;
  480. save->cr3 = 0;
  481. save->cr4 = 0;
  482. }
  483. force_new_asid(&svm->vcpu);
  484. svm->vcpu.arch.hflags = HF_GIF_MASK;
  485. }
  486. static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
  487. {
  488. struct vcpu_svm *svm = to_svm(vcpu);
  489. init_vmcb(svm);
  490. if (vcpu->vcpu_id != 0) {
  491. kvm_rip_write(vcpu, 0);
  492. svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
  493. svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
  494. }
  495. vcpu->arch.regs_avail = ~0;
  496. vcpu->arch.regs_dirty = ~0;
  497. return 0;
  498. }
  499. static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
  500. {
  501. struct vcpu_svm *svm;
  502. struct page *page;
  503. struct page *msrpm_pages;
  504. int err;
  505. svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  506. if (!svm) {
  507. err = -ENOMEM;
  508. goto out;
  509. }
  510. err = kvm_vcpu_init(&svm->vcpu, kvm, id);
  511. if (err)
  512. goto free_svm;
  513. page = alloc_page(GFP_KERNEL);
  514. if (!page) {
  515. err = -ENOMEM;
  516. goto uninit;
  517. }
  518. err = -ENOMEM;
  519. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  520. if (!msrpm_pages)
  521. goto uninit;
  522. svm->msrpm = page_address(msrpm_pages);
  523. svm_vcpu_init_msrpm(svm->msrpm);
  524. svm->vmcb = page_address(page);
  525. clear_page(svm->vmcb);
  526. svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  527. svm->asid_generation = 0;
  528. memset(svm->db_regs, 0, sizeof(svm->db_regs));
  529. init_vmcb(svm);
  530. fx_init(&svm->vcpu);
  531. svm->vcpu.fpu_active = 1;
  532. svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  533. if (svm->vcpu.vcpu_id == 0)
  534. svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
  535. return &svm->vcpu;
  536. uninit:
  537. kvm_vcpu_uninit(&svm->vcpu);
  538. free_svm:
  539. kmem_cache_free(kvm_vcpu_cache, svm);
  540. out:
  541. return ERR_PTR(err);
  542. }
  543. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  544. {
  545. struct vcpu_svm *svm = to_svm(vcpu);
  546. __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
  547. __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
  548. kvm_vcpu_uninit(vcpu);
  549. kmem_cache_free(kvm_vcpu_cache, svm);
  550. }
  551. static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  552. {
  553. struct vcpu_svm *svm = to_svm(vcpu);
  554. int i;
  555. if (unlikely(cpu != vcpu->cpu)) {
  556. u64 tsc_this, delta;
  557. /*
  558. * Make sure that the guest sees a monotonically
  559. * increasing TSC.
  560. */
  561. rdtscll(tsc_this);
  562. delta = vcpu->arch.host_tsc - tsc_this;
  563. svm->vmcb->control.tsc_offset += delta;
  564. vcpu->cpu = cpu;
  565. kvm_migrate_timers(vcpu);
  566. }
  567. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  568. rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  569. }
  570. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  571. {
  572. struct vcpu_svm *svm = to_svm(vcpu);
  573. int i;
  574. ++vcpu->stat.host_state_reload;
  575. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  576. wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  577. rdtscll(vcpu->arch.host_tsc);
  578. }
  579. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  580. {
  581. return to_svm(vcpu)->vmcb->save.rflags;
  582. }
  583. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  584. {
  585. to_svm(vcpu)->vmcb->save.rflags = rflags;
  586. }
  587. static void svm_set_vintr(struct vcpu_svm *svm)
  588. {
  589. svm->vmcb->control.intercept |= 1ULL << INTERCEPT_VINTR;
  590. }
  591. static void svm_clear_vintr(struct vcpu_svm *svm)
  592. {
  593. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
  594. }
  595. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  596. {
  597. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  598. switch (seg) {
  599. case VCPU_SREG_CS: return &save->cs;
  600. case VCPU_SREG_DS: return &save->ds;
  601. case VCPU_SREG_ES: return &save->es;
  602. case VCPU_SREG_FS: return &save->fs;
  603. case VCPU_SREG_GS: return &save->gs;
  604. case VCPU_SREG_SS: return &save->ss;
  605. case VCPU_SREG_TR: return &save->tr;
  606. case VCPU_SREG_LDTR: return &save->ldtr;
  607. }
  608. BUG();
  609. return NULL;
  610. }
  611. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  612. {
  613. struct vmcb_seg *s = svm_seg(vcpu, seg);
  614. return s->base;
  615. }
  616. static void svm_get_segment(struct kvm_vcpu *vcpu,
  617. struct kvm_segment *var, int seg)
  618. {
  619. struct vmcb_seg *s = svm_seg(vcpu, seg);
  620. var->base = s->base;
  621. var->limit = s->limit;
  622. var->selector = s->selector;
  623. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  624. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  625. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  626. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  627. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  628. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  629. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  630. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  631. /*
  632. * SVM always stores 0 for the 'G' bit in the CS selector in
  633. * the VMCB on a VMEXIT. This hurts cross-vendor migration:
  634. * Intel's VMENTRY has a check on the 'G' bit.
  635. */
  636. if (seg == VCPU_SREG_CS)
  637. var->g = s->limit > 0xfffff;
  638. /*
  639. * Work around a bug where the busy flag in the tr selector
  640. * isn't exposed
  641. */
  642. if (seg == VCPU_SREG_TR)
  643. var->type |= 0x2;
  644. var->unusable = !var->present;
  645. }
  646. static int svm_get_cpl(struct kvm_vcpu *vcpu)
  647. {
  648. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  649. return save->cpl;
  650. }
  651. static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  652. {
  653. struct vcpu_svm *svm = to_svm(vcpu);
  654. dt->limit = svm->vmcb->save.idtr.limit;
  655. dt->base = svm->vmcb->save.idtr.base;
  656. }
  657. static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  658. {
  659. struct vcpu_svm *svm = to_svm(vcpu);
  660. svm->vmcb->save.idtr.limit = dt->limit;
  661. svm->vmcb->save.idtr.base = dt->base ;
  662. }
  663. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  664. {
  665. struct vcpu_svm *svm = to_svm(vcpu);
  666. dt->limit = svm->vmcb->save.gdtr.limit;
  667. dt->base = svm->vmcb->save.gdtr.base;
  668. }
  669. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  670. {
  671. struct vcpu_svm *svm = to_svm(vcpu);
  672. svm->vmcb->save.gdtr.limit = dt->limit;
  673. svm->vmcb->save.gdtr.base = dt->base ;
  674. }
  675. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  676. {
  677. }
  678. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  679. {
  680. struct vcpu_svm *svm = to_svm(vcpu);
  681. #ifdef CONFIG_X86_64
  682. if (vcpu->arch.shadow_efer & EFER_LME) {
  683. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  684. vcpu->arch.shadow_efer |= EFER_LMA;
  685. svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
  686. }
  687. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
  688. vcpu->arch.shadow_efer &= ~EFER_LMA;
  689. svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
  690. }
  691. }
  692. #endif
  693. if (npt_enabled)
  694. goto set;
  695. if ((vcpu->arch.cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
  696. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  697. vcpu->fpu_active = 1;
  698. }
  699. vcpu->arch.cr0 = cr0;
  700. cr0 |= X86_CR0_PG | X86_CR0_WP;
  701. if (!vcpu->fpu_active) {
  702. svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  703. cr0 |= X86_CR0_TS;
  704. }
  705. set:
  706. /*
  707. * re-enable caching here because the QEMU bios
  708. * does not do it - this results in some delay at
  709. * reboot
  710. */
  711. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  712. svm->vmcb->save.cr0 = cr0;
  713. }
  714. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  715. {
  716. unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
  717. unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
  718. if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
  719. force_new_asid(vcpu);
  720. vcpu->arch.cr4 = cr4;
  721. if (!npt_enabled)
  722. cr4 |= X86_CR4_PAE;
  723. cr4 |= host_cr4_mce;
  724. to_svm(vcpu)->vmcb->save.cr4 = cr4;
  725. }
  726. static void svm_set_segment(struct kvm_vcpu *vcpu,
  727. struct kvm_segment *var, int seg)
  728. {
  729. struct vcpu_svm *svm = to_svm(vcpu);
  730. struct vmcb_seg *s = svm_seg(vcpu, seg);
  731. s->base = var->base;
  732. s->limit = var->limit;
  733. s->selector = var->selector;
  734. if (var->unusable)
  735. s->attrib = 0;
  736. else {
  737. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  738. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  739. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  740. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  741. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  742. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  743. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  744. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  745. }
  746. if (seg == VCPU_SREG_CS)
  747. svm->vmcb->save.cpl
  748. = (svm->vmcb->save.cs.attrib
  749. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  750. }
  751. static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  752. {
  753. return -EOPNOTSUPP;
  754. }
  755. static int svm_get_irq(struct kvm_vcpu *vcpu)
  756. {
  757. struct vcpu_svm *svm = to_svm(vcpu);
  758. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  759. if (is_external_interrupt(exit_int_info))
  760. return exit_int_info & SVM_EVTINJ_VEC_MASK;
  761. return -1;
  762. }
  763. static void load_host_msrs(struct kvm_vcpu *vcpu)
  764. {
  765. #ifdef CONFIG_X86_64
  766. wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  767. #endif
  768. }
  769. static void save_host_msrs(struct kvm_vcpu *vcpu)
  770. {
  771. #ifdef CONFIG_X86_64
  772. rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  773. #endif
  774. }
  775. static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *svm_data)
  776. {
  777. if (svm_data->next_asid > svm_data->max_asid) {
  778. ++svm_data->asid_generation;
  779. svm_data->next_asid = 1;
  780. svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  781. }
  782. svm->vcpu.cpu = svm_data->cpu;
  783. svm->asid_generation = svm_data->asid_generation;
  784. svm->vmcb->control.asid = svm_data->next_asid++;
  785. }
  786. static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
  787. {
  788. unsigned long val = to_svm(vcpu)->db_regs[dr];
  789. KVMTRACE_2D(DR_READ, vcpu, (u32)dr, (u32)val, handler);
  790. return val;
  791. }
  792. static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
  793. int *exception)
  794. {
  795. struct vcpu_svm *svm = to_svm(vcpu);
  796. *exception = 0;
  797. if (svm->vmcb->save.dr7 & DR7_GD_MASK) {
  798. svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
  799. svm->vmcb->save.dr6 |= DR6_BD_MASK;
  800. *exception = DB_VECTOR;
  801. return;
  802. }
  803. switch (dr) {
  804. case 0 ... 3:
  805. svm->db_regs[dr] = value;
  806. return;
  807. case 4 ... 5:
  808. if (vcpu->arch.cr4 & X86_CR4_DE) {
  809. *exception = UD_VECTOR;
  810. return;
  811. }
  812. case 7: {
  813. if (value & ~((1ULL << 32) - 1)) {
  814. *exception = GP_VECTOR;
  815. return;
  816. }
  817. svm->vmcb->save.dr7 = value;
  818. return;
  819. }
  820. default:
  821. printk(KERN_DEBUG "%s: unexpected dr %u\n",
  822. __func__, dr);
  823. *exception = UD_VECTOR;
  824. return;
  825. }
  826. }
  827. static int pf_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  828. {
  829. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  830. struct kvm *kvm = svm->vcpu.kvm;
  831. u64 fault_address;
  832. u32 error_code;
  833. bool event_injection = false;
  834. if (!irqchip_in_kernel(kvm) &&
  835. is_external_interrupt(exit_int_info)) {
  836. event_injection = true;
  837. push_irq(&svm->vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
  838. }
  839. fault_address = svm->vmcb->control.exit_info_2;
  840. error_code = svm->vmcb->control.exit_info_1;
  841. if (!npt_enabled)
  842. KVMTRACE_3D(PAGE_FAULT, &svm->vcpu, error_code,
  843. (u32)fault_address, (u32)(fault_address >> 32),
  844. handler);
  845. else
  846. KVMTRACE_3D(TDP_FAULT, &svm->vcpu, error_code,
  847. (u32)fault_address, (u32)(fault_address >> 32),
  848. handler);
  849. /*
  850. * FIXME: Tis shouldn't be necessary here, but there is a flush
  851. * missing in the MMU code. Until we find this bug, flush the
  852. * complete TLB here on an NPF
  853. */
  854. if (npt_enabled)
  855. svm_flush_tlb(&svm->vcpu);
  856. if (!npt_enabled && event_injection)
  857. kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
  858. return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
  859. }
  860. static int ud_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  861. {
  862. int er;
  863. er = emulate_instruction(&svm->vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
  864. if (er != EMULATE_DONE)
  865. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  866. return 1;
  867. }
  868. static int nm_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  869. {
  870. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  871. if (!(svm->vcpu.arch.cr0 & X86_CR0_TS))
  872. svm->vmcb->save.cr0 &= ~X86_CR0_TS;
  873. svm->vcpu.fpu_active = 1;
  874. return 1;
  875. }
  876. static int mc_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  877. {
  878. /*
  879. * On an #MC intercept the MCE handler is not called automatically in
  880. * the host. So do it by hand here.
  881. */
  882. asm volatile (
  883. "int $0x12\n");
  884. /* not sure if we ever come back to this point */
  885. return 1;
  886. }
  887. static int shutdown_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  888. {
  889. /*
  890. * VMCB is undefined after a SHUTDOWN intercept
  891. * so reinitialize it.
  892. */
  893. clear_page(svm->vmcb);
  894. init_vmcb(svm);
  895. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  896. return 0;
  897. }
  898. static int io_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  899. {
  900. u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
  901. int size, down, in, string, rep;
  902. unsigned port;
  903. ++svm->vcpu.stat.io_exits;
  904. svm->next_rip = svm->vmcb->control.exit_info_2;
  905. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  906. if (string) {
  907. if (emulate_instruction(&svm->vcpu,
  908. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  909. return 0;
  910. return 1;
  911. }
  912. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  913. port = io_info >> 16;
  914. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  915. rep = (io_info & SVM_IOIO_REP_MASK) != 0;
  916. down = (svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
  917. skip_emulated_instruction(&svm->vcpu);
  918. return kvm_emulate_pio(&svm->vcpu, kvm_run, in, size, port);
  919. }
  920. static int nmi_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  921. {
  922. KVMTRACE_0D(NMI, &svm->vcpu, handler);
  923. return 1;
  924. }
  925. static int intr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  926. {
  927. ++svm->vcpu.stat.irq_exits;
  928. KVMTRACE_0D(INTR, &svm->vcpu, handler);
  929. return 1;
  930. }
  931. static int nop_on_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  932. {
  933. return 1;
  934. }
  935. static int halt_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  936. {
  937. svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
  938. skip_emulated_instruction(&svm->vcpu);
  939. return kvm_emulate_halt(&svm->vcpu);
  940. }
  941. static int vmmcall_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  942. {
  943. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  944. skip_emulated_instruction(&svm->vcpu);
  945. kvm_emulate_hypercall(&svm->vcpu);
  946. return 1;
  947. }
  948. static int nested_svm_check_permissions(struct vcpu_svm *svm)
  949. {
  950. if (!(svm->vcpu.arch.shadow_efer & EFER_SVME)
  951. || !is_paging(&svm->vcpu)) {
  952. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  953. return 1;
  954. }
  955. if (svm->vmcb->save.cpl) {
  956. kvm_inject_gp(&svm->vcpu, 0);
  957. return 1;
  958. }
  959. return 0;
  960. }
  961. static struct page *nested_svm_get_page(struct vcpu_svm *svm, u64 gpa)
  962. {
  963. struct page *page;
  964. down_read(&current->mm->mmap_sem);
  965. page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
  966. up_read(&current->mm->mmap_sem);
  967. if (is_error_page(page)) {
  968. printk(KERN_INFO "%s: could not find page at 0x%llx\n",
  969. __func__, gpa);
  970. kvm_release_page_clean(page);
  971. kvm_inject_gp(&svm->vcpu, 0);
  972. return NULL;
  973. }
  974. return page;
  975. }
  976. static int nested_svm_do(struct vcpu_svm *svm,
  977. u64 arg1_gpa, u64 arg2_gpa, void *opaque,
  978. int (*handler)(struct vcpu_svm *svm,
  979. void *arg1,
  980. void *arg2,
  981. void *opaque))
  982. {
  983. struct page *arg1_page;
  984. struct page *arg2_page = NULL;
  985. void *arg1;
  986. void *arg2 = NULL;
  987. int retval;
  988. arg1_page = nested_svm_get_page(svm, arg1_gpa);
  989. if(arg1_page == NULL)
  990. return 1;
  991. if (arg2_gpa) {
  992. arg2_page = nested_svm_get_page(svm, arg2_gpa);
  993. if(arg2_page == NULL) {
  994. kvm_release_page_clean(arg1_page);
  995. return 1;
  996. }
  997. }
  998. arg1 = kmap_atomic(arg1_page, KM_USER0);
  999. if (arg2_gpa)
  1000. arg2 = kmap_atomic(arg2_page, KM_USER1);
  1001. retval = handler(svm, arg1, arg2, opaque);
  1002. kunmap_atomic(arg1, KM_USER0);
  1003. if (arg2_gpa)
  1004. kunmap_atomic(arg2, KM_USER1);
  1005. kvm_release_page_dirty(arg1_page);
  1006. if (arg2_gpa)
  1007. kvm_release_page_dirty(arg2_page);
  1008. return retval;
  1009. }
  1010. static int stgi_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1011. {
  1012. if (nested_svm_check_permissions(svm))
  1013. return 1;
  1014. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1015. skip_emulated_instruction(&svm->vcpu);
  1016. svm->vcpu.arch.hflags |= HF_GIF_MASK;
  1017. return 1;
  1018. }
  1019. static int clgi_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1020. {
  1021. if (nested_svm_check_permissions(svm))
  1022. return 1;
  1023. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1024. skip_emulated_instruction(&svm->vcpu);
  1025. svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
  1026. /* After a CLGI no interrupts should come */
  1027. svm_clear_vintr(svm);
  1028. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  1029. return 1;
  1030. }
  1031. static int invalid_op_interception(struct vcpu_svm *svm,
  1032. struct kvm_run *kvm_run)
  1033. {
  1034. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1035. return 1;
  1036. }
  1037. static int task_switch_interception(struct vcpu_svm *svm,
  1038. struct kvm_run *kvm_run)
  1039. {
  1040. u16 tss_selector;
  1041. tss_selector = (u16)svm->vmcb->control.exit_info_1;
  1042. if (svm->vmcb->control.exit_info_2 &
  1043. (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
  1044. return kvm_task_switch(&svm->vcpu, tss_selector,
  1045. TASK_SWITCH_IRET);
  1046. if (svm->vmcb->control.exit_info_2 &
  1047. (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
  1048. return kvm_task_switch(&svm->vcpu, tss_selector,
  1049. TASK_SWITCH_JMP);
  1050. return kvm_task_switch(&svm->vcpu, tss_selector, TASK_SWITCH_CALL);
  1051. }
  1052. static int cpuid_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1053. {
  1054. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  1055. kvm_emulate_cpuid(&svm->vcpu);
  1056. return 1;
  1057. }
  1058. static int invlpg_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1059. {
  1060. if (emulate_instruction(&svm->vcpu, kvm_run, 0, 0, 0) != EMULATE_DONE)
  1061. pr_unimpl(&svm->vcpu, "%s: failed\n", __func__);
  1062. return 1;
  1063. }
  1064. static int emulate_on_interception(struct vcpu_svm *svm,
  1065. struct kvm_run *kvm_run)
  1066. {
  1067. if (emulate_instruction(&svm->vcpu, NULL, 0, 0, 0) != EMULATE_DONE)
  1068. pr_unimpl(&svm->vcpu, "%s: failed\n", __func__);
  1069. return 1;
  1070. }
  1071. static int cr8_write_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1072. {
  1073. emulate_instruction(&svm->vcpu, NULL, 0, 0, 0);
  1074. if (irqchip_in_kernel(svm->vcpu.kvm))
  1075. return 1;
  1076. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  1077. return 0;
  1078. }
  1079. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  1080. {
  1081. struct vcpu_svm *svm = to_svm(vcpu);
  1082. switch (ecx) {
  1083. case MSR_IA32_TIME_STAMP_COUNTER: {
  1084. u64 tsc;
  1085. rdtscll(tsc);
  1086. *data = svm->vmcb->control.tsc_offset + tsc;
  1087. break;
  1088. }
  1089. case MSR_K6_STAR:
  1090. *data = svm->vmcb->save.star;
  1091. break;
  1092. #ifdef CONFIG_X86_64
  1093. case MSR_LSTAR:
  1094. *data = svm->vmcb->save.lstar;
  1095. break;
  1096. case MSR_CSTAR:
  1097. *data = svm->vmcb->save.cstar;
  1098. break;
  1099. case MSR_KERNEL_GS_BASE:
  1100. *data = svm->vmcb->save.kernel_gs_base;
  1101. break;
  1102. case MSR_SYSCALL_MASK:
  1103. *data = svm->vmcb->save.sfmask;
  1104. break;
  1105. #endif
  1106. case MSR_IA32_SYSENTER_CS:
  1107. *data = svm->vmcb->save.sysenter_cs;
  1108. break;
  1109. case MSR_IA32_SYSENTER_EIP:
  1110. *data = svm->vmcb->save.sysenter_eip;
  1111. break;
  1112. case MSR_IA32_SYSENTER_ESP:
  1113. *data = svm->vmcb->save.sysenter_esp;
  1114. break;
  1115. /* Nobody will change the following 5 values in the VMCB so
  1116. we can safely return them on rdmsr. They will always be 0
  1117. until LBRV is implemented. */
  1118. case MSR_IA32_DEBUGCTLMSR:
  1119. *data = svm->vmcb->save.dbgctl;
  1120. break;
  1121. case MSR_IA32_LASTBRANCHFROMIP:
  1122. *data = svm->vmcb->save.br_from;
  1123. break;
  1124. case MSR_IA32_LASTBRANCHTOIP:
  1125. *data = svm->vmcb->save.br_to;
  1126. break;
  1127. case MSR_IA32_LASTINTFROMIP:
  1128. *data = svm->vmcb->save.last_excp_from;
  1129. break;
  1130. case MSR_IA32_LASTINTTOIP:
  1131. *data = svm->vmcb->save.last_excp_to;
  1132. break;
  1133. default:
  1134. return kvm_get_msr_common(vcpu, ecx, data);
  1135. }
  1136. return 0;
  1137. }
  1138. static int rdmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1139. {
  1140. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  1141. u64 data;
  1142. if (svm_get_msr(&svm->vcpu, ecx, &data))
  1143. kvm_inject_gp(&svm->vcpu, 0);
  1144. else {
  1145. KVMTRACE_3D(MSR_READ, &svm->vcpu, ecx, (u32)data,
  1146. (u32)(data >> 32), handler);
  1147. svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
  1148. svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
  1149. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  1150. skip_emulated_instruction(&svm->vcpu);
  1151. }
  1152. return 1;
  1153. }
  1154. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  1155. {
  1156. struct vcpu_svm *svm = to_svm(vcpu);
  1157. switch (ecx) {
  1158. case MSR_IA32_TIME_STAMP_COUNTER: {
  1159. u64 tsc;
  1160. rdtscll(tsc);
  1161. svm->vmcb->control.tsc_offset = data - tsc;
  1162. break;
  1163. }
  1164. case MSR_K6_STAR:
  1165. svm->vmcb->save.star = data;
  1166. break;
  1167. #ifdef CONFIG_X86_64
  1168. case MSR_LSTAR:
  1169. svm->vmcb->save.lstar = data;
  1170. break;
  1171. case MSR_CSTAR:
  1172. svm->vmcb->save.cstar = data;
  1173. break;
  1174. case MSR_KERNEL_GS_BASE:
  1175. svm->vmcb->save.kernel_gs_base = data;
  1176. break;
  1177. case MSR_SYSCALL_MASK:
  1178. svm->vmcb->save.sfmask = data;
  1179. break;
  1180. #endif
  1181. case MSR_IA32_SYSENTER_CS:
  1182. svm->vmcb->save.sysenter_cs = data;
  1183. break;
  1184. case MSR_IA32_SYSENTER_EIP:
  1185. svm->vmcb->save.sysenter_eip = data;
  1186. break;
  1187. case MSR_IA32_SYSENTER_ESP:
  1188. svm->vmcb->save.sysenter_esp = data;
  1189. break;
  1190. case MSR_IA32_DEBUGCTLMSR:
  1191. if (!svm_has(SVM_FEATURE_LBRV)) {
  1192. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
  1193. __func__, data);
  1194. break;
  1195. }
  1196. if (data & DEBUGCTL_RESERVED_BITS)
  1197. return 1;
  1198. svm->vmcb->save.dbgctl = data;
  1199. if (data & (1ULL<<0))
  1200. svm_enable_lbrv(svm);
  1201. else
  1202. svm_disable_lbrv(svm);
  1203. break;
  1204. case MSR_K7_EVNTSEL0:
  1205. case MSR_K7_EVNTSEL1:
  1206. case MSR_K7_EVNTSEL2:
  1207. case MSR_K7_EVNTSEL3:
  1208. case MSR_K7_PERFCTR0:
  1209. case MSR_K7_PERFCTR1:
  1210. case MSR_K7_PERFCTR2:
  1211. case MSR_K7_PERFCTR3:
  1212. /*
  1213. * Just discard all writes to the performance counters; this
  1214. * should keep both older linux and windows 64-bit guests
  1215. * happy
  1216. */
  1217. pr_unimpl(vcpu, "unimplemented perfctr wrmsr: 0x%x data 0x%llx\n", ecx, data);
  1218. break;
  1219. default:
  1220. return kvm_set_msr_common(vcpu, ecx, data);
  1221. }
  1222. return 0;
  1223. }
  1224. static int wrmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1225. {
  1226. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  1227. u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
  1228. | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  1229. KVMTRACE_3D(MSR_WRITE, &svm->vcpu, ecx, (u32)data, (u32)(data >> 32),
  1230. handler);
  1231. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  1232. if (svm_set_msr(&svm->vcpu, ecx, data))
  1233. kvm_inject_gp(&svm->vcpu, 0);
  1234. else
  1235. skip_emulated_instruction(&svm->vcpu);
  1236. return 1;
  1237. }
  1238. static int msr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1239. {
  1240. if (svm->vmcb->control.exit_info_1)
  1241. return wrmsr_interception(svm, kvm_run);
  1242. else
  1243. return rdmsr_interception(svm, kvm_run);
  1244. }
  1245. static int interrupt_window_interception(struct vcpu_svm *svm,
  1246. struct kvm_run *kvm_run)
  1247. {
  1248. KVMTRACE_0D(PEND_INTR, &svm->vcpu, handler);
  1249. svm_clear_vintr(svm);
  1250. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  1251. /*
  1252. * If the user space waits to inject interrupts, exit as soon as
  1253. * possible
  1254. */
  1255. if (kvm_run->request_interrupt_window &&
  1256. !svm->vcpu.arch.irq_summary) {
  1257. ++svm->vcpu.stat.irq_window_exits;
  1258. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1259. return 0;
  1260. }
  1261. return 1;
  1262. }
  1263. static int (*svm_exit_handlers[])(struct vcpu_svm *svm,
  1264. struct kvm_run *kvm_run) = {
  1265. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  1266. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  1267. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  1268. [SVM_EXIT_READ_CR8] = emulate_on_interception,
  1269. /* for now: */
  1270. [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
  1271. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  1272. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  1273. [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
  1274. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  1275. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  1276. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  1277. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  1278. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  1279. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  1280. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  1281. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  1282. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  1283. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  1284. [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
  1285. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  1286. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  1287. [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
  1288. [SVM_EXIT_INTR] = intr_interception,
  1289. [SVM_EXIT_NMI] = nmi_interception,
  1290. [SVM_EXIT_SMI] = nop_on_interception,
  1291. [SVM_EXIT_INIT] = nop_on_interception,
  1292. [SVM_EXIT_VINTR] = interrupt_window_interception,
  1293. /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
  1294. [SVM_EXIT_CPUID] = cpuid_interception,
  1295. [SVM_EXIT_INVD] = emulate_on_interception,
  1296. [SVM_EXIT_HLT] = halt_interception,
  1297. [SVM_EXIT_INVLPG] = invlpg_interception,
  1298. [SVM_EXIT_INVLPGA] = invalid_op_interception,
  1299. [SVM_EXIT_IOIO] = io_interception,
  1300. [SVM_EXIT_MSR] = msr_interception,
  1301. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  1302. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  1303. [SVM_EXIT_VMRUN] = invalid_op_interception,
  1304. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  1305. [SVM_EXIT_VMLOAD] = invalid_op_interception,
  1306. [SVM_EXIT_VMSAVE] = invalid_op_interception,
  1307. [SVM_EXIT_STGI] = stgi_interception,
  1308. [SVM_EXIT_CLGI] = clgi_interception,
  1309. [SVM_EXIT_SKINIT] = invalid_op_interception,
  1310. [SVM_EXIT_WBINVD] = emulate_on_interception,
  1311. [SVM_EXIT_MONITOR] = invalid_op_interception,
  1312. [SVM_EXIT_MWAIT] = invalid_op_interception,
  1313. [SVM_EXIT_NPF] = pf_interception,
  1314. };
  1315. static int handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1316. {
  1317. struct vcpu_svm *svm = to_svm(vcpu);
  1318. u32 exit_code = svm->vmcb->control.exit_code;
  1319. KVMTRACE_3D(VMEXIT, vcpu, exit_code, (u32)svm->vmcb->save.rip,
  1320. (u32)((u64)svm->vmcb->save.rip >> 32), entryexit);
  1321. if (npt_enabled) {
  1322. int mmu_reload = 0;
  1323. if ((vcpu->arch.cr0 ^ svm->vmcb->save.cr0) & X86_CR0_PG) {
  1324. svm_set_cr0(vcpu, svm->vmcb->save.cr0);
  1325. mmu_reload = 1;
  1326. }
  1327. vcpu->arch.cr0 = svm->vmcb->save.cr0;
  1328. vcpu->arch.cr3 = svm->vmcb->save.cr3;
  1329. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1330. if (!load_pdptrs(vcpu, vcpu->arch.cr3)) {
  1331. kvm_inject_gp(vcpu, 0);
  1332. return 1;
  1333. }
  1334. }
  1335. if (mmu_reload) {
  1336. kvm_mmu_reset_context(vcpu);
  1337. kvm_mmu_load(vcpu);
  1338. }
  1339. }
  1340. kvm_reput_irq(svm);
  1341. if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  1342. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1343. kvm_run->fail_entry.hardware_entry_failure_reason
  1344. = svm->vmcb->control.exit_code;
  1345. return 0;
  1346. }
  1347. if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
  1348. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
  1349. exit_code != SVM_EXIT_NPF)
  1350. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  1351. "exit_code 0x%x\n",
  1352. __func__, svm->vmcb->control.exit_int_info,
  1353. exit_code);
  1354. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  1355. || !svm_exit_handlers[exit_code]) {
  1356. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1357. kvm_run->hw.hardware_exit_reason = exit_code;
  1358. return 0;
  1359. }
  1360. return svm_exit_handlers[exit_code](svm, kvm_run);
  1361. }
  1362. static void reload_tss(struct kvm_vcpu *vcpu)
  1363. {
  1364. int cpu = raw_smp_processor_id();
  1365. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1366. svm_data->tss_desc->type = 9; /* available 32/64-bit TSS */
  1367. load_TR_desc();
  1368. }
  1369. static void pre_svm_run(struct vcpu_svm *svm)
  1370. {
  1371. int cpu = raw_smp_processor_id();
  1372. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1373. svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  1374. if (svm->vcpu.cpu != cpu ||
  1375. svm->asid_generation != svm_data->asid_generation)
  1376. new_asid(svm, svm_data);
  1377. }
  1378. static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
  1379. {
  1380. struct vmcb_control_area *control;
  1381. KVMTRACE_1D(INJ_VIRQ, &svm->vcpu, (u32)irq, handler);
  1382. ++svm->vcpu.stat.irq_injections;
  1383. control = &svm->vmcb->control;
  1384. control->int_vector = irq;
  1385. control->int_ctl &= ~V_INTR_PRIO_MASK;
  1386. control->int_ctl |= V_IRQ_MASK |
  1387. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  1388. }
  1389. static void svm_set_irq(struct kvm_vcpu *vcpu, int irq)
  1390. {
  1391. struct vcpu_svm *svm = to_svm(vcpu);
  1392. svm_inject_irq(svm, irq);
  1393. }
  1394. static void update_cr8_intercept(struct kvm_vcpu *vcpu)
  1395. {
  1396. struct vcpu_svm *svm = to_svm(vcpu);
  1397. struct vmcb *vmcb = svm->vmcb;
  1398. int max_irr, tpr;
  1399. if (!irqchip_in_kernel(vcpu->kvm) || vcpu->arch.apic->vapic_addr)
  1400. return;
  1401. vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
  1402. max_irr = kvm_lapic_find_highest_irr(vcpu);
  1403. if (max_irr == -1)
  1404. return;
  1405. tpr = kvm_lapic_get_cr8(vcpu) << 4;
  1406. if (tpr >= (max_irr & 0xf0))
  1407. vmcb->control.intercept_cr_write |= INTERCEPT_CR8_MASK;
  1408. }
  1409. static void svm_intr_assist(struct kvm_vcpu *vcpu)
  1410. {
  1411. struct vcpu_svm *svm = to_svm(vcpu);
  1412. struct vmcb *vmcb = svm->vmcb;
  1413. int intr_vector = -1;
  1414. if ((vmcb->control.exit_int_info & SVM_EVTINJ_VALID) &&
  1415. ((vmcb->control.exit_int_info & SVM_EVTINJ_TYPE_MASK) == 0)) {
  1416. intr_vector = vmcb->control.exit_int_info &
  1417. SVM_EVTINJ_VEC_MASK;
  1418. vmcb->control.exit_int_info = 0;
  1419. svm_inject_irq(svm, intr_vector);
  1420. goto out;
  1421. }
  1422. if (vmcb->control.int_ctl & V_IRQ_MASK)
  1423. goto out;
  1424. if (!kvm_cpu_has_interrupt(vcpu))
  1425. goto out;
  1426. if (!(svm->vcpu.arch.hflags & HF_GIF_MASK))
  1427. goto out;
  1428. if (!(vmcb->save.rflags & X86_EFLAGS_IF) ||
  1429. (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
  1430. (vmcb->control.event_inj & SVM_EVTINJ_VALID)) {
  1431. /* unable to deliver irq, set pending irq */
  1432. svm_set_vintr(svm);
  1433. svm_inject_irq(svm, 0x0);
  1434. goto out;
  1435. }
  1436. /* Okay, we can deliver the interrupt: grab it and update PIC state. */
  1437. intr_vector = kvm_cpu_get_interrupt(vcpu);
  1438. svm_inject_irq(svm, intr_vector);
  1439. out:
  1440. update_cr8_intercept(vcpu);
  1441. }
  1442. static void kvm_reput_irq(struct vcpu_svm *svm)
  1443. {
  1444. struct vmcb_control_area *control = &svm->vmcb->control;
  1445. if ((control->int_ctl & V_IRQ_MASK)
  1446. && !irqchip_in_kernel(svm->vcpu.kvm)) {
  1447. control->int_ctl &= ~V_IRQ_MASK;
  1448. push_irq(&svm->vcpu, control->int_vector);
  1449. }
  1450. svm->vcpu.arch.interrupt_window_open =
  1451. !(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  1452. (svm->vcpu.arch.hflags & HF_GIF_MASK);
  1453. }
  1454. static void svm_do_inject_vector(struct vcpu_svm *svm)
  1455. {
  1456. struct kvm_vcpu *vcpu = &svm->vcpu;
  1457. int word_index = __ffs(vcpu->arch.irq_summary);
  1458. int bit_index = __ffs(vcpu->arch.irq_pending[word_index]);
  1459. int irq = word_index * BITS_PER_LONG + bit_index;
  1460. clear_bit(bit_index, &vcpu->arch.irq_pending[word_index]);
  1461. if (!vcpu->arch.irq_pending[word_index])
  1462. clear_bit(word_index, &vcpu->arch.irq_summary);
  1463. svm_inject_irq(svm, irq);
  1464. }
  1465. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1466. struct kvm_run *kvm_run)
  1467. {
  1468. struct vcpu_svm *svm = to_svm(vcpu);
  1469. struct vmcb_control_area *control = &svm->vmcb->control;
  1470. svm->vcpu.arch.interrupt_window_open =
  1471. (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  1472. (svm->vmcb->save.rflags & X86_EFLAGS_IF) &&
  1473. (svm->vcpu.arch.hflags & HF_GIF_MASK));
  1474. if (svm->vcpu.arch.interrupt_window_open && svm->vcpu.arch.irq_summary)
  1475. /*
  1476. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1477. */
  1478. svm_do_inject_vector(svm);
  1479. /*
  1480. * Interrupts blocked. Wait for unblock.
  1481. */
  1482. if (!svm->vcpu.arch.interrupt_window_open &&
  1483. (svm->vcpu.arch.irq_summary || kvm_run->request_interrupt_window))
  1484. svm_set_vintr(svm);
  1485. else
  1486. svm_clear_vintr(svm);
  1487. }
  1488. static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
  1489. {
  1490. return 0;
  1491. }
  1492. static void save_db_regs(unsigned long *db_regs)
  1493. {
  1494. asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
  1495. asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
  1496. asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
  1497. asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
  1498. }
  1499. static void load_db_regs(unsigned long *db_regs)
  1500. {
  1501. asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
  1502. asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
  1503. asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
  1504. asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
  1505. }
  1506. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  1507. {
  1508. force_new_asid(vcpu);
  1509. }
  1510. static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
  1511. {
  1512. }
  1513. static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
  1514. {
  1515. struct vcpu_svm *svm = to_svm(vcpu);
  1516. if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR8_MASK)) {
  1517. int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
  1518. kvm_lapic_set_tpr(vcpu, cr8);
  1519. }
  1520. }
  1521. static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
  1522. {
  1523. struct vcpu_svm *svm = to_svm(vcpu);
  1524. u64 cr8;
  1525. if (!irqchip_in_kernel(vcpu->kvm))
  1526. return;
  1527. cr8 = kvm_get_cr8(vcpu);
  1528. svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
  1529. svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
  1530. }
  1531. #ifdef CONFIG_X86_64
  1532. #define R "r"
  1533. #else
  1534. #define R "e"
  1535. #endif
  1536. static void svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1537. {
  1538. struct vcpu_svm *svm = to_svm(vcpu);
  1539. u16 fs_selector;
  1540. u16 gs_selector;
  1541. u16 ldt_selector;
  1542. svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
  1543. svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
  1544. svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
  1545. pre_svm_run(svm);
  1546. sync_lapic_to_cr8(vcpu);
  1547. save_host_msrs(vcpu);
  1548. fs_selector = kvm_read_fs();
  1549. gs_selector = kvm_read_gs();
  1550. ldt_selector = kvm_read_ldt();
  1551. svm->host_cr2 = kvm_read_cr2();
  1552. svm->host_dr6 = read_dr6();
  1553. svm->host_dr7 = read_dr7();
  1554. svm->vmcb->save.cr2 = vcpu->arch.cr2;
  1555. /* required for live migration with NPT */
  1556. if (npt_enabled)
  1557. svm->vmcb->save.cr3 = vcpu->arch.cr3;
  1558. if (svm->vmcb->save.dr7 & 0xff) {
  1559. write_dr7(0);
  1560. save_db_regs(svm->host_db_regs);
  1561. load_db_regs(svm->db_regs);
  1562. }
  1563. clgi();
  1564. local_irq_enable();
  1565. asm volatile (
  1566. "push %%"R"bp; \n\t"
  1567. "mov %c[rbx](%[svm]), %%"R"bx \n\t"
  1568. "mov %c[rcx](%[svm]), %%"R"cx \n\t"
  1569. "mov %c[rdx](%[svm]), %%"R"dx \n\t"
  1570. "mov %c[rsi](%[svm]), %%"R"si \n\t"
  1571. "mov %c[rdi](%[svm]), %%"R"di \n\t"
  1572. "mov %c[rbp](%[svm]), %%"R"bp \n\t"
  1573. #ifdef CONFIG_X86_64
  1574. "mov %c[r8](%[svm]), %%r8 \n\t"
  1575. "mov %c[r9](%[svm]), %%r9 \n\t"
  1576. "mov %c[r10](%[svm]), %%r10 \n\t"
  1577. "mov %c[r11](%[svm]), %%r11 \n\t"
  1578. "mov %c[r12](%[svm]), %%r12 \n\t"
  1579. "mov %c[r13](%[svm]), %%r13 \n\t"
  1580. "mov %c[r14](%[svm]), %%r14 \n\t"
  1581. "mov %c[r15](%[svm]), %%r15 \n\t"
  1582. #endif
  1583. /* Enter guest mode */
  1584. "push %%"R"ax \n\t"
  1585. "mov %c[vmcb](%[svm]), %%"R"ax \n\t"
  1586. __ex(SVM_VMLOAD) "\n\t"
  1587. __ex(SVM_VMRUN) "\n\t"
  1588. __ex(SVM_VMSAVE) "\n\t"
  1589. "pop %%"R"ax \n\t"
  1590. /* Save guest registers, load host registers */
  1591. "mov %%"R"bx, %c[rbx](%[svm]) \n\t"
  1592. "mov %%"R"cx, %c[rcx](%[svm]) \n\t"
  1593. "mov %%"R"dx, %c[rdx](%[svm]) \n\t"
  1594. "mov %%"R"si, %c[rsi](%[svm]) \n\t"
  1595. "mov %%"R"di, %c[rdi](%[svm]) \n\t"
  1596. "mov %%"R"bp, %c[rbp](%[svm]) \n\t"
  1597. #ifdef CONFIG_X86_64
  1598. "mov %%r8, %c[r8](%[svm]) \n\t"
  1599. "mov %%r9, %c[r9](%[svm]) \n\t"
  1600. "mov %%r10, %c[r10](%[svm]) \n\t"
  1601. "mov %%r11, %c[r11](%[svm]) \n\t"
  1602. "mov %%r12, %c[r12](%[svm]) \n\t"
  1603. "mov %%r13, %c[r13](%[svm]) \n\t"
  1604. "mov %%r14, %c[r14](%[svm]) \n\t"
  1605. "mov %%r15, %c[r15](%[svm]) \n\t"
  1606. #endif
  1607. "pop %%"R"bp"
  1608. :
  1609. : [svm]"a"(svm),
  1610. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  1611. [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
  1612. [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
  1613. [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
  1614. [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
  1615. [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
  1616. [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
  1617. #ifdef CONFIG_X86_64
  1618. , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
  1619. [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
  1620. [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
  1621. [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
  1622. [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
  1623. [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
  1624. [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
  1625. [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
  1626. #endif
  1627. : "cc", "memory"
  1628. , R"bx", R"cx", R"dx", R"si", R"di"
  1629. #ifdef CONFIG_X86_64
  1630. , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
  1631. #endif
  1632. );
  1633. if ((svm->vmcb->save.dr7 & 0xff))
  1634. load_db_regs(svm->host_db_regs);
  1635. vcpu->arch.cr2 = svm->vmcb->save.cr2;
  1636. vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
  1637. vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
  1638. vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
  1639. write_dr6(svm->host_dr6);
  1640. write_dr7(svm->host_dr7);
  1641. kvm_write_cr2(svm->host_cr2);
  1642. kvm_load_fs(fs_selector);
  1643. kvm_load_gs(gs_selector);
  1644. kvm_load_ldt(ldt_selector);
  1645. load_host_msrs(vcpu);
  1646. reload_tss(vcpu);
  1647. local_irq_disable();
  1648. stgi();
  1649. sync_cr8_to_lapic(vcpu);
  1650. svm->next_rip = 0;
  1651. }
  1652. #undef R
  1653. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  1654. {
  1655. struct vcpu_svm *svm = to_svm(vcpu);
  1656. if (npt_enabled) {
  1657. svm->vmcb->control.nested_cr3 = root;
  1658. force_new_asid(vcpu);
  1659. return;
  1660. }
  1661. svm->vmcb->save.cr3 = root;
  1662. force_new_asid(vcpu);
  1663. if (vcpu->fpu_active) {
  1664. svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  1665. svm->vmcb->save.cr0 |= X86_CR0_TS;
  1666. vcpu->fpu_active = 0;
  1667. }
  1668. }
  1669. static int is_disabled(void)
  1670. {
  1671. u64 vm_cr;
  1672. rdmsrl(MSR_VM_CR, vm_cr);
  1673. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  1674. return 1;
  1675. return 0;
  1676. }
  1677. static void
  1678. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1679. {
  1680. /*
  1681. * Patch in the VMMCALL instruction:
  1682. */
  1683. hypercall[0] = 0x0f;
  1684. hypercall[1] = 0x01;
  1685. hypercall[2] = 0xd9;
  1686. }
  1687. static void svm_check_processor_compat(void *rtn)
  1688. {
  1689. *(int *)rtn = 0;
  1690. }
  1691. static bool svm_cpu_has_accelerated_tpr(void)
  1692. {
  1693. return false;
  1694. }
  1695. static int get_npt_level(void)
  1696. {
  1697. #ifdef CONFIG_X86_64
  1698. return PT64_ROOT_LEVEL;
  1699. #else
  1700. return PT32E_ROOT_LEVEL;
  1701. #endif
  1702. }
  1703. static int svm_get_mt_mask_shift(void)
  1704. {
  1705. return 0;
  1706. }
  1707. static struct kvm_x86_ops svm_x86_ops = {
  1708. .cpu_has_kvm_support = has_svm,
  1709. .disabled_by_bios = is_disabled,
  1710. .hardware_setup = svm_hardware_setup,
  1711. .hardware_unsetup = svm_hardware_unsetup,
  1712. .check_processor_compatibility = svm_check_processor_compat,
  1713. .hardware_enable = svm_hardware_enable,
  1714. .hardware_disable = svm_hardware_disable,
  1715. .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
  1716. .vcpu_create = svm_create_vcpu,
  1717. .vcpu_free = svm_free_vcpu,
  1718. .vcpu_reset = svm_vcpu_reset,
  1719. .prepare_guest_switch = svm_prepare_guest_switch,
  1720. .vcpu_load = svm_vcpu_load,
  1721. .vcpu_put = svm_vcpu_put,
  1722. .set_guest_debug = svm_guest_debug,
  1723. .get_msr = svm_get_msr,
  1724. .set_msr = svm_set_msr,
  1725. .get_segment_base = svm_get_segment_base,
  1726. .get_segment = svm_get_segment,
  1727. .set_segment = svm_set_segment,
  1728. .get_cpl = svm_get_cpl,
  1729. .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
  1730. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  1731. .set_cr0 = svm_set_cr0,
  1732. .set_cr3 = svm_set_cr3,
  1733. .set_cr4 = svm_set_cr4,
  1734. .set_efer = svm_set_efer,
  1735. .get_idt = svm_get_idt,
  1736. .set_idt = svm_set_idt,
  1737. .get_gdt = svm_get_gdt,
  1738. .set_gdt = svm_set_gdt,
  1739. .get_dr = svm_get_dr,
  1740. .set_dr = svm_set_dr,
  1741. .get_rflags = svm_get_rflags,
  1742. .set_rflags = svm_set_rflags,
  1743. .tlb_flush = svm_flush_tlb,
  1744. .run = svm_vcpu_run,
  1745. .handle_exit = handle_exit,
  1746. .skip_emulated_instruction = skip_emulated_instruction,
  1747. .patch_hypercall = svm_patch_hypercall,
  1748. .get_irq = svm_get_irq,
  1749. .set_irq = svm_set_irq,
  1750. .queue_exception = svm_queue_exception,
  1751. .exception_injected = svm_exception_injected,
  1752. .inject_pending_irq = svm_intr_assist,
  1753. .inject_pending_vectors = do_interrupt_requests,
  1754. .set_tss_addr = svm_set_tss_addr,
  1755. .get_tdp_level = get_npt_level,
  1756. .get_mt_mask_shift = svm_get_mt_mask_shift,
  1757. };
  1758. static int __init svm_init(void)
  1759. {
  1760. return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
  1761. THIS_MODULE);
  1762. }
  1763. static void __exit svm_exit(void)
  1764. {
  1765. kvm_exit();
  1766. }
  1767. module_init(svm_init)
  1768. module_exit(svm_exit)