sata_sil24.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #include <asm/io.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "0.24"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. u16 ctrl;
  38. u16 prot;
  39. u32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. u64 addr;
  47. u32 cnt;
  48. u32 flags;
  49. };
  50. /*
  51. * Port multiplier
  52. */
  53. struct sil24_port_multiplier {
  54. u32 diag;
  55. u32 sactive;
  56. };
  57. enum {
  58. /*
  59. * Global controller registers (128 bytes @ BAR0)
  60. */
  61. /* 32 bit regs */
  62. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  63. HOST_CTRL = 0x40,
  64. HOST_IRQ_STAT = 0x44,
  65. HOST_PHY_CFG = 0x48,
  66. HOST_BIST_CTRL = 0x50,
  67. HOST_BIST_PTRN = 0x54,
  68. HOST_BIST_STAT = 0x58,
  69. HOST_MEM_BIST_STAT = 0x5c,
  70. HOST_FLASH_CMD = 0x70,
  71. /* 8 bit regs */
  72. HOST_FLASH_DATA = 0x74,
  73. HOST_TRANSITION_DETECT = 0x75,
  74. HOST_GPIO_CTRL = 0x76,
  75. HOST_I2C_ADDR = 0x78, /* 32 bit */
  76. HOST_I2C_DATA = 0x7c,
  77. HOST_I2C_XFER_CNT = 0x7e,
  78. HOST_I2C_CTRL = 0x7f,
  79. /* HOST_SLOT_STAT bits */
  80. HOST_SSTAT_ATTN = (1 << 31),
  81. /* HOST_CTRL bits */
  82. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  83. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  84. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  85. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  86. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  87. /*
  88. * Port registers
  89. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  90. */
  91. PORT_REGS_SIZE = 0x2000,
  92. PORT_LRAM = 0x0000, /* 31 LRAM slots and PM regs */
  93. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  94. PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
  95. /* 32 bit regs */
  96. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  97. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  98. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  99. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  100. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  101. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  102. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  103. PORT_CMD_ERR = 0x1024, /* command error number */
  104. PORT_FIS_CFG = 0x1028,
  105. PORT_FIFO_THRES = 0x102c,
  106. /* 16 bit regs */
  107. PORT_DECODE_ERR_CNT = 0x1040,
  108. PORT_DECODE_ERR_THRESH = 0x1042,
  109. PORT_CRC_ERR_CNT = 0x1044,
  110. PORT_CRC_ERR_THRESH = 0x1046,
  111. PORT_HSHK_ERR_CNT = 0x1048,
  112. PORT_HSHK_ERR_THRESH = 0x104a,
  113. /* 32 bit regs */
  114. PORT_PHY_CFG = 0x1050,
  115. PORT_SLOT_STAT = 0x1800,
  116. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  117. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  118. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  119. PORT_SCONTROL = 0x1f00,
  120. PORT_SSTATUS = 0x1f04,
  121. PORT_SERROR = 0x1f08,
  122. PORT_SACTIVE = 0x1f0c,
  123. /* PORT_CTRL_STAT bits */
  124. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  125. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  126. PORT_CS_INIT = (1 << 2), /* port initialize */
  127. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  128. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  129. PORT_CS_RESUME = (1 << 6), /* port resume */
  130. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  131. PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */
  132. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  133. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  134. /* bits[11:0] are masked */
  135. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  136. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  137. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  138. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  139. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  140. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  141. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  142. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  143. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  144. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  145. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  146. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  147. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  148. PORT_IRQ_DEV_XCHG | PORT_IRQ_UNK_FIS,
  149. /* bits[27:16] are unmasked (raw) */
  150. PORT_IRQ_RAW_SHIFT = 16,
  151. PORT_IRQ_MASKED_MASK = 0x7ff,
  152. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  153. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  154. PORT_IRQ_STEER_SHIFT = 30,
  155. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  156. /* PORT_CMD_ERR constants */
  157. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  158. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  159. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  160. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  161. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  162. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  163. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  164. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  165. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  166. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  167. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  168. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  169. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  170. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  171. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  172. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  173. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  174. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  175. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  176. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  177. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  178. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  179. /* bits of PRB control field */
  180. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  181. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  182. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  183. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  184. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  185. /* PRB protocol field */
  186. PRB_PROT_PACKET = (1 << 0),
  187. PRB_PROT_TCQ = (1 << 1),
  188. PRB_PROT_NCQ = (1 << 2),
  189. PRB_PROT_READ = (1 << 3),
  190. PRB_PROT_WRITE = (1 << 4),
  191. PRB_PROT_TRANSPARENT = (1 << 5),
  192. /*
  193. * Other constants
  194. */
  195. SGE_TRM = (1 << 31), /* Last SGE in chain */
  196. SGE_LNK = (1 << 30), /* linked list
  197. Points to SGT, not SGE */
  198. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  199. data address ignored */
  200. SIL24_MAX_CMDS = 31,
  201. /* board id */
  202. BID_SIL3124 = 0,
  203. BID_SIL3132 = 1,
  204. BID_SIL3131 = 2,
  205. /* host flags */
  206. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  207. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  208. ATA_FLAG_NCQ,
  209. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  210. IRQ_STAT_4PORTS = 0xf,
  211. };
  212. struct sil24_ata_block {
  213. struct sil24_prb prb;
  214. struct sil24_sge sge[LIBATA_MAX_PRD];
  215. };
  216. struct sil24_atapi_block {
  217. struct sil24_prb prb;
  218. u8 cdb[16];
  219. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  220. };
  221. union sil24_cmd_block {
  222. struct sil24_ata_block ata;
  223. struct sil24_atapi_block atapi;
  224. };
  225. static struct sil24_cerr_info {
  226. unsigned int err_mask, action;
  227. const char *desc;
  228. } sil24_cerr_db[] = {
  229. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  230. "device error" },
  231. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  232. "device error via D2H FIS" },
  233. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  234. "device error via SDB FIS" },
  235. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  236. "error in data FIS" },
  237. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  238. "failed to transmit command FIS" },
  239. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  240. "protocol mismatch" },
  241. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  242. "data directon mismatch" },
  243. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  244. "ran out of SGEs while writing" },
  245. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  246. "ran out of SGEs while reading" },
  247. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  248. "invalid data directon for ATAPI CDB" },
  249. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  250. "SGT no on qword boundary" },
  251. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  252. "PCI target abort while fetching SGT" },
  253. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  254. "PCI master abort while fetching SGT" },
  255. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  256. "PCI parity error while fetching SGT" },
  257. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  258. "PRB not on qword boundary" },
  259. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  260. "PCI target abort while fetching PRB" },
  261. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  262. "PCI master abort while fetching PRB" },
  263. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  264. "PCI parity error while fetching PRB" },
  265. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  266. "undefined error while transferring data" },
  267. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  268. "PCI target abort while transferring data" },
  269. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  270. "PCI master abort while transferring data" },
  271. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  272. "PCI parity error while transferring data" },
  273. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  274. "FIS received while sending service FIS" },
  275. };
  276. /*
  277. * ap->private_data
  278. *
  279. * The preview driver always returned 0 for status. We emulate it
  280. * here from the previous interrupt.
  281. */
  282. struct sil24_port_priv {
  283. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  284. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  285. struct ata_taskfile tf; /* Cached taskfile registers */
  286. };
  287. /* ap->host_set->private_data */
  288. struct sil24_host_priv {
  289. void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
  290. void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
  291. };
  292. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
  293. static u8 sil24_check_status(struct ata_port *ap);
  294. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  295. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  296. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  297. static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes);
  298. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  299. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  300. static void sil24_irq_clear(struct ata_port *ap);
  301. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
  302. static void sil24_freeze(struct ata_port *ap);
  303. static void sil24_thaw(struct ata_port *ap);
  304. static void sil24_error_handler(struct ata_port *ap);
  305. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  306. static int sil24_port_start(struct ata_port *ap);
  307. static void sil24_port_stop(struct ata_port *ap);
  308. static void sil24_host_stop(struct ata_host_set *host_set);
  309. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  310. static const struct pci_device_id sil24_pci_tbl[] = {
  311. { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  312. { 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  313. { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
  314. { 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  315. { 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  316. { } /* terminate list */
  317. };
  318. static struct pci_driver sil24_pci_driver = {
  319. .name = DRV_NAME,
  320. .id_table = sil24_pci_tbl,
  321. .probe = sil24_init_one,
  322. .remove = ata_pci_remove_one, /* safe? */
  323. };
  324. static struct scsi_host_template sil24_sht = {
  325. .module = THIS_MODULE,
  326. .name = DRV_NAME,
  327. .ioctl = ata_scsi_ioctl,
  328. .queuecommand = ata_scsi_queuecmd,
  329. .change_queue_depth = ata_scsi_change_queue_depth,
  330. .can_queue = SIL24_MAX_CMDS,
  331. .this_id = ATA_SHT_THIS_ID,
  332. .sg_tablesize = LIBATA_MAX_PRD,
  333. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  334. .emulated = ATA_SHT_EMULATED,
  335. .use_clustering = ATA_SHT_USE_CLUSTERING,
  336. .proc_name = DRV_NAME,
  337. .dma_boundary = ATA_DMA_BOUNDARY,
  338. .slave_configure = ata_scsi_slave_config,
  339. .bios_param = ata_std_bios_param,
  340. };
  341. static const struct ata_port_operations sil24_ops = {
  342. .port_disable = ata_port_disable,
  343. .dev_config = sil24_dev_config,
  344. .check_status = sil24_check_status,
  345. .check_altstatus = sil24_check_status,
  346. .dev_select = ata_noop_dev_select,
  347. .tf_read = sil24_tf_read,
  348. .probe_reset = sil24_probe_reset,
  349. .qc_prep = sil24_qc_prep,
  350. .qc_issue = sil24_qc_issue,
  351. .irq_handler = sil24_interrupt,
  352. .irq_clear = sil24_irq_clear,
  353. .scr_read = sil24_scr_read,
  354. .scr_write = sil24_scr_write,
  355. .freeze = sil24_freeze,
  356. .thaw = sil24_thaw,
  357. .error_handler = sil24_error_handler,
  358. .post_internal_cmd = sil24_post_internal_cmd,
  359. .port_start = sil24_port_start,
  360. .port_stop = sil24_port_stop,
  361. .host_stop = sil24_host_stop,
  362. };
  363. /*
  364. * Use bits 30-31 of host_flags to encode available port numbers.
  365. * Current maxium is 4.
  366. */
  367. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  368. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  369. static struct ata_port_info sil24_port_info[] = {
  370. /* sil_3124 */
  371. {
  372. .sht = &sil24_sht,
  373. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  374. SIL24_FLAG_PCIX_IRQ_WOC,
  375. .pio_mask = 0x1f, /* pio0-4 */
  376. .mwdma_mask = 0x07, /* mwdma0-2 */
  377. .udma_mask = 0x3f, /* udma0-5 */
  378. .port_ops = &sil24_ops,
  379. },
  380. /* sil_3132 */
  381. {
  382. .sht = &sil24_sht,
  383. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  384. .pio_mask = 0x1f, /* pio0-4 */
  385. .mwdma_mask = 0x07, /* mwdma0-2 */
  386. .udma_mask = 0x3f, /* udma0-5 */
  387. .port_ops = &sil24_ops,
  388. },
  389. /* sil_3131/sil_3531 */
  390. {
  391. .sht = &sil24_sht,
  392. .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  393. .pio_mask = 0x1f, /* pio0-4 */
  394. .mwdma_mask = 0x07, /* mwdma0-2 */
  395. .udma_mask = 0x3f, /* udma0-5 */
  396. .port_ops = &sil24_ops,
  397. },
  398. };
  399. static int sil24_tag(int tag)
  400. {
  401. if (unlikely(ata_tag_internal(tag)))
  402. return 0;
  403. return tag;
  404. }
  405. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
  406. {
  407. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  408. if (dev->cdb_len == 16)
  409. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  410. else
  411. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  412. }
  413. static inline void sil24_update_tf(struct ata_port *ap)
  414. {
  415. struct sil24_port_priv *pp = ap->private_data;
  416. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  417. struct sil24_prb __iomem *prb = port;
  418. u8 fis[6 * 4];
  419. memcpy_fromio(fis, prb->fis, 6 * 4);
  420. ata_tf_from_fis(fis, &pp->tf);
  421. }
  422. static u8 sil24_check_status(struct ata_port *ap)
  423. {
  424. struct sil24_port_priv *pp = ap->private_data;
  425. return pp->tf.command;
  426. }
  427. static int sil24_scr_map[] = {
  428. [SCR_CONTROL] = 0,
  429. [SCR_STATUS] = 1,
  430. [SCR_ERROR] = 2,
  431. [SCR_ACTIVE] = 3,
  432. };
  433. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  434. {
  435. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  436. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  437. void __iomem *addr;
  438. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  439. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  440. }
  441. return 0xffffffffU;
  442. }
  443. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  444. {
  445. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  446. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  447. void __iomem *addr;
  448. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  449. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  450. }
  451. }
  452. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  453. {
  454. struct sil24_port_priv *pp = ap->private_data;
  455. *tf = pp->tf;
  456. }
  457. static int sil24_init_port(struct ata_port *ap)
  458. {
  459. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  460. u32 tmp;
  461. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  462. ata_wait_register(port + PORT_CTRL_STAT,
  463. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  464. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  465. PORT_CS_RDY, 0, 10, 100);
  466. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  467. return -EIO;
  468. return 0;
  469. }
  470. static int sil24_softreset(struct ata_port *ap, unsigned int *class)
  471. {
  472. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  473. struct sil24_port_priv *pp = ap->private_data;
  474. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  475. dma_addr_t paddr = pp->cmd_block_dma;
  476. u32 mask, irq_stat;
  477. const char *reason;
  478. DPRINTK("ENTER\n");
  479. if (ata_port_offline(ap)) {
  480. DPRINTK("PHY reports no device\n");
  481. *class = ATA_DEV_NONE;
  482. goto out;
  483. }
  484. /* put the port into known state */
  485. if (sil24_init_port(ap)) {
  486. reason ="port not ready";
  487. goto err;
  488. }
  489. /* do SRST */
  490. prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
  491. prb->fis[1] = 0; /* no PM yet */
  492. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  493. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  494. mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  495. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
  496. 100, ATA_TMOUT_BOOT / HZ * 1000);
  497. writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
  498. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  499. if (!(irq_stat & PORT_IRQ_COMPLETE)) {
  500. if (irq_stat & PORT_IRQ_ERROR)
  501. reason = "SRST command error";
  502. else
  503. reason = "timeout";
  504. goto err;
  505. }
  506. sil24_update_tf(ap);
  507. *class = ata_dev_classify(&pp->tf);
  508. if (*class == ATA_DEV_UNKNOWN)
  509. *class = ATA_DEV_NONE;
  510. out:
  511. DPRINTK("EXIT, class=%u\n", *class);
  512. return 0;
  513. err:
  514. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  515. return -EIO;
  516. }
  517. static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
  518. {
  519. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  520. const char *reason;
  521. int tout_msec;
  522. u32 tmp;
  523. /* sil24 does the right thing(tm) without any protection */
  524. sata_set_spd(ap);
  525. tout_msec = 100;
  526. if (ata_port_online(ap))
  527. tout_msec = 5000;
  528. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  529. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  530. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  531. /* SStatus oscillates between zero and valid status for short
  532. * duration after DEV_RST, give it time to settle.
  533. */
  534. msleep(100);
  535. if (tmp & PORT_CS_DEV_RST) {
  536. if (ata_port_offline(ap))
  537. return 0;
  538. reason = "link not ready";
  539. goto err;
  540. }
  541. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  542. reason = "device not ready";
  543. goto err;
  544. }
  545. /* sil24 doesn't report device class code after hardreset,
  546. * leave *class alone.
  547. */
  548. return 0;
  549. err:
  550. ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
  551. return -EIO;
  552. }
  553. static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes)
  554. {
  555. return ata_drive_probe_reset(ap, ata_std_probeinit,
  556. sil24_softreset, sil24_hardreset,
  557. ata_std_postreset, classes);
  558. }
  559. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  560. struct sil24_sge *sge)
  561. {
  562. struct scatterlist *sg;
  563. unsigned int idx = 0;
  564. ata_for_each_sg(sg, qc) {
  565. sge->addr = cpu_to_le64(sg_dma_address(sg));
  566. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  567. if (ata_sg_is_last(sg, qc))
  568. sge->flags = cpu_to_le32(SGE_TRM);
  569. else
  570. sge->flags = 0;
  571. sge++;
  572. idx++;
  573. }
  574. }
  575. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  576. {
  577. struct ata_port *ap = qc->ap;
  578. struct sil24_port_priv *pp = ap->private_data;
  579. union sil24_cmd_block *cb;
  580. struct sil24_prb *prb;
  581. struct sil24_sge *sge;
  582. u16 ctrl = 0;
  583. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  584. switch (qc->tf.protocol) {
  585. case ATA_PROT_PIO:
  586. case ATA_PROT_DMA:
  587. case ATA_PROT_NCQ:
  588. case ATA_PROT_NODATA:
  589. prb = &cb->ata.prb;
  590. sge = cb->ata.sge;
  591. break;
  592. case ATA_PROT_ATAPI:
  593. case ATA_PROT_ATAPI_DMA:
  594. case ATA_PROT_ATAPI_NODATA:
  595. prb = &cb->atapi.prb;
  596. sge = cb->atapi.sge;
  597. memset(cb->atapi.cdb, 0, 32);
  598. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  599. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  600. if (qc->tf.flags & ATA_TFLAG_WRITE)
  601. ctrl = PRB_CTRL_PACKET_WRITE;
  602. else
  603. ctrl = PRB_CTRL_PACKET_READ;
  604. }
  605. break;
  606. default:
  607. prb = NULL; /* shut up, gcc */
  608. sge = NULL;
  609. BUG();
  610. }
  611. prb->ctrl = cpu_to_le16(ctrl);
  612. ata_tf_to_fis(&qc->tf, prb->fis, 0);
  613. if (qc->flags & ATA_QCFLAG_DMAMAP)
  614. sil24_fill_sg(qc, sge);
  615. }
  616. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  617. {
  618. struct ata_port *ap = qc->ap;
  619. struct sil24_port_priv *pp = ap->private_data;
  620. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  621. unsigned int tag = sil24_tag(qc->tag);
  622. dma_addr_t paddr;
  623. void __iomem *activate;
  624. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  625. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  626. writel((u32)paddr, activate);
  627. writel((u64)paddr >> 32, activate + 4);
  628. return 0;
  629. }
  630. static void sil24_irq_clear(struct ata_port *ap)
  631. {
  632. /* unused */
  633. }
  634. static void sil24_freeze(struct ata_port *ap)
  635. {
  636. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  637. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  638. * PORT_IRQ_ENABLE instead.
  639. */
  640. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  641. }
  642. static void sil24_thaw(struct ata_port *ap)
  643. {
  644. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  645. u32 tmp;
  646. /* clear IRQ */
  647. tmp = readl(port + PORT_IRQ_STAT);
  648. writel(tmp, port + PORT_IRQ_STAT);
  649. /* turn IRQ back on */
  650. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  651. }
  652. static void sil24_error_intr(struct ata_port *ap)
  653. {
  654. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  655. struct ata_eh_info *ehi = &ap->eh_info;
  656. int freeze = 0;
  657. u32 irq_stat;
  658. /* on error, we need to clear IRQ explicitly */
  659. irq_stat = readl(port + PORT_IRQ_STAT);
  660. writel(irq_stat, port + PORT_IRQ_STAT);
  661. /* first, analyze and record host port events */
  662. ata_ehi_clear_desc(ehi);
  663. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  664. if (irq_stat & PORT_IRQ_DEV_XCHG) {
  665. ehi->err_mask |= AC_ERR_ATA_BUS;
  666. /* sil24 doesn't recover very well from phy
  667. * disconnection with a softreset. Force hardreset.
  668. */
  669. ehi->action |= ATA_EH_HARDRESET;
  670. ata_ehi_push_desc(ehi, ", device_exchanged");
  671. freeze = 1;
  672. }
  673. if (irq_stat & PORT_IRQ_UNK_FIS) {
  674. ehi->err_mask |= AC_ERR_HSM;
  675. ehi->action |= ATA_EH_SOFTRESET;
  676. ata_ehi_push_desc(ehi , ", unknown FIS");
  677. freeze = 1;
  678. }
  679. /* deal with command error */
  680. if (irq_stat & PORT_IRQ_ERROR) {
  681. struct sil24_cerr_info *ci = NULL;
  682. unsigned int err_mask = 0, action = 0;
  683. struct ata_queued_cmd *qc;
  684. u32 cerr;
  685. /* analyze CMD_ERR */
  686. cerr = readl(port + PORT_CMD_ERR);
  687. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  688. ci = &sil24_cerr_db[cerr];
  689. if (ci && ci->desc) {
  690. err_mask |= ci->err_mask;
  691. action |= ci->action;
  692. ata_ehi_push_desc(ehi, ", %s", ci->desc);
  693. } else {
  694. err_mask |= AC_ERR_OTHER;
  695. action |= ATA_EH_SOFTRESET;
  696. ata_ehi_push_desc(ehi, ", unknown command error %d",
  697. cerr);
  698. }
  699. /* record error info */
  700. qc = ata_qc_from_tag(ap, ap->active_tag);
  701. if (qc) {
  702. sil24_update_tf(ap);
  703. qc->err_mask |= err_mask;
  704. } else
  705. ehi->err_mask |= err_mask;
  706. ehi->action |= action;
  707. }
  708. /* freeze or abort */
  709. if (freeze)
  710. ata_port_freeze(ap);
  711. else
  712. ata_port_abort(ap);
  713. }
  714. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  715. {
  716. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  717. sil24_update_tf(qc->ap);
  718. }
  719. static inline void sil24_host_intr(struct ata_port *ap)
  720. {
  721. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  722. u32 slot_stat, qc_active;
  723. int rc;
  724. slot_stat = readl(port + PORT_SLOT_STAT);
  725. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  726. sil24_error_intr(ap);
  727. return;
  728. }
  729. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  730. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  731. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  732. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  733. if (rc > 0)
  734. return;
  735. if (rc < 0) {
  736. struct ata_eh_info *ehi = &ap->eh_info;
  737. ehi->err_mask |= AC_ERR_HSM;
  738. ehi->action |= ATA_EH_SOFTRESET;
  739. ata_port_freeze(ap);
  740. return;
  741. }
  742. if (ata_ratelimit())
  743. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  744. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  745. slot_stat, ap->active_tag, ap->sactive);
  746. }
  747. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  748. {
  749. struct ata_host_set *host_set = dev_instance;
  750. struct sil24_host_priv *hpriv = host_set->private_data;
  751. unsigned handled = 0;
  752. u32 status;
  753. int i;
  754. status = readl(hpriv->host_base + HOST_IRQ_STAT);
  755. if (status == 0xffffffff) {
  756. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  757. "PCI fault or device removal?\n");
  758. goto out;
  759. }
  760. if (!(status & IRQ_STAT_4PORTS))
  761. goto out;
  762. spin_lock(&host_set->lock);
  763. for (i = 0; i < host_set->n_ports; i++)
  764. if (status & (1 << i)) {
  765. struct ata_port *ap = host_set->ports[i];
  766. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  767. sil24_host_intr(host_set->ports[i]);
  768. handled++;
  769. } else
  770. printk(KERN_ERR DRV_NAME
  771. ": interrupt from disabled port %d\n", i);
  772. }
  773. spin_unlock(&host_set->lock);
  774. out:
  775. return IRQ_RETVAL(handled);
  776. }
  777. static void sil24_error_handler(struct ata_port *ap)
  778. {
  779. struct ata_eh_context *ehc = &ap->eh_context;
  780. if (sil24_init_port(ap)) {
  781. ata_eh_freeze_port(ap);
  782. ehc->i.action |= ATA_EH_HARDRESET;
  783. }
  784. /* perform recovery */
  785. ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  786. ata_std_postreset);
  787. }
  788. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  789. {
  790. struct ata_port *ap = qc->ap;
  791. if (qc->flags & ATA_QCFLAG_FAILED)
  792. qc->err_mask |= AC_ERR_OTHER;
  793. /* make DMA engine forget about the failed command */
  794. if (qc->err_mask)
  795. sil24_init_port(ap);
  796. }
  797. static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
  798. {
  799. const size_t cb_size = sizeof(*pp->cmd_block) * SIL24_MAX_CMDS;
  800. dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
  801. }
  802. static int sil24_port_start(struct ata_port *ap)
  803. {
  804. struct device *dev = ap->host_set->dev;
  805. struct sil24_port_priv *pp;
  806. union sil24_cmd_block *cb;
  807. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  808. dma_addr_t cb_dma;
  809. int rc = -ENOMEM;
  810. pp = kzalloc(sizeof(*pp), GFP_KERNEL);
  811. if (!pp)
  812. goto err_out;
  813. pp->tf.command = ATA_DRDY;
  814. cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  815. if (!cb)
  816. goto err_out_pp;
  817. memset(cb, 0, cb_size);
  818. rc = ata_pad_alloc(ap, dev);
  819. if (rc)
  820. goto err_out_pad;
  821. pp->cmd_block = cb;
  822. pp->cmd_block_dma = cb_dma;
  823. ap->private_data = pp;
  824. return 0;
  825. err_out_pad:
  826. sil24_cblk_free(pp, dev);
  827. err_out_pp:
  828. kfree(pp);
  829. err_out:
  830. return rc;
  831. }
  832. static void sil24_port_stop(struct ata_port *ap)
  833. {
  834. struct device *dev = ap->host_set->dev;
  835. struct sil24_port_priv *pp = ap->private_data;
  836. sil24_cblk_free(pp, dev);
  837. ata_pad_free(ap, dev);
  838. kfree(pp);
  839. }
  840. static void sil24_host_stop(struct ata_host_set *host_set)
  841. {
  842. struct sil24_host_priv *hpriv = host_set->private_data;
  843. struct pci_dev *pdev = to_pci_dev(host_set->dev);
  844. pci_iounmap(pdev, hpriv->host_base);
  845. pci_iounmap(pdev, hpriv->port_base);
  846. kfree(hpriv);
  847. }
  848. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  849. {
  850. static int printed_version = 0;
  851. unsigned int board_id = (unsigned int)ent->driver_data;
  852. struct ata_port_info *pinfo = &sil24_port_info[board_id];
  853. struct ata_probe_ent *probe_ent = NULL;
  854. struct sil24_host_priv *hpriv = NULL;
  855. void __iomem *host_base = NULL;
  856. void __iomem *port_base = NULL;
  857. int i, rc;
  858. u32 tmp;
  859. if (!printed_version++)
  860. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  861. rc = pci_enable_device(pdev);
  862. if (rc)
  863. return rc;
  864. rc = pci_request_regions(pdev, DRV_NAME);
  865. if (rc)
  866. goto out_disable;
  867. rc = -ENOMEM;
  868. /* map mmio registers */
  869. host_base = pci_iomap(pdev, 0, 0);
  870. if (!host_base)
  871. goto out_free;
  872. port_base = pci_iomap(pdev, 2, 0);
  873. if (!port_base)
  874. goto out_free;
  875. /* allocate & init probe_ent and hpriv */
  876. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  877. if (!probe_ent)
  878. goto out_free;
  879. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  880. if (!hpriv)
  881. goto out_free;
  882. probe_ent->dev = pci_dev_to_dev(pdev);
  883. INIT_LIST_HEAD(&probe_ent->node);
  884. probe_ent->sht = pinfo->sht;
  885. probe_ent->host_flags = pinfo->host_flags;
  886. probe_ent->pio_mask = pinfo->pio_mask;
  887. probe_ent->mwdma_mask = pinfo->mwdma_mask;
  888. probe_ent->udma_mask = pinfo->udma_mask;
  889. probe_ent->port_ops = pinfo->port_ops;
  890. probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->host_flags);
  891. probe_ent->irq = pdev->irq;
  892. probe_ent->irq_flags = SA_SHIRQ;
  893. probe_ent->mmio_base = port_base;
  894. probe_ent->private_data = hpriv;
  895. hpriv->host_base = host_base;
  896. hpriv->port_base = port_base;
  897. /*
  898. * Configure the device
  899. */
  900. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  901. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  902. if (rc) {
  903. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  904. if (rc) {
  905. dev_printk(KERN_ERR, &pdev->dev,
  906. "64-bit DMA enable failed\n");
  907. goto out_free;
  908. }
  909. }
  910. } else {
  911. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  912. if (rc) {
  913. dev_printk(KERN_ERR, &pdev->dev,
  914. "32-bit DMA enable failed\n");
  915. goto out_free;
  916. }
  917. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  918. if (rc) {
  919. dev_printk(KERN_ERR, &pdev->dev,
  920. "32-bit consistent DMA enable failed\n");
  921. goto out_free;
  922. }
  923. }
  924. /* GPIO off */
  925. writel(0, host_base + HOST_FLASH_CMD);
  926. /* Apply workaround for completion IRQ loss on PCI-X errata */
  927. if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  928. tmp = readl(host_base + HOST_CTRL);
  929. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  930. dev_printk(KERN_INFO, &pdev->dev,
  931. "Applying completion IRQ loss on PCI-X "
  932. "errata fix\n");
  933. else
  934. probe_ent->host_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  935. }
  936. /* clear global reset & mask interrupts during initialization */
  937. writel(0, host_base + HOST_CTRL);
  938. for (i = 0; i < probe_ent->n_ports; i++) {
  939. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  940. unsigned long portu = (unsigned long)port;
  941. probe_ent->port[i].cmd_addr = portu;
  942. probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
  943. ata_std_ports(&probe_ent->port[i]);
  944. /* Initial PHY setting */
  945. writel(0x20c, port + PORT_PHY_CFG);
  946. /* Clear port RST */
  947. tmp = readl(port + PORT_CTRL_STAT);
  948. if (tmp & PORT_CS_PORT_RST) {
  949. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  950. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  951. PORT_CS_PORT_RST,
  952. PORT_CS_PORT_RST, 10, 100);
  953. if (tmp & PORT_CS_PORT_RST)
  954. dev_printk(KERN_ERR, &pdev->dev,
  955. "failed to clear port RST\n");
  956. }
  957. /* Configure IRQ WoC */
  958. if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC)
  959. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  960. else
  961. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  962. /* Zero error counters. */
  963. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  964. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  965. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  966. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  967. writel(0x0000, port + PORT_CRC_ERR_CNT);
  968. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  969. /* Always use 64bit activation */
  970. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  971. /* Clear port multiplier enable and resume bits */
  972. writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
  973. }
  974. /* Turn on interrupts */
  975. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  976. pci_set_master(pdev);
  977. /* FIXME: check ata_device_add return value */
  978. ata_device_add(probe_ent);
  979. kfree(probe_ent);
  980. return 0;
  981. out_free:
  982. if (host_base)
  983. pci_iounmap(pdev, host_base);
  984. if (port_base)
  985. pci_iounmap(pdev, port_base);
  986. kfree(probe_ent);
  987. kfree(hpriv);
  988. pci_release_regions(pdev);
  989. out_disable:
  990. pci_disable_device(pdev);
  991. return rc;
  992. }
  993. static int __init sil24_init(void)
  994. {
  995. return pci_module_init(&sil24_pci_driver);
  996. }
  997. static void __exit sil24_exit(void)
  998. {
  999. pci_unregister_driver(&sil24_pci_driver);
  1000. }
  1001. MODULE_AUTHOR("Tejun Heo");
  1002. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1003. MODULE_LICENSE("GPL");
  1004. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1005. module_init(sil24_init);
  1006. module_exit(sil24_exit);