clps711x.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. /*
  2. * Driver for CLPS711x serial ports
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright 1999 ARM Limited
  7. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #if defined(CONFIG_SERIAL_CLPS711X_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  24. #define SUPPORT_SYSRQ
  25. #endif
  26. #include <linux/module.h>
  27. #include <linux/ioport.h>
  28. #include <linux/init.h>
  29. #include <linux/console.h>
  30. #include <linux/sysrq.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/device.h>
  33. #include <linux/tty.h>
  34. #include <linux/tty_flip.h>
  35. #include <linux/serial_core.h>
  36. #include <linux/serial.h>
  37. #include <linux/io.h>
  38. #include <linux/clk.h>
  39. #include <linux/platform_device.h>
  40. #include <mach/hardware.h>
  41. #include <asm/irq.h>
  42. #define UART_CLPS711X_NAME "uart-clps711x"
  43. #define UART_CLPS711X_NR 2
  44. #define UART_CLPS711X_MAJOR 204
  45. #define UART_CLPS711X_MINOR 40
  46. #define UBRLCR(port) ((port)->line ? UBRLCR2 : UBRLCR1)
  47. #define UARTDR(port) ((port)->line ? UARTDR2 : UARTDR1)
  48. #define SYSFLG(port) ((port)->line ? SYSFLG2 : SYSFLG1)
  49. #define SYSCON(port) ((port)->line ? SYSCON2 : SYSCON1)
  50. #define TX_IRQ(port) ((port)->line ? IRQ_UTXINT2 : IRQ_UTXINT1)
  51. #define RX_IRQ(port) ((port)->line ? IRQ_URXINT2 : IRQ_URXINT1)
  52. struct clps711x_port {
  53. struct uart_driver uart;
  54. struct clk *uart_clk;
  55. struct uart_port port[UART_CLPS711X_NR];
  56. int tx_enabled[UART_CLPS711X_NR];
  57. #ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
  58. struct console console;
  59. #endif
  60. };
  61. static void clps711xuart_stop_tx(struct uart_port *port)
  62. {
  63. struct clps711x_port *s = dev_get_drvdata(port->dev);
  64. if (s->tx_enabled[port->line]) {
  65. disable_irq(TX_IRQ(port));
  66. s->tx_enabled[port->line] = 0;
  67. }
  68. }
  69. static void clps711xuart_start_tx(struct uart_port *port)
  70. {
  71. struct clps711x_port *s = dev_get_drvdata(port->dev);
  72. if (!s->tx_enabled[port->line]) {
  73. enable_irq(TX_IRQ(port));
  74. s->tx_enabled[port->line] = 1;
  75. }
  76. }
  77. static void clps711xuart_stop_rx(struct uart_port *port)
  78. {
  79. disable_irq(RX_IRQ(port));
  80. }
  81. static void clps711xuart_enable_ms(struct uart_port *port)
  82. {
  83. }
  84. static irqreturn_t uart_clps711x_int_rx(int irq, void *dev_id)
  85. {
  86. struct uart_port *port = dev_id;
  87. struct tty_struct *tty = tty_port_tty_get(&port->state->port);
  88. unsigned int status, ch, flg;
  89. if (!tty)
  90. return IRQ_HANDLED;
  91. for (;;) {
  92. status = clps_readl(SYSFLG(port));
  93. if (status & SYSFLG_URXFE)
  94. break;
  95. ch = clps_readw(UARTDR(port));
  96. status = ch & (UARTDR_FRMERR | UARTDR_PARERR | UARTDR_OVERR);
  97. ch &= 0xff;
  98. port->icount.rx++;
  99. flg = TTY_NORMAL;
  100. if (unlikely(status)) {
  101. if (status & UARTDR_PARERR)
  102. port->icount.parity++;
  103. else if (status & UARTDR_FRMERR)
  104. port->icount.frame++;
  105. else if (status & UARTDR_OVERR)
  106. port->icount.overrun++;
  107. status &= port->read_status_mask;
  108. if (status & UARTDR_PARERR)
  109. flg = TTY_PARITY;
  110. else if (status & UARTDR_FRMERR)
  111. flg = TTY_FRAME;
  112. else if (status & UARTDR_OVERR)
  113. flg = TTY_OVERRUN;
  114. }
  115. if (uart_handle_sysrq_char(port, ch))
  116. continue;
  117. if (status & port->ignore_status_mask)
  118. continue;
  119. uart_insert_char(port, status, UARTDR_OVERR, ch, flg);
  120. }
  121. tty_flip_buffer_push(tty);
  122. tty_kref_put(tty);
  123. return IRQ_HANDLED;
  124. }
  125. static irqreturn_t uart_clps711x_int_tx(int irq, void *dev_id)
  126. {
  127. struct uart_port *port = dev_id;
  128. struct clps711x_port *s = dev_get_drvdata(port->dev);
  129. struct circ_buf *xmit = &port->state->xmit;
  130. if (port->x_char) {
  131. clps_writel(port->x_char, UARTDR(port));
  132. port->icount.tx++;
  133. port->x_char = 0;
  134. return IRQ_HANDLED;
  135. }
  136. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  137. disable_irq_nosync(TX_IRQ(port));
  138. s->tx_enabled[port->line] = 0;
  139. return IRQ_HANDLED;
  140. }
  141. while (!uart_circ_empty(xmit)) {
  142. clps_writew(xmit->buf[xmit->tail], UARTDR(port));
  143. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  144. port->icount.tx++;
  145. if (clps_readl(SYSFLG(port) & SYSFLG_UTXFF))
  146. break;
  147. }
  148. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  149. uart_write_wakeup(port);
  150. return IRQ_HANDLED;
  151. }
  152. static unsigned int clps711xuart_tx_empty(struct uart_port *port)
  153. {
  154. unsigned int status = clps_readl(SYSFLG(port));
  155. return status & SYSFLG_UBUSY ? 0 : TIOCSER_TEMT;
  156. }
  157. static unsigned int clps711xuart_get_mctrl(struct uart_port *port)
  158. {
  159. unsigned int status, result = 0;
  160. if (port->line == 0) {
  161. status = clps_readl(SYSFLG1);
  162. if (status & SYSFLG1_DCD)
  163. result |= TIOCM_CAR;
  164. if (status & SYSFLG1_DSR)
  165. result |= TIOCM_DSR;
  166. if (status & SYSFLG1_CTS)
  167. result |= TIOCM_CTS;
  168. } else
  169. result = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  170. return result;
  171. }
  172. static void
  173. clps711xuart_set_mctrl_null(struct uart_port *port, unsigned int mctrl)
  174. {
  175. }
  176. static void clps711xuart_break_ctl(struct uart_port *port, int break_state)
  177. {
  178. unsigned long flags;
  179. unsigned int ubrlcr;
  180. spin_lock_irqsave(&port->lock, flags);
  181. ubrlcr = clps_readl(UBRLCR(port));
  182. if (break_state)
  183. ubrlcr |= UBRLCR_BREAK;
  184. else
  185. ubrlcr &= ~UBRLCR_BREAK;
  186. clps_writel(ubrlcr, UBRLCR(port));
  187. spin_unlock_irqrestore(&port->lock, flags);
  188. }
  189. static int clps711xuart_startup(struct uart_port *port)
  190. {
  191. struct clps711x_port *s = dev_get_drvdata(port->dev);
  192. unsigned int syscon;
  193. int ret;
  194. s->tx_enabled[port->line] = 1;
  195. /* Allocate the IRQs */
  196. ret = devm_request_irq(port->dev, TX_IRQ(port), uart_clps711x_int_tx,
  197. 0, UART_CLPS711X_NAME " TX", port);
  198. if (ret)
  199. return ret;
  200. ret = devm_request_irq(port->dev, RX_IRQ(port), uart_clps711x_int_rx,
  201. 0, UART_CLPS711X_NAME " RX", port);
  202. if (ret) {
  203. devm_free_irq(port->dev, TX_IRQ(port), port);
  204. return ret;
  205. }
  206. /*
  207. * enable the port
  208. */
  209. syscon = clps_readl(SYSCON(port));
  210. syscon |= SYSCON_UARTEN;
  211. clps_writel(syscon, SYSCON(port));
  212. return 0;
  213. }
  214. static void clps711xuart_shutdown(struct uart_port *port)
  215. {
  216. unsigned int ubrlcr, syscon;
  217. /* Free the interrupts */
  218. devm_free_irq(port->dev, TX_IRQ(port), port);
  219. devm_free_irq(port->dev, RX_IRQ(port), port);
  220. /*
  221. * disable the port
  222. */
  223. syscon = clps_readl(SYSCON(port));
  224. syscon &= ~SYSCON_UARTEN;
  225. clps_writel(syscon, SYSCON(port));
  226. /*
  227. * disable break condition and fifos
  228. */
  229. ubrlcr = clps_readl(UBRLCR(port));
  230. ubrlcr &= ~(UBRLCR_FIFOEN | UBRLCR_BREAK);
  231. clps_writel(ubrlcr, UBRLCR(port));
  232. }
  233. static void
  234. clps711xuart_set_termios(struct uart_port *port, struct ktermios *termios,
  235. struct ktermios *old)
  236. {
  237. unsigned int ubrlcr, baud, quot;
  238. unsigned long flags;
  239. /*
  240. * We don't implement CREAD.
  241. */
  242. termios->c_cflag |= CREAD;
  243. /* Ask the core to calculate the divisor for us */
  244. baud = uart_get_baud_rate(port, termios, old, port->uartclk / 4096,
  245. port->uartclk / 16);
  246. quot = uart_get_divisor(port, baud);
  247. switch (termios->c_cflag & CSIZE) {
  248. case CS5:
  249. ubrlcr = UBRLCR_WRDLEN5;
  250. break;
  251. case CS6:
  252. ubrlcr = UBRLCR_WRDLEN6;
  253. break;
  254. case CS7:
  255. ubrlcr = UBRLCR_WRDLEN7;
  256. break;
  257. default: // CS8
  258. ubrlcr = UBRLCR_WRDLEN8;
  259. break;
  260. }
  261. if (termios->c_cflag & CSTOPB)
  262. ubrlcr |= UBRLCR_XSTOP;
  263. if (termios->c_cflag & PARENB) {
  264. ubrlcr |= UBRLCR_PRTEN;
  265. if (!(termios->c_cflag & PARODD))
  266. ubrlcr |= UBRLCR_EVENPRT;
  267. }
  268. /* Enable FIFO */
  269. ubrlcr |= UBRLCR_FIFOEN;
  270. spin_lock_irqsave(&port->lock, flags);
  271. /*
  272. * Update the per-port timeout.
  273. */
  274. uart_update_timeout(port, termios->c_cflag, baud);
  275. port->read_status_mask = UARTDR_OVERR;
  276. if (termios->c_iflag & INPCK)
  277. port->read_status_mask |= UARTDR_PARERR | UARTDR_FRMERR;
  278. /*
  279. * Characters to ignore
  280. */
  281. port->ignore_status_mask = 0;
  282. if (termios->c_iflag & IGNPAR)
  283. port->ignore_status_mask |= UARTDR_FRMERR | UARTDR_PARERR;
  284. if (termios->c_iflag & IGNBRK) {
  285. /*
  286. * If we're ignoring parity and break indicators,
  287. * ignore overruns to (for real raw support).
  288. */
  289. if (termios->c_iflag & IGNPAR)
  290. port->ignore_status_mask |= UARTDR_OVERR;
  291. }
  292. quot -= 1;
  293. clps_writel(ubrlcr | quot, UBRLCR(port));
  294. spin_unlock_irqrestore(&port->lock, flags);
  295. }
  296. static const char *clps711xuart_type(struct uart_port *port)
  297. {
  298. return port->type == PORT_CLPS711X ? "CLPS711x" : NULL;
  299. }
  300. /*
  301. * Configure/autoconfigure the port.
  302. */
  303. static void clps711xuart_config_port(struct uart_port *port, int flags)
  304. {
  305. if (flags & UART_CONFIG_TYPE)
  306. port->type = PORT_CLPS711X;
  307. }
  308. static void clps711xuart_release_port(struct uart_port *port)
  309. {
  310. }
  311. static int clps711xuart_request_port(struct uart_port *port)
  312. {
  313. return 0;
  314. }
  315. static struct uart_ops uart_clps711x_ops = {
  316. .tx_empty = clps711xuart_tx_empty,
  317. .set_mctrl = clps711xuart_set_mctrl_null,
  318. .get_mctrl = clps711xuart_get_mctrl,
  319. .stop_tx = clps711xuart_stop_tx,
  320. .start_tx = clps711xuart_start_tx,
  321. .stop_rx = clps711xuart_stop_rx,
  322. .enable_ms = clps711xuart_enable_ms,
  323. .break_ctl = clps711xuart_break_ctl,
  324. .startup = clps711xuart_startup,
  325. .shutdown = clps711xuart_shutdown,
  326. .set_termios = clps711xuart_set_termios,
  327. .type = clps711xuart_type,
  328. .config_port = clps711xuart_config_port,
  329. .release_port = clps711xuart_release_port,
  330. .request_port = clps711xuart_request_port,
  331. };
  332. #ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
  333. static void uart_clps711x_console_putchar(struct uart_port *port, int ch)
  334. {
  335. while (clps_readl(SYSFLG(port)) & SYSFLG_UTXFF)
  336. barrier();
  337. clps_writew(ch, UARTDR(port));
  338. }
  339. static void uart_clps711x_console_write(struct console *co, const char *c,
  340. unsigned n)
  341. {
  342. struct clps711x_port *s = (struct clps711x_port *)co->data;
  343. struct uart_port *port = &s->port[co->index];
  344. u32 syscon;
  345. /* Ensure that the port is enabled */
  346. syscon = clps_readl(SYSCON(port));
  347. clps_writel(syscon | SYSCON_UARTEN, SYSCON(port));
  348. uart_console_write(port, c, n, uart_clps711x_console_putchar);
  349. /* Wait for transmitter to become empty */
  350. while (clps_readl(SYSFLG(port)) & SYSFLG_UBUSY)
  351. barrier();
  352. /* Restore the uart state */
  353. clps_writel(syscon, SYSCON(port));
  354. }
  355. static void uart_clps711x_console_get_options(struct uart_port *port,
  356. int *baud, int *parity,
  357. int *bits)
  358. {
  359. if (clps_readl(SYSCON(port)) & SYSCON_UARTEN) {
  360. unsigned int ubrlcr, quot;
  361. ubrlcr = clps_readl(UBRLCR(port));
  362. *parity = 'n';
  363. if (ubrlcr & UBRLCR_PRTEN) {
  364. if (ubrlcr & UBRLCR_EVENPRT)
  365. *parity = 'e';
  366. else
  367. *parity = 'o';
  368. }
  369. if ((ubrlcr & UBRLCR_WRDLEN_MASK) == UBRLCR_WRDLEN7)
  370. *bits = 7;
  371. else
  372. *bits = 8;
  373. quot = ubrlcr & UBRLCR_BAUD_MASK;
  374. *baud = port->uartclk / (16 * (quot + 1));
  375. }
  376. }
  377. static int uart_clps711x_console_setup(struct console *co, char *options)
  378. {
  379. int baud = 38400, bits = 8, parity = 'n', flow = 'n';
  380. struct clps711x_port *s = (struct clps711x_port *)co->data;
  381. struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
  382. if (options)
  383. uart_parse_options(options, &baud, &parity, &bits, &flow);
  384. else
  385. uart_clps711x_console_get_options(port, &baud, &parity, &bits);
  386. return uart_set_options(port, co, baud, parity, bits, flow);
  387. }
  388. #endif
  389. static int __devinit uart_clps711x_probe(struct platform_device *pdev)
  390. {
  391. struct clps711x_port *s;
  392. int ret, i;
  393. s = devm_kzalloc(&pdev->dev, sizeof(struct clps711x_port), GFP_KERNEL);
  394. if (!s) {
  395. dev_err(&pdev->dev, "Error allocating port structure\n");
  396. return -ENOMEM;
  397. }
  398. platform_set_drvdata(pdev, s);
  399. s->uart_clk = devm_clk_get(&pdev->dev, "uart");
  400. if (IS_ERR(s->uart_clk)) {
  401. dev_err(&pdev->dev, "Can't get UART clocks\n");
  402. ret = PTR_ERR(s->uart_clk);
  403. goto err_out;
  404. }
  405. s->uart.owner = THIS_MODULE;
  406. s->uart.dev_name = "ttyCL";
  407. s->uart.major = UART_CLPS711X_MAJOR;
  408. s->uart.minor = UART_CLPS711X_MINOR;
  409. s->uart.nr = UART_CLPS711X_NR;
  410. #ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
  411. s->uart.cons = &s->console;
  412. s->uart.cons->device = uart_console_device;
  413. s->uart.cons->write = uart_clps711x_console_write;
  414. s->uart.cons->setup = uart_clps711x_console_setup;
  415. s->uart.cons->flags = CON_PRINTBUFFER;
  416. s->uart.cons->index = -1;
  417. s->uart.cons->data = s;
  418. strcpy(s->uart.cons->name, "ttyCL");
  419. #endif
  420. ret = uart_register_driver(&s->uart);
  421. if (ret) {
  422. dev_err(&pdev->dev, "Registering UART driver failed\n");
  423. devm_clk_put(&pdev->dev, s->uart_clk);
  424. goto err_out;
  425. }
  426. for (i = 0; i < UART_CLPS711X_NR; i++) {
  427. s->port[i].line = i;
  428. s->port[i].dev = &pdev->dev;
  429. s->port[i].irq = TX_IRQ(&s->port[i]);
  430. s->port[i].iobase = SYSCON(&s->port[i]);
  431. s->port[i].type = PORT_CLPS711X;
  432. s->port[i].fifosize = 16;
  433. s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  434. s->port[i].uartclk = clk_get_rate(s->uart_clk);
  435. s->port[i].ops = &uart_clps711x_ops;
  436. WARN_ON(uart_add_one_port(&s->uart, &s->port[i]));
  437. }
  438. return 0;
  439. err_out:
  440. platform_set_drvdata(pdev, NULL);
  441. return ret;
  442. }
  443. static int __devexit uart_clps711x_remove(struct platform_device *pdev)
  444. {
  445. struct clps711x_port *s = platform_get_drvdata(pdev);
  446. int i;
  447. for (i = 0; i < UART_CLPS711X_NR; i++)
  448. uart_remove_one_port(&s->uart, &s->port[i]);
  449. devm_clk_put(&pdev->dev, s->uart_clk);
  450. uart_unregister_driver(&s->uart);
  451. platform_set_drvdata(pdev, NULL);
  452. return 0;
  453. }
  454. static struct platform_driver clps711x_uart_driver = {
  455. .driver = {
  456. .name = UART_CLPS711X_NAME,
  457. .owner = THIS_MODULE,
  458. },
  459. .probe = uart_clps711x_probe,
  460. .remove = __devexit_p(uart_clps711x_remove),
  461. };
  462. module_platform_driver(clps711x_uart_driver);
  463. static struct platform_device clps711x_uart_device = {
  464. .name = UART_CLPS711X_NAME,
  465. };
  466. static int __init uart_clps711x_init(void)
  467. {
  468. return platform_device_register(&clps711x_uart_device);
  469. }
  470. module_init(uart_clps711x_init);
  471. static void __exit uart_clps711x_exit(void)
  472. {
  473. platform_device_unregister(&clps711x_uart_device);
  474. }
  475. module_exit(uart_clps711x_exit);
  476. MODULE_AUTHOR("Deep Blue Solutions Ltd");
  477. MODULE_DESCRIPTION("CLPS711X serial driver");
  478. MODULE_LICENSE("GPL");