rs600.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include <drm/drmP.h>
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. static void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. static const u32 crtc_offsets[2] =
  47. {
  48. 0,
  49. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  50. };
  51. static bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc)
  52. {
  53. if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
  54. return true;
  55. else
  56. return false;
  57. }
  58. static bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc)
  59. {
  60. u32 pos1, pos2;
  61. pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  62. pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
  63. if (pos1 != pos2)
  64. return true;
  65. else
  66. return false;
  67. }
  68. /**
  69. * avivo_wait_for_vblank - vblank wait asic callback.
  70. *
  71. * @rdev: radeon_device pointer
  72. * @crtc: crtc to wait for vblank on
  73. *
  74. * Wait for vblank on the requested crtc (r5xx-r7xx).
  75. */
  76. void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  77. {
  78. unsigned i = 0;
  79. if (crtc >= rdev->num_crtc)
  80. return;
  81. if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN))
  82. return;
  83. /* depending on when we hit vblank, we may be close to active; if so,
  84. * wait for another frame.
  85. */
  86. while (avivo_is_in_vblank(rdev, crtc)) {
  87. if (i++ % 100 == 0) {
  88. if (!avivo_is_counter_moving(rdev, crtc))
  89. break;
  90. }
  91. }
  92. while (!avivo_is_in_vblank(rdev, crtc)) {
  93. if (i++ % 100 == 0) {
  94. if (!avivo_is_counter_moving(rdev, crtc))
  95. break;
  96. }
  97. }
  98. }
  99. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  100. {
  101. /* enable the pflip int */
  102. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  103. }
  104. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  105. {
  106. /* disable the pflip int */
  107. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  108. }
  109. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  110. {
  111. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  112. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  113. int i;
  114. /* Lock the graphics update lock */
  115. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  116. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  117. /* update the scanout addresses */
  118. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  119. (u32)crtc_base);
  120. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  121. (u32)crtc_base);
  122. /* Wait for update_pending to go high. */
  123. for (i = 0; i < rdev->usec_timeout; i++) {
  124. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  125. break;
  126. udelay(1);
  127. }
  128. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  129. /* Unlock the lock, so double-buffering can take place inside vblank */
  130. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  131. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  132. /* Return current update_pending status: */
  133. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  134. }
  135. void avivo_program_fmt(struct drm_encoder *encoder)
  136. {
  137. struct drm_device *dev = encoder->dev;
  138. struct radeon_device *rdev = dev->dev_private;
  139. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  140. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  141. int bpc = 0;
  142. u32 tmp = 0;
  143. bool dither = false;
  144. if (connector)
  145. bpc = radeon_get_monitor_bpc(connector);
  146. /* LVDS FMT is set up by atom */
  147. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  148. return;
  149. if (bpc == 0)
  150. return;
  151. switch (bpc) {
  152. case 6:
  153. if (dither)
  154. /* XXX sort out optimal dither settings */
  155. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  156. else
  157. tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  158. break;
  159. case 8:
  160. if (dither)
  161. /* XXX sort out optimal dither settings */
  162. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN |
  163. AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH);
  164. else
  165. tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN |
  166. AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH);
  167. break;
  168. case 10:
  169. default:
  170. /* not needed */
  171. break;
  172. }
  173. switch (radeon_encoder->encoder_id) {
  174. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  175. WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp);
  176. break;
  177. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  178. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp);
  179. break;
  180. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  181. WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp);
  182. break;
  183. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  184. WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp);
  185. break;
  186. default:
  187. break;
  188. }
  189. }
  190. void rs600_pm_misc(struct radeon_device *rdev)
  191. {
  192. int requested_index = rdev->pm.requested_power_state_index;
  193. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  194. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  195. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  196. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  197. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  198. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  199. tmp = RREG32(voltage->gpio.reg);
  200. if (voltage->active_high)
  201. tmp |= voltage->gpio.mask;
  202. else
  203. tmp &= ~(voltage->gpio.mask);
  204. WREG32(voltage->gpio.reg, tmp);
  205. if (voltage->delay)
  206. udelay(voltage->delay);
  207. } else {
  208. tmp = RREG32(voltage->gpio.reg);
  209. if (voltage->active_high)
  210. tmp &= ~voltage->gpio.mask;
  211. else
  212. tmp |= voltage->gpio.mask;
  213. WREG32(voltage->gpio.reg, tmp);
  214. if (voltage->delay)
  215. udelay(voltage->delay);
  216. }
  217. } else if (voltage->type == VOLTAGE_VDDC)
  218. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  219. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  220. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  221. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  222. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  223. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  224. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  225. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  226. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  227. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  228. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  229. }
  230. } else {
  231. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  232. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  233. }
  234. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  235. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  236. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  237. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  238. if (voltage->delay) {
  239. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  240. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  241. } else
  242. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  243. } else
  244. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  245. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  246. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  247. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  248. hdp_dyn_cntl &= ~HDP_FORCEON;
  249. else
  250. hdp_dyn_cntl |= HDP_FORCEON;
  251. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  252. #if 0
  253. /* mc_host_dyn seems to cause hangs from time to time */
  254. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  255. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  256. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  257. else
  258. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  259. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  260. #endif
  261. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  262. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  263. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  264. else
  265. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  266. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  267. /* set pcie lanes */
  268. if ((rdev->flags & RADEON_IS_PCIE) &&
  269. !(rdev->flags & RADEON_IS_IGP) &&
  270. rdev->asic->pm.set_pcie_lanes &&
  271. (ps->pcie_lanes !=
  272. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  273. radeon_set_pcie_lanes(rdev,
  274. ps->pcie_lanes);
  275. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  276. }
  277. }
  278. void rs600_pm_prepare(struct radeon_device *rdev)
  279. {
  280. struct drm_device *ddev = rdev->ddev;
  281. struct drm_crtc *crtc;
  282. struct radeon_crtc *radeon_crtc;
  283. u32 tmp;
  284. /* disable any active CRTCs */
  285. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  286. radeon_crtc = to_radeon_crtc(crtc);
  287. if (radeon_crtc->enabled) {
  288. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  289. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  290. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  291. }
  292. }
  293. }
  294. void rs600_pm_finish(struct radeon_device *rdev)
  295. {
  296. struct drm_device *ddev = rdev->ddev;
  297. struct drm_crtc *crtc;
  298. struct radeon_crtc *radeon_crtc;
  299. u32 tmp;
  300. /* enable any active CRTCs */
  301. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  302. radeon_crtc = to_radeon_crtc(crtc);
  303. if (radeon_crtc->enabled) {
  304. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  305. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  306. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  307. }
  308. }
  309. }
  310. /* hpd for digital panel detect/disconnect */
  311. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  312. {
  313. u32 tmp;
  314. bool connected = false;
  315. switch (hpd) {
  316. case RADEON_HPD_1:
  317. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  318. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  319. connected = true;
  320. break;
  321. case RADEON_HPD_2:
  322. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  323. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  324. connected = true;
  325. break;
  326. default:
  327. break;
  328. }
  329. return connected;
  330. }
  331. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  332. enum radeon_hpd_id hpd)
  333. {
  334. u32 tmp;
  335. bool connected = rs600_hpd_sense(rdev, hpd);
  336. switch (hpd) {
  337. case RADEON_HPD_1:
  338. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  339. if (connected)
  340. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  341. else
  342. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  343. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  344. break;
  345. case RADEON_HPD_2:
  346. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  347. if (connected)
  348. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  349. else
  350. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  351. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  352. break;
  353. default:
  354. break;
  355. }
  356. }
  357. void rs600_hpd_init(struct radeon_device *rdev)
  358. {
  359. struct drm_device *dev = rdev->ddev;
  360. struct drm_connector *connector;
  361. unsigned enable = 0;
  362. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  363. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  364. switch (radeon_connector->hpd.hpd) {
  365. case RADEON_HPD_1:
  366. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  367. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  368. break;
  369. case RADEON_HPD_2:
  370. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  371. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  372. break;
  373. default:
  374. break;
  375. }
  376. enable |= 1 << radeon_connector->hpd.hpd;
  377. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  378. }
  379. radeon_irq_kms_enable_hpd(rdev, enable);
  380. }
  381. void rs600_hpd_fini(struct radeon_device *rdev)
  382. {
  383. struct drm_device *dev = rdev->ddev;
  384. struct drm_connector *connector;
  385. unsigned disable = 0;
  386. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  387. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  388. switch (radeon_connector->hpd.hpd) {
  389. case RADEON_HPD_1:
  390. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  391. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  392. break;
  393. case RADEON_HPD_2:
  394. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  395. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  396. break;
  397. default:
  398. break;
  399. }
  400. disable |= 1 << radeon_connector->hpd.hpd;
  401. }
  402. radeon_irq_kms_disable_hpd(rdev, disable);
  403. }
  404. int rs600_asic_reset(struct radeon_device *rdev)
  405. {
  406. struct rv515_mc_save save;
  407. u32 status, tmp;
  408. int ret = 0;
  409. status = RREG32(R_000E40_RBBM_STATUS);
  410. if (!G_000E40_GUI_ACTIVE(status)) {
  411. return 0;
  412. }
  413. /* Stops all mc clients */
  414. rv515_mc_stop(rdev, &save);
  415. status = RREG32(R_000E40_RBBM_STATUS);
  416. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  417. /* stop CP */
  418. WREG32(RADEON_CP_CSQ_CNTL, 0);
  419. tmp = RREG32(RADEON_CP_RB_CNTL);
  420. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  421. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  422. WREG32(RADEON_CP_RB_WPTR, 0);
  423. WREG32(RADEON_CP_RB_CNTL, tmp);
  424. pci_save_state(rdev->pdev);
  425. /* disable bus mastering */
  426. pci_clear_master(rdev->pdev);
  427. mdelay(1);
  428. /* reset GA+VAP */
  429. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  430. S_0000F0_SOFT_RESET_GA(1));
  431. RREG32(R_0000F0_RBBM_SOFT_RESET);
  432. mdelay(500);
  433. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  434. mdelay(1);
  435. status = RREG32(R_000E40_RBBM_STATUS);
  436. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  437. /* reset CP */
  438. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  439. RREG32(R_0000F0_RBBM_SOFT_RESET);
  440. mdelay(500);
  441. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  442. mdelay(1);
  443. status = RREG32(R_000E40_RBBM_STATUS);
  444. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  445. /* reset MC */
  446. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  447. RREG32(R_0000F0_RBBM_SOFT_RESET);
  448. mdelay(500);
  449. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  450. mdelay(1);
  451. status = RREG32(R_000E40_RBBM_STATUS);
  452. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  453. /* restore PCI & busmastering */
  454. pci_restore_state(rdev->pdev);
  455. /* Check if GPU is idle */
  456. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  457. dev_err(rdev->dev, "failed to reset GPU\n");
  458. ret = -1;
  459. } else
  460. dev_info(rdev->dev, "GPU reset succeed\n");
  461. rv515_mc_resume(rdev, &save);
  462. return ret;
  463. }
  464. /*
  465. * GART.
  466. */
  467. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  468. {
  469. uint32_t tmp;
  470. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  471. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  472. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  473. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  474. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  475. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  476. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  477. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  478. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  479. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  480. }
  481. static int rs600_gart_init(struct radeon_device *rdev)
  482. {
  483. int r;
  484. if (rdev->gart.robj) {
  485. WARN(1, "RS600 GART already initialized\n");
  486. return 0;
  487. }
  488. /* Initialize common gart structure */
  489. r = radeon_gart_init(rdev);
  490. if (r) {
  491. return r;
  492. }
  493. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  494. return radeon_gart_table_vram_alloc(rdev);
  495. }
  496. static int rs600_gart_enable(struct radeon_device *rdev)
  497. {
  498. u32 tmp;
  499. int r, i;
  500. if (rdev->gart.robj == NULL) {
  501. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  502. return -EINVAL;
  503. }
  504. r = radeon_gart_table_vram_pin(rdev);
  505. if (r)
  506. return r;
  507. radeon_gart_restore(rdev);
  508. /* Enable bus master */
  509. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  510. WREG32(RADEON_BUS_CNTL, tmp);
  511. /* FIXME: setup default page */
  512. WREG32_MC(R_000100_MC_PT0_CNTL,
  513. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  514. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  515. for (i = 0; i < 19; i++) {
  516. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  517. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  518. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  519. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  520. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  521. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  522. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  523. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  524. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  525. }
  526. /* enable first context */
  527. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  528. S_000102_ENABLE_PAGE_TABLE(1) |
  529. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  530. /* disable all other contexts */
  531. for (i = 1; i < 8; i++)
  532. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  533. /* setup the page table */
  534. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  535. rdev->gart.table_addr);
  536. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  537. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  538. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  539. /* System context maps to VRAM space */
  540. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  541. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  542. /* enable page tables */
  543. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  544. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  545. tmp = RREG32_MC(R_000009_MC_CNTL1);
  546. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  547. rs600_gart_tlb_flush(rdev);
  548. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  549. (unsigned)(rdev->mc.gtt_size >> 20),
  550. (unsigned long long)rdev->gart.table_addr);
  551. rdev->gart.ready = true;
  552. return 0;
  553. }
  554. static void rs600_gart_disable(struct radeon_device *rdev)
  555. {
  556. u32 tmp;
  557. /* FIXME: disable out of gart access */
  558. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  559. tmp = RREG32_MC(R_000009_MC_CNTL1);
  560. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  561. radeon_gart_table_vram_unpin(rdev);
  562. }
  563. static void rs600_gart_fini(struct radeon_device *rdev)
  564. {
  565. radeon_gart_fini(rdev);
  566. rs600_gart_disable(rdev);
  567. radeon_gart_table_vram_free(rdev);
  568. }
  569. #define R600_PTE_VALID (1 << 0)
  570. #define R600_PTE_SYSTEM (1 << 1)
  571. #define R600_PTE_SNOOPED (1 << 2)
  572. #define R600_PTE_READABLE (1 << 5)
  573. #define R600_PTE_WRITEABLE (1 << 6)
  574. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  575. {
  576. void __iomem *ptr = (void *)rdev->gart.ptr;
  577. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  578. return -EINVAL;
  579. }
  580. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  581. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  582. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  583. writeq(addr, ptr + (i * 8));
  584. return 0;
  585. }
  586. int rs600_irq_set(struct radeon_device *rdev)
  587. {
  588. uint32_t tmp = 0;
  589. uint32_t mode_int = 0;
  590. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  591. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  592. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  593. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  594. u32 hdmi0;
  595. if (ASIC_IS_DCE2(rdev))
  596. hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  597. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  598. else
  599. hdmi0 = 0;
  600. if (!rdev->irq.installed) {
  601. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  602. WREG32(R_000040_GEN_INT_CNTL, 0);
  603. return -EINVAL;
  604. }
  605. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  606. tmp |= S_000040_SW_INT_EN(1);
  607. }
  608. if (rdev->irq.crtc_vblank_int[0] ||
  609. atomic_read(&rdev->irq.pflip[0])) {
  610. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  611. }
  612. if (rdev->irq.crtc_vblank_int[1] ||
  613. atomic_read(&rdev->irq.pflip[1])) {
  614. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  615. }
  616. if (rdev->irq.hpd[0]) {
  617. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  618. }
  619. if (rdev->irq.hpd[1]) {
  620. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  621. }
  622. if (rdev->irq.afmt[0]) {
  623. hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  624. }
  625. WREG32(R_000040_GEN_INT_CNTL, tmp);
  626. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  627. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  628. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  629. if (ASIC_IS_DCE2(rdev))
  630. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  631. return 0;
  632. }
  633. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  634. {
  635. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  636. uint32_t irq_mask = S_000044_SW_INT(1);
  637. u32 tmp;
  638. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  639. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  640. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  641. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  642. S_006534_D1MODE_VBLANK_ACK(1));
  643. }
  644. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  645. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  646. S_006D34_D2MODE_VBLANK_ACK(1));
  647. }
  648. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  649. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  650. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  651. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  652. }
  653. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  654. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  655. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  656. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  657. }
  658. } else {
  659. rdev->irq.stat_regs.r500.disp_int = 0;
  660. }
  661. if (ASIC_IS_DCE2(rdev)) {
  662. rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
  663. S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
  664. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  665. tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
  666. tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
  667. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
  668. }
  669. } else
  670. rdev->irq.stat_regs.r500.hdmi0_status = 0;
  671. if (irqs) {
  672. WREG32(R_000044_GEN_INT_STATUS, irqs);
  673. }
  674. return irqs & irq_mask;
  675. }
  676. void rs600_irq_disable(struct radeon_device *rdev)
  677. {
  678. u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  679. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  680. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  681. WREG32(R_000040_GEN_INT_CNTL, 0);
  682. WREG32(R_006540_DxMODE_INT_MASK, 0);
  683. /* Wait and acknowledge irq */
  684. mdelay(1);
  685. rs600_irq_ack(rdev);
  686. }
  687. int rs600_irq_process(struct radeon_device *rdev)
  688. {
  689. u32 status, msi_rearm;
  690. bool queue_hotplug = false;
  691. bool queue_hdmi = false;
  692. status = rs600_irq_ack(rdev);
  693. if (!status &&
  694. !rdev->irq.stat_regs.r500.disp_int &&
  695. !rdev->irq.stat_regs.r500.hdmi0_status) {
  696. return IRQ_NONE;
  697. }
  698. while (status ||
  699. rdev->irq.stat_regs.r500.disp_int ||
  700. rdev->irq.stat_regs.r500.hdmi0_status) {
  701. /* SW interrupt */
  702. if (G_000044_SW_INT(status)) {
  703. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  704. }
  705. /* Vertical blank interrupts */
  706. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  707. if (rdev->irq.crtc_vblank_int[0]) {
  708. drm_handle_vblank(rdev->ddev, 0);
  709. rdev->pm.vblank_sync = true;
  710. wake_up(&rdev->irq.vblank_queue);
  711. }
  712. if (atomic_read(&rdev->irq.pflip[0]))
  713. radeon_crtc_handle_flip(rdev, 0);
  714. }
  715. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  716. if (rdev->irq.crtc_vblank_int[1]) {
  717. drm_handle_vblank(rdev->ddev, 1);
  718. rdev->pm.vblank_sync = true;
  719. wake_up(&rdev->irq.vblank_queue);
  720. }
  721. if (atomic_read(&rdev->irq.pflip[1]))
  722. radeon_crtc_handle_flip(rdev, 1);
  723. }
  724. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  725. queue_hotplug = true;
  726. DRM_DEBUG("HPD1\n");
  727. }
  728. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  729. queue_hotplug = true;
  730. DRM_DEBUG("HPD2\n");
  731. }
  732. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  733. queue_hdmi = true;
  734. DRM_DEBUG("HDMI0\n");
  735. }
  736. status = rs600_irq_ack(rdev);
  737. }
  738. if (queue_hotplug)
  739. schedule_work(&rdev->hotplug_work);
  740. if (queue_hdmi)
  741. schedule_work(&rdev->audio_work);
  742. if (rdev->msi_enabled) {
  743. switch (rdev->family) {
  744. case CHIP_RS600:
  745. case CHIP_RS690:
  746. case CHIP_RS740:
  747. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  748. WREG32(RADEON_BUS_CNTL, msi_rearm);
  749. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  750. break;
  751. default:
  752. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  753. break;
  754. }
  755. }
  756. return IRQ_HANDLED;
  757. }
  758. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  759. {
  760. if (crtc == 0)
  761. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  762. else
  763. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  764. }
  765. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  766. {
  767. unsigned i;
  768. for (i = 0; i < rdev->usec_timeout; i++) {
  769. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  770. return 0;
  771. udelay(1);
  772. }
  773. return -1;
  774. }
  775. static void rs600_gpu_init(struct radeon_device *rdev)
  776. {
  777. r420_pipes_init(rdev);
  778. /* Wait for mc idle */
  779. if (rs600_mc_wait_for_idle(rdev))
  780. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  781. }
  782. static void rs600_mc_init(struct radeon_device *rdev)
  783. {
  784. u64 base;
  785. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  786. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  787. rdev->mc.vram_is_ddr = true;
  788. rdev->mc.vram_width = 128;
  789. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  790. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  791. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  792. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  793. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  794. base = G_000004_MC_FB_START(base) << 16;
  795. radeon_vram_location(rdev, &rdev->mc, base);
  796. rdev->mc.gtt_base_align = 0;
  797. radeon_gtt_location(rdev, &rdev->mc);
  798. radeon_update_bandwidth_info(rdev);
  799. }
  800. void rs600_bandwidth_update(struct radeon_device *rdev)
  801. {
  802. struct drm_display_mode *mode0 = NULL;
  803. struct drm_display_mode *mode1 = NULL;
  804. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  805. /* FIXME: implement full support */
  806. radeon_update_display_priority(rdev);
  807. if (rdev->mode_info.crtcs[0]->base.enabled)
  808. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  809. if (rdev->mode_info.crtcs[1]->base.enabled)
  810. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  811. rs690_line_buffer_adjust(rdev, mode0, mode1);
  812. if (rdev->disp_priority == 2) {
  813. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  814. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  815. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  816. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  817. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  818. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  819. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  820. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  821. }
  822. }
  823. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  824. {
  825. unsigned long flags;
  826. u32 r;
  827. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  828. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  829. S_000070_MC_IND_CITF_ARB0(1));
  830. r = RREG32(R_000074_MC_IND_DATA);
  831. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  832. return r;
  833. }
  834. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  835. {
  836. unsigned long flags;
  837. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  838. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  839. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  840. WREG32(R_000074_MC_IND_DATA, v);
  841. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  842. }
  843. static void rs600_debugfs(struct radeon_device *rdev)
  844. {
  845. if (r100_debugfs_rbbm_init(rdev))
  846. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  847. }
  848. void rs600_set_safe_registers(struct radeon_device *rdev)
  849. {
  850. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  851. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  852. }
  853. static void rs600_mc_program(struct radeon_device *rdev)
  854. {
  855. struct rv515_mc_save save;
  856. /* Stops all mc clients */
  857. rv515_mc_stop(rdev, &save);
  858. /* Wait for mc idle */
  859. if (rs600_mc_wait_for_idle(rdev))
  860. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  861. /* FIXME: What does AGP means for such chipset ? */
  862. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  863. WREG32_MC(R_000006_AGP_BASE, 0);
  864. WREG32_MC(R_000007_AGP_BASE_2, 0);
  865. /* Program MC */
  866. WREG32_MC(R_000004_MC_FB_LOCATION,
  867. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  868. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  869. WREG32(R_000134_HDP_FB_LOCATION,
  870. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  871. rv515_mc_resume(rdev, &save);
  872. }
  873. static int rs600_startup(struct radeon_device *rdev)
  874. {
  875. int r;
  876. rs600_mc_program(rdev);
  877. /* Resume clock */
  878. rv515_clock_startup(rdev);
  879. /* Initialize GPU configuration (# pipes, ...) */
  880. rs600_gpu_init(rdev);
  881. /* Initialize GART (initialize after TTM so we can allocate
  882. * memory through TTM but finalize after TTM) */
  883. r = rs600_gart_enable(rdev);
  884. if (r)
  885. return r;
  886. /* allocate wb buffer */
  887. r = radeon_wb_init(rdev);
  888. if (r)
  889. return r;
  890. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  891. if (r) {
  892. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  893. return r;
  894. }
  895. /* Enable IRQ */
  896. if (!rdev->irq.installed) {
  897. r = radeon_irq_kms_init(rdev);
  898. if (r)
  899. return r;
  900. }
  901. rs600_irq_set(rdev);
  902. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  903. /* 1M ring buffer */
  904. r = r100_cp_init(rdev, 1024 * 1024);
  905. if (r) {
  906. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  907. return r;
  908. }
  909. r = radeon_ib_pool_init(rdev);
  910. if (r) {
  911. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  912. return r;
  913. }
  914. r = r600_audio_init(rdev);
  915. if (r) {
  916. dev_err(rdev->dev, "failed initializing audio\n");
  917. return r;
  918. }
  919. return 0;
  920. }
  921. int rs600_resume(struct radeon_device *rdev)
  922. {
  923. int r;
  924. /* Make sur GART are not working */
  925. rs600_gart_disable(rdev);
  926. /* Resume clock before doing reset */
  927. rv515_clock_startup(rdev);
  928. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  929. if (radeon_asic_reset(rdev)) {
  930. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  931. RREG32(R_000E40_RBBM_STATUS),
  932. RREG32(R_0007C0_CP_STAT));
  933. }
  934. /* post */
  935. atom_asic_init(rdev->mode_info.atom_context);
  936. /* Resume clock after posting */
  937. rv515_clock_startup(rdev);
  938. /* Initialize surface registers */
  939. radeon_surface_init(rdev);
  940. rdev->accel_working = true;
  941. r = rs600_startup(rdev);
  942. if (r) {
  943. rdev->accel_working = false;
  944. }
  945. return r;
  946. }
  947. int rs600_suspend(struct radeon_device *rdev)
  948. {
  949. r600_audio_fini(rdev);
  950. r100_cp_disable(rdev);
  951. radeon_wb_disable(rdev);
  952. rs600_irq_disable(rdev);
  953. rs600_gart_disable(rdev);
  954. return 0;
  955. }
  956. void rs600_fini(struct radeon_device *rdev)
  957. {
  958. r600_audio_fini(rdev);
  959. r100_cp_fini(rdev);
  960. radeon_wb_fini(rdev);
  961. radeon_ib_pool_fini(rdev);
  962. radeon_gem_fini(rdev);
  963. rs600_gart_fini(rdev);
  964. radeon_irq_kms_fini(rdev);
  965. radeon_fence_driver_fini(rdev);
  966. radeon_bo_fini(rdev);
  967. radeon_atombios_fini(rdev);
  968. kfree(rdev->bios);
  969. rdev->bios = NULL;
  970. }
  971. int rs600_init(struct radeon_device *rdev)
  972. {
  973. int r;
  974. /* Disable VGA */
  975. rv515_vga_render_disable(rdev);
  976. /* Initialize scratch registers */
  977. radeon_scratch_init(rdev);
  978. /* Initialize surface registers */
  979. radeon_surface_init(rdev);
  980. /* restore some register to sane defaults */
  981. r100_restore_sanity(rdev);
  982. /* BIOS */
  983. if (!radeon_get_bios(rdev)) {
  984. if (ASIC_IS_AVIVO(rdev))
  985. return -EINVAL;
  986. }
  987. if (rdev->is_atom_bios) {
  988. r = radeon_atombios_init(rdev);
  989. if (r)
  990. return r;
  991. } else {
  992. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  993. return -EINVAL;
  994. }
  995. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  996. if (radeon_asic_reset(rdev)) {
  997. dev_warn(rdev->dev,
  998. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  999. RREG32(R_000E40_RBBM_STATUS),
  1000. RREG32(R_0007C0_CP_STAT));
  1001. }
  1002. /* check if cards are posted or not */
  1003. if (radeon_boot_test_post_card(rdev) == false)
  1004. return -EINVAL;
  1005. /* Initialize clocks */
  1006. radeon_get_clock_info(rdev->ddev);
  1007. /* initialize memory controller */
  1008. rs600_mc_init(rdev);
  1009. rs600_debugfs(rdev);
  1010. /* Fence driver */
  1011. r = radeon_fence_driver_init(rdev);
  1012. if (r)
  1013. return r;
  1014. /* Memory manager */
  1015. r = radeon_bo_init(rdev);
  1016. if (r)
  1017. return r;
  1018. r = rs600_gart_init(rdev);
  1019. if (r)
  1020. return r;
  1021. rs600_set_safe_registers(rdev);
  1022. rdev->accel_working = true;
  1023. r = rs600_startup(rdev);
  1024. if (r) {
  1025. /* Somethings want wront with the accel init stop accel */
  1026. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1027. r100_cp_fini(rdev);
  1028. radeon_wb_fini(rdev);
  1029. radeon_ib_pool_fini(rdev);
  1030. rs600_gart_fini(rdev);
  1031. radeon_irq_kms_fini(rdev);
  1032. rdev->accel_working = false;
  1033. }
  1034. return 0;
  1035. }