r600.c 126 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #include "radeon_ucode.h"
  41. /* Firmware Names */
  42. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  43. MODULE_FIRMWARE("radeon/R600_me.bin");
  44. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  45. MODULE_FIRMWARE("radeon/RV610_me.bin");
  46. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  47. MODULE_FIRMWARE("radeon/RV630_me.bin");
  48. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV620_me.bin");
  50. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV635_me.bin");
  52. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV670_me.bin");
  54. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RS780_me.bin");
  56. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV770_me.bin");
  58. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  62. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  72. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  76. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  80. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  91. static const u32 crtc_offsets[2] =
  92. {
  93. 0,
  94. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  95. };
  96. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  97. /* r600,rv610,rv630,rv620,rv635,rv670 */
  98. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  99. static void r600_gpu_init(struct radeon_device *rdev);
  100. void r600_fini(struct radeon_device *rdev);
  101. void r600_irq_disable(struct radeon_device *rdev);
  102. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  103. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  104. /**
  105. * r600_get_xclk - get the xclk
  106. *
  107. * @rdev: radeon_device pointer
  108. *
  109. * Returns the reference clock used by the gfx engine
  110. * (r6xx, IGPs, APUs).
  111. */
  112. u32 r600_get_xclk(struct radeon_device *rdev)
  113. {
  114. return rdev->clock.spll.reference_freq;
  115. }
  116. int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  117. {
  118. return 0;
  119. }
  120. void dce3_program_fmt(struct drm_encoder *encoder)
  121. {
  122. struct drm_device *dev = encoder->dev;
  123. struct radeon_device *rdev = dev->dev_private;
  124. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  125. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  126. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  127. int bpc = 0;
  128. u32 tmp = 0;
  129. bool dither = false;
  130. if (connector)
  131. bpc = radeon_get_monitor_bpc(connector);
  132. /* LVDS FMT is set up by atom */
  133. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  134. return;
  135. /* not needed for analog */
  136. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  137. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  138. return;
  139. if (bpc == 0)
  140. return;
  141. switch (bpc) {
  142. case 6:
  143. if (dither)
  144. /* XXX sort out optimal dither settings */
  145. tmp |= FMT_SPATIAL_DITHER_EN;
  146. else
  147. tmp |= FMT_TRUNCATE_EN;
  148. break;
  149. case 8:
  150. if (dither)
  151. /* XXX sort out optimal dither settings */
  152. tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
  153. else
  154. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
  155. break;
  156. case 10:
  157. default:
  158. /* not needed */
  159. break;
  160. }
  161. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  162. }
  163. /* get temperature in millidegrees */
  164. int rv6xx_get_temp(struct radeon_device *rdev)
  165. {
  166. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  167. ASIC_T_SHIFT;
  168. int actual_temp = temp & 0xff;
  169. if (temp & 0x100)
  170. actual_temp -= 256;
  171. return actual_temp * 1000;
  172. }
  173. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  174. {
  175. int i;
  176. rdev->pm.dynpm_can_upclock = true;
  177. rdev->pm.dynpm_can_downclock = true;
  178. /* power state array is low to high, default is first */
  179. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  180. int min_power_state_index = 0;
  181. if (rdev->pm.num_power_states > 2)
  182. min_power_state_index = 1;
  183. switch (rdev->pm.dynpm_planned_action) {
  184. case DYNPM_ACTION_MINIMUM:
  185. rdev->pm.requested_power_state_index = min_power_state_index;
  186. rdev->pm.requested_clock_mode_index = 0;
  187. rdev->pm.dynpm_can_downclock = false;
  188. break;
  189. case DYNPM_ACTION_DOWNCLOCK:
  190. if (rdev->pm.current_power_state_index == min_power_state_index) {
  191. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  192. rdev->pm.dynpm_can_downclock = false;
  193. } else {
  194. if (rdev->pm.active_crtc_count > 1) {
  195. for (i = 0; i < rdev->pm.num_power_states; i++) {
  196. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  197. continue;
  198. else if (i >= rdev->pm.current_power_state_index) {
  199. rdev->pm.requested_power_state_index =
  200. rdev->pm.current_power_state_index;
  201. break;
  202. } else {
  203. rdev->pm.requested_power_state_index = i;
  204. break;
  205. }
  206. }
  207. } else {
  208. if (rdev->pm.current_power_state_index == 0)
  209. rdev->pm.requested_power_state_index =
  210. rdev->pm.num_power_states - 1;
  211. else
  212. rdev->pm.requested_power_state_index =
  213. rdev->pm.current_power_state_index - 1;
  214. }
  215. }
  216. rdev->pm.requested_clock_mode_index = 0;
  217. /* don't use the power state if crtcs are active and no display flag is set */
  218. if ((rdev->pm.active_crtc_count > 0) &&
  219. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  220. clock_info[rdev->pm.requested_clock_mode_index].flags &
  221. RADEON_PM_MODE_NO_DISPLAY)) {
  222. rdev->pm.requested_power_state_index++;
  223. }
  224. break;
  225. case DYNPM_ACTION_UPCLOCK:
  226. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  227. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  228. rdev->pm.dynpm_can_upclock = false;
  229. } else {
  230. if (rdev->pm.active_crtc_count > 1) {
  231. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  232. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  233. continue;
  234. else if (i <= rdev->pm.current_power_state_index) {
  235. rdev->pm.requested_power_state_index =
  236. rdev->pm.current_power_state_index;
  237. break;
  238. } else {
  239. rdev->pm.requested_power_state_index = i;
  240. break;
  241. }
  242. }
  243. } else
  244. rdev->pm.requested_power_state_index =
  245. rdev->pm.current_power_state_index + 1;
  246. }
  247. rdev->pm.requested_clock_mode_index = 0;
  248. break;
  249. case DYNPM_ACTION_DEFAULT:
  250. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  251. rdev->pm.requested_clock_mode_index = 0;
  252. rdev->pm.dynpm_can_upclock = false;
  253. break;
  254. case DYNPM_ACTION_NONE:
  255. default:
  256. DRM_ERROR("Requested mode for not defined action\n");
  257. return;
  258. }
  259. } else {
  260. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  261. /* for now just select the first power state and switch between clock modes */
  262. /* power state array is low to high, default is first (0) */
  263. if (rdev->pm.active_crtc_count > 1) {
  264. rdev->pm.requested_power_state_index = -1;
  265. /* start at 1 as we don't want the default mode */
  266. for (i = 1; i < rdev->pm.num_power_states; i++) {
  267. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  268. continue;
  269. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  270. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  271. rdev->pm.requested_power_state_index = i;
  272. break;
  273. }
  274. }
  275. /* if nothing selected, grab the default state. */
  276. if (rdev->pm.requested_power_state_index == -1)
  277. rdev->pm.requested_power_state_index = 0;
  278. } else
  279. rdev->pm.requested_power_state_index = 1;
  280. switch (rdev->pm.dynpm_planned_action) {
  281. case DYNPM_ACTION_MINIMUM:
  282. rdev->pm.requested_clock_mode_index = 0;
  283. rdev->pm.dynpm_can_downclock = false;
  284. break;
  285. case DYNPM_ACTION_DOWNCLOCK:
  286. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  287. if (rdev->pm.current_clock_mode_index == 0) {
  288. rdev->pm.requested_clock_mode_index = 0;
  289. rdev->pm.dynpm_can_downclock = false;
  290. } else
  291. rdev->pm.requested_clock_mode_index =
  292. rdev->pm.current_clock_mode_index - 1;
  293. } else {
  294. rdev->pm.requested_clock_mode_index = 0;
  295. rdev->pm.dynpm_can_downclock = false;
  296. }
  297. /* don't use the power state if crtcs are active and no display flag is set */
  298. if ((rdev->pm.active_crtc_count > 0) &&
  299. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  300. clock_info[rdev->pm.requested_clock_mode_index].flags &
  301. RADEON_PM_MODE_NO_DISPLAY)) {
  302. rdev->pm.requested_clock_mode_index++;
  303. }
  304. break;
  305. case DYNPM_ACTION_UPCLOCK:
  306. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  307. if (rdev->pm.current_clock_mode_index ==
  308. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  309. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  310. rdev->pm.dynpm_can_upclock = false;
  311. } else
  312. rdev->pm.requested_clock_mode_index =
  313. rdev->pm.current_clock_mode_index + 1;
  314. } else {
  315. rdev->pm.requested_clock_mode_index =
  316. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  317. rdev->pm.dynpm_can_upclock = false;
  318. }
  319. break;
  320. case DYNPM_ACTION_DEFAULT:
  321. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  322. rdev->pm.requested_clock_mode_index = 0;
  323. rdev->pm.dynpm_can_upclock = false;
  324. break;
  325. case DYNPM_ACTION_NONE:
  326. default:
  327. DRM_ERROR("Requested mode for not defined action\n");
  328. return;
  329. }
  330. }
  331. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  332. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  333. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  334. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  335. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  336. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  337. pcie_lanes);
  338. }
  339. void rs780_pm_init_profile(struct radeon_device *rdev)
  340. {
  341. if (rdev->pm.num_power_states == 2) {
  342. /* default */
  343. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  344. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  345. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  346. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  347. /* low sh */
  348. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  349. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  351. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  352. /* mid sh */
  353. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  354. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  357. /* high sh */
  358. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  359. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  360. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  362. /* low mh */
  363. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  364. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  365. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  367. /* mid mh */
  368. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  369. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  370. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  372. /* high mh */
  373. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  374. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  375. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  377. } else if (rdev->pm.num_power_states == 3) {
  378. /* default */
  379. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  380. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  381. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  382. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  383. /* low sh */
  384. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  385. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  386. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  387. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  388. /* mid sh */
  389. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  390. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  391. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  392. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  393. /* high sh */
  394. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  395. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  396. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  397. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  398. /* low mh */
  399. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  400. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  401. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  402. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  403. /* mid mh */
  404. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  405. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  406. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  407. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  408. /* high mh */
  409. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  410. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  411. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  413. } else {
  414. /* default */
  415. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  419. /* low sh */
  420. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  421. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  422. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  424. /* mid sh */
  425. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  426. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  427. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  429. /* high sh */
  430. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  431. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  432. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  434. /* low mh */
  435. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  436. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  437. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  438. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  439. /* mid mh */
  440. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  441. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  442. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  443. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  444. /* high mh */
  445. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  446. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  447. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  448. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  449. }
  450. }
  451. void r600_pm_init_profile(struct radeon_device *rdev)
  452. {
  453. int idx;
  454. if (rdev->family == CHIP_R600) {
  455. /* XXX */
  456. /* default */
  457. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  458. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  459. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  460. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  461. /* low sh */
  462. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  463. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  464. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  465. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  466. /* mid sh */
  467. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  468. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  469. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  470. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  471. /* high sh */
  472. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  473. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  474. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  475. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  476. /* low mh */
  477. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  478. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  479. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  481. /* mid mh */
  482. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  483. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  484. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  485. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  486. /* high mh */
  487. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  488. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  489. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  490. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  491. } else {
  492. if (rdev->pm.num_power_states < 4) {
  493. /* default */
  494. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  495. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  496. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  497. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  498. /* low sh */
  499. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  500. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  501. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  502. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  503. /* mid sh */
  504. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  505. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  506. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  507. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  508. /* high sh */
  509. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  510. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  512. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  513. /* low mh */
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  515. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  517. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  518. /* low mh */
  519. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  520. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  521. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  522. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  523. /* high mh */
  524. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  525. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  526. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  527. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  528. } else {
  529. /* default */
  530. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  531. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  532. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  533. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  534. /* low sh */
  535. if (rdev->flags & RADEON_IS_MOBILITY)
  536. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  537. else
  538. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  539. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  540. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  541. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  542. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  543. /* mid sh */
  544. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  545. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  546. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  547. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  548. /* high sh */
  549. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  550. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  551. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  552. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  553. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  554. /* low mh */
  555. if (rdev->flags & RADEON_IS_MOBILITY)
  556. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  557. else
  558. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  559. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  560. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  561. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  562. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  563. /* mid mh */
  564. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  565. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  566. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  567. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  568. /* high mh */
  569. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  570. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  571. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  572. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  573. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  574. }
  575. }
  576. }
  577. void r600_pm_misc(struct radeon_device *rdev)
  578. {
  579. int req_ps_idx = rdev->pm.requested_power_state_index;
  580. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  581. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  582. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  583. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  584. /* 0xff01 is a flag rather then an actual voltage */
  585. if (voltage->voltage == 0xff01)
  586. return;
  587. if (voltage->voltage != rdev->pm.current_vddc) {
  588. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  589. rdev->pm.current_vddc = voltage->voltage;
  590. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  591. }
  592. }
  593. }
  594. bool r600_gui_idle(struct radeon_device *rdev)
  595. {
  596. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  597. return false;
  598. else
  599. return true;
  600. }
  601. /* hpd for digital panel detect/disconnect */
  602. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  603. {
  604. bool connected = false;
  605. if (ASIC_IS_DCE3(rdev)) {
  606. switch (hpd) {
  607. case RADEON_HPD_1:
  608. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  609. connected = true;
  610. break;
  611. case RADEON_HPD_2:
  612. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  613. connected = true;
  614. break;
  615. case RADEON_HPD_3:
  616. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  617. connected = true;
  618. break;
  619. case RADEON_HPD_4:
  620. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  621. connected = true;
  622. break;
  623. /* DCE 3.2 */
  624. case RADEON_HPD_5:
  625. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  626. connected = true;
  627. break;
  628. case RADEON_HPD_6:
  629. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  630. connected = true;
  631. break;
  632. default:
  633. break;
  634. }
  635. } else {
  636. switch (hpd) {
  637. case RADEON_HPD_1:
  638. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  639. connected = true;
  640. break;
  641. case RADEON_HPD_2:
  642. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  643. connected = true;
  644. break;
  645. case RADEON_HPD_3:
  646. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  647. connected = true;
  648. break;
  649. default:
  650. break;
  651. }
  652. }
  653. return connected;
  654. }
  655. void r600_hpd_set_polarity(struct radeon_device *rdev,
  656. enum radeon_hpd_id hpd)
  657. {
  658. u32 tmp;
  659. bool connected = r600_hpd_sense(rdev, hpd);
  660. if (ASIC_IS_DCE3(rdev)) {
  661. switch (hpd) {
  662. case RADEON_HPD_1:
  663. tmp = RREG32(DC_HPD1_INT_CONTROL);
  664. if (connected)
  665. tmp &= ~DC_HPDx_INT_POLARITY;
  666. else
  667. tmp |= DC_HPDx_INT_POLARITY;
  668. WREG32(DC_HPD1_INT_CONTROL, tmp);
  669. break;
  670. case RADEON_HPD_2:
  671. tmp = RREG32(DC_HPD2_INT_CONTROL);
  672. if (connected)
  673. tmp &= ~DC_HPDx_INT_POLARITY;
  674. else
  675. tmp |= DC_HPDx_INT_POLARITY;
  676. WREG32(DC_HPD2_INT_CONTROL, tmp);
  677. break;
  678. case RADEON_HPD_3:
  679. tmp = RREG32(DC_HPD3_INT_CONTROL);
  680. if (connected)
  681. tmp &= ~DC_HPDx_INT_POLARITY;
  682. else
  683. tmp |= DC_HPDx_INT_POLARITY;
  684. WREG32(DC_HPD3_INT_CONTROL, tmp);
  685. break;
  686. case RADEON_HPD_4:
  687. tmp = RREG32(DC_HPD4_INT_CONTROL);
  688. if (connected)
  689. tmp &= ~DC_HPDx_INT_POLARITY;
  690. else
  691. tmp |= DC_HPDx_INT_POLARITY;
  692. WREG32(DC_HPD4_INT_CONTROL, tmp);
  693. break;
  694. case RADEON_HPD_5:
  695. tmp = RREG32(DC_HPD5_INT_CONTROL);
  696. if (connected)
  697. tmp &= ~DC_HPDx_INT_POLARITY;
  698. else
  699. tmp |= DC_HPDx_INT_POLARITY;
  700. WREG32(DC_HPD5_INT_CONTROL, tmp);
  701. break;
  702. /* DCE 3.2 */
  703. case RADEON_HPD_6:
  704. tmp = RREG32(DC_HPD6_INT_CONTROL);
  705. if (connected)
  706. tmp &= ~DC_HPDx_INT_POLARITY;
  707. else
  708. tmp |= DC_HPDx_INT_POLARITY;
  709. WREG32(DC_HPD6_INT_CONTROL, tmp);
  710. break;
  711. default:
  712. break;
  713. }
  714. } else {
  715. switch (hpd) {
  716. case RADEON_HPD_1:
  717. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  718. if (connected)
  719. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  720. else
  721. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  722. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  723. break;
  724. case RADEON_HPD_2:
  725. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  726. if (connected)
  727. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  728. else
  729. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  730. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  731. break;
  732. case RADEON_HPD_3:
  733. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  734. if (connected)
  735. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  736. else
  737. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  738. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  739. break;
  740. default:
  741. break;
  742. }
  743. }
  744. }
  745. void r600_hpd_init(struct radeon_device *rdev)
  746. {
  747. struct drm_device *dev = rdev->ddev;
  748. struct drm_connector *connector;
  749. unsigned enable = 0;
  750. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  751. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  752. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  753. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  754. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  755. * aux dp channel on imac and help (but not completely fix)
  756. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  757. */
  758. continue;
  759. }
  760. if (ASIC_IS_DCE3(rdev)) {
  761. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  762. if (ASIC_IS_DCE32(rdev))
  763. tmp |= DC_HPDx_EN;
  764. switch (radeon_connector->hpd.hpd) {
  765. case RADEON_HPD_1:
  766. WREG32(DC_HPD1_CONTROL, tmp);
  767. break;
  768. case RADEON_HPD_2:
  769. WREG32(DC_HPD2_CONTROL, tmp);
  770. break;
  771. case RADEON_HPD_3:
  772. WREG32(DC_HPD3_CONTROL, tmp);
  773. break;
  774. case RADEON_HPD_4:
  775. WREG32(DC_HPD4_CONTROL, tmp);
  776. break;
  777. /* DCE 3.2 */
  778. case RADEON_HPD_5:
  779. WREG32(DC_HPD5_CONTROL, tmp);
  780. break;
  781. case RADEON_HPD_6:
  782. WREG32(DC_HPD6_CONTROL, tmp);
  783. break;
  784. default:
  785. break;
  786. }
  787. } else {
  788. switch (radeon_connector->hpd.hpd) {
  789. case RADEON_HPD_1:
  790. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  791. break;
  792. case RADEON_HPD_2:
  793. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  794. break;
  795. case RADEON_HPD_3:
  796. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  797. break;
  798. default:
  799. break;
  800. }
  801. }
  802. enable |= 1 << radeon_connector->hpd.hpd;
  803. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  804. }
  805. radeon_irq_kms_enable_hpd(rdev, enable);
  806. }
  807. void r600_hpd_fini(struct radeon_device *rdev)
  808. {
  809. struct drm_device *dev = rdev->ddev;
  810. struct drm_connector *connector;
  811. unsigned disable = 0;
  812. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  813. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  814. if (ASIC_IS_DCE3(rdev)) {
  815. switch (radeon_connector->hpd.hpd) {
  816. case RADEON_HPD_1:
  817. WREG32(DC_HPD1_CONTROL, 0);
  818. break;
  819. case RADEON_HPD_2:
  820. WREG32(DC_HPD2_CONTROL, 0);
  821. break;
  822. case RADEON_HPD_3:
  823. WREG32(DC_HPD3_CONTROL, 0);
  824. break;
  825. case RADEON_HPD_4:
  826. WREG32(DC_HPD4_CONTROL, 0);
  827. break;
  828. /* DCE 3.2 */
  829. case RADEON_HPD_5:
  830. WREG32(DC_HPD5_CONTROL, 0);
  831. break;
  832. case RADEON_HPD_6:
  833. WREG32(DC_HPD6_CONTROL, 0);
  834. break;
  835. default:
  836. break;
  837. }
  838. } else {
  839. switch (radeon_connector->hpd.hpd) {
  840. case RADEON_HPD_1:
  841. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  842. break;
  843. case RADEON_HPD_2:
  844. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  845. break;
  846. case RADEON_HPD_3:
  847. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  848. break;
  849. default:
  850. break;
  851. }
  852. }
  853. disable |= 1 << radeon_connector->hpd.hpd;
  854. }
  855. radeon_irq_kms_disable_hpd(rdev, disable);
  856. }
  857. /*
  858. * R600 PCIE GART
  859. */
  860. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  861. {
  862. unsigned i;
  863. u32 tmp;
  864. /* flush hdp cache so updates hit vram */
  865. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  866. !(rdev->flags & RADEON_IS_AGP)) {
  867. void __iomem *ptr = (void *)rdev->gart.ptr;
  868. u32 tmp;
  869. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  870. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  871. * This seems to cause problems on some AGP cards. Just use the old
  872. * method for them.
  873. */
  874. WREG32(HDP_DEBUG1, 0);
  875. tmp = readl((void __iomem *)ptr);
  876. } else
  877. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  878. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  879. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  880. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  881. for (i = 0; i < rdev->usec_timeout; i++) {
  882. /* read MC_STATUS */
  883. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  884. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  885. if (tmp == 2) {
  886. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  887. return;
  888. }
  889. if (tmp) {
  890. return;
  891. }
  892. udelay(1);
  893. }
  894. }
  895. int r600_pcie_gart_init(struct radeon_device *rdev)
  896. {
  897. int r;
  898. if (rdev->gart.robj) {
  899. WARN(1, "R600 PCIE GART already initialized\n");
  900. return 0;
  901. }
  902. /* Initialize common gart structure */
  903. r = radeon_gart_init(rdev);
  904. if (r)
  905. return r;
  906. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  907. return radeon_gart_table_vram_alloc(rdev);
  908. }
  909. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  910. {
  911. u32 tmp;
  912. int r, i;
  913. if (rdev->gart.robj == NULL) {
  914. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  915. return -EINVAL;
  916. }
  917. r = radeon_gart_table_vram_pin(rdev);
  918. if (r)
  919. return r;
  920. radeon_gart_restore(rdev);
  921. /* Setup L2 cache */
  922. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  923. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  924. EFFECTIVE_L2_QUEUE_SIZE(7));
  925. WREG32(VM_L2_CNTL2, 0);
  926. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  927. /* Setup TLB control */
  928. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  929. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  930. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  931. ENABLE_WAIT_L2_QUERY;
  932. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  935. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  945. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  946. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  947. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  948. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  949. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  950. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  951. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  952. (u32)(rdev->dummy_page.addr >> 12));
  953. for (i = 1; i < 7; i++)
  954. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  955. r600_pcie_gart_tlb_flush(rdev);
  956. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  957. (unsigned)(rdev->mc.gtt_size >> 20),
  958. (unsigned long long)rdev->gart.table_addr);
  959. rdev->gart.ready = true;
  960. return 0;
  961. }
  962. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  963. {
  964. u32 tmp;
  965. int i;
  966. /* Disable all tables */
  967. for (i = 0; i < 7; i++)
  968. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  969. /* Disable L2 cache */
  970. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  971. EFFECTIVE_L2_QUEUE_SIZE(7));
  972. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  973. /* Setup L1 TLB control */
  974. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  975. ENABLE_WAIT_L2_QUERY;
  976. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  981. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  982. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  983. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  984. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  985. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  986. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  987. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  988. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  989. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  990. radeon_gart_table_vram_unpin(rdev);
  991. }
  992. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  993. {
  994. radeon_gart_fini(rdev);
  995. r600_pcie_gart_disable(rdev);
  996. radeon_gart_table_vram_free(rdev);
  997. }
  998. static void r600_agp_enable(struct radeon_device *rdev)
  999. {
  1000. u32 tmp;
  1001. int i;
  1002. /* Setup L2 cache */
  1003. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1004. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1005. EFFECTIVE_L2_QUEUE_SIZE(7));
  1006. WREG32(VM_L2_CNTL2, 0);
  1007. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1008. /* Setup TLB control */
  1009. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1010. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1011. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1012. ENABLE_WAIT_L2_QUERY;
  1013. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1014. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1015. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1016. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1017. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1018. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1019. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1020. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1021. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1022. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1023. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1024. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1025. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1026. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1027. for (i = 0; i < 7; i++)
  1028. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1029. }
  1030. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1031. {
  1032. unsigned i;
  1033. u32 tmp;
  1034. for (i = 0; i < rdev->usec_timeout; i++) {
  1035. /* read MC_STATUS */
  1036. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1037. if (!tmp)
  1038. return 0;
  1039. udelay(1);
  1040. }
  1041. return -1;
  1042. }
  1043. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  1044. {
  1045. unsigned long flags;
  1046. uint32_t r;
  1047. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1048. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1049. r = RREG32(R_0028FC_MC_DATA);
  1050. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1051. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1052. return r;
  1053. }
  1054. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1055. {
  1056. unsigned long flags;
  1057. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1058. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1059. S_0028F8_MC_IND_WR_EN(1));
  1060. WREG32(R_0028FC_MC_DATA, v);
  1061. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1062. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1063. }
  1064. static void r600_mc_program(struct radeon_device *rdev)
  1065. {
  1066. struct rv515_mc_save save;
  1067. u32 tmp;
  1068. int i, j;
  1069. /* Initialize HDP */
  1070. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1071. WREG32((0x2c14 + j), 0x00000000);
  1072. WREG32((0x2c18 + j), 0x00000000);
  1073. WREG32((0x2c1c + j), 0x00000000);
  1074. WREG32((0x2c20 + j), 0x00000000);
  1075. WREG32((0x2c24 + j), 0x00000000);
  1076. }
  1077. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1078. rv515_mc_stop(rdev, &save);
  1079. if (r600_mc_wait_for_idle(rdev)) {
  1080. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1081. }
  1082. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1083. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1084. /* Update configuration */
  1085. if (rdev->flags & RADEON_IS_AGP) {
  1086. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1087. /* VRAM before AGP */
  1088. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1089. rdev->mc.vram_start >> 12);
  1090. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1091. rdev->mc.gtt_end >> 12);
  1092. } else {
  1093. /* VRAM after AGP */
  1094. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1095. rdev->mc.gtt_start >> 12);
  1096. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1097. rdev->mc.vram_end >> 12);
  1098. }
  1099. } else {
  1100. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1101. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1102. }
  1103. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1104. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1105. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1106. WREG32(MC_VM_FB_LOCATION, tmp);
  1107. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1108. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1109. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1110. if (rdev->flags & RADEON_IS_AGP) {
  1111. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1112. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1113. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1114. } else {
  1115. WREG32(MC_VM_AGP_BASE, 0);
  1116. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1117. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1118. }
  1119. if (r600_mc_wait_for_idle(rdev)) {
  1120. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1121. }
  1122. rv515_mc_resume(rdev, &save);
  1123. /* we need to own VRAM, so turn off the VGA renderer here
  1124. * to stop it overwriting our objects */
  1125. rv515_vga_render_disable(rdev);
  1126. }
  1127. /**
  1128. * r600_vram_gtt_location - try to find VRAM & GTT location
  1129. * @rdev: radeon device structure holding all necessary informations
  1130. * @mc: memory controller structure holding memory informations
  1131. *
  1132. * Function will place try to place VRAM at same place as in CPU (PCI)
  1133. * address space as some GPU seems to have issue when we reprogram at
  1134. * different address space.
  1135. *
  1136. * If there is not enough space to fit the unvisible VRAM after the
  1137. * aperture then we limit the VRAM size to the aperture.
  1138. *
  1139. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1140. * them to be in one from GPU point of view so that we can program GPU to
  1141. * catch access outside them (weird GPU policy see ??).
  1142. *
  1143. * This function will never fails, worst case are limiting VRAM or GTT.
  1144. *
  1145. * Note: GTT start, end, size should be initialized before calling this
  1146. * function on AGP platform.
  1147. */
  1148. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1149. {
  1150. u64 size_bf, size_af;
  1151. if (mc->mc_vram_size > 0xE0000000) {
  1152. /* leave room for at least 512M GTT */
  1153. dev_warn(rdev->dev, "limiting VRAM\n");
  1154. mc->real_vram_size = 0xE0000000;
  1155. mc->mc_vram_size = 0xE0000000;
  1156. }
  1157. if (rdev->flags & RADEON_IS_AGP) {
  1158. size_bf = mc->gtt_start;
  1159. size_af = mc->mc_mask - mc->gtt_end;
  1160. if (size_bf > size_af) {
  1161. if (mc->mc_vram_size > size_bf) {
  1162. dev_warn(rdev->dev, "limiting VRAM\n");
  1163. mc->real_vram_size = size_bf;
  1164. mc->mc_vram_size = size_bf;
  1165. }
  1166. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1167. } else {
  1168. if (mc->mc_vram_size > size_af) {
  1169. dev_warn(rdev->dev, "limiting VRAM\n");
  1170. mc->real_vram_size = size_af;
  1171. mc->mc_vram_size = size_af;
  1172. }
  1173. mc->vram_start = mc->gtt_end + 1;
  1174. }
  1175. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1176. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1177. mc->mc_vram_size >> 20, mc->vram_start,
  1178. mc->vram_end, mc->real_vram_size >> 20);
  1179. } else {
  1180. u64 base = 0;
  1181. if (rdev->flags & RADEON_IS_IGP) {
  1182. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1183. base <<= 24;
  1184. }
  1185. radeon_vram_location(rdev, &rdev->mc, base);
  1186. rdev->mc.gtt_base_align = 0;
  1187. radeon_gtt_location(rdev, mc);
  1188. }
  1189. }
  1190. static int r600_mc_init(struct radeon_device *rdev)
  1191. {
  1192. u32 tmp;
  1193. int chansize, numchan;
  1194. uint32_t h_addr, l_addr;
  1195. unsigned long long k8_addr;
  1196. /* Get VRAM informations */
  1197. rdev->mc.vram_is_ddr = true;
  1198. tmp = RREG32(RAMCFG);
  1199. if (tmp & CHANSIZE_OVERRIDE) {
  1200. chansize = 16;
  1201. } else if (tmp & CHANSIZE_MASK) {
  1202. chansize = 64;
  1203. } else {
  1204. chansize = 32;
  1205. }
  1206. tmp = RREG32(CHMAP);
  1207. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1208. case 0:
  1209. default:
  1210. numchan = 1;
  1211. break;
  1212. case 1:
  1213. numchan = 2;
  1214. break;
  1215. case 2:
  1216. numchan = 4;
  1217. break;
  1218. case 3:
  1219. numchan = 8;
  1220. break;
  1221. }
  1222. rdev->mc.vram_width = numchan * chansize;
  1223. /* Could aper size report 0 ? */
  1224. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1225. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1226. /* Setup GPU memory space */
  1227. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1228. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1229. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1230. r600_vram_gtt_location(rdev, &rdev->mc);
  1231. if (rdev->flags & RADEON_IS_IGP) {
  1232. rs690_pm_info(rdev);
  1233. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1234. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1235. /* Use K8 direct mapping for fast fb access. */
  1236. rdev->fastfb_working = false;
  1237. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1238. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1239. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1240. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1241. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1242. #endif
  1243. {
  1244. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1245. * memory is present.
  1246. */
  1247. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1248. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1249. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1250. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1251. rdev->fastfb_working = true;
  1252. }
  1253. }
  1254. }
  1255. }
  1256. radeon_update_bandwidth_info(rdev);
  1257. return 0;
  1258. }
  1259. int r600_vram_scratch_init(struct radeon_device *rdev)
  1260. {
  1261. int r;
  1262. if (rdev->vram_scratch.robj == NULL) {
  1263. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1264. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1265. NULL, &rdev->vram_scratch.robj);
  1266. if (r) {
  1267. return r;
  1268. }
  1269. }
  1270. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1271. if (unlikely(r != 0))
  1272. return r;
  1273. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1274. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1275. if (r) {
  1276. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1277. return r;
  1278. }
  1279. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1280. (void **)&rdev->vram_scratch.ptr);
  1281. if (r)
  1282. radeon_bo_unpin(rdev->vram_scratch.robj);
  1283. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1284. return r;
  1285. }
  1286. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1287. {
  1288. int r;
  1289. if (rdev->vram_scratch.robj == NULL) {
  1290. return;
  1291. }
  1292. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1293. if (likely(r == 0)) {
  1294. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1295. radeon_bo_unpin(rdev->vram_scratch.robj);
  1296. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1297. }
  1298. radeon_bo_unref(&rdev->vram_scratch.robj);
  1299. }
  1300. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1301. {
  1302. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1303. if (hung)
  1304. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1305. else
  1306. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1307. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1308. }
  1309. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1310. {
  1311. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1312. RREG32(R_008010_GRBM_STATUS));
  1313. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1314. RREG32(R_008014_GRBM_STATUS2));
  1315. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1316. RREG32(R_000E50_SRBM_STATUS));
  1317. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1318. RREG32(CP_STALLED_STAT1));
  1319. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1320. RREG32(CP_STALLED_STAT2));
  1321. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1322. RREG32(CP_BUSY_STAT));
  1323. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1324. RREG32(CP_STAT));
  1325. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1326. RREG32(DMA_STATUS_REG));
  1327. }
  1328. static bool r600_is_display_hung(struct radeon_device *rdev)
  1329. {
  1330. u32 crtc_hung = 0;
  1331. u32 crtc_status[2];
  1332. u32 i, j, tmp;
  1333. for (i = 0; i < rdev->num_crtc; i++) {
  1334. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1335. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1336. crtc_hung |= (1 << i);
  1337. }
  1338. }
  1339. for (j = 0; j < 10; j++) {
  1340. for (i = 0; i < rdev->num_crtc; i++) {
  1341. if (crtc_hung & (1 << i)) {
  1342. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1343. if (tmp != crtc_status[i])
  1344. crtc_hung &= ~(1 << i);
  1345. }
  1346. }
  1347. if (crtc_hung == 0)
  1348. return false;
  1349. udelay(100);
  1350. }
  1351. return true;
  1352. }
  1353. u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1354. {
  1355. u32 reset_mask = 0;
  1356. u32 tmp;
  1357. /* GRBM_STATUS */
  1358. tmp = RREG32(R_008010_GRBM_STATUS);
  1359. if (rdev->family >= CHIP_RV770) {
  1360. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1361. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1362. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1363. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1364. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1365. reset_mask |= RADEON_RESET_GFX;
  1366. } else {
  1367. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1368. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1369. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1370. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1371. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1372. reset_mask |= RADEON_RESET_GFX;
  1373. }
  1374. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1375. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1376. reset_mask |= RADEON_RESET_CP;
  1377. if (G_008010_GRBM_EE_BUSY(tmp))
  1378. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1379. /* DMA_STATUS_REG */
  1380. tmp = RREG32(DMA_STATUS_REG);
  1381. if (!(tmp & DMA_IDLE))
  1382. reset_mask |= RADEON_RESET_DMA;
  1383. /* SRBM_STATUS */
  1384. tmp = RREG32(R_000E50_SRBM_STATUS);
  1385. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1386. reset_mask |= RADEON_RESET_RLC;
  1387. if (G_000E50_IH_BUSY(tmp))
  1388. reset_mask |= RADEON_RESET_IH;
  1389. if (G_000E50_SEM_BUSY(tmp))
  1390. reset_mask |= RADEON_RESET_SEM;
  1391. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1392. reset_mask |= RADEON_RESET_GRBM;
  1393. if (G_000E50_VMC_BUSY(tmp))
  1394. reset_mask |= RADEON_RESET_VMC;
  1395. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1396. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1397. G_000E50_MCDW_BUSY(tmp))
  1398. reset_mask |= RADEON_RESET_MC;
  1399. if (r600_is_display_hung(rdev))
  1400. reset_mask |= RADEON_RESET_DISPLAY;
  1401. /* Skip MC reset as it's mostly likely not hung, just busy */
  1402. if (reset_mask & RADEON_RESET_MC) {
  1403. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1404. reset_mask &= ~RADEON_RESET_MC;
  1405. }
  1406. return reset_mask;
  1407. }
  1408. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1409. {
  1410. struct rv515_mc_save save;
  1411. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1412. u32 tmp;
  1413. if (reset_mask == 0)
  1414. return;
  1415. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1416. r600_print_gpu_status_regs(rdev);
  1417. /* Disable CP parsing/prefetching */
  1418. if (rdev->family >= CHIP_RV770)
  1419. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1420. else
  1421. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1422. /* disable the RLC */
  1423. WREG32(RLC_CNTL, 0);
  1424. if (reset_mask & RADEON_RESET_DMA) {
  1425. /* Disable DMA */
  1426. tmp = RREG32(DMA_RB_CNTL);
  1427. tmp &= ~DMA_RB_ENABLE;
  1428. WREG32(DMA_RB_CNTL, tmp);
  1429. }
  1430. mdelay(50);
  1431. rv515_mc_stop(rdev, &save);
  1432. if (r600_mc_wait_for_idle(rdev)) {
  1433. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1434. }
  1435. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1436. if (rdev->family >= CHIP_RV770)
  1437. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1438. S_008020_SOFT_RESET_CB(1) |
  1439. S_008020_SOFT_RESET_PA(1) |
  1440. S_008020_SOFT_RESET_SC(1) |
  1441. S_008020_SOFT_RESET_SPI(1) |
  1442. S_008020_SOFT_RESET_SX(1) |
  1443. S_008020_SOFT_RESET_SH(1) |
  1444. S_008020_SOFT_RESET_TC(1) |
  1445. S_008020_SOFT_RESET_TA(1) |
  1446. S_008020_SOFT_RESET_VC(1) |
  1447. S_008020_SOFT_RESET_VGT(1);
  1448. else
  1449. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1450. S_008020_SOFT_RESET_DB(1) |
  1451. S_008020_SOFT_RESET_CB(1) |
  1452. S_008020_SOFT_RESET_PA(1) |
  1453. S_008020_SOFT_RESET_SC(1) |
  1454. S_008020_SOFT_RESET_SMX(1) |
  1455. S_008020_SOFT_RESET_SPI(1) |
  1456. S_008020_SOFT_RESET_SX(1) |
  1457. S_008020_SOFT_RESET_SH(1) |
  1458. S_008020_SOFT_RESET_TC(1) |
  1459. S_008020_SOFT_RESET_TA(1) |
  1460. S_008020_SOFT_RESET_VC(1) |
  1461. S_008020_SOFT_RESET_VGT(1);
  1462. }
  1463. if (reset_mask & RADEON_RESET_CP) {
  1464. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1465. S_008020_SOFT_RESET_VGT(1);
  1466. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1467. }
  1468. if (reset_mask & RADEON_RESET_DMA) {
  1469. if (rdev->family >= CHIP_RV770)
  1470. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1471. else
  1472. srbm_soft_reset |= SOFT_RESET_DMA;
  1473. }
  1474. if (reset_mask & RADEON_RESET_RLC)
  1475. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1476. if (reset_mask & RADEON_RESET_SEM)
  1477. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1478. if (reset_mask & RADEON_RESET_IH)
  1479. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1480. if (reset_mask & RADEON_RESET_GRBM)
  1481. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1482. if (!(rdev->flags & RADEON_IS_IGP)) {
  1483. if (reset_mask & RADEON_RESET_MC)
  1484. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1485. }
  1486. if (reset_mask & RADEON_RESET_VMC)
  1487. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1488. if (grbm_soft_reset) {
  1489. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1490. tmp |= grbm_soft_reset;
  1491. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1492. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1493. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1494. udelay(50);
  1495. tmp &= ~grbm_soft_reset;
  1496. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1497. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1498. }
  1499. if (srbm_soft_reset) {
  1500. tmp = RREG32(SRBM_SOFT_RESET);
  1501. tmp |= srbm_soft_reset;
  1502. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1503. WREG32(SRBM_SOFT_RESET, tmp);
  1504. tmp = RREG32(SRBM_SOFT_RESET);
  1505. udelay(50);
  1506. tmp &= ~srbm_soft_reset;
  1507. WREG32(SRBM_SOFT_RESET, tmp);
  1508. tmp = RREG32(SRBM_SOFT_RESET);
  1509. }
  1510. /* Wait a little for things to settle down */
  1511. mdelay(1);
  1512. rv515_mc_resume(rdev, &save);
  1513. udelay(50);
  1514. r600_print_gpu_status_regs(rdev);
  1515. }
  1516. int r600_asic_reset(struct radeon_device *rdev)
  1517. {
  1518. u32 reset_mask;
  1519. reset_mask = r600_gpu_check_soft_reset(rdev);
  1520. if (reset_mask)
  1521. r600_set_bios_scratch_engine_hung(rdev, true);
  1522. r600_gpu_soft_reset(rdev, reset_mask);
  1523. reset_mask = r600_gpu_check_soft_reset(rdev);
  1524. if (!reset_mask)
  1525. r600_set_bios_scratch_engine_hung(rdev, false);
  1526. return 0;
  1527. }
  1528. /**
  1529. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1530. *
  1531. * @rdev: radeon_device pointer
  1532. * @ring: radeon_ring structure holding ring information
  1533. *
  1534. * Check if the GFX engine is locked up.
  1535. * Returns true if the engine appears to be locked up, false if not.
  1536. */
  1537. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1538. {
  1539. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1540. if (!(reset_mask & (RADEON_RESET_GFX |
  1541. RADEON_RESET_COMPUTE |
  1542. RADEON_RESET_CP))) {
  1543. radeon_ring_lockup_update(ring);
  1544. return false;
  1545. }
  1546. /* force CP activities */
  1547. radeon_ring_force_activity(rdev, ring);
  1548. return radeon_ring_test_lockup(rdev, ring);
  1549. }
  1550. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1551. u32 tiling_pipe_num,
  1552. u32 max_rb_num,
  1553. u32 total_max_rb_num,
  1554. u32 disabled_rb_mask)
  1555. {
  1556. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1557. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1558. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1559. unsigned i, j;
  1560. /* mask out the RBs that don't exist on that asic */
  1561. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1562. /* make sure at least one RB is available */
  1563. if ((tmp & 0xff) != 0xff)
  1564. disabled_rb_mask = tmp;
  1565. rendering_pipe_num = 1 << tiling_pipe_num;
  1566. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1567. BUG_ON(rendering_pipe_num < req_rb_num);
  1568. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1569. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1570. if (rdev->family <= CHIP_RV740) {
  1571. /* r6xx/r7xx */
  1572. rb_num_width = 2;
  1573. } else {
  1574. /* eg+ */
  1575. rb_num_width = 4;
  1576. }
  1577. for (i = 0; i < max_rb_num; i++) {
  1578. if (!(mask & disabled_rb_mask)) {
  1579. for (j = 0; j < pipe_rb_ratio; j++) {
  1580. data <<= rb_num_width;
  1581. data |= max_rb_num - i - 1;
  1582. }
  1583. if (pipe_rb_remain) {
  1584. data <<= rb_num_width;
  1585. data |= max_rb_num - i - 1;
  1586. pipe_rb_remain--;
  1587. }
  1588. }
  1589. mask >>= 1;
  1590. }
  1591. return data;
  1592. }
  1593. int r600_count_pipe_bits(uint32_t val)
  1594. {
  1595. return hweight32(val);
  1596. }
  1597. static void r600_gpu_init(struct radeon_device *rdev)
  1598. {
  1599. u32 tiling_config;
  1600. u32 ramcfg;
  1601. u32 cc_rb_backend_disable;
  1602. u32 cc_gc_shader_pipe_config;
  1603. u32 tmp;
  1604. int i, j;
  1605. u32 sq_config;
  1606. u32 sq_gpr_resource_mgmt_1 = 0;
  1607. u32 sq_gpr_resource_mgmt_2 = 0;
  1608. u32 sq_thread_resource_mgmt = 0;
  1609. u32 sq_stack_resource_mgmt_1 = 0;
  1610. u32 sq_stack_resource_mgmt_2 = 0;
  1611. u32 disabled_rb_mask;
  1612. rdev->config.r600.tiling_group_size = 256;
  1613. switch (rdev->family) {
  1614. case CHIP_R600:
  1615. rdev->config.r600.max_pipes = 4;
  1616. rdev->config.r600.max_tile_pipes = 8;
  1617. rdev->config.r600.max_simds = 4;
  1618. rdev->config.r600.max_backends = 4;
  1619. rdev->config.r600.max_gprs = 256;
  1620. rdev->config.r600.max_threads = 192;
  1621. rdev->config.r600.max_stack_entries = 256;
  1622. rdev->config.r600.max_hw_contexts = 8;
  1623. rdev->config.r600.max_gs_threads = 16;
  1624. rdev->config.r600.sx_max_export_size = 128;
  1625. rdev->config.r600.sx_max_export_pos_size = 16;
  1626. rdev->config.r600.sx_max_export_smx_size = 128;
  1627. rdev->config.r600.sq_num_cf_insts = 2;
  1628. break;
  1629. case CHIP_RV630:
  1630. case CHIP_RV635:
  1631. rdev->config.r600.max_pipes = 2;
  1632. rdev->config.r600.max_tile_pipes = 2;
  1633. rdev->config.r600.max_simds = 3;
  1634. rdev->config.r600.max_backends = 1;
  1635. rdev->config.r600.max_gprs = 128;
  1636. rdev->config.r600.max_threads = 192;
  1637. rdev->config.r600.max_stack_entries = 128;
  1638. rdev->config.r600.max_hw_contexts = 8;
  1639. rdev->config.r600.max_gs_threads = 4;
  1640. rdev->config.r600.sx_max_export_size = 128;
  1641. rdev->config.r600.sx_max_export_pos_size = 16;
  1642. rdev->config.r600.sx_max_export_smx_size = 128;
  1643. rdev->config.r600.sq_num_cf_insts = 2;
  1644. break;
  1645. case CHIP_RV610:
  1646. case CHIP_RV620:
  1647. case CHIP_RS780:
  1648. case CHIP_RS880:
  1649. rdev->config.r600.max_pipes = 1;
  1650. rdev->config.r600.max_tile_pipes = 1;
  1651. rdev->config.r600.max_simds = 2;
  1652. rdev->config.r600.max_backends = 1;
  1653. rdev->config.r600.max_gprs = 128;
  1654. rdev->config.r600.max_threads = 192;
  1655. rdev->config.r600.max_stack_entries = 128;
  1656. rdev->config.r600.max_hw_contexts = 4;
  1657. rdev->config.r600.max_gs_threads = 4;
  1658. rdev->config.r600.sx_max_export_size = 128;
  1659. rdev->config.r600.sx_max_export_pos_size = 16;
  1660. rdev->config.r600.sx_max_export_smx_size = 128;
  1661. rdev->config.r600.sq_num_cf_insts = 1;
  1662. break;
  1663. case CHIP_RV670:
  1664. rdev->config.r600.max_pipes = 4;
  1665. rdev->config.r600.max_tile_pipes = 4;
  1666. rdev->config.r600.max_simds = 4;
  1667. rdev->config.r600.max_backends = 4;
  1668. rdev->config.r600.max_gprs = 192;
  1669. rdev->config.r600.max_threads = 192;
  1670. rdev->config.r600.max_stack_entries = 256;
  1671. rdev->config.r600.max_hw_contexts = 8;
  1672. rdev->config.r600.max_gs_threads = 16;
  1673. rdev->config.r600.sx_max_export_size = 128;
  1674. rdev->config.r600.sx_max_export_pos_size = 16;
  1675. rdev->config.r600.sx_max_export_smx_size = 128;
  1676. rdev->config.r600.sq_num_cf_insts = 2;
  1677. break;
  1678. default:
  1679. break;
  1680. }
  1681. /* Initialize HDP */
  1682. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1683. WREG32((0x2c14 + j), 0x00000000);
  1684. WREG32((0x2c18 + j), 0x00000000);
  1685. WREG32((0x2c1c + j), 0x00000000);
  1686. WREG32((0x2c20 + j), 0x00000000);
  1687. WREG32((0x2c24 + j), 0x00000000);
  1688. }
  1689. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1690. /* Setup tiling */
  1691. tiling_config = 0;
  1692. ramcfg = RREG32(RAMCFG);
  1693. switch (rdev->config.r600.max_tile_pipes) {
  1694. case 1:
  1695. tiling_config |= PIPE_TILING(0);
  1696. break;
  1697. case 2:
  1698. tiling_config |= PIPE_TILING(1);
  1699. break;
  1700. case 4:
  1701. tiling_config |= PIPE_TILING(2);
  1702. break;
  1703. case 8:
  1704. tiling_config |= PIPE_TILING(3);
  1705. break;
  1706. default:
  1707. break;
  1708. }
  1709. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1710. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1711. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1712. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1713. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1714. if (tmp > 3) {
  1715. tiling_config |= ROW_TILING(3);
  1716. tiling_config |= SAMPLE_SPLIT(3);
  1717. } else {
  1718. tiling_config |= ROW_TILING(tmp);
  1719. tiling_config |= SAMPLE_SPLIT(tmp);
  1720. }
  1721. tiling_config |= BANK_SWAPS(1);
  1722. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1723. tmp = R6XX_MAX_BACKENDS -
  1724. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1725. if (tmp < rdev->config.r600.max_backends) {
  1726. rdev->config.r600.max_backends = tmp;
  1727. }
  1728. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1729. tmp = R6XX_MAX_PIPES -
  1730. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1731. if (tmp < rdev->config.r600.max_pipes) {
  1732. rdev->config.r600.max_pipes = tmp;
  1733. }
  1734. tmp = R6XX_MAX_SIMDS -
  1735. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1736. if (tmp < rdev->config.r600.max_simds) {
  1737. rdev->config.r600.max_simds = tmp;
  1738. }
  1739. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1740. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1741. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1742. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1743. tiling_config |= tmp << 16;
  1744. rdev->config.r600.backend_map = tmp;
  1745. rdev->config.r600.tile_config = tiling_config;
  1746. WREG32(GB_TILING_CONFIG, tiling_config);
  1747. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1748. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1749. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1750. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1751. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1752. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1753. /* Setup some CP states */
  1754. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1755. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1756. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1757. SYNC_WALKER | SYNC_ALIGNER));
  1758. /* Setup various GPU states */
  1759. if (rdev->family == CHIP_RV670)
  1760. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1761. tmp = RREG32(SX_DEBUG_1);
  1762. tmp |= SMX_EVENT_RELEASE;
  1763. if ((rdev->family > CHIP_R600))
  1764. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1765. WREG32(SX_DEBUG_1, tmp);
  1766. if (((rdev->family) == CHIP_R600) ||
  1767. ((rdev->family) == CHIP_RV630) ||
  1768. ((rdev->family) == CHIP_RV610) ||
  1769. ((rdev->family) == CHIP_RV620) ||
  1770. ((rdev->family) == CHIP_RS780) ||
  1771. ((rdev->family) == CHIP_RS880)) {
  1772. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1773. } else {
  1774. WREG32(DB_DEBUG, 0);
  1775. }
  1776. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1777. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1778. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1779. WREG32(VGT_NUM_INSTANCES, 0);
  1780. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1781. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1782. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1783. if (((rdev->family) == CHIP_RV610) ||
  1784. ((rdev->family) == CHIP_RV620) ||
  1785. ((rdev->family) == CHIP_RS780) ||
  1786. ((rdev->family) == CHIP_RS880)) {
  1787. tmp = (CACHE_FIFO_SIZE(0xa) |
  1788. FETCH_FIFO_HIWATER(0xa) |
  1789. DONE_FIFO_HIWATER(0xe0) |
  1790. ALU_UPDATE_FIFO_HIWATER(0x8));
  1791. } else if (((rdev->family) == CHIP_R600) ||
  1792. ((rdev->family) == CHIP_RV630)) {
  1793. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1794. tmp |= DONE_FIFO_HIWATER(0x4);
  1795. }
  1796. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1797. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1798. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1799. */
  1800. sq_config = RREG32(SQ_CONFIG);
  1801. sq_config &= ~(PS_PRIO(3) |
  1802. VS_PRIO(3) |
  1803. GS_PRIO(3) |
  1804. ES_PRIO(3));
  1805. sq_config |= (DX9_CONSTS |
  1806. VC_ENABLE |
  1807. PS_PRIO(0) |
  1808. VS_PRIO(1) |
  1809. GS_PRIO(2) |
  1810. ES_PRIO(3));
  1811. if ((rdev->family) == CHIP_R600) {
  1812. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1813. NUM_VS_GPRS(124) |
  1814. NUM_CLAUSE_TEMP_GPRS(4));
  1815. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1816. NUM_ES_GPRS(0));
  1817. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1818. NUM_VS_THREADS(48) |
  1819. NUM_GS_THREADS(4) |
  1820. NUM_ES_THREADS(4));
  1821. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1822. NUM_VS_STACK_ENTRIES(128));
  1823. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1824. NUM_ES_STACK_ENTRIES(0));
  1825. } else if (((rdev->family) == CHIP_RV610) ||
  1826. ((rdev->family) == CHIP_RV620) ||
  1827. ((rdev->family) == CHIP_RS780) ||
  1828. ((rdev->family) == CHIP_RS880)) {
  1829. /* no vertex cache */
  1830. sq_config &= ~VC_ENABLE;
  1831. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1832. NUM_VS_GPRS(44) |
  1833. NUM_CLAUSE_TEMP_GPRS(2));
  1834. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1835. NUM_ES_GPRS(17));
  1836. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1837. NUM_VS_THREADS(78) |
  1838. NUM_GS_THREADS(4) |
  1839. NUM_ES_THREADS(31));
  1840. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1841. NUM_VS_STACK_ENTRIES(40));
  1842. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1843. NUM_ES_STACK_ENTRIES(16));
  1844. } else if (((rdev->family) == CHIP_RV630) ||
  1845. ((rdev->family) == CHIP_RV635)) {
  1846. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1847. NUM_VS_GPRS(44) |
  1848. NUM_CLAUSE_TEMP_GPRS(2));
  1849. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1850. NUM_ES_GPRS(18));
  1851. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1852. NUM_VS_THREADS(78) |
  1853. NUM_GS_THREADS(4) |
  1854. NUM_ES_THREADS(31));
  1855. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1856. NUM_VS_STACK_ENTRIES(40));
  1857. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1858. NUM_ES_STACK_ENTRIES(16));
  1859. } else if ((rdev->family) == CHIP_RV670) {
  1860. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1861. NUM_VS_GPRS(44) |
  1862. NUM_CLAUSE_TEMP_GPRS(2));
  1863. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1864. NUM_ES_GPRS(17));
  1865. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1866. NUM_VS_THREADS(78) |
  1867. NUM_GS_THREADS(4) |
  1868. NUM_ES_THREADS(31));
  1869. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1870. NUM_VS_STACK_ENTRIES(64));
  1871. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1872. NUM_ES_STACK_ENTRIES(64));
  1873. }
  1874. WREG32(SQ_CONFIG, sq_config);
  1875. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1876. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1877. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1878. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1879. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1880. if (((rdev->family) == CHIP_RV610) ||
  1881. ((rdev->family) == CHIP_RV620) ||
  1882. ((rdev->family) == CHIP_RS780) ||
  1883. ((rdev->family) == CHIP_RS880)) {
  1884. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1885. } else {
  1886. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1887. }
  1888. /* More default values. 2D/3D driver should adjust as needed */
  1889. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1890. S1_X(0x4) | S1_Y(0xc)));
  1891. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1892. S1_X(0x2) | S1_Y(0x2) |
  1893. S2_X(0xa) | S2_Y(0x6) |
  1894. S3_X(0x6) | S3_Y(0xa)));
  1895. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1896. S1_X(0x4) | S1_Y(0xc) |
  1897. S2_X(0x1) | S2_Y(0x6) |
  1898. S3_X(0xa) | S3_Y(0xe)));
  1899. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1900. S5_X(0x0) | S5_Y(0x0) |
  1901. S6_X(0xb) | S6_Y(0x4) |
  1902. S7_X(0x7) | S7_Y(0x8)));
  1903. WREG32(VGT_STRMOUT_EN, 0);
  1904. tmp = rdev->config.r600.max_pipes * 16;
  1905. switch (rdev->family) {
  1906. case CHIP_RV610:
  1907. case CHIP_RV620:
  1908. case CHIP_RS780:
  1909. case CHIP_RS880:
  1910. tmp += 32;
  1911. break;
  1912. case CHIP_RV670:
  1913. tmp += 128;
  1914. break;
  1915. default:
  1916. break;
  1917. }
  1918. if (tmp > 256) {
  1919. tmp = 256;
  1920. }
  1921. WREG32(VGT_ES_PER_GS, 128);
  1922. WREG32(VGT_GS_PER_ES, tmp);
  1923. WREG32(VGT_GS_PER_VS, 2);
  1924. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1925. /* more default values. 2D/3D driver should adjust as needed */
  1926. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1927. WREG32(VGT_STRMOUT_EN, 0);
  1928. WREG32(SX_MISC, 0);
  1929. WREG32(PA_SC_MODE_CNTL, 0);
  1930. WREG32(PA_SC_AA_CONFIG, 0);
  1931. WREG32(PA_SC_LINE_STIPPLE, 0);
  1932. WREG32(SPI_INPUT_Z, 0);
  1933. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1934. WREG32(CB_COLOR7_FRAG, 0);
  1935. /* Clear render buffer base addresses */
  1936. WREG32(CB_COLOR0_BASE, 0);
  1937. WREG32(CB_COLOR1_BASE, 0);
  1938. WREG32(CB_COLOR2_BASE, 0);
  1939. WREG32(CB_COLOR3_BASE, 0);
  1940. WREG32(CB_COLOR4_BASE, 0);
  1941. WREG32(CB_COLOR5_BASE, 0);
  1942. WREG32(CB_COLOR6_BASE, 0);
  1943. WREG32(CB_COLOR7_BASE, 0);
  1944. WREG32(CB_COLOR7_FRAG, 0);
  1945. switch (rdev->family) {
  1946. case CHIP_RV610:
  1947. case CHIP_RV620:
  1948. case CHIP_RS780:
  1949. case CHIP_RS880:
  1950. tmp = TC_L2_SIZE(8);
  1951. break;
  1952. case CHIP_RV630:
  1953. case CHIP_RV635:
  1954. tmp = TC_L2_SIZE(4);
  1955. break;
  1956. case CHIP_R600:
  1957. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1958. break;
  1959. default:
  1960. tmp = TC_L2_SIZE(0);
  1961. break;
  1962. }
  1963. WREG32(TC_CNTL, tmp);
  1964. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1965. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1966. tmp = RREG32(ARB_POP);
  1967. tmp |= ENABLE_TC128;
  1968. WREG32(ARB_POP, tmp);
  1969. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1970. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1971. NUM_CLIP_SEQ(3)));
  1972. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1973. WREG32(VC_ENHANCE, 0);
  1974. }
  1975. /*
  1976. * Indirect registers accessor
  1977. */
  1978. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1979. {
  1980. unsigned long flags;
  1981. u32 r;
  1982. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  1983. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1984. (void)RREG32(PCIE_PORT_INDEX);
  1985. r = RREG32(PCIE_PORT_DATA);
  1986. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  1987. return r;
  1988. }
  1989. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1990. {
  1991. unsigned long flags;
  1992. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  1993. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1994. (void)RREG32(PCIE_PORT_INDEX);
  1995. WREG32(PCIE_PORT_DATA, (v));
  1996. (void)RREG32(PCIE_PORT_DATA);
  1997. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  1998. }
  1999. /*
  2000. * CP & Ring
  2001. */
  2002. void r600_cp_stop(struct radeon_device *rdev)
  2003. {
  2004. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2005. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  2006. WREG32(SCRATCH_UMSK, 0);
  2007. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2008. }
  2009. int r600_init_microcode(struct radeon_device *rdev)
  2010. {
  2011. const char *chip_name;
  2012. const char *rlc_chip_name;
  2013. const char *smc_chip_name = "RV770";
  2014. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  2015. char fw_name[30];
  2016. int err;
  2017. DRM_DEBUG("\n");
  2018. switch (rdev->family) {
  2019. case CHIP_R600:
  2020. chip_name = "R600";
  2021. rlc_chip_name = "R600";
  2022. break;
  2023. case CHIP_RV610:
  2024. chip_name = "RV610";
  2025. rlc_chip_name = "R600";
  2026. break;
  2027. case CHIP_RV630:
  2028. chip_name = "RV630";
  2029. rlc_chip_name = "R600";
  2030. break;
  2031. case CHIP_RV620:
  2032. chip_name = "RV620";
  2033. rlc_chip_name = "R600";
  2034. break;
  2035. case CHIP_RV635:
  2036. chip_name = "RV635";
  2037. rlc_chip_name = "R600";
  2038. break;
  2039. case CHIP_RV670:
  2040. chip_name = "RV670";
  2041. rlc_chip_name = "R600";
  2042. break;
  2043. case CHIP_RS780:
  2044. case CHIP_RS880:
  2045. chip_name = "RS780";
  2046. rlc_chip_name = "R600";
  2047. break;
  2048. case CHIP_RV770:
  2049. chip_name = "RV770";
  2050. rlc_chip_name = "R700";
  2051. smc_chip_name = "RV770";
  2052. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2053. break;
  2054. case CHIP_RV730:
  2055. chip_name = "RV730";
  2056. rlc_chip_name = "R700";
  2057. smc_chip_name = "RV730";
  2058. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2059. break;
  2060. case CHIP_RV710:
  2061. chip_name = "RV710";
  2062. rlc_chip_name = "R700";
  2063. smc_chip_name = "RV710";
  2064. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2065. break;
  2066. case CHIP_RV740:
  2067. chip_name = "RV730";
  2068. rlc_chip_name = "R700";
  2069. smc_chip_name = "RV740";
  2070. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2071. break;
  2072. case CHIP_CEDAR:
  2073. chip_name = "CEDAR";
  2074. rlc_chip_name = "CEDAR";
  2075. smc_chip_name = "CEDAR";
  2076. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2077. break;
  2078. case CHIP_REDWOOD:
  2079. chip_name = "REDWOOD";
  2080. rlc_chip_name = "REDWOOD";
  2081. smc_chip_name = "REDWOOD";
  2082. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2083. break;
  2084. case CHIP_JUNIPER:
  2085. chip_name = "JUNIPER";
  2086. rlc_chip_name = "JUNIPER";
  2087. smc_chip_name = "JUNIPER";
  2088. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2089. break;
  2090. case CHIP_CYPRESS:
  2091. case CHIP_HEMLOCK:
  2092. chip_name = "CYPRESS";
  2093. rlc_chip_name = "CYPRESS";
  2094. smc_chip_name = "CYPRESS";
  2095. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2096. break;
  2097. case CHIP_PALM:
  2098. chip_name = "PALM";
  2099. rlc_chip_name = "SUMO";
  2100. break;
  2101. case CHIP_SUMO:
  2102. chip_name = "SUMO";
  2103. rlc_chip_name = "SUMO";
  2104. break;
  2105. case CHIP_SUMO2:
  2106. chip_name = "SUMO2";
  2107. rlc_chip_name = "SUMO";
  2108. break;
  2109. default: BUG();
  2110. }
  2111. if (rdev->family >= CHIP_CEDAR) {
  2112. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2113. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2114. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2115. } else if (rdev->family >= CHIP_RV770) {
  2116. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2117. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2118. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2119. } else {
  2120. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2121. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2122. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2123. }
  2124. DRM_INFO("Loading %s Microcode\n", chip_name);
  2125. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2126. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2127. if (err)
  2128. goto out;
  2129. if (rdev->pfp_fw->size != pfp_req_size) {
  2130. printk(KERN_ERR
  2131. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2132. rdev->pfp_fw->size, fw_name);
  2133. err = -EINVAL;
  2134. goto out;
  2135. }
  2136. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2137. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2138. if (err)
  2139. goto out;
  2140. if (rdev->me_fw->size != me_req_size) {
  2141. printk(KERN_ERR
  2142. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2143. rdev->me_fw->size, fw_name);
  2144. err = -EINVAL;
  2145. }
  2146. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2147. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2148. if (err)
  2149. goto out;
  2150. if (rdev->rlc_fw->size != rlc_req_size) {
  2151. printk(KERN_ERR
  2152. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2153. rdev->rlc_fw->size, fw_name);
  2154. err = -EINVAL;
  2155. }
  2156. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2157. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2158. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2159. if (err) {
  2160. printk(KERN_ERR
  2161. "smc: error loading firmware \"%s\"\n",
  2162. fw_name);
  2163. release_firmware(rdev->smc_fw);
  2164. rdev->smc_fw = NULL;
  2165. } else if (rdev->smc_fw->size != smc_req_size) {
  2166. printk(KERN_ERR
  2167. "smc: Bogus length %zu in firmware \"%s\"\n",
  2168. rdev->smc_fw->size, fw_name);
  2169. err = -EINVAL;
  2170. }
  2171. }
  2172. out:
  2173. if (err) {
  2174. if (err != -EINVAL)
  2175. printk(KERN_ERR
  2176. "r600_cp: Failed to load firmware \"%s\"\n",
  2177. fw_name);
  2178. release_firmware(rdev->pfp_fw);
  2179. rdev->pfp_fw = NULL;
  2180. release_firmware(rdev->me_fw);
  2181. rdev->me_fw = NULL;
  2182. release_firmware(rdev->rlc_fw);
  2183. rdev->rlc_fw = NULL;
  2184. release_firmware(rdev->smc_fw);
  2185. rdev->smc_fw = NULL;
  2186. }
  2187. return err;
  2188. }
  2189. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2190. {
  2191. const __be32 *fw_data;
  2192. int i;
  2193. if (!rdev->me_fw || !rdev->pfp_fw)
  2194. return -EINVAL;
  2195. r600_cp_stop(rdev);
  2196. WREG32(CP_RB_CNTL,
  2197. #ifdef __BIG_ENDIAN
  2198. BUF_SWAP_32BIT |
  2199. #endif
  2200. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2201. /* Reset cp */
  2202. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2203. RREG32(GRBM_SOFT_RESET);
  2204. mdelay(15);
  2205. WREG32(GRBM_SOFT_RESET, 0);
  2206. WREG32(CP_ME_RAM_WADDR, 0);
  2207. fw_data = (const __be32 *)rdev->me_fw->data;
  2208. WREG32(CP_ME_RAM_WADDR, 0);
  2209. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2210. WREG32(CP_ME_RAM_DATA,
  2211. be32_to_cpup(fw_data++));
  2212. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2213. WREG32(CP_PFP_UCODE_ADDR, 0);
  2214. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2215. WREG32(CP_PFP_UCODE_DATA,
  2216. be32_to_cpup(fw_data++));
  2217. WREG32(CP_PFP_UCODE_ADDR, 0);
  2218. WREG32(CP_ME_RAM_WADDR, 0);
  2219. WREG32(CP_ME_RAM_RADDR, 0);
  2220. return 0;
  2221. }
  2222. int r600_cp_start(struct radeon_device *rdev)
  2223. {
  2224. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2225. int r;
  2226. uint32_t cp_me;
  2227. r = radeon_ring_lock(rdev, ring, 7);
  2228. if (r) {
  2229. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2230. return r;
  2231. }
  2232. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2233. radeon_ring_write(ring, 0x1);
  2234. if (rdev->family >= CHIP_RV770) {
  2235. radeon_ring_write(ring, 0x0);
  2236. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2237. } else {
  2238. radeon_ring_write(ring, 0x3);
  2239. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2240. }
  2241. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2242. radeon_ring_write(ring, 0);
  2243. radeon_ring_write(ring, 0);
  2244. radeon_ring_unlock_commit(rdev, ring);
  2245. cp_me = 0xff;
  2246. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2247. return 0;
  2248. }
  2249. int r600_cp_resume(struct radeon_device *rdev)
  2250. {
  2251. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2252. u32 tmp;
  2253. u32 rb_bufsz;
  2254. int r;
  2255. /* Reset cp */
  2256. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2257. RREG32(GRBM_SOFT_RESET);
  2258. mdelay(15);
  2259. WREG32(GRBM_SOFT_RESET, 0);
  2260. /* Set ring buffer size */
  2261. rb_bufsz = order_base_2(ring->ring_size / 8);
  2262. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2263. #ifdef __BIG_ENDIAN
  2264. tmp |= BUF_SWAP_32BIT;
  2265. #endif
  2266. WREG32(CP_RB_CNTL, tmp);
  2267. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2268. /* Set the write pointer delay */
  2269. WREG32(CP_RB_WPTR_DELAY, 0);
  2270. /* Initialize the ring buffer's read and write pointers */
  2271. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2272. WREG32(CP_RB_RPTR_WR, 0);
  2273. ring->wptr = 0;
  2274. WREG32(CP_RB_WPTR, ring->wptr);
  2275. /* set the wb address whether it's enabled or not */
  2276. WREG32(CP_RB_RPTR_ADDR,
  2277. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2278. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2279. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2280. if (rdev->wb.enabled)
  2281. WREG32(SCRATCH_UMSK, 0xff);
  2282. else {
  2283. tmp |= RB_NO_UPDATE;
  2284. WREG32(SCRATCH_UMSK, 0);
  2285. }
  2286. mdelay(1);
  2287. WREG32(CP_RB_CNTL, tmp);
  2288. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2289. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2290. ring->rptr = RREG32(CP_RB_RPTR);
  2291. r600_cp_start(rdev);
  2292. ring->ready = true;
  2293. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2294. if (r) {
  2295. ring->ready = false;
  2296. return r;
  2297. }
  2298. return 0;
  2299. }
  2300. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2301. {
  2302. u32 rb_bufsz;
  2303. int r;
  2304. /* Align ring size */
  2305. rb_bufsz = order_base_2(ring_size / 8);
  2306. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2307. ring->ring_size = ring_size;
  2308. ring->align_mask = 16 - 1;
  2309. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2310. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2311. if (r) {
  2312. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2313. ring->rptr_save_reg = 0;
  2314. }
  2315. }
  2316. }
  2317. void r600_cp_fini(struct radeon_device *rdev)
  2318. {
  2319. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2320. r600_cp_stop(rdev);
  2321. radeon_ring_fini(rdev, ring);
  2322. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2323. }
  2324. /*
  2325. * GPU scratch registers helpers function.
  2326. */
  2327. void r600_scratch_init(struct radeon_device *rdev)
  2328. {
  2329. int i;
  2330. rdev->scratch.num_reg = 7;
  2331. rdev->scratch.reg_base = SCRATCH_REG0;
  2332. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2333. rdev->scratch.free[i] = true;
  2334. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2335. }
  2336. }
  2337. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2338. {
  2339. uint32_t scratch;
  2340. uint32_t tmp = 0;
  2341. unsigned i;
  2342. int r;
  2343. r = radeon_scratch_get(rdev, &scratch);
  2344. if (r) {
  2345. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2346. return r;
  2347. }
  2348. WREG32(scratch, 0xCAFEDEAD);
  2349. r = radeon_ring_lock(rdev, ring, 3);
  2350. if (r) {
  2351. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2352. radeon_scratch_free(rdev, scratch);
  2353. return r;
  2354. }
  2355. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2356. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2357. radeon_ring_write(ring, 0xDEADBEEF);
  2358. radeon_ring_unlock_commit(rdev, ring);
  2359. for (i = 0; i < rdev->usec_timeout; i++) {
  2360. tmp = RREG32(scratch);
  2361. if (tmp == 0xDEADBEEF)
  2362. break;
  2363. DRM_UDELAY(1);
  2364. }
  2365. if (i < rdev->usec_timeout) {
  2366. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2367. } else {
  2368. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2369. ring->idx, scratch, tmp);
  2370. r = -EINVAL;
  2371. }
  2372. radeon_scratch_free(rdev, scratch);
  2373. return r;
  2374. }
  2375. /*
  2376. * CP fences/semaphores
  2377. */
  2378. void r600_fence_ring_emit(struct radeon_device *rdev,
  2379. struct radeon_fence *fence)
  2380. {
  2381. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2382. if (rdev->wb.use_event) {
  2383. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2384. /* flush read cache over gart */
  2385. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2386. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2387. PACKET3_VC_ACTION_ENA |
  2388. PACKET3_SH_ACTION_ENA);
  2389. radeon_ring_write(ring, 0xFFFFFFFF);
  2390. radeon_ring_write(ring, 0);
  2391. radeon_ring_write(ring, 10); /* poll interval */
  2392. /* EVENT_WRITE_EOP - flush caches, send int */
  2393. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2394. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2395. radeon_ring_write(ring, addr & 0xffffffff);
  2396. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2397. radeon_ring_write(ring, fence->seq);
  2398. radeon_ring_write(ring, 0);
  2399. } else {
  2400. /* flush read cache over gart */
  2401. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2402. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2403. PACKET3_VC_ACTION_ENA |
  2404. PACKET3_SH_ACTION_ENA);
  2405. radeon_ring_write(ring, 0xFFFFFFFF);
  2406. radeon_ring_write(ring, 0);
  2407. radeon_ring_write(ring, 10); /* poll interval */
  2408. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2409. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2410. /* wait for 3D idle clean */
  2411. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2412. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2413. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2414. /* Emit fence sequence & fire IRQ */
  2415. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2416. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2417. radeon_ring_write(ring, fence->seq);
  2418. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2419. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2420. radeon_ring_write(ring, RB_INT_STAT);
  2421. }
  2422. }
  2423. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2424. struct radeon_ring *ring,
  2425. struct radeon_semaphore *semaphore,
  2426. bool emit_wait)
  2427. {
  2428. uint64_t addr = semaphore->gpu_addr;
  2429. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2430. if (rdev->family < CHIP_CAYMAN)
  2431. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2432. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2433. radeon_ring_write(ring, addr & 0xffffffff);
  2434. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2435. }
  2436. /**
  2437. * r600_copy_cpdma - copy pages using the CP DMA engine
  2438. *
  2439. * @rdev: radeon_device pointer
  2440. * @src_offset: src GPU address
  2441. * @dst_offset: dst GPU address
  2442. * @num_gpu_pages: number of GPU pages to xfer
  2443. * @fence: radeon fence object
  2444. *
  2445. * Copy GPU paging using the CP DMA engine (r6xx+).
  2446. * Used by the radeon ttm implementation to move pages if
  2447. * registered as the asic copy callback.
  2448. */
  2449. int r600_copy_cpdma(struct radeon_device *rdev,
  2450. uint64_t src_offset, uint64_t dst_offset,
  2451. unsigned num_gpu_pages,
  2452. struct radeon_fence **fence)
  2453. {
  2454. struct radeon_semaphore *sem = NULL;
  2455. int ring_index = rdev->asic->copy.blit_ring_index;
  2456. struct radeon_ring *ring = &rdev->ring[ring_index];
  2457. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2458. int i, num_loops;
  2459. int r = 0;
  2460. r = radeon_semaphore_create(rdev, &sem);
  2461. if (r) {
  2462. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2463. return r;
  2464. }
  2465. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2466. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2467. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
  2468. if (r) {
  2469. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2470. radeon_semaphore_free(rdev, &sem, NULL);
  2471. return r;
  2472. }
  2473. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2474. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2475. ring->idx);
  2476. radeon_fence_note_sync(*fence, ring->idx);
  2477. } else {
  2478. radeon_semaphore_free(rdev, &sem, NULL);
  2479. }
  2480. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2481. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2482. radeon_ring_write(ring, WAIT_3D_IDLE_bit);
  2483. for (i = 0; i < num_loops; i++) {
  2484. cur_size_in_bytes = size_in_bytes;
  2485. if (cur_size_in_bytes > 0x1fffff)
  2486. cur_size_in_bytes = 0x1fffff;
  2487. size_in_bytes -= cur_size_in_bytes;
  2488. tmp = upper_32_bits(src_offset) & 0xff;
  2489. if (size_in_bytes == 0)
  2490. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2491. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2492. radeon_ring_write(ring, src_offset & 0xffffffff);
  2493. radeon_ring_write(ring, tmp);
  2494. radeon_ring_write(ring, dst_offset & 0xffffffff);
  2495. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2496. radeon_ring_write(ring, cur_size_in_bytes);
  2497. src_offset += cur_size_in_bytes;
  2498. dst_offset += cur_size_in_bytes;
  2499. }
  2500. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2501. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2502. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2503. r = radeon_fence_emit(rdev, fence, ring->idx);
  2504. if (r) {
  2505. radeon_ring_unlock_undo(rdev, ring);
  2506. return r;
  2507. }
  2508. radeon_ring_unlock_commit(rdev, ring);
  2509. radeon_semaphore_free(rdev, &sem, *fence);
  2510. return r;
  2511. }
  2512. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2513. uint32_t tiling_flags, uint32_t pitch,
  2514. uint32_t offset, uint32_t obj_size)
  2515. {
  2516. /* FIXME: implement */
  2517. return 0;
  2518. }
  2519. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2520. {
  2521. /* FIXME: implement */
  2522. }
  2523. static int r600_startup(struct radeon_device *rdev)
  2524. {
  2525. struct radeon_ring *ring;
  2526. int r;
  2527. /* enable pcie gen2 link */
  2528. r600_pcie_gen2_enable(rdev);
  2529. /* scratch needs to be initialized before MC */
  2530. r = r600_vram_scratch_init(rdev);
  2531. if (r)
  2532. return r;
  2533. r600_mc_program(rdev);
  2534. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2535. r = r600_init_microcode(rdev);
  2536. if (r) {
  2537. DRM_ERROR("Failed to load firmware!\n");
  2538. return r;
  2539. }
  2540. }
  2541. if (rdev->flags & RADEON_IS_AGP) {
  2542. r600_agp_enable(rdev);
  2543. } else {
  2544. r = r600_pcie_gart_enable(rdev);
  2545. if (r)
  2546. return r;
  2547. }
  2548. r600_gpu_init(rdev);
  2549. /* allocate wb buffer */
  2550. r = radeon_wb_init(rdev);
  2551. if (r)
  2552. return r;
  2553. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2554. if (r) {
  2555. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2556. return r;
  2557. }
  2558. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2559. if (r) {
  2560. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2561. return r;
  2562. }
  2563. /* Enable IRQ */
  2564. if (!rdev->irq.installed) {
  2565. r = radeon_irq_kms_init(rdev);
  2566. if (r)
  2567. return r;
  2568. }
  2569. r = r600_irq_init(rdev);
  2570. if (r) {
  2571. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2572. radeon_irq_kms_fini(rdev);
  2573. return r;
  2574. }
  2575. r600_irq_set(rdev);
  2576. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2577. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2578. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2579. RADEON_CP_PACKET2);
  2580. if (r)
  2581. return r;
  2582. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2583. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2584. DMA_RB_RPTR, DMA_RB_WPTR,
  2585. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2586. if (r)
  2587. return r;
  2588. r = r600_cp_load_microcode(rdev);
  2589. if (r)
  2590. return r;
  2591. r = r600_cp_resume(rdev);
  2592. if (r)
  2593. return r;
  2594. r = r600_dma_resume(rdev);
  2595. if (r)
  2596. return r;
  2597. r = radeon_ib_pool_init(rdev);
  2598. if (r) {
  2599. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2600. return r;
  2601. }
  2602. r = r600_audio_init(rdev);
  2603. if (r) {
  2604. DRM_ERROR("radeon: audio init failed\n");
  2605. return r;
  2606. }
  2607. return 0;
  2608. }
  2609. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2610. {
  2611. uint32_t temp;
  2612. temp = RREG32(CONFIG_CNTL);
  2613. if (state == false) {
  2614. temp &= ~(1<<0);
  2615. temp |= (1<<1);
  2616. } else {
  2617. temp &= ~(1<<1);
  2618. }
  2619. WREG32(CONFIG_CNTL, temp);
  2620. }
  2621. int r600_resume(struct radeon_device *rdev)
  2622. {
  2623. int r;
  2624. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2625. * posting will perform necessary task to bring back GPU into good
  2626. * shape.
  2627. */
  2628. /* post card */
  2629. atom_asic_init(rdev->mode_info.atom_context);
  2630. rdev->accel_working = true;
  2631. r = r600_startup(rdev);
  2632. if (r) {
  2633. DRM_ERROR("r600 startup failed on resume\n");
  2634. rdev->accel_working = false;
  2635. return r;
  2636. }
  2637. return r;
  2638. }
  2639. int r600_suspend(struct radeon_device *rdev)
  2640. {
  2641. r600_audio_fini(rdev);
  2642. r600_cp_stop(rdev);
  2643. r600_dma_stop(rdev);
  2644. r600_irq_suspend(rdev);
  2645. radeon_wb_disable(rdev);
  2646. r600_pcie_gart_disable(rdev);
  2647. return 0;
  2648. }
  2649. /* Plan is to move initialization in that function and use
  2650. * helper function so that radeon_device_init pretty much
  2651. * do nothing more than calling asic specific function. This
  2652. * should also allow to remove a bunch of callback function
  2653. * like vram_info.
  2654. */
  2655. int r600_init(struct radeon_device *rdev)
  2656. {
  2657. int r;
  2658. if (r600_debugfs_mc_info_init(rdev)) {
  2659. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2660. }
  2661. /* Read BIOS */
  2662. if (!radeon_get_bios(rdev)) {
  2663. if (ASIC_IS_AVIVO(rdev))
  2664. return -EINVAL;
  2665. }
  2666. /* Must be an ATOMBIOS */
  2667. if (!rdev->is_atom_bios) {
  2668. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2669. return -EINVAL;
  2670. }
  2671. r = radeon_atombios_init(rdev);
  2672. if (r)
  2673. return r;
  2674. /* Post card if necessary */
  2675. if (!radeon_card_posted(rdev)) {
  2676. if (!rdev->bios) {
  2677. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2678. return -EINVAL;
  2679. }
  2680. DRM_INFO("GPU not posted. posting now...\n");
  2681. atom_asic_init(rdev->mode_info.atom_context);
  2682. }
  2683. /* Initialize scratch registers */
  2684. r600_scratch_init(rdev);
  2685. /* Initialize surface registers */
  2686. radeon_surface_init(rdev);
  2687. /* Initialize clocks */
  2688. radeon_get_clock_info(rdev->ddev);
  2689. /* Fence driver */
  2690. r = radeon_fence_driver_init(rdev);
  2691. if (r)
  2692. return r;
  2693. if (rdev->flags & RADEON_IS_AGP) {
  2694. r = radeon_agp_init(rdev);
  2695. if (r)
  2696. radeon_agp_disable(rdev);
  2697. }
  2698. r = r600_mc_init(rdev);
  2699. if (r)
  2700. return r;
  2701. /* Memory manager */
  2702. r = radeon_bo_init(rdev);
  2703. if (r)
  2704. return r;
  2705. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2706. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2707. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  2708. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  2709. rdev->ih.ring_obj = NULL;
  2710. r600_ih_ring_init(rdev, 64 * 1024);
  2711. r = r600_pcie_gart_init(rdev);
  2712. if (r)
  2713. return r;
  2714. rdev->accel_working = true;
  2715. r = r600_startup(rdev);
  2716. if (r) {
  2717. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2718. r600_cp_fini(rdev);
  2719. r600_dma_fini(rdev);
  2720. r600_irq_fini(rdev);
  2721. radeon_wb_fini(rdev);
  2722. radeon_ib_pool_fini(rdev);
  2723. radeon_irq_kms_fini(rdev);
  2724. r600_pcie_gart_fini(rdev);
  2725. rdev->accel_working = false;
  2726. }
  2727. return 0;
  2728. }
  2729. void r600_fini(struct radeon_device *rdev)
  2730. {
  2731. r600_audio_fini(rdev);
  2732. r600_cp_fini(rdev);
  2733. r600_dma_fini(rdev);
  2734. r600_irq_fini(rdev);
  2735. radeon_wb_fini(rdev);
  2736. radeon_ib_pool_fini(rdev);
  2737. radeon_irq_kms_fini(rdev);
  2738. r600_pcie_gart_fini(rdev);
  2739. r600_vram_scratch_fini(rdev);
  2740. radeon_agp_fini(rdev);
  2741. radeon_gem_fini(rdev);
  2742. radeon_fence_driver_fini(rdev);
  2743. radeon_bo_fini(rdev);
  2744. radeon_atombios_fini(rdev);
  2745. kfree(rdev->bios);
  2746. rdev->bios = NULL;
  2747. }
  2748. /*
  2749. * CS stuff
  2750. */
  2751. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2752. {
  2753. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2754. u32 next_rptr;
  2755. if (ring->rptr_save_reg) {
  2756. next_rptr = ring->wptr + 3 + 4;
  2757. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2758. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2759. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2760. radeon_ring_write(ring, next_rptr);
  2761. } else if (rdev->wb.enabled) {
  2762. next_rptr = ring->wptr + 5 + 4;
  2763. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2764. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2765. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2766. radeon_ring_write(ring, next_rptr);
  2767. radeon_ring_write(ring, 0);
  2768. }
  2769. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2770. radeon_ring_write(ring,
  2771. #ifdef __BIG_ENDIAN
  2772. (2 << 0) |
  2773. #endif
  2774. (ib->gpu_addr & 0xFFFFFFFC));
  2775. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2776. radeon_ring_write(ring, ib->length_dw);
  2777. }
  2778. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2779. {
  2780. struct radeon_ib ib;
  2781. uint32_t scratch;
  2782. uint32_t tmp = 0;
  2783. unsigned i;
  2784. int r;
  2785. r = radeon_scratch_get(rdev, &scratch);
  2786. if (r) {
  2787. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2788. return r;
  2789. }
  2790. WREG32(scratch, 0xCAFEDEAD);
  2791. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2792. if (r) {
  2793. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2794. goto free_scratch;
  2795. }
  2796. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2797. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2798. ib.ptr[2] = 0xDEADBEEF;
  2799. ib.length_dw = 3;
  2800. r = radeon_ib_schedule(rdev, &ib, NULL);
  2801. if (r) {
  2802. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2803. goto free_ib;
  2804. }
  2805. r = radeon_fence_wait(ib.fence, false);
  2806. if (r) {
  2807. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2808. goto free_ib;
  2809. }
  2810. for (i = 0; i < rdev->usec_timeout; i++) {
  2811. tmp = RREG32(scratch);
  2812. if (tmp == 0xDEADBEEF)
  2813. break;
  2814. DRM_UDELAY(1);
  2815. }
  2816. if (i < rdev->usec_timeout) {
  2817. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2818. } else {
  2819. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2820. scratch, tmp);
  2821. r = -EINVAL;
  2822. }
  2823. free_ib:
  2824. radeon_ib_free(rdev, &ib);
  2825. free_scratch:
  2826. radeon_scratch_free(rdev, scratch);
  2827. return r;
  2828. }
  2829. /*
  2830. * Interrupts
  2831. *
  2832. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2833. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2834. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2835. * and host consumes. As the host irq handler processes interrupts, it
  2836. * increments the rptr. When the rptr catches up with the wptr, all the
  2837. * current interrupts have been processed.
  2838. */
  2839. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2840. {
  2841. u32 rb_bufsz;
  2842. /* Align ring size */
  2843. rb_bufsz = order_base_2(ring_size / 4);
  2844. ring_size = (1 << rb_bufsz) * 4;
  2845. rdev->ih.ring_size = ring_size;
  2846. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2847. rdev->ih.rptr = 0;
  2848. }
  2849. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2850. {
  2851. int r;
  2852. /* Allocate ring buffer */
  2853. if (rdev->ih.ring_obj == NULL) {
  2854. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2855. PAGE_SIZE, true,
  2856. RADEON_GEM_DOMAIN_GTT,
  2857. NULL, &rdev->ih.ring_obj);
  2858. if (r) {
  2859. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2860. return r;
  2861. }
  2862. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2863. if (unlikely(r != 0))
  2864. return r;
  2865. r = radeon_bo_pin(rdev->ih.ring_obj,
  2866. RADEON_GEM_DOMAIN_GTT,
  2867. &rdev->ih.gpu_addr);
  2868. if (r) {
  2869. radeon_bo_unreserve(rdev->ih.ring_obj);
  2870. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2871. return r;
  2872. }
  2873. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2874. (void **)&rdev->ih.ring);
  2875. radeon_bo_unreserve(rdev->ih.ring_obj);
  2876. if (r) {
  2877. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2878. return r;
  2879. }
  2880. }
  2881. return 0;
  2882. }
  2883. void r600_ih_ring_fini(struct radeon_device *rdev)
  2884. {
  2885. int r;
  2886. if (rdev->ih.ring_obj) {
  2887. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2888. if (likely(r == 0)) {
  2889. radeon_bo_kunmap(rdev->ih.ring_obj);
  2890. radeon_bo_unpin(rdev->ih.ring_obj);
  2891. radeon_bo_unreserve(rdev->ih.ring_obj);
  2892. }
  2893. radeon_bo_unref(&rdev->ih.ring_obj);
  2894. rdev->ih.ring = NULL;
  2895. rdev->ih.ring_obj = NULL;
  2896. }
  2897. }
  2898. void r600_rlc_stop(struct radeon_device *rdev)
  2899. {
  2900. if ((rdev->family >= CHIP_RV770) &&
  2901. (rdev->family <= CHIP_RV740)) {
  2902. /* r7xx asics need to soft reset RLC before halting */
  2903. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2904. RREG32(SRBM_SOFT_RESET);
  2905. mdelay(15);
  2906. WREG32(SRBM_SOFT_RESET, 0);
  2907. RREG32(SRBM_SOFT_RESET);
  2908. }
  2909. WREG32(RLC_CNTL, 0);
  2910. }
  2911. static void r600_rlc_start(struct radeon_device *rdev)
  2912. {
  2913. WREG32(RLC_CNTL, RLC_ENABLE);
  2914. }
  2915. static int r600_rlc_resume(struct radeon_device *rdev)
  2916. {
  2917. u32 i;
  2918. const __be32 *fw_data;
  2919. if (!rdev->rlc_fw)
  2920. return -EINVAL;
  2921. r600_rlc_stop(rdev);
  2922. WREG32(RLC_HB_CNTL, 0);
  2923. WREG32(RLC_HB_BASE, 0);
  2924. WREG32(RLC_HB_RPTR, 0);
  2925. WREG32(RLC_HB_WPTR, 0);
  2926. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2927. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2928. WREG32(RLC_MC_CNTL, 0);
  2929. WREG32(RLC_UCODE_CNTL, 0);
  2930. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2931. if (rdev->family >= CHIP_RV770) {
  2932. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2933. WREG32(RLC_UCODE_ADDR, i);
  2934. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2935. }
  2936. } else {
  2937. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  2938. WREG32(RLC_UCODE_ADDR, i);
  2939. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2940. }
  2941. }
  2942. WREG32(RLC_UCODE_ADDR, 0);
  2943. r600_rlc_start(rdev);
  2944. return 0;
  2945. }
  2946. static void r600_enable_interrupts(struct radeon_device *rdev)
  2947. {
  2948. u32 ih_cntl = RREG32(IH_CNTL);
  2949. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2950. ih_cntl |= ENABLE_INTR;
  2951. ih_rb_cntl |= IH_RB_ENABLE;
  2952. WREG32(IH_CNTL, ih_cntl);
  2953. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2954. rdev->ih.enabled = true;
  2955. }
  2956. void r600_disable_interrupts(struct radeon_device *rdev)
  2957. {
  2958. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2959. u32 ih_cntl = RREG32(IH_CNTL);
  2960. ih_rb_cntl &= ~IH_RB_ENABLE;
  2961. ih_cntl &= ~ENABLE_INTR;
  2962. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2963. WREG32(IH_CNTL, ih_cntl);
  2964. /* set rptr, wptr to 0 */
  2965. WREG32(IH_RB_RPTR, 0);
  2966. WREG32(IH_RB_WPTR, 0);
  2967. rdev->ih.enabled = false;
  2968. rdev->ih.rptr = 0;
  2969. }
  2970. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2971. {
  2972. u32 tmp;
  2973. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2974. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2975. WREG32(DMA_CNTL, tmp);
  2976. WREG32(GRBM_INT_CNTL, 0);
  2977. WREG32(DxMODE_INT_MASK, 0);
  2978. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2979. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2980. if (ASIC_IS_DCE3(rdev)) {
  2981. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2982. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2983. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2984. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2985. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2986. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2987. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2988. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2989. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2990. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2991. if (ASIC_IS_DCE32(rdev)) {
  2992. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2993. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2994. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2995. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2996. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2997. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  2998. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  2999. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3000. } else {
  3001. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3002. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3003. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3004. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3005. }
  3006. } else {
  3007. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3008. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3009. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3010. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3011. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3012. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3013. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3014. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3015. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3016. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3017. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3018. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3019. }
  3020. }
  3021. int r600_irq_init(struct radeon_device *rdev)
  3022. {
  3023. int ret = 0;
  3024. int rb_bufsz;
  3025. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3026. /* allocate ring */
  3027. ret = r600_ih_ring_alloc(rdev);
  3028. if (ret)
  3029. return ret;
  3030. /* disable irqs */
  3031. r600_disable_interrupts(rdev);
  3032. /* init rlc */
  3033. if (rdev->family >= CHIP_CEDAR)
  3034. ret = evergreen_rlc_resume(rdev);
  3035. else
  3036. ret = r600_rlc_resume(rdev);
  3037. if (ret) {
  3038. r600_ih_ring_fini(rdev);
  3039. return ret;
  3040. }
  3041. /* setup interrupt control */
  3042. /* set dummy read address to ring address */
  3043. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3044. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3045. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3046. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3047. */
  3048. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3049. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3050. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3051. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3052. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3053. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  3054. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3055. IH_WPTR_OVERFLOW_CLEAR |
  3056. (rb_bufsz << 1));
  3057. if (rdev->wb.enabled)
  3058. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3059. /* set the writeback address whether it's enabled or not */
  3060. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3061. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3062. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3063. /* set rptr, wptr to 0 */
  3064. WREG32(IH_RB_RPTR, 0);
  3065. WREG32(IH_RB_WPTR, 0);
  3066. /* Default settings for IH_CNTL (disabled at first) */
  3067. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3068. /* RPTR_REARM only works if msi's are enabled */
  3069. if (rdev->msi_enabled)
  3070. ih_cntl |= RPTR_REARM;
  3071. WREG32(IH_CNTL, ih_cntl);
  3072. /* force the active interrupt state to all disabled */
  3073. if (rdev->family >= CHIP_CEDAR)
  3074. evergreen_disable_interrupt_state(rdev);
  3075. else
  3076. r600_disable_interrupt_state(rdev);
  3077. /* at this point everything should be setup correctly to enable master */
  3078. pci_set_master(rdev->pdev);
  3079. /* enable irqs */
  3080. r600_enable_interrupts(rdev);
  3081. return ret;
  3082. }
  3083. void r600_irq_suspend(struct radeon_device *rdev)
  3084. {
  3085. r600_irq_disable(rdev);
  3086. r600_rlc_stop(rdev);
  3087. }
  3088. void r600_irq_fini(struct radeon_device *rdev)
  3089. {
  3090. r600_irq_suspend(rdev);
  3091. r600_ih_ring_fini(rdev);
  3092. }
  3093. int r600_irq_set(struct radeon_device *rdev)
  3094. {
  3095. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3096. u32 mode_int = 0;
  3097. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3098. u32 grbm_int_cntl = 0;
  3099. u32 hdmi0, hdmi1;
  3100. u32 d1grph = 0, d2grph = 0;
  3101. u32 dma_cntl;
  3102. u32 thermal_int = 0;
  3103. if (!rdev->irq.installed) {
  3104. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3105. return -EINVAL;
  3106. }
  3107. /* don't enable anything if the ih is disabled */
  3108. if (!rdev->ih.enabled) {
  3109. r600_disable_interrupts(rdev);
  3110. /* force the active interrupt state to all disabled */
  3111. r600_disable_interrupt_state(rdev);
  3112. return 0;
  3113. }
  3114. if (ASIC_IS_DCE3(rdev)) {
  3115. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3116. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3117. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3118. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3119. if (ASIC_IS_DCE32(rdev)) {
  3120. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3121. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3122. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3123. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3124. } else {
  3125. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3126. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3127. }
  3128. } else {
  3129. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3130. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3131. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3132. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3133. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3134. }
  3135. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3136. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3137. thermal_int = RREG32(CG_THERMAL_INT) &
  3138. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3139. } else if (rdev->family >= CHIP_RV770) {
  3140. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3141. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3142. }
  3143. if (rdev->irq.dpm_thermal) {
  3144. DRM_DEBUG("dpm thermal\n");
  3145. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3146. }
  3147. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3148. DRM_DEBUG("r600_irq_set: sw int\n");
  3149. cp_int_cntl |= RB_INT_ENABLE;
  3150. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3151. }
  3152. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3153. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3154. dma_cntl |= TRAP_ENABLE;
  3155. }
  3156. if (rdev->irq.crtc_vblank_int[0] ||
  3157. atomic_read(&rdev->irq.pflip[0])) {
  3158. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3159. mode_int |= D1MODE_VBLANK_INT_MASK;
  3160. }
  3161. if (rdev->irq.crtc_vblank_int[1] ||
  3162. atomic_read(&rdev->irq.pflip[1])) {
  3163. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3164. mode_int |= D2MODE_VBLANK_INT_MASK;
  3165. }
  3166. if (rdev->irq.hpd[0]) {
  3167. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3168. hpd1 |= DC_HPDx_INT_EN;
  3169. }
  3170. if (rdev->irq.hpd[1]) {
  3171. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3172. hpd2 |= DC_HPDx_INT_EN;
  3173. }
  3174. if (rdev->irq.hpd[2]) {
  3175. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3176. hpd3 |= DC_HPDx_INT_EN;
  3177. }
  3178. if (rdev->irq.hpd[3]) {
  3179. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3180. hpd4 |= DC_HPDx_INT_EN;
  3181. }
  3182. if (rdev->irq.hpd[4]) {
  3183. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3184. hpd5 |= DC_HPDx_INT_EN;
  3185. }
  3186. if (rdev->irq.hpd[5]) {
  3187. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3188. hpd6 |= DC_HPDx_INT_EN;
  3189. }
  3190. if (rdev->irq.afmt[0]) {
  3191. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3192. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3193. }
  3194. if (rdev->irq.afmt[1]) {
  3195. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3196. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3197. }
  3198. WREG32(CP_INT_CNTL, cp_int_cntl);
  3199. WREG32(DMA_CNTL, dma_cntl);
  3200. WREG32(DxMODE_INT_MASK, mode_int);
  3201. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3202. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3203. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3204. if (ASIC_IS_DCE3(rdev)) {
  3205. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3206. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3207. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3208. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3209. if (ASIC_IS_DCE32(rdev)) {
  3210. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3211. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3212. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3213. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3214. } else {
  3215. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3216. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3217. }
  3218. } else {
  3219. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3220. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3221. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3222. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3223. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3224. }
  3225. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3226. WREG32(CG_THERMAL_INT, thermal_int);
  3227. } else if (rdev->family >= CHIP_RV770) {
  3228. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3229. }
  3230. return 0;
  3231. }
  3232. static void r600_irq_ack(struct radeon_device *rdev)
  3233. {
  3234. u32 tmp;
  3235. if (ASIC_IS_DCE3(rdev)) {
  3236. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3237. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3238. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3239. if (ASIC_IS_DCE32(rdev)) {
  3240. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3241. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3242. } else {
  3243. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3244. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3245. }
  3246. } else {
  3247. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3248. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3249. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3250. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3251. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3252. }
  3253. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3254. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3255. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3256. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3257. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3258. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3259. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3260. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3261. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3262. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3263. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3264. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3265. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3266. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3267. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3268. if (ASIC_IS_DCE3(rdev)) {
  3269. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3270. tmp |= DC_HPDx_INT_ACK;
  3271. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3272. } else {
  3273. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3274. tmp |= DC_HPDx_INT_ACK;
  3275. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3276. }
  3277. }
  3278. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3279. if (ASIC_IS_DCE3(rdev)) {
  3280. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3281. tmp |= DC_HPDx_INT_ACK;
  3282. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3283. } else {
  3284. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3285. tmp |= DC_HPDx_INT_ACK;
  3286. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3287. }
  3288. }
  3289. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3290. if (ASIC_IS_DCE3(rdev)) {
  3291. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3292. tmp |= DC_HPDx_INT_ACK;
  3293. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3294. } else {
  3295. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3296. tmp |= DC_HPDx_INT_ACK;
  3297. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3298. }
  3299. }
  3300. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3301. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3302. tmp |= DC_HPDx_INT_ACK;
  3303. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3304. }
  3305. if (ASIC_IS_DCE32(rdev)) {
  3306. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3307. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3308. tmp |= DC_HPDx_INT_ACK;
  3309. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3310. }
  3311. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3312. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3313. tmp |= DC_HPDx_INT_ACK;
  3314. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3315. }
  3316. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3317. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3318. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3319. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3320. }
  3321. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3322. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3323. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3324. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3325. }
  3326. } else {
  3327. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3328. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3329. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3330. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3331. }
  3332. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3333. if (ASIC_IS_DCE3(rdev)) {
  3334. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3335. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3336. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3337. } else {
  3338. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3339. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3340. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3341. }
  3342. }
  3343. }
  3344. }
  3345. void r600_irq_disable(struct radeon_device *rdev)
  3346. {
  3347. r600_disable_interrupts(rdev);
  3348. /* Wait and acknowledge irq */
  3349. mdelay(1);
  3350. r600_irq_ack(rdev);
  3351. r600_disable_interrupt_state(rdev);
  3352. }
  3353. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3354. {
  3355. u32 wptr, tmp;
  3356. if (rdev->wb.enabled)
  3357. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3358. else
  3359. wptr = RREG32(IH_RB_WPTR);
  3360. if (wptr & RB_OVERFLOW) {
  3361. /* When a ring buffer overflow happen start parsing interrupt
  3362. * from the last not overwritten vector (wptr + 16). Hopefully
  3363. * this should allow us to catchup.
  3364. */
  3365. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3366. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3367. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3368. tmp = RREG32(IH_RB_CNTL);
  3369. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3370. WREG32(IH_RB_CNTL, tmp);
  3371. }
  3372. return (wptr & rdev->ih.ptr_mask);
  3373. }
  3374. /* r600 IV Ring
  3375. * Each IV ring entry is 128 bits:
  3376. * [7:0] - interrupt source id
  3377. * [31:8] - reserved
  3378. * [59:32] - interrupt source data
  3379. * [127:60] - reserved
  3380. *
  3381. * The basic interrupt vector entries
  3382. * are decoded as follows:
  3383. * src_id src_data description
  3384. * 1 0 D1 Vblank
  3385. * 1 1 D1 Vline
  3386. * 5 0 D2 Vblank
  3387. * 5 1 D2 Vline
  3388. * 19 0 FP Hot plug detection A
  3389. * 19 1 FP Hot plug detection B
  3390. * 19 2 DAC A auto-detection
  3391. * 19 3 DAC B auto-detection
  3392. * 21 4 HDMI block A
  3393. * 21 5 HDMI block B
  3394. * 176 - CP_INT RB
  3395. * 177 - CP_INT IB1
  3396. * 178 - CP_INT IB2
  3397. * 181 - EOP Interrupt
  3398. * 233 - GUI Idle
  3399. *
  3400. * Note, these are based on r600 and may need to be
  3401. * adjusted or added to on newer asics
  3402. */
  3403. int r600_irq_process(struct radeon_device *rdev)
  3404. {
  3405. u32 wptr;
  3406. u32 rptr;
  3407. u32 src_id, src_data;
  3408. u32 ring_index;
  3409. bool queue_hotplug = false;
  3410. bool queue_hdmi = false;
  3411. bool queue_thermal = false;
  3412. if (!rdev->ih.enabled || rdev->shutdown)
  3413. return IRQ_NONE;
  3414. /* No MSIs, need a dummy read to flush PCI DMAs */
  3415. if (!rdev->msi_enabled)
  3416. RREG32(IH_RB_WPTR);
  3417. wptr = r600_get_ih_wptr(rdev);
  3418. restart_ih:
  3419. /* is somebody else already processing irqs? */
  3420. if (atomic_xchg(&rdev->ih.lock, 1))
  3421. return IRQ_NONE;
  3422. rptr = rdev->ih.rptr;
  3423. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3424. /* Order reading of wptr vs. reading of IH ring data */
  3425. rmb();
  3426. /* display interrupts */
  3427. r600_irq_ack(rdev);
  3428. while (rptr != wptr) {
  3429. /* wptr/rptr are in bytes! */
  3430. ring_index = rptr / 4;
  3431. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3432. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3433. switch (src_id) {
  3434. case 1: /* D1 vblank/vline */
  3435. switch (src_data) {
  3436. case 0: /* D1 vblank */
  3437. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3438. if (rdev->irq.crtc_vblank_int[0]) {
  3439. drm_handle_vblank(rdev->ddev, 0);
  3440. rdev->pm.vblank_sync = true;
  3441. wake_up(&rdev->irq.vblank_queue);
  3442. }
  3443. if (atomic_read(&rdev->irq.pflip[0]))
  3444. radeon_crtc_handle_flip(rdev, 0);
  3445. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3446. DRM_DEBUG("IH: D1 vblank\n");
  3447. }
  3448. break;
  3449. case 1: /* D1 vline */
  3450. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3451. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3452. DRM_DEBUG("IH: D1 vline\n");
  3453. }
  3454. break;
  3455. default:
  3456. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3457. break;
  3458. }
  3459. break;
  3460. case 5: /* D2 vblank/vline */
  3461. switch (src_data) {
  3462. case 0: /* D2 vblank */
  3463. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3464. if (rdev->irq.crtc_vblank_int[1]) {
  3465. drm_handle_vblank(rdev->ddev, 1);
  3466. rdev->pm.vblank_sync = true;
  3467. wake_up(&rdev->irq.vblank_queue);
  3468. }
  3469. if (atomic_read(&rdev->irq.pflip[1]))
  3470. radeon_crtc_handle_flip(rdev, 1);
  3471. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3472. DRM_DEBUG("IH: D2 vblank\n");
  3473. }
  3474. break;
  3475. case 1: /* D1 vline */
  3476. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3477. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3478. DRM_DEBUG("IH: D2 vline\n");
  3479. }
  3480. break;
  3481. default:
  3482. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3483. break;
  3484. }
  3485. break;
  3486. case 19: /* HPD/DAC hotplug */
  3487. switch (src_data) {
  3488. case 0:
  3489. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3490. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3491. queue_hotplug = true;
  3492. DRM_DEBUG("IH: HPD1\n");
  3493. }
  3494. break;
  3495. case 1:
  3496. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3497. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3498. queue_hotplug = true;
  3499. DRM_DEBUG("IH: HPD2\n");
  3500. }
  3501. break;
  3502. case 4:
  3503. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3504. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3505. queue_hotplug = true;
  3506. DRM_DEBUG("IH: HPD3\n");
  3507. }
  3508. break;
  3509. case 5:
  3510. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3511. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3512. queue_hotplug = true;
  3513. DRM_DEBUG("IH: HPD4\n");
  3514. }
  3515. break;
  3516. case 10:
  3517. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3518. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3519. queue_hotplug = true;
  3520. DRM_DEBUG("IH: HPD5\n");
  3521. }
  3522. break;
  3523. case 12:
  3524. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3525. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3526. queue_hotplug = true;
  3527. DRM_DEBUG("IH: HPD6\n");
  3528. }
  3529. break;
  3530. default:
  3531. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3532. break;
  3533. }
  3534. break;
  3535. case 21: /* hdmi */
  3536. switch (src_data) {
  3537. case 4:
  3538. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3539. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3540. queue_hdmi = true;
  3541. DRM_DEBUG("IH: HDMI0\n");
  3542. }
  3543. break;
  3544. case 5:
  3545. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3546. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3547. queue_hdmi = true;
  3548. DRM_DEBUG("IH: HDMI1\n");
  3549. }
  3550. break;
  3551. default:
  3552. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3553. break;
  3554. }
  3555. break;
  3556. case 176: /* CP_INT in ring buffer */
  3557. case 177: /* CP_INT in IB1 */
  3558. case 178: /* CP_INT in IB2 */
  3559. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3560. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3561. break;
  3562. case 181: /* CP EOP event */
  3563. DRM_DEBUG("IH: CP EOP\n");
  3564. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3565. break;
  3566. case 224: /* DMA trap event */
  3567. DRM_DEBUG("IH: DMA trap\n");
  3568. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3569. break;
  3570. case 230: /* thermal low to high */
  3571. DRM_DEBUG("IH: thermal low to high\n");
  3572. rdev->pm.dpm.thermal.high_to_low = false;
  3573. queue_thermal = true;
  3574. break;
  3575. case 231: /* thermal high to low */
  3576. DRM_DEBUG("IH: thermal high to low\n");
  3577. rdev->pm.dpm.thermal.high_to_low = true;
  3578. queue_thermal = true;
  3579. break;
  3580. case 233: /* GUI IDLE */
  3581. DRM_DEBUG("IH: GUI idle\n");
  3582. break;
  3583. default:
  3584. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3585. break;
  3586. }
  3587. /* wptr/rptr are in bytes! */
  3588. rptr += 16;
  3589. rptr &= rdev->ih.ptr_mask;
  3590. }
  3591. if (queue_hotplug)
  3592. schedule_work(&rdev->hotplug_work);
  3593. if (queue_hdmi)
  3594. schedule_work(&rdev->audio_work);
  3595. if (queue_thermal && rdev->pm.dpm_enabled)
  3596. schedule_work(&rdev->pm.dpm.thermal.work);
  3597. rdev->ih.rptr = rptr;
  3598. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3599. atomic_set(&rdev->ih.lock, 0);
  3600. /* make sure wptr hasn't changed while processing */
  3601. wptr = r600_get_ih_wptr(rdev);
  3602. if (wptr != rptr)
  3603. goto restart_ih;
  3604. return IRQ_HANDLED;
  3605. }
  3606. /*
  3607. * Debugfs info
  3608. */
  3609. #if defined(CONFIG_DEBUG_FS)
  3610. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3611. {
  3612. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3613. struct drm_device *dev = node->minor->dev;
  3614. struct radeon_device *rdev = dev->dev_private;
  3615. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3616. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3617. return 0;
  3618. }
  3619. static struct drm_info_list r600_mc_info_list[] = {
  3620. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3621. };
  3622. #endif
  3623. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3624. {
  3625. #if defined(CONFIG_DEBUG_FS)
  3626. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3627. #else
  3628. return 0;
  3629. #endif
  3630. }
  3631. /**
  3632. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3633. * rdev: radeon device structure
  3634. * bo: buffer object struct which userspace is waiting for idle
  3635. *
  3636. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3637. * through ring buffer, this leads to corruption in rendering, see
  3638. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3639. * directly perform HDP flush by writing register through MMIO.
  3640. */
  3641. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3642. {
  3643. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3644. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3645. * This seems to cause problems on some AGP cards. Just use the old
  3646. * method for them.
  3647. */
  3648. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3649. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3650. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3651. u32 tmp;
  3652. WREG32(HDP_DEBUG1, 0);
  3653. tmp = readl((void __iomem *)ptr);
  3654. } else
  3655. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3656. }
  3657. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3658. {
  3659. u32 link_width_cntl, mask;
  3660. if (rdev->flags & RADEON_IS_IGP)
  3661. return;
  3662. if (!(rdev->flags & RADEON_IS_PCIE))
  3663. return;
  3664. /* x2 cards have a special sequence */
  3665. if (ASIC_IS_X2(rdev))
  3666. return;
  3667. radeon_gui_idle(rdev);
  3668. switch (lanes) {
  3669. case 0:
  3670. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3671. break;
  3672. case 1:
  3673. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3674. break;
  3675. case 2:
  3676. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3677. break;
  3678. case 4:
  3679. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3680. break;
  3681. case 8:
  3682. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3683. break;
  3684. case 12:
  3685. /* not actually supported */
  3686. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3687. break;
  3688. case 16:
  3689. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3690. break;
  3691. default:
  3692. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  3693. return;
  3694. }
  3695. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3696. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  3697. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  3698. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  3699. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3700. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3701. }
  3702. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3703. {
  3704. u32 link_width_cntl;
  3705. if (rdev->flags & RADEON_IS_IGP)
  3706. return 0;
  3707. if (!(rdev->flags & RADEON_IS_PCIE))
  3708. return 0;
  3709. /* x2 cards have a special sequence */
  3710. if (ASIC_IS_X2(rdev))
  3711. return 0;
  3712. radeon_gui_idle(rdev);
  3713. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3714. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3715. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3716. return 1;
  3717. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3718. return 2;
  3719. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3720. return 4;
  3721. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3722. return 8;
  3723. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3724. /* not actually supported */
  3725. return 12;
  3726. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3727. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3728. default:
  3729. return 16;
  3730. }
  3731. }
  3732. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3733. {
  3734. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3735. u16 link_cntl2;
  3736. if (radeon_pcie_gen2 == 0)
  3737. return;
  3738. if (rdev->flags & RADEON_IS_IGP)
  3739. return;
  3740. if (!(rdev->flags & RADEON_IS_PCIE))
  3741. return;
  3742. /* x2 cards have a special sequence */
  3743. if (ASIC_IS_X2(rdev))
  3744. return;
  3745. /* only RV6xx+ chips are supported */
  3746. if (rdev->family <= CHIP_R600)
  3747. return;
  3748. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  3749. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  3750. return;
  3751. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3752. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3753. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3754. return;
  3755. }
  3756. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3757. /* 55 nm r6xx asics */
  3758. if ((rdev->family == CHIP_RV670) ||
  3759. (rdev->family == CHIP_RV620) ||
  3760. (rdev->family == CHIP_RV635)) {
  3761. /* advertise upconfig capability */
  3762. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3763. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3764. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3765. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3766. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3767. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3768. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3769. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3770. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3771. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3772. } else {
  3773. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3774. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3775. }
  3776. }
  3777. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3778. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3779. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3780. /* 55 nm r6xx asics */
  3781. if ((rdev->family == CHIP_RV670) ||
  3782. (rdev->family == CHIP_RV620) ||
  3783. (rdev->family == CHIP_RV635)) {
  3784. WREG32(MM_CFGREGS_CNTL, 0x8);
  3785. link_cntl2 = RREG32(0x4088);
  3786. WREG32(MM_CFGREGS_CNTL, 0);
  3787. /* not supported yet */
  3788. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3789. return;
  3790. }
  3791. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3792. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3793. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3794. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3795. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3796. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3797. tmp = RREG32(0x541c);
  3798. WREG32(0x541c, tmp | 0x8);
  3799. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3800. link_cntl2 = RREG16(0x4088);
  3801. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3802. link_cntl2 |= 0x2;
  3803. WREG16(0x4088, link_cntl2);
  3804. WREG32(MM_CFGREGS_CNTL, 0);
  3805. if ((rdev->family == CHIP_RV670) ||
  3806. (rdev->family == CHIP_RV620) ||
  3807. (rdev->family == CHIP_RV635)) {
  3808. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  3809. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3810. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  3811. } else {
  3812. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3813. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3814. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3815. }
  3816. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3817. speed_cntl |= LC_GEN2_EN_STRAP;
  3818. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3819. } else {
  3820. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3821. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3822. if (1)
  3823. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3824. else
  3825. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3826. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3827. }
  3828. }
  3829. /**
  3830. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  3831. *
  3832. * @rdev: radeon_device pointer
  3833. *
  3834. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  3835. * Returns the 64 bit clock counter snapshot.
  3836. */
  3837. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  3838. {
  3839. uint64_t clock;
  3840. mutex_lock(&rdev->gpu_clock_mutex);
  3841. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3842. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3843. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3844. mutex_unlock(&rdev->gpu_clock_mutex);
  3845. return clock;
  3846. }