tegra20_spdif.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. /*
  2. * tegra20_spdif.c - Tegra20 SPDIF driver
  3. *
  4. * Author: Stephen Warren <swarren@nvidia.com>
  5. * Copyright (C) 2011-2012 - NVIDIA, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. */
  22. #include <linux/clk.h>
  23. #include <linux/device.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/regmap.h>
  29. #include <linux/slab.h>
  30. #include <sound/core.h>
  31. #include <sound/pcm.h>
  32. #include <sound/pcm_params.h>
  33. #include <sound/soc.h>
  34. #include "tegra20_spdif.h"
  35. #define DRV_NAME "tegra20-spdif"
  36. static int tegra20_spdif_runtime_suspend(struct device *dev)
  37. {
  38. struct tegra20_spdif *spdif = dev_get_drvdata(dev);
  39. clk_disable_unprepare(spdif->clk_spdif_out);
  40. return 0;
  41. }
  42. static int tegra20_spdif_runtime_resume(struct device *dev)
  43. {
  44. struct tegra20_spdif *spdif = dev_get_drvdata(dev);
  45. int ret;
  46. ret = clk_prepare_enable(spdif->clk_spdif_out);
  47. if (ret) {
  48. dev_err(dev, "clk_enable failed: %d\n", ret);
  49. return ret;
  50. }
  51. return 0;
  52. }
  53. static int tegra20_spdif_hw_params(struct snd_pcm_substream *substream,
  54. struct snd_pcm_hw_params *params,
  55. struct snd_soc_dai *dai)
  56. {
  57. struct device *dev = dai->dev;
  58. struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
  59. unsigned int mask, val;
  60. int ret, spdifclock;
  61. mask = TEGRA20_SPDIF_CTRL_PACK |
  62. TEGRA20_SPDIF_CTRL_BIT_MODE_MASK;
  63. switch (params_format(params)) {
  64. case SNDRV_PCM_FORMAT_S16_LE:
  65. val = TEGRA20_SPDIF_CTRL_PACK |
  66. TEGRA20_SPDIF_CTRL_BIT_MODE_16BIT;
  67. break;
  68. default:
  69. return -EINVAL;
  70. }
  71. regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL, mask, val);
  72. switch (params_rate(params)) {
  73. case 32000:
  74. spdifclock = 4096000;
  75. break;
  76. case 44100:
  77. spdifclock = 5644800;
  78. break;
  79. case 48000:
  80. spdifclock = 6144000;
  81. break;
  82. case 88200:
  83. spdifclock = 11289600;
  84. break;
  85. case 96000:
  86. spdifclock = 12288000;
  87. break;
  88. case 176400:
  89. spdifclock = 22579200;
  90. break;
  91. case 192000:
  92. spdifclock = 24576000;
  93. break;
  94. default:
  95. return -EINVAL;
  96. }
  97. ret = clk_set_rate(spdif->clk_spdif_out, spdifclock);
  98. if (ret) {
  99. dev_err(dev, "Can't set SPDIF clock rate: %d\n", ret);
  100. return ret;
  101. }
  102. return 0;
  103. }
  104. static void tegra20_spdif_start_playback(struct tegra20_spdif *spdif)
  105. {
  106. regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
  107. TEGRA20_SPDIF_CTRL_TX_EN,
  108. TEGRA20_SPDIF_CTRL_TX_EN);
  109. }
  110. static void tegra20_spdif_stop_playback(struct tegra20_spdif *spdif)
  111. {
  112. regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
  113. TEGRA20_SPDIF_CTRL_TX_EN, 0);
  114. }
  115. static int tegra20_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
  116. struct snd_soc_dai *dai)
  117. {
  118. struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
  119. switch (cmd) {
  120. case SNDRV_PCM_TRIGGER_START:
  121. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  122. case SNDRV_PCM_TRIGGER_RESUME:
  123. tegra20_spdif_start_playback(spdif);
  124. break;
  125. case SNDRV_PCM_TRIGGER_STOP:
  126. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  127. case SNDRV_PCM_TRIGGER_SUSPEND:
  128. tegra20_spdif_stop_playback(spdif);
  129. break;
  130. default:
  131. return -EINVAL;
  132. }
  133. return 0;
  134. }
  135. static int tegra20_spdif_probe(struct snd_soc_dai *dai)
  136. {
  137. struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
  138. dai->capture_dma_data = NULL;
  139. dai->playback_dma_data = &spdif->playback_dma_data;
  140. return 0;
  141. }
  142. static const struct snd_soc_dai_ops tegra20_spdif_dai_ops = {
  143. .hw_params = tegra20_spdif_hw_params,
  144. .trigger = tegra20_spdif_trigger,
  145. };
  146. static struct snd_soc_dai_driver tegra20_spdif_dai = {
  147. .name = DRV_NAME,
  148. .probe = tegra20_spdif_probe,
  149. .playback = {
  150. .stream_name = "Playback",
  151. .channels_min = 2,
  152. .channels_max = 2,
  153. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  154. SNDRV_PCM_RATE_48000,
  155. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  156. },
  157. .ops = &tegra20_spdif_dai_ops,
  158. };
  159. static const struct snd_soc_component_driver tegra20_spdif_component = {
  160. .name = DRV_NAME,
  161. };
  162. static bool tegra20_spdif_wr_rd_reg(struct device *dev, unsigned int reg)
  163. {
  164. switch (reg) {
  165. case TEGRA20_SPDIF_CTRL:
  166. case TEGRA20_SPDIF_STATUS:
  167. case TEGRA20_SPDIF_STROBE_CTRL:
  168. case TEGRA20_SPDIF_DATA_FIFO_CSR:
  169. case TEGRA20_SPDIF_DATA_OUT:
  170. case TEGRA20_SPDIF_DATA_IN:
  171. case TEGRA20_SPDIF_CH_STA_RX_A:
  172. case TEGRA20_SPDIF_CH_STA_RX_B:
  173. case TEGRA20_SPDIF_CH_STA_RX_C:
  174. case TEGRA20_SPDIF_CH_STA_RX_D:
  175. case TEGRA20_SPDIF_CH_STA_RX_E:
  176. case TEGRA20_SPDIF_CH_STA_RX_F:
  177. case TEGRA20_SPDIF_CH_STA_TX_A:
  178. case TEGRA20_SPDIF_CH_STA_TX_B:
  179. case TEGRA20_SPDIF_CH_STA_TX_C:
  180. case TEGRA20_SPDIF_CH_STA_TX_D:
  181. case TEGRA20_SPDIF_CH_STA_TX_E:
  182. case TEGRA20_SPDIF_CH_STA_TX_F:
  183. case TEGRA20_SPDIF_USR_STA_RX_A:
  184. case TEGRA20_SPDIF_USR_DAT_TX_A:
  185. return true;
  186. default:
  187. return false;
  188. };
  189. }
  190. static bool tegra20_spdif_volatile_reg(struct device *dev, unsigned int reg)
  191. {
  192. switch (reg) {
  193. case TEGRA20_SPDIF_STATUS:
  194. case TEGRA20_SPDIF_DATA_FIFO_CSR:
  195. case TEGRA20_SPDIF_DATA_OUT:
  196. case TEGRA20_SPDIF_DATA_IN:
  197. case TEGRA20_SPDIF_CH_STA_RX_A:
  198. case TEGRA20_SPDIF_CH_STA_RX_B:
  199. case TEGRA20_SPDIF_CH_STA_RX_C:
  200. case TEGRA20_SPDIF_CH_STA_RX_D:
  201. case TEGRA20_SPDIF_CH_STA_RX_E:
  202. case TEGRA20_SPDIF_CH_STA_RX_F:
  203. case TEGRA20_SPDIF_USR_STA_RX_A:
  204. case TEGRA20_SPDIF_USR_DAT_TX_A:
  205. return true;
  206. default:
  207. return false;
  208. };
  209. }
  210. static bool tegra20_spdif_precious_reg(struct device *dev, unsigned int reg)
  211. {
  212. switch (reg) {
  213. case TEGRA20_SPDIF_DATA_OUT:
  214. case TEGRA20_SPDIF_DATA_IN:
  215. case TEGRA20_SPDIF_USR_STA_RX_A:
  216. case TEGRA20_SPDIF_USR_DAT_TX_A:
  217. return true;
  218. default:
  219. return false;
  220. };
  221. }
  222. static const struct regmap_config tegra20_spdif_regmap_config = {
  223. .reg_bits = 32,
  224. .reg_stride = 4,
  225. .val_bits = 32,
  226. .max_register = TEGRA20_SPDIF_USR_DAT_TX_A,
  227. .writeable_reg = tegra20_spdif_wr_rd_reg,
  228. .readable_reg = tegra20_spdif_wr_rd_reg,
  229. .volatile_reg = tegra20_spdif_volatile_reg,
  230. .precious_reg = tegra20_spdif_precious_reg,
  231. .cache_type = REGCACHE_RBTREE,
  232. };
  233. static int tegra20_spdif_platform_probe(struct platform_device *pdev)
  234. {
  235. struct tegra20_spdif *spdif;
  236. struct resource *mem, *memregion, *dmareq;
  237. void __iomem *regs;
  238. int ret;
  239. spdif = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_spdif),
  240. GFP_KERNEL);
  241. if (!spdif) {
  242. dev_err(&pdev->dev, "Can't allocate tegra20_spdif\n");
  243. ret = -ENOMEM;
  244. goto err;
  245. }
  246. dev_set_drvdata(&pdev->dev, spdif);
  247. spdif->clk_spdif_out = clk_get(&pdev->dev, "spdif_out");
  248. if (IS_ERR(spdif->clk_spdif_out)) {
  249. pr_err("Can't retrieve spdif clock\n");
  250. ret = PTR_ERR(spdif->clk_spdif_out);
  251. goto err;
  252. }
  253. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  254. if (!mem) {
  255. dev_err(&pdev->dev, "No memory resource\n");
  256. ret = -ENODEV;
  257. goto err_clk_put;
  258. }
  259. dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  260. if (!dmareq) {
  261. dev_err(&pdev->dev, "No DMA resource\n");
  262. ret = -ENODEV;
  263. goto err_clk_put;
  264. }
  265. memregion = devm_request_mem_region(&pdev->dev, mem->start,
  266. resource_size(mem), DRV_NAME);
  267. if (!memregion) {
  268. dev_err(&pdev->dev, "Memory region already claimed\n");
  269. ret = -EBUSY;
  270. goto err_clk_put;
  271. }
  272. regs = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  273. if (!regs) {
  274. dev_err(&pdev->dev, "ioremap failed\n");
  275. ret = -ENOMEM;
  276. goto err_clk_put;
  277. }
  278. spdif->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
  279. &tegra20_spdif_regmap_config);
  280. if (IS_ERR(spdif->regmap)) {
  281. dev_err(&pdev->dev, "regmap init failed\n");
  282. ret = PTR_ERR(spdif->regmap);
  283. goto err_clk_put;
  284. }
  285. spdif->playback_dma_data.addr = mem->start + TEGRA20_SPDIF_DATA_OUT;
  286. spdif->playback_dma_data.wrap = 4;
  287. spdif->playback_dma_data.width = 32;
  288. spdif->playback_dma_data.req_sel = dmareq->start;
  289. pm_runtime_enable(&pdev->dev);
  290. if (!pm_runtime_enabled(&pdev->dev)) {
  291. ret = tegra20_spdif_runtime_resume(&pdev->dev);
  292. if (ret)
  293. goto err_pm_disable;
  294. }
  295. ret = snd_soc_register_component(&pdev->dev, &tegra20_spdif_component,
  296. &tegra20_spdif_dai, 1);
  297. if (ret) {
  298. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  299. ret = -ENOMEM;
  300. goto err_suspend;
  301. }
  302. ret = tegra_pcm_platform_register(&pdev->dev);
  303. if (ret) {
  304. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  305. goto err_unregister_component;
  306. }
  307. return 0;
  308. err_unregister_component:
  309. snd_soc_unregister_component(&pdev->dev);
  310. err_suspend:
  311. if (!pm_runtime_status_suspended(&pdev->dev))
  312. tegra20_spdif_runtime_suspend(&pdev->dev);
  313. err_pm_disable:
  314. pm_runtime_disable(&pdev->dev);
  315. err_clk_put:
  316. clk_put(spdif->clk_spdif_out);
  317. err:
  318. return ret;
  319. }
  320. static int tegra20_spdif_platform_remove(struct platform_device *pdev)
  321. {
  322. struct tegra20_spdif *spdif = dev_get_drvdata(&pdev->dev);
  323. pm_runtime_disable(&pdev->dev);
  324. if (!pm_runtime_status_suspended(&pdev->dev))
  325. tegra20_spdif_runtime_suspend(&pdev->dev);
  326. tegra_pcm_platform_unregister(&pdev->dev);
  327. snd_soc_unregister_component(&pdev->dev);
  328. clk_put(spdif->clk_spdif_out);
  329. return 0;
  330. }
  331. static const struct dev_pm_ops tegra20_spdif_pm_ops = {
  332. SET_RUNTIME_PM_OPS(tegra20_spdif_runtime_suspend,
  333. tegra20_spdif_runtime_resume, NULL)
  334. };
  335. static struct platform_driver tegra20_spdif_driver = {
  336. .driver = {
  337. .name = DRV_NAME,
  338. .owner = THIS_MODULE,
  339. .pm = &tegra20_spdif_pm_ops,
  340. },
  341. .probe = tegra20_spdif_platform_probe,
  342. .remove = tegra20_spdif_platform_remove,
  343. };
  344. module_platform_driver(tegra20_spdif_driver);
  345. MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
  346. MODULE_DESCRIPTION("Tegra20 SPDIF ASoC driver");
  347. MODULE_LICENSE("GPL");
  348. MODULE_ALIAS("platform:" DRV_NAME);