tg3.c 413 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 119
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "May 18, 2011"
  83. #define TG3_DEF_MAC_MODE 0
  84. #define TG3_DEF_RX_MODE 0
  85. #define TG3_DEF_TX_MODE 0
  86. #define TG3_DEF_MSG_ENABLE \
  87. (NETIF_MSG_DRV | \
  88. NETIF_MSG_PROBE | \
  89. NETIF_MSG_LINK | \
  90. NETIF_MSG_TIMER | \
  91. NETIF_MSG_IFDOWN | \
  92. NETIF_MSG_IFUP | \
  93. NETIF_MSG_RX_ERR | \
  94. NETIF_MSG_TX_ERR)
  95. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  96. /* length of time before we decide the hardware is borked,
  97. * and dev->tx_timeout() should be called to fix the problem
  98. */
  99. #define TG3_TX_TIMEOUT (5 * HZ)
  100. /* hardware minimum and maximum for a single frame's data payload */
  101. #define TG3_MIN_MTU 60
  102. #define TG3_MAX_MTU(tp) \
  103. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  104. /* These numbers seem to be hard coded in the NIC firmware somehow.
  105. * You can't change the ring sizes, but you can change where you place
  106. * them in the NIC onboard memory.
  107. */
  108. #define TG3_RX_STD_RING_SIZE(tp) \
  109. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  110. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  111. #define TG3_DEF_RX_RING_PENDING 200
  112. #define TG3_RX_JMB_RING_SIZE(tp) \
  113. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  114. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  115. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  116. #define TG3_RSS_INDIR_TBL_SIZE 128
  117. /* Do not place this n-ring entries value into the tp struct itself,
  118. * we really want to expose these constants to GCC so that modulo et
  119. * al. operations are done with shifts and masks instead of with
  120. * hw multiply/modulo instructions. Another solution would be to
  121. * replace things like '% foo' with '& (foo - 1)'.
  122. */
  123. #define TG3_TX_RING_SIZE 512
  124. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  125. #define TG3_RX_STD_RING_BYTES(tp) \
  126. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  127. #define TG3_RX_JMB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  129. #define TG3_RX_RCB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  131. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  132. TG3_TX_RING_SIZE)
  133. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  134. #define TG3_DMA_BYTE_ENAB 64
  135. #define TG3_RX_STD_DMA_SZ 1536
  136. #define TG3_RX_JMB_DMA_SZ 9046
  137. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  138. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  139. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  140. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  142. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  144. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  145. * that are at least dword aligned when used in PCIX mode. The driver
  146. * works around this bug by double copying the packet. This workaround
  147. * is built into the normal double copy length check for efficiency.
  148. *
  149. * However, the double copy is only necessary on those architectures
  150. * where unaligned memory accesses are inefficient. For those architectures
  151. * where unaligned memory accesses incur little penalty, we can reintegrate
  152. * the 5701 in the normal rx path. Doing so saves a device structure
  153. * dereference by hardcoding the double copy threshold in place.
  154. */
  155. #define TG3_RX_COPY_THRESHOLD 256
  156. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  157. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  158. #else
  159. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  160. #endif
  161. /* minimum number of free TX descriptors required to wake up TX process */
  162. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  163. #define TG3_RAW_IP_ALIGN 2
  164. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  165. #define FIRMWARE_TG3 "tigon/tg3.bin"
  166. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  167. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  168. static char version[] __devinitdata =
  169. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  170. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  171. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  172. MODULE_LICENSE("GPL");
  173. MODULE_VERSION(DRV_MODULE_VERSION);
  174. MODULE_FIRMWARE(FIRMWARE_TG3);
  175. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  176. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  177. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  178. module_param(tg3_debug, int, 0);
  179. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  180. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  261. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  262. {}
  263. };
  264. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  265. static const struct {
  266. const char string[ETH_GSTRING_LEN];
  267. } ethtool_stats_keys[] = {
  268. { "rx_octets" },
  269. { "rx_fragments" },
  270. { "rx_ucast_packets" },
  271. { "rx_mcast_packets" },
  272. { "rx_bcast_packets" },
  273. { "rx_fcs_errors" },
  274. { "rx_align_errors" },
  275. { "rx_xon_pause_rcvd" },
  276. { "rx_xoff_pause_rcvd" },
  277. { "rx_mac_ctrl_rcvd" },
  278. { "rx_xoff_entered" },
  279. { "rx_frame_too_long_errors" },
  280. { "rx_jabbers" },
  281. { "rx_undersize_packets" },
  282. { "rx_in_length_errors" },
  283. { "rx_out_length_errors" },
  284. { "rx_64_or_less_octet_packets" },
  285. { "rx_65_to_127_octet_packets" },
  286. { "rx_128_to_255_octet_packets" },
  287. { "rx_256_to_511_octet_packets" },
  288. { "rx_512_to_1023_octet_packets" },
  289. { "rx_1024_to_1522_octet_packets" },
  290. { "rx_1523_to_2047_octet_packets" },
  291. { "rx_2048_to_4095_octet_packets" },
  292. { "rx_4096_to_8191_octet_packets" },
  293. { "rx_8192_to_9022_octet_packets" },
  294. { "tx_octets" },
  295. { "tx_collisions" },
  296. { "tx_xon_sent" },
  297. { "tx_xoff_sent" },
  298. { "tx_flow_control" },
  299. { "tx_mac_errors" },
  300. { "tx_single_collisions" },
  301. { "tx_mult_collisions" },
  302. { "tx_deferred" },
  303. { "tx_excessive_collisions" },
  304. { "tx_late_collisions" },
  305. { "tx_collide_2times" },
  306. { "tx_collide_3times" },
  307. { "tx_collide_4times" },
  308. { "tx_collide_5times" },
  309. { "tx_collide_6times" },
  310. { "tx_collide_7times" },
  311. { "tx_collide_8times" },
  312. { "tx_collide_9times" },
  313. { "tx_collide_10times" },
  314. { "tx_collide_11times" },
  315. { "tx_collide_12times" },
  316. { "tx_collide_13times" },
  317. { "tx_collide_14times" },
  318. { "tx_collide_15times" },
  319. { "tx_ucast_packets" },
  320. { "tx_mcast_packets" },
  321. { "tx_bcast_packets" },
  322. { "tx_carrier_sense_errors" },
  323. { "tx_discards" },
  324. { "tx_errors" },
  325. { "dma_writeq_full" },
  326. { "dma_write_prioq_full" },
  327. { "rxbds_empty" },
  328. { "rx_discards" },
  329. { "rx_errors" },
  330. { "rx_threshold_hit" },
  331. { "dma_readq_full" },
  332. { "dma_read_prioq_full" },
  333. { "tx_comp_queue_full" },
  334. { "ring_set_send_prod_index" },
  335. { "ring_status_update" },
  336. { "nic_irqs" },
  337. { "nic_avoided_irqs" },
  338. { "nic_tx_threshold_hit" },
  339. { "mbuf_lwm_thresh_hit" },
  340. };
  341. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  342. static const struct {
  343. const char string[ETH_GSTRING_LEN];
  344. } ethtool_test_keys[] = {
  345. { "nvram test (online) " },
  346. { "link test (online) " },
  347. { "register test (offline)" },
  348. { "memory test (offline)" },
  349. { "loopback test (offline)" },
  350. { "interrupt test (offline)" },
  351. };
  352. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  353. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  354. {
  355. writel(val, tp->regs + off);
  356. }
  357. static u32 tg3_read32(struct tg3 *tp, u32 off)
  358. {
  359. return readl(tp->regs + off);
  360. }
  361. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  362. {
  363. writel(val, tp->aperegs + off);
  364. }
  365. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  366. {
  367. return readl(tp->aperegs + off);
  368. }
  369. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  370. {
  371. unsigned long flags;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. }
  377. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  378. {
  379. writel(val, tp->regs + off);
  380. readl(tp->regs + off);
  381. }
  382. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  383. {
  384. unsigned long flags;
  385. u32 val;
  386. spin_lock_irqsave(&tp->indirect_lock, flags);
  387. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  388. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  389. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  390. return val;
  391. }
  392. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  393. {
  394. unsigned long flags;
  395. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  396. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  397. TG3_64BIT_REG_LOW, val);
  398. return;
  399. }
  400. if (off == TG3_RX_STD_PROD_IDX_REG) {
  401. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  402. TG3_64BIT_REG_LOW, val);
  403. return;
  404. }
  405. spin_lock_irqsave(&tp->indirect_lock, flags);
  406. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  407. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  408. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  409. /* In indirect mode when disabling interrupts, we also need
  410. * to clear the interrupt bit in the GRC local ctrl register.
  411. */
  412. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  413. (val == 0x1)) {
  414. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  415. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  416. }
  417. }
  418. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  419. {
  420. unsigned long flags;
  421. u32 val;
  422. spin_lock_irqsave(&tp->indirect_lock, flags);
  423. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  424. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  425. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  426. return val;
  427. }
  428. /* usec_wait specifies the wait time in usec when writing to certain registers
  429. * where it is unsafe to read back the register without some delay.
  430. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  431. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  432. */
  433. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  434. {
  435. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  436. /* Non-posted methods */
  437. tp->write32(tp, off, val);
  438. else {
  439. /* Posted method */
  440. tg3_write32(tp, off, val);
  441. if (usec_wait)
  442. udelay(usec_wait);
  443. tp->read32(tp, off);
  444. }
  445. /* Wait again after the read for the posted method to guarantee that
  446. * the wait time is met.
  447. */
  448. if (usec_wait)
  449. udelay(usec_wait);
  450. }
  451. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  452. {
  453. tp->write32_mbox(tp, off, val);
  454. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  455. tp->read32_mbox(tp, off);
  456. }
  457. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. void __iomem *mbox = tp->regs + off;
  460. writel(val, mbox);
  461. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  462. writel(val, mbox);
  463. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  464. readl(mbox);
  465. }
  466. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  467. {
  468. return readl(tp->regs + off + GRCMBOX_BASE);
  469. }
  470. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  471. {
  472. writel(val, tp->regs + off + GRCMBOX_BASE);
  473. }
  474. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  475. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  476. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  477. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  478. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  479. #define tw32(reg, val) tp->write32(tp, reg, val)
  480. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  481. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  482. #define tr32(reg) tp->read32(tp, reg)
  483. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  484. {
  485. unsigned long flags;
  486. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  487. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  488. return;
  489. spin_lock_irqsave(&tp->indirect_lock, flags);
  490. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  491. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  492. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  493. /* Always leave this as zero. */
  494. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  495. } else {
  496. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  497. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  498. /* Always leave this as zero. */
  499. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  500. }
  501. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  502. }
  503. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  504. {
  505. unsigned long flags;
  506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  507. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  508. *val = 0;
  509. return;
  510. }
  511. spin_lock_irqsave(&tp->indirect_lock, flags);
  512. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  513. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  514. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  515. /* Always leave this as zero. */
  516. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  517. } else {
  518. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  519. *val = tr32(TG3PCI_MEM_WIN_DATA);
  520. /* Always leave this as zero. */
  521. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  522. }
  523. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  524. }
  525. static void tg3_ape_lock_init(struct tg3 *tp)
  526. {
  527. int i;
  528. u32 regbase, bit;
  529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  530. regbase = TG3_APE_LOCK_GRANT;
  531. else
  532. regbase = TG3_APE_PER_LOCK_GRANT;
  533. /* Make sure the driver hasn't any stale locks. */
  534. for (i = 0; i < 8; i++) {
  535. if (i == TG3_APE_LOCK_GPIO)
  536. continue;
  537. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  538. }
  539. /* Clear the correct bit of the GPIO lock too. */
  540. if (!tp->pci_fn)
  541. bit = APE_LOCK_GRANT_DRIVER;
  542. else
  543. bit = 1 << tp->pci_fn;
  544. tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
  545. }
  546. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  547. {
  548. int i, off;
  549. int ret = 0;
  550. u32 status, req, gnt, bit;
  551. if (!tg3_flag(tp, ENABLE_APE))
  552. return 0;
  553. switch (locknum) {
  554. case TG3_APE_LOCK_GPIO:
  555. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  556. return 0;
  557. case TG3_APE_LOCK_GRC:
  558. case TG3_APE_LOCK_MEM:
  559. break;
  560. default:
  561. return -EINVAL;
  562. }
  563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  564. req = TG3_APE_LOCK_REQ;
  565. gnt = TG3_APE_LOCK_GRANT;
  566. } else {
  567. req = TG3_APE_PER_LOCK_REQ;
  568. gnt = TG3_APE_PER_LOCK_GRANT;
  569. }
  570. off = 4 * locknum;
  571. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  572. bit = APE_LOCK_REQ_DRIVER;
  573. else
  574. bit = 1 << tp->pci_fn;
  575. tg3_ape_write32(tp, req + off, bit);
  576. /* Wait for up to 1 millisecond to acquire lock. */
  577. for (i = 0; i < 100; i++) {
  578. status = tg3_ape_read32(tp, gnt + off);
  579. if (status == bit)
  580. break;
  581. udelay(10);
  582. }
  583. if (status != bit) {
  584. /* Revoke the lock request. */
  585. tg3_ape_write32(tp, gnt + off, bit);
  586. ret = -EBUSY;
  587. }
  588. return ret;
  589. }
  590. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  591. {
  592. u32 gnt, bit;
  593. if (!tg3_flag(tp, ENABLE_APE))
  594. return;
  595. switch (locknum) {
  596. case TG3_APE_LOCK_GPIO:
  597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  598. return;
  599. case TG3_APE_LOCK_GRC:
  600. case TG3_APE_LOCK_MEM:
  601. break;
  602. default:
  603. return;
  604. }
  605. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  606. gnt = TG3_APE_LOCK_GRANT;
  607. else
  608. gnt = TG3_APE_PER_LOCK_GRANT;
  609. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  610. bit = APE_LOCK_GRANT_DRIVER;
  611. else
  612. bit = 1 << tp->pci_fn;
  613. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  614. }
  615. static void tg3_disable_ints(struct tg3 *tp)
  616. {
  617. int i;
  618. tw32(TG3PCI_MISC_HOST_CTRL,
  619. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  620. for (i = 0; i < tp->irq_max; i++)
  621. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  622. }
  623. static void tg3_enable_ints(struct tg3 *tp)
  624. {
  625. int i;
  626. tp->irq_sync = 0;
  627. wmb();
  628. tw32(TG3PCI_MISC_HOST_CTRL,
  629. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  630. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  631. for (i = 0; i < tp->irq_cnt; i++) {
  632. struct tg3_napi *tnapi = &tp->napi[i];
  633. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  634. if (tg3_flag(tp, 1SHOT_MSI))
  635. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  636. tp->coal_now |= tnapi->coal_now;
  637. }
  638. /* Force an initial interrupt */
  639. if (!tg3_flag(tp, TAGGED_STATUS) &&
  640. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  641. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  642. else
  643. tw32(HOSTCC_MODE, tp->coal_now);
  644. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  645. }
  646. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  647. {
  648. struct tg3 *tp = tnapi->tp;
  649. struct tg3_hw_status *sblk = tnapi->hw_status;
  650. unsigned int work_exists = 0;
  651. /* check for phy events */
  652. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  653. if (sblk->status & SD_STATUS_LINK_CHG)
  654. work_exists = 1;
  655. }
  656. /* check for RX/TX work to do */
  657. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  658. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  659. work_exists = 1;
  660. return work_exists;
  661. }
  662. /* tg3_int_reenable
  663. * similar to tg3_enable_ints, but it accurately determines whether there
  664. * is new work pending and can return without flushing the PIO write
  665. * which reenables interrupts
  666. */
  667. static void tg3_int_reenable(struct tg3_napi *tnapi)
  668. {
  669. struct tg3 *tp = tnapi->tp;
  670. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  671. mmiowb();
  672. /* When doing tagged status, this work check is unnecessary.
  673. * The last_tag we write above tells the chip which piece of
  674. * work we've completed.
  675. */
  676. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  677. tw32(HOSTCC_MODE, tp->coalesce_mode |
  678. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  679. }
  680. static void tg3_switch_clocks(struct tg3 *tp)
  681. {
  682. u32 clock_ctrl;
  683. u32 orig_clock_ctrl;
  684. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  685. return;
  686. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  687. orig_clock_ctrl = clock_ctrl;
  688. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  689. CLOCK_CTRL_CLKRUN_OENABLE |
  690. 0x1f);
  691. tp->pci_clock_ctrl = clock_ctrl;
  692. if (tg3_flag(tp, 5705_PLUS)) {
  693. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  694. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  695. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  696. }
  697. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  698. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  699. clock_ctrl |
  700. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  701. 40);
  702. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  703. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  704. 40);
  705. }
  706. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  707. }
  708. #define PHY_BUSY_LOOPS 5000
  709. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  710. {
  711. u32 frame_val;
  712. unsigned int loops;
  713. int ret;
  714. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  715. tw32_f(MAC_MI_MODE,
  716. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  717. udelay(80);
  718. }
  719. *val = 0x0;
  720. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  721. MI_COM_PHY_ADDR_MASK);
  722. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  723. MI_COM_REG_ADDR_MASK);
  724. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  725. tw32_f(MAC_MI_COM, frame_val);
  726. loops = PHY_BUSY_LOOPS;
  727. while (loops != 0) {
  728. udelay(10);
  729. frame_val = tr32(MAC_MI_COM);
  730. if ((frame_val & MI_COM_BUSY) == 0) {
  731. udelay(5);
  732. frame_val = tr32(MAC_MI_COM);
  733. break;
  734. }
  735. loops -= 1;
  736. }
  737. ret = -EBUSY;
  738. if (loops != 0) {
  739. *val = frame_val & MI_COM_DATA_MASK;
  740. ret = 0;
  741. }
  742. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  743. tw32_f(MAC_MI_MODE, tp->mi_mode);
  744. udelay(80);
  745. }
  746. return ret;
  747. }
  748. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  749. {
  750. u32 frame_val;
  751. unsigned int loops;
  752. int ret;
  753. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  754. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  755. return 0;
  756. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  757. tw32_f(MAC_MI_MODE,
  758. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  759. udelay(80);
  760. }
  761. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  762. MI_COM_PHY_ADDR_MASK);
  763. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  764. MI_COM_REG_ADDR_MASK);
  765. frame_val |= (val & MI_COM_DATA_MASK);
  766. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  767. tw32_f(MAC_MI_COM, frame_val);
  768. loops = PHY_BUSY_LOOPS;
  769. while (loops != 0) {
  770. udelay(10);
  771. frame_val = tr32(MAC_MI_COM);
  772. if ((frame_val & MI_COM_BUSY) == 0) {
  773. udelay(5);
  774. frame_val = tr32(MAC_MI_COM);
  775. break;
  776. }
  777. loops -= 1;
  778. }
  779. ret = -EBUSY;
  780. if (loops != 0)
  781. ret = 0;
  782. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  783. tw32_f(MAC_MI_MODE, tp->mi_mode);
  784. udelay(80);
  785. }
  786. return ret;
  787. }
  788. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  789. {
  790. int err;
  791. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  792. if (err)
  793. goto done;
  794. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  795. if (err)
  796. goto done;
  797. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  798. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  799. if (err)
  800. goto done;
  801. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  802. done:
  803. return err;
  804. }
  805. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  806. {
  807. int err;
  808. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  809. if (err)
  810. goto done;
  811. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  812. if (err)
  813. goto done;
  814. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  815. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  816. if (err)
  817. goto done;
  818. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  819. done:
  820. return err;
  821. }
  822. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  823. {
  824. int err;
  825. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  826. if (!err)
  827. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  828. return err;
  829. }
  830. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  831. {
  832. int err;
  833. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  834. if (!err)
  835. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  836. return err;
  837. }
  838. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  839. {
  840. int err;
  841. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  842. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  843. MII_TG3_AUXCTL_SHDWSEL_MISC);
  844. if (!err)
  845. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  846. return err;
  847. }
  848. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  849. {
  850. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  851. set |= MII_TG3_AUXCTL_MISC_WREN;
  852. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  853. }
  854. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  855. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  856. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  857. MII_TG3_AUXCTL_ACTL_TX_6DB)
  858. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  859. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  860. MII_TG3_AUXCTL_ACTL_TX_6DB);
  861. static int tg3_bmcr_reset(struct tg3 *tp)
  862. {
  863. u32 phy_control;
  864. int limit, err;
  865. /* OK, reset it, and poll the BMCR_RESET bit until it
  866. * clears or we time out.
  867. */
  868. phy_control = BMCR_RESET;
  869. err = tg3_writephy(tp, MII_BMCR, phy_control);
  870. if (err != 0)
  871. return -EBUSY;
  872. limit = 5000;
  873. while (limit--) {
  874. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  875. if (err != 0)
  876. return -EBUSY;
  877. if ((phy_control & BMCR_RESET) == 0) {
  878. udelay(40);
  879. break;
  880. }
  881. udelay(10);
  882. }
  883. if (limit < 0)
  884. return -EBUSY;
  885. return 0;
  886. }
  887. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  888. {
  889. struct tg3 *tp = bp->priv;
  890. u32 val;
  891. spin_lock_bh(&tp->lock);
  892. if (tg3_readphy(tp, reg, &val))
  893. val = -EIO;
  894. spin_unlock_bh(&tp->lock);
  895. return val;
  896. }
  897. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  898. {
  899. struct tg3 *tp = bp->priv;
  900. u32 ret = 0;
  901. spin_lock_bh(&tp->lock);
  902. if (tg3_writephy(tp, reg, val))
  903. ret = -EIO;
  904. spin_unlock_bh(&tp->lock);
  905. return ret;
  906. }
  907. static int tg3_mdio_reset(struct mii_bus *bp)
  908. {
  909. return 0;
  910. }
  911. static void tg3_mdio_config_5785(struct tg3 *tp)
  912. {
  913. u32 val;
  914. struct phy_device *phydev;
  915. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  916. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  917. case PHY_ID_BCM50610:
  918. case PHY_ID_BCM50610M:
  919. val = MAC_PHYCFG2_50610_LED_MODES;
  920. break;
  921. case PHY_ID_BCMAC131:
  922. val = MAC_PHYCFG2_AC131_LED_MODES;
  923. break;
  924. case PHY_ID_RTL8211C:
  925. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  926. break;
  927. case PHY_ID_RTL8201E:
  928. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  929. break;
  930. default:
  931. return;
  932. }
  933. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  934. tw32(MAC_PHYCFG2, val);
  935. val = tr32(MAC_PHYCFG1);
  936. val &= ~(MAC_PHYCFG1_RGMII_INT |
  937. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  938. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  939. tw32(MAC_PHYCFG1, val);
  940. return;
  941. }
  942. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  943. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  944. MAC_PHYCFG2_FMODE_MASK_MASK |
  945. MAC_PHYCFG2_GMODE_MASK_MASK |
  946. MAC_PHYCFG2_ACT_MASK_MASK |
  947. MAC_PHYCFG2_QUAL_MASK_MASK |
  948. MAC_PHYCFG2_INBAND_ENABLE;
  949. tw32(MAC_PHYCFG2, val);
  950. val = tr32(MAC_PHYCFG1);
  951. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  952. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  953. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  954. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  955. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  956. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  957. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  958. }
  959. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  960. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  961. tw32(MAC_PHYCFG1, val);
  962. val = tr32(MAC_EXT_RGMII_MODE);
  963. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  964. MAC_RGMII_MODE_RX_QUALITY |
  965. MAC_RGMII_MODE_RX_ACTIVITY |
  966. MAC_RGMII_MODE_RX_ENG_DET |
  967. MAC_RGMII_MODE_TX_ENABLE |
  968. MAC_RGMII_MODE_TX_LOWPWR |
  969. MAC_RGMII_MODE_TX_RESET);
  970. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  971. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  972. val |= MAC_RGMII_MODE_RX_INT_B |
  973. MAC_RGMII_MODE_RX_QUALITY |
  974. MAC_RGMII_MODE_RX_ACTIVITY |
  975. MAC_RGMII_MODE_RX_ENG_DET;
  976. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  977. val |= MAC_RGMII_MODE_TX_ENABLE |
  978. MAC_RGMII_MODE_TX_LOWPWR |
  979. MAC_RGMII_MODE_TX_RESET;
  980. }
  981. tw32(MAC_EXT_RGMII_MODE, val);
  982. }
  983. static void tg3_mdio_start(struct tg3 *tp)
  984. {
  985. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  986. tw32_f(MAC_MI_MODE, tp->mi_mode);
  987. udelay(80);
  988. if (tg3_flag(tp, MDIOBUS_INITED) &&
  989. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  990. tg3_mdio_config_5785(tp);
  991. }
  992. static int tg3_mdio_init(struct tg3 *tp)
  993. {
  994. int i;
  995. u32 reg;
  996. struct phy_device *phydev;
  997. if (tg3_flag(tp, 5717_PLUS)) {
  998. u32 is_serdes;
  999. tp->phy_addr = tp->pci_fn + 1;
  1000. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1001. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1002. else
  1003. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1004. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1005. if (is_serdes)
  1006. tp->phy_addr += 7;
  1007. } else
  1008. tp->phy_addr = TG3_PHY_MII_ADDR;
  1009. tg3_mdio_start(tp);
  1010. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1011. return 0;
  1012. tp->mdio_bus = mdiobus_alloc();
  1013. if (tp->mdio_bus == NULL)
  1014. return -ENOMEM;
  1015. tp->mdio_bus->name = "tg3 mdio bus";
  1016. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1017. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1018. tp->mdio_bus->priv = tp;
  1019. tp->mdio_bus->parent = &tp->pdev->dev;
  1020. tp->mdio_bus->read = &tg3_mdio_read;
  1021. tp->mdio_bus->write = &tg3_mdio_write;
  1022. tp->mdio_bus->reset = &tg3_mdio_reset;
  1023. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1024. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1025. for (i = 0; i < PHY_MAX_ADDR; i++)
  1026. tp->mdio_bus->irq[i] = PHY_POLL;
  1027. /* The bus registration will look for all the PHYs on the mdio bus.
  1028. * Unfortunately, it does not ensure the PHY is powered up before
  1029. * accessing the PHY ID registers. A chip reset is the
  1030. * quickest way to bring the device back to an operational state..
  1031. */
  1032. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1033. tg3_bmcr_reset(tp);
  1034. i = mdiobus_register(tp->mdio_bus);
  1035. if (i) {
  1036. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1037. mdiobus_free(tp->mdio_bus);
  1038. return i;
  1039. }
  1040. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1041. if (!phydev || !phydev->drv) {
  1042. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1043. mdiobus_unregister(tp->mdio_bus);
  1044. mdiobus_free(tp->mdio_bus);
  1045. return -ENODEV;
  1046. }
  1047. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1048. case PHY_ID_BCM57780:
  1049. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1050. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1051. break;
  1052. case PHY_ID_BCM50610:
  1053. case PHY_ID_BCM50610M:
  1054. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1055. PHY_BRCM_RX_REFCLK_UNUSED |
  1056. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1057. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1058. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1059. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1060. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1061. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1062. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1063. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1064. /* fallthru */
  1065. case PHY_ID_RTL8211C:
  1066. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1067. break;
  1068. case PHY_ID_RTL8201E:
  1069. case PHY_ID_BCMAC131:
  1070. phydev->interface = PHY_INTERFACE_MODE_MII;
  1071. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1072. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1073. break;
  1074. }
  1075. tg3_flag_set(tp, MDIOBUS_INITED);
  1076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1077. tg3_mdio_config_5785(tp);
  1078. return 0;
  1079. }
  1080. static void tg3_mdio_fini(struct tg3 *tp)
  1081. {
  1082. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1083. tg3_flag_clear(tp, MDIOBUS_INITED);
  1084. mdiobus_unregister(tp->mdio_bus);
  1085. mdiobus_free(tp->mdio_bus);
  1086. }
  1087. }
  1088. /* tp->lock is held. */
  1089. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1090. {
  1091. u32 val;
  1092. val = tr32(GRC_RX_CPU_EVENT);
  1093. val |= GRC_RX_CPU_DRIVER_EVENT;
  1094. tw32_f(GRC_RX_CPU_EVENT, val);
  1095. tp->last_event_jiffies = jiffies;
  1096. }
  1097. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1098. /* tp->lock is held. */
  1099. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1100. {
  1101. int i;
  1102. unsigned int delay_cnt;
  1103. long time_remain;
  1104. /* If enough time has passed, no wait is necessary. */
  1105. time_remain = (long)(tp->last_event_jiffies + 1 +
  1106. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1107. (long)jiffies;
  1108. if (time_remain < 0)
  1109. return;
  1110. /* Check if we can shorten the wait time. */
  1111. delay_cnt = jiffies_to_usecs(time_remain);
  1112. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1113. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1114. delay_cnt = (delay_cnt >> 3) + 1;
  1115. for (i = 0; i < delay_cnt; i++) {
  1116. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1117. break;
  1118. udelay(8);
  1119. }
  1120. }
  1121. /* tp->lock is held. */
  1122. static void tg3_ump_link_report(struct tg3 *tp)
  1123. {
  1124. u32 reg;
  1125. u32 val;
  1126. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1127. return;
  1128. tg3_wait_for_event_ack(tp);
  1129. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1130. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1131. val = 0;
  1132. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1133. val = reg << 16;
  1134. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1135. val |= (reg & 0xffff);
  1136. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1137. val = 0;
  1138. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1139. val = reg << 16;
  1140. if (!tg3_readphy(tp, MII_LPA, &reg))
  1141. val |= (reg & 0xffff);
  1142. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1143. val = 0;
  1144. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1145. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1146. val = reg << 16;
  1147. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1148. val |= (reg & 0xffff);
  1149. }
  1150. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1151. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1152. val = reg << 16;
  1153. else
  1154. val = 0;
  1155. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1156. tg3_generate_fw_event(tp);
  1157. }
  1158. static void tg3_link_report(struct tg3 *tp)
  1159. {
  1160. if (!netif_carrier_ok(tp->dev)) {
  1161. netif_info(tp, link, tp->dev, "Link is down\n");
  1162. tg3_ump_link_report(tp);
  1163. } else if (netif_msg_link(tp)) {
  1164. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1165. (tp->link_config.active_speed == SPEED_1000 ?
  1166. 1000 :
  1167. (tp->link_config.active_speed == SPEED_100 ?
  1168. 100 : 10)),
  1169. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1170. "full" : "half"));
  1171. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1172. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1173. "on" : "off",
  1174. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1175. "on" : "off");
  1176. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1177. netdev_info(tp->dev, "EEE is %s\n",
  1178. tp->setlpicnt ? "enabled" : "disabled");
  1179. tg3_ump_link_report(tp);
  1180. }
  1181. }
  1182. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1183. {
  1184. u16 miireg;
  1185. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1186. miireg = ADVERTISE_PAUSE_CAP;
  1187. else if (flow_ctrl & FLOW_CTRL_TX)
  1188. miireg = ADVERTISE_PAUSE_ASYM;
  1189. else if (flow_ctrl & FLOW_CTRL_RX)
  1190. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1191. else
  1192. miireg = 0;
  1193. return miireg;
  1194. }
  1195. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1196. {
  1197. u16 miireg;
  1198. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1199. miireg = ADVERTISE_1000XPAUSE;
  1200. else if (flow_ctrl & FLOW_CTRL_TX)
  1201. miireg = ADVERTISE_1000XPSE_ASYM;
  1202. else if (flow_ctrl & FLOW_CTRL_RX)
  1203. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1204. else
  1205. miireg = 0;
  1206. return miireg;
  1207. }
  1208. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1209. {
  1210. u8 cap = 0;
  1211. if (lcladv & ADVERTISE_1000XPAUSE) {
  1212. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1213. if (rmtadv & LPA_1000XPAUSE)
  1214. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1215. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1216. cap = FLOW_CTRL_RX;
  1217. } else {
  1218. if (rmtadv & LPA_1000XPAUSE)
  1219. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1220. }
  1221. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1222. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1223. cap = FLOW_CTRL_TX;
  1224. }
  1225. return cap;
  1226. }
  1227. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1228. {
  1229. u8 autoneg;
  1230. u8 flowctrl = 0;
  1231. u32 old_rx_mode = tp->rx_mode;
  1232. u32 old_tx_mode = tp->tx_mode;
  1233. if (tg3_flag(tp, USE_PHYLIB))
  1234. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1235. else
  1236. autoneg = tp->link_config.autoneg;
  1237. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1238. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1239. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1240. else
  1241. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1242. } else
  1243. flowctrl = tp->link_config.flowctrl;
  1244. tp->link_config.active_flowctrl = flowctrl;
  1245. if (flowctrl & FLOW_CTRL_RX)
  1246. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1247. else
  1248. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1249. if (old_rx_mode != tp->rx_mode)
  1250. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1251. if (flowctrl & FLOW_CTRL_TX)
  1252. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1253. else
  1254. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1255. if (old_tx_mode != tp->tx_mode)
  1256. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1257. }
  1258. static void tg3_adjust_link(struct net_device *dev)
  1259. {
  1260. u8 oldflowctrl, linkmesg = 0;
  1261. u32 mac_mode, lcl_adv, rmt_adv;
  1262. struct tg3 *tp = netdev_priv(dev);
  1263. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1264. spin_lock_bh(&tp->lock);
  1265. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1266. MAC_MODE_HALF_DUPLEX);
  1267. oldflowctrl = tp->link_config.active_flowctrl;
  1268. if (phydev->link) {
  1269. lcl_adv = 0;
  1270. rmt_adv = 0;
  1271. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1272. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1273. else if (phydev->speed == SPEED_1000 ||
  1274. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1275. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1276. else
  1277. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1278. if (phydev->duplex == DUPLEX_HALF)
  1279. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1280. else {
  1281. lcl_adv = tg3_advert_flowctrl_1000T(
  1282. tp->link_config.flowctrl);
  1283. if (phydev->pause)
  1284. rmt_adv = LPA_PAUSE_CAP;
  1285. if (phydev->asym_pause)
  1286. rmt_adv |= LPA_PAUSE_ASYM;
  1287. }
  1288. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1289. } else
  1290. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1291. if (mac_mode != tp->mac_mode) {
  1292. tp->mac_mode = mac_mode;
  1293. tw32_f(MAC_MODE, tp->mac_mode);
  1294. udelay(40);
  1295. }
  1296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1297. if (phydev->speed == SPEED_10)
  1298. tw32(MAC_MI_STAT,
  1299. MAC_MI_STAT_10MBPS_MODE |
  1300. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1301. else
  1302. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1303. }
  1304. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1305. tw32(MAC_TX_LENGTHS,
  1306. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1307. (6 << TX_LENGTHS_IPG_SHIFT) |
  1308. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1309. else
  1310. tw32(MAC_TX_LENGTHS,
  1311. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1312. (6 << TX_LENGTHS_IPG_SHIFT) |
  1313. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1314. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1315. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1316. phydev->speed != tp->link_config.active_speed ||
  1317. phydev->duplex != tp->link_config.active_duplex ||
  1318. oldflowctrl != tp->link_config.active_flowctrl)
  1319. linkmesg = 1;
  1320. tp->link_config.active_speed = phydev->speed;
  1321. tp->link_config.active_duplex = phydev->duplex;
  1322. spin_unlock_bh(&tp->lock);
  1323. if (linkmesg)
  1324. tg3_link_report(tp);
  1325. }
  1326. static int tg3_phy_init(struct tg3 *tp)
  1327. {
  1328. struct phy_device *phydev;
  1329. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1330. return 0;
  1331. /* Bring the PHY back to a known state. */
  1332. tg3_bmcr_reset(tp);
  1333. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1334. /* Attach the MAC to the PHY. */
  1335. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1336. phydev->dev_flags, phydev->interface);
  1337. if (IS_ERR(phydev)) {
  1338. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1339. return PTR_ERR(phydev);
  1340. }
  1341. /* Mask with MAC supported features. */
  1342. switch (phydev->interface) {
  1343. case PHY_INTERFACE_MODE_GMII:
  1344. case PHY_INTERFACE_MODE_RGMII:
  1345. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1346. phydev->supported &= (PHY_GBIT_FEATURES |
  1347. SUPPORTED_Pause |
  1348. SUPPORTED_Asym_Pause);
  1349. break;
  1350. }
  1351. /* fallthru */
  1352. case PHY_INTERFACE_MODE_MII:
  1353. phydev->supported &= (PHY_BASIC_FEATURES |
  1354. SUPPORTED_Pause |
  1355. SUPPORTED_Asym_Pause);
  1356. break;
  1357. default:
  1358. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1359. return -EINVAL;
  1360. }
  1361. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1362. phydev->advertising = phydev->supported;
  1363. return 0;
  1364. }
  1365. static void tg3_phy_start(struct tg3 *tp)
  1366. {
  1367. struct phy_device *phydev;
  1368. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1369. return;
  1370. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1371. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1372. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1373. phydev->speed = tp->link_config.orig_speed;
  1374. phydev->duplex = tp->link_config.orig_duplex;
  1375. phydev->autoneg = tp->link_config.orig_autoneg;
  1376. phydev->advertising = tp->link_config.orig_advertising;
  1377. }
  1378. phy_start(phydev);
  1379. phy_start_aneg(phydev);
  1380. }
  1381. static void tg3_phy_stop(struct tg3 *tp)
  1382. {
  1383. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1384. return;
  1385. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1386. }
  1387. static void tg3_phy_fini(struct tg3 *tp)
  1388. {
  1389. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1390. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1391. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1392. }
  1393. }
  1394. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1395. {
  1396. u32 phytest;
  1397. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1398. u32 phy;
  1399. tg3_writephy(tp, MII_TG3_FET_TEST,
  1400. phytest | MII_TG3_FET_SHADOW_EN);
  1401. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1402. if (enable)
  1403. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1404. else
  1405. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1406. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1407. }
  1408. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1409. }
  1410. }
  1411. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1412. {
  1413. u32 reg;
  1414. if (!tg3_flag(tp, 5705_PLUS) ||
  1415. (tg3_flag(tp, 5717_PLUS) &&
  1416. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1417. return;
  1418. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1419. tg3_phy_fet_toggle_apd(tp, enable);
  1420. return;
  1421. }
  1422. reg = MII_TG3_MISC_SHDW_WREN |
  1423. MII_TG3_MISC_SHDW_SCR5_SEL |
  1424. MII_TG3_MISC_SHDW_SCR5_LPED |
  1425. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1426. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1427. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1428. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1429. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1430. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1431. reg = MII_TG3_MISC_SHDW_WREN |
  1432. MII_TG3_MISC_SHDW_APD_SEL |
  1433. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1434. if (enable)
  1435. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1436. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1437. }
  1438. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1439. {
  1440. u32 phy;
  1441. if (!tg3_flag(tp, 5705_PLUS) ||
  1442. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1443. return;
  1444. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1445. u32 ephy;
  1446. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1447. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1448. tg3_writephy(tp, MII_TG3_FET_TEST,
  1449. ephy | MII_TG3_FET_SHADOW_EN);
  1450. if (!tg3_readphy(tp, reg, &phy)) {
  1451. if (enable)
  1452. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1453. else
  1454. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1455. tg3_writephy(tp, reg, phy);
  1456. }
  1457. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1458. }
  1459. } else {
  1460. int ret;
  1461. ret = tg3_phy_auxctl_read(tp,
  1462. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1463. if (!ret) {
  1464. if (enable)
  1465. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1466. else
  1467. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1468. tg3_phy_auxctl_write(tp,
  1469. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1470. }
  1471. }
  1472. }
  1473. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1474. {
  1475. int ret;
  1476. u32 val;
  1477. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1478. return;
  1479. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1480. if (!ret)
  1481. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1482. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1483. }
  1484. static void tg3_phy_apply_otp(struct tg3 *tp)
  1485. {
  1486. u32 otp, phy;
  1487. if (!tp->phy_otp)
  1488. return;
  1489. otp = tp->phy_otp;
  1490. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1491. return;
  1492. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1493. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1494. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1495. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1496. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1497. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1498. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1499. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1500. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1501. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1502. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1503. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1504. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1505. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1506. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1507. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1508. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1509. }
  1510. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1511. {
  1512. u32 val;
  1513. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1514. return;
  1515. tp->setlpicnt = 0;
  1516. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1517. current_link_up == 1 &&
  1518. tp->link_config.active_duplex == DUPLEX_FULL &&
  1519. (tp->link_config.active_speed == SPEED_100 ||
  1520. tp->link_config.active_speed == SPEED_1000)) {
  1521. u32 eeectl;
  1522. if (tp->link_config.active_speed == SPEED_1000)
  1523. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1524. else
  1525. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1526. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1527. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1528. TG3_CL45_D7_EEERES_STAT, &val);
  1529. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1530. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1531. tp->setlpicnt = 2;
  1532. }
  1533. if (!tp->setlpicnt) {
  1534. if (current_link_up == 1 &&
  1535. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1536. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1537. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1538. }
  1539. val = tr32(TG3_CPMU_EEE_MODE);
  1540. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1541. }
  1542. }
  1543. static void tg3_phy_eee_enable(struct tg3 *tp)
  1544. {
  1545. u32 val;
  1546. if (tp->link_config.active_speed == SPEED_1000 &&
  1547. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1549. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1550. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1551. val = MII_TG3_DSP_TAP26_ALNOKO |
  1552. MII_TG3_DSP_TAP26_RMRXSTO;
  1553. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1554. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1555. }
  1556. val = tr32(TG3_CPMU_EEE_MODE);
  1557. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1558. }
  1559. static int tg3_wait_macro_done(struct tg3 *tp)
  1560. {
  1561. int limit = 100;
  1562. while (limit--) {
  1563. u32 tmp32;
  1564. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1565. if ((tmp32 & 0x1000) == 0)
  1566. break;
  1567. }
  1568. }
  1569. if (limit < 0)
  1570. return -EBUSY;
  1571. return 0;
  1572. }
  1573. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1574. {
  1575. static const u32 test_pat[4][6] = {
  1576. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1577. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1578. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1579. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1580. };
  1581. int chan;
  1582. for (chan = 0; chan < 4; chan++) {
  1583. int i;
  1584. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1585. (chan * 0x2000) | 0x0200);
  1586. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1587. for (i = 0; i < 6; i++)
  1588. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1589. test_pat[chan][i]);
  1590. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1591. if (tg3_wait_macro_done(tp)) {
  1592. *resetp = 1;
  1593. return -EBUSY;
  1594. }
  1595. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1596. (chan * 0x2000) | 0x0200);
  1597. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1598. if (tg3_wait_macro_done(tp)) {
  1599. *resetp = 1;
  1600. return -EBUSY;
  1601. }
  1602. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1603. if (tg3_wait_macro_done(tp)) {
  1604. *resetp = 1;
  1605. return -EBUSY;
  1606. }
  1607. for (i = 0; i < 6; i += 2) {
  1608. u32 low, high;
  1609. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1610. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1611. tg3_wait_macro_done(tp)) {
  1612. *resetp = 1;
  1613. return -EBUSY;
  1614. }
  1615. low &= 0x7fff;
  1616. high &= 0x000f;
  1617. if (low != test_pat[chan][i] ||
  1618. high != test_pat[chan][i+1]) {
  1619. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1620. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1621. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1622. return -EBUSY;
  1623. }
  1624. }
  1625. }
  1626. return 0;
  1627. }
  1628. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1629. {
  1630. int chan;
  1631. for (chan = 0; chan < 4; chan++) {
  1632. int i;
  1633. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1634. (chan * 0x2000) | 0x0200);
  1635. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1636. for (i = 0; i < 6; i++)
  1637. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1638. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1639. if (tg3_wait_macro_done(tp))
  1640. return -EBUSY;
  1641. }
  1642. return 0;
  1643. }
  1644. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1645. {
  1646. u32 reg32, phy9_orig;
  1647. int retries, do_phy_reset, err;
  1648. retries = 10;
  1649. do_phy_reset = 1;
  1650. do {
  1651. if (do_phy_reset) {
  1652. err = tg3_bmcr_reset(tp);
  1653. if (err)
  1654. return err;
  1655. do_phy_reset = 0;
  1656. }
  1657. /* Disable transmitter and interrupt. */
  1658. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1659. continue;
  1660. reg32 |= 0x3000;
  1661. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1662. /* Set full-duplex, 1000 mbps. */
  1663. tg3_writephy(tp, MII_BMCR,
  1664. BMCR_FULLDPLX | BMCR_SPEED1000);
  1665. /* Set to master mode. */
  1666. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1667. continue;
  1668. tg3_writephy(tp, MII_CTRL1000,
  1669. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1670. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1671. if (err)
  1672. return err;
  1673. /* Block the PHY control access. */
  1674. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1675. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1676. if (!err)
  1677. break;
  1678. } while (--retries);
  1679. err = tg3_phy_reset_chanpat(tp);
  1680. if (err)
  1681. return err;
  1682. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1683. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1684. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1685. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1686. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1687. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1688. reg32 &= ~0x3000;
  1689. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1690. } else if (!err)
  1691. err = -EBUSY;
  1692. return err;
  1693. }
  1694. /* This will reset the tigon3 PHY if there is no valid
  1695. * link unless the FORCE argument is non-zero.
  1696. */
  1697. static int tg3_phy_reset(struct tg3 *tp)
  1698. {
  1699. u32 val, cpmuctrl;
  1700. int err;
  1701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1702. val = tr32(GRC_MISC_CFG);
  1703. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1704. udelay(40);
  1705. }
  1706. err = tg3_readphy(tp, MII_BMSR, &val);
  1707. err |= tg3_readphy(tp, MII_BMSR, &val);
  1708. if (err != 0)
  1709. return -EBUSY;
  1710. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1711. netif_carrier_off(tp->dev);
  1712. tg3_link_report(tp);
  1713. }
  1714. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1715. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1717. err = tg3_phy_reset_5703_4_5(tp);
  1718. if (err)
  1719. return err;
  1720. goto out;
  1721. }
  1722. cpmuctrl = 0;
  1723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1724. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1725. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1726. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1727. tw32(TG3_CPMU_CTRL,
  1728. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1729. }
  1730. err = tg3_bmcr_reset(tp);
  1731. if (err)
  1732. return err;
  1733. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1734. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1735. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1736. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1737. }
  1738. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1739. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1740. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1741. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1742. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1743. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1744. udelay(40);
  1745. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1746. }
  1747. }
  1748. if (tg3_flag(tp, 5717_PLUS) &&
  1749. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1750. return 0;
  1751. tg3_phy_apply_otp(tp);
  1752. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1753. tg3_phy_toggle_apd(tp, true);
  1754. else
  1755. tg3_phy_toggle_apd(tp, false);
  1756. out:
  1757. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1758. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1759. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1760. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1761. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1762. }
  1763. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1764. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1765. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1766. }
  1767. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1768. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1769. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1770. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1771. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1772. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1773. }
  1774. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1775. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1776. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1777. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1778. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1779. tg3_writephy(tp, MII_TG3_TEST1,
  1780. MII_TG3_TEST1_TRIM_EN | 0x4);
  1781. } else
  1782. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1783. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1784. }
  1785. }
  1786. /* Set Extended packet length bit (bit 14) on all chips that */
  1787. /* support jumbo frames */
  1788. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1789. /* Cannot do read-modify-write on 5401 */
  1790. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1791. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1792. /* Set bit 14 with read-modify-write to preserve other bits */
  1793. err = tg3_phy_auxctl_read(tp,
  1794. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1795. if (!err)
  1796. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1797. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1798. }
  1799. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1800. * jumbo frames transmission.
  1801. */
  1802. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1803. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1804. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1805. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1806. }
  1807. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1808. /* adjust output voltage */
  1809. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1810. }
  1811. tg3_phy_toggle_automdix(tp, 1);
  1812. tg3_phy_set_wirespeed(tp);
  1813. return 0;
  1814. }
  1815. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  1816. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  1817. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  1818. TG3_GPIO_MSG_NEED_VAUX)
  1819. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  1820. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  1821. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  1822. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  1823. (TG3_GPIO_MSG_DRVR_PRES << 12))
  1824. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  1825. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  1826. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  1827. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  1828. (TG3_GPIO_MSG_NEED_VAUX << 12))
  1829. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  1830. {
  1831. u32 status, shift;
  1832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1834. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  1835. else
  1836. status = tr32(TG3_CPMU_DRV_STATUS);
  1837. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  1838. status &= ~(TG3_GPIO_MSG_MASK << shift);
  1839. status |= (newstat << shift);
  1840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1842. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  1843. else
  1844. tw32(TG3_CPMU_DRV_STATUS, status);
  1845. return status >> TG3_APE_GPIO_MSG_SHIFT;
  1846. }
  1847. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  1848. {
  1849. if (!tg3_flag(tp, IS_NIC))
  1850. return 0;
  1851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1853. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1854. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1855. return -EIO;
  1856. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  1857. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1858. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1859. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1860. } else {
  1861. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1862. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1863. }
  1864. return 0;
  1865. }
  1866. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  1867. {
  1868. u32 grc_local_ctrl;
  1869. if (!tg3_flag(tp, IS_NIC) ||
  1870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1871. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  1872. return;
  1873. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  1874. tw32_wait_f(GRC_LOCAL_CTRL,
  1875. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1876. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1877. tw32_wait_f(GRC_LOCAL_CTRL,
  1878. grc_local_ctrl,
  1879. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1880. tw32_wait_f(GRC_LOCAL_CTRL,
  1881. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1882. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1883. }
  1884. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  1885. {
  1886. if (!tg3_flag(tp, IS_NIC))
  1887. return;
  1888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1889. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1890. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1891. (GRC_LCLCTRL_GPIO_OE0 |
  1892. GRC_LCLCTRL_GPIO_OE1 |
  1893. GRC_LCLCTRL_GPIO_OE2 |
  1894. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1895. GRC_LCLCTRL_GPIO_OUTPUT1),
  1896. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1897. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1898. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1899. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1900. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1901. GRC_LCLCTRL_GPIO_OE1 |
  1902. GRC_LCLCTRL_GPIO_OE2 |
  1903. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1904. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1905. tp->grc_local_ctrl;
  1906. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1907. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1908. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1909. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1910. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1911. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1912. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1913. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1914. } else {
  1915. u32 no_gpio2;
  1916. u32 grc_local_ctrl = 0;
  1917. /* Workaround to prevent overdrawing Amps. */
  1918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  1919. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1920. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1921. grc_local_ctrl,
  1922. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1923. }
  1924. /* On 5753 and variants, GPIO2 cannot be used. */
  1925. no_gpio2 = tp->nic_sram_data_cfg &
  1926. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1927. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1928. GRC_LCLCTRL_GPIO_OE1 |
  1929. GRC_LCLCTRL_GPIO_OE2 |
  1930. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1931. GRC_LCLCTRL_GPIO_OUTPUT2;
  1932. if (no_gpio2) {
  1933. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1934. GRC_LCLCTRL_GPIO_OUTPUT2);
  1935. }
  1936. tw32_wait_f(GRC_LOCAL_CTRL,
  1937. tp->grc_local_ctrl | grc_local_ctrl,
  1938. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1939. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1940. tw32_wait_f(GRC_LOCAL_CTRL,
  1941. tp->grc_local_ctrl | grc_local_ctrl,
  1942. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1943. if (!no_gpio2) {
  1944. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1945. tw32_wait_f(GRC_LOCAL_CTRL,
  1946. tp->grc_local_ctrl | grc_local_ctrl,
  1947. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1948. }
  1949. }
  1950. }
  1951. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  1952. {
  1953. u32 msg = 0;
  1954. /* Serialize power state transitions */
  1955. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1956. return;
  1957. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  1958. msg = TG3_GPIO_MSG_NEED_VAUX;
  1959. msg = tg3_set_function_status(tp, msg);
  1960. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  1961. goto done;
  1962. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  1963. tg3_pwrsrc_switch_to_vaux(tp);
  1964. else
  1965. tg3_pwrsrc_die_with_vmain(tp);
  1966. done:
  1967. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1968. }
  1969. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  1970. {
  1971. bool need_vaux = false;
  1972. /* The GPIOs do something completely different on 57765. */
  1973. if (!tg3_flag(tp, IS_NIC) ||
  1974. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1975. return;
  1976. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1977. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1978. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1979. tg3_frob_aux_power_5717(tp, include_wol ?
  1980. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  1981. return;
  1982. }
  1983. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  1984. struct net_device *dev_peer;
  1985. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1986. /* remove_one() may have been run on the peer. */
  1987. if (dev_peer) {
  1988. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1989. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1990. return;
  1991. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  1992. tg3_flag(tp_peer, ENABLE_ASF))
  1993. need_vaux = true;
  1994. }
  1995. }
  1996. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  1997. tg3_flag(tp, ENABLE_ASF))
  1998. need_vaux = true;
  1999. if (need_vaux)
  2000. tg3_pwrsrc_switch_to_vaux(tp);
  2001. else
  2002. tg3_pwrsrc_die_with_vmain(tp);
  2003. }
  2004. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2005. {
  2006. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2007. return 1;
  2008. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2009. if (speed != SPEED_10)
  2010. return 1;
  2011. } else if (speed == SPEED_10)
  2012. return 1;
  2013. return 0;
  2014. }
  2015. static int tg3_setup_phy(struct tg3 *, int);
  2016. #define RESET_KIND_SHUTDOWN 0
  2017. #define RESET_KIND_INIT 1
  2018. #define RESET_KIND_SUSPEND 2
  2019. static void tg3_write_sig_post_reset(struct tg3 *, int);
  2020. static int tg3_halt_cpu(struct tg3 *, u32);
  2021. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2022. {
  2023. u32 val;
  2024. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2026. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2027. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2028. sg_dig_ctrl |=
  2029. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2030. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2031. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2032. }
  2033. return;
  2034. }
  2035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2036. tg3_bmcr_reset(tp);
  2037. val = tr32(GRC_MISC_CFG);
  2038. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2039. udelay(40);
  2040. return;
  2041. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2042. u32 phytest;
  2043. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2044. u32 phy;
  2045. tg3_writephy(tp, MII_ADVERTISE, 0);
  2046. tg3_writephy(tp, MII_BMCR,
  2047. BMCR_ANENABLE | BMCR_ANRESTART);
  2048. tg3_writephy(tp, MII_TG3_FET_TEST,
  2049. phytest | MII_TG3_FET_SHADOW_EN);
  2050. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2051. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2052. tg3_writephy(tp,
  2053. MII_TG3_FET_SHDW_AUXMODE4,
  2054. phy);
  2055. }
  2056. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2057. }
  2058. return;
  2059. } else if (do_low_power) {
  2060. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2061. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2062. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2063. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2064. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2065. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2066. }
  2067. /* The PHY should not be powered down on some chips because
  2068. * of bugs.
  2069. */
  2070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2072. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2073. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2074. return;
  2075. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2076. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2077. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2078. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2079. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2080. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2081. }
  2082. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2083. }
  2084. /* tp->lock is held. */
  2085. static int tg3_nvram_lock(struct tg3 *tp)
  2086. {
  2087. if (tg3_flag(tp, NVRAM)) {
  2088. int i;
  2089. if (tp->nvram_lock_cnt == 0) {
  2090. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2091. for (i = 0; i < 8000; i++) {
  2092. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2093. break;
  2094. udelay(20);
  2095. }
  2096. if (i == 8000) {
  2097. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2098. return -ENODEV;
  2099. }
  2100. }
  2101. tp->nvram_lock_cnt++;
  2102. }
  2103. return 0;
  2104. }
  2105. /* tp->lock is held. */
  2106. static void tg3_nvram_unlock(struct tg3 *tp)
  2107. {
  2108. if (tg3_flag(tp, NVRAM)) {
  2109. if (tp->nvram_lock_cnt > 0)
  2110. tp->nvram_lock_cnt--;
  2111. if (tp->nvram_lock_cnt == 0)
  2112. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2113. }
  2114. }
  2115. /* tp->lock is held. */
  2116. static void tg3_enable_nvram_access(struct tg3 *tp)
  2117. {
  2118. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2119. u32 nvaccess = tr32(NVRAM_ACCESS);
  2120. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2121. }
  2122. }
  2123. /* tp->lock is held. */
  2124. static void tg3_disable_nvram_access(struct tg3 *tp)
  2125. {
  2126. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2127. u32 nvaccess = tr32(NVRAM_ACCESS);
  2128. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2129. }
  2130. }
  2131. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2132. u32 offset, u32 *val)
  2133. {
  2134. u32 tmp;
  2135. int i;
  2136. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2137. return -EINVAL;
  2138. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2139. EEPROM_ADDR_DEVID_MASK |
  2140. EEPROM_ADDR_READ);
  2141. tw32(GRC_EEPROM_ADDR,
  2142. tmp |
  2143. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2144. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2145. EEPROM_ADDR_ADDR_MASK) |
  2146. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2147. for (i = 0; i < 1000; i++) {
  2148. tmp = tr32(GRC_EEPROM_ADDR);
  2149. if (tmp & EEPROM_ADDR_COMPLETE)
  2150. break;
  2151. msleep(1);
  2152. }
  2153. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2154. return -EBUSY;
  2155. tmp = tr32(GRC_EEPROM_DATA);
  2156. /*
  2157. * The data will always be opposite the native endian
  2158. * format. Perform a blind byteswap to compensate.
  2159. */
  2160. *val = swab32(tmp);
  2161. return 0;
  2162. }
  2163. #define NVRAM_CMD_TIMEOUT 10000
  2164. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2165. {
  2166. int i;
  2167. tw32(NVRAM_CMD, nvram_cmd);
  2168. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2169. udelay(10);
  2170. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2171. udelay(10);
  2172. break;
  2173. }
  2174. }
  2175. if (i == NVRAM_CMD_TIMEOUT)
  2176. return -EBUSY;
  2177. return 0;
  2178. }
  2179. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2180. {
  2181. if (tg3_flag(tp, NVRAM) &&
  2182. tg3_flag(tp, NVRAM_BUFFERED) &&
  2183. tg3_flag(tp, FLASH) &&
  2184. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2185. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2186. addr = ((addr / tp->nvram_pagesize) <<
  2187. ATMEL_AT45DB0X1B_PAGE_POS) +
  2188. (addr % tp->nvram_pagesize);
  2189. return addr;
  2190. }
  2191. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2192. {
  2193. if (tg3_flag(tp, NVRAM) &&
  2194. tg3_flag(tp, NVRAM_BUFFERED) &&
  2195. tg3_flag(tp, FLASH) &&
  2196. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2197. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2198. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2199. tp->nvram_pagesize) +
  2200. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2201. return addr;
  2202. }
  2203. /* NOTE: Data read in from NVRAM is byteswapped according to
  2204. * the byteswapping settings for all other register accesses.
  2205. * tg3 devices are BE devices, so on a BE machine, the data
  2206. * returned will be exactly as it is seen in NVRAM. On a LE
  2207. * machine, the 32-bit value will be byteswapped.
  2208. */
  2209. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2210. {
  2211. int ret;
  2212. if (!tg3_flag(tp, NVRAM))
  2213. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2214. offset = tg3_nvram_phys_addr(tp, offset);
  2215. if (offset > NVRAM_ADDR_MSK)
  2216. return -EINVAL;
  2217. ret = tg3_nvram_lock(tp);
  2218. if (ret)
  2219. return ret;
  2220. tg3_enable_nvram_access(tp);
  2221. tw32(NVRAM_ADDR, offset);
  2222. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2223. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2224. if (ret == 0)
  2225. *val = tr32(NVRAM_RDDATA);
  2226. tg3_disable_nvram_access(tp);
  2227. tg3_nvram_unlock(tp);
  2228. return ret;
  2229. }
  2230. /* Ensures NVRAM data is in bytestream format. */
  2231. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2232. {
  2233. u32 v;
  2234. int res = tg3_nvram_read(tp, offset, &v);
  2235. if (!res)
  2236. *val = cpu_to_be32(v);
  2237. return res;
  2238. }
  2239. /* tp->lock is held. */
  2240. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2241. {
  2242. u32 addr_high, addr_low;
  2243. int i;
  2244. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2245. tp->dev->dev_addr[1]);
  2246. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2247. (tp->dev->dev_addr[3] << 16) |
  2248. (tp->dev->dev_addr[4] << 8) |
  2249. (tp->dev->dev_addr[5] << 0));
  2250. for (i = 0; i < 4; i++) {
  2251. if (i == 1 && skip_mac_1)
  2252. continue;
  2253. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2254. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2255. }
  2256. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2257. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2258. for (i = 0; i < 12; i++) {
  2259. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2260. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2261. }
  2262. }
  2263. addr_high = (tp->dev->dev_addr[0] +
  2264. tp->dev->dev_addr[1] +
  2265. tp->dev->dev_addr[2] +
  2266. tp->dev->dev_addr[3] +
  2267. tp->dev->dev_addr[4] +
  2268. tp->dev->dev_addr[5]) &
  2269. TX_BACKOFF_SEED_MASK;
  2270. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2271. }
  2272. static void tg3_enable_register_access(struct tg3 *tp)
  2273. {
  2274. /*
  2275. * Make sure register accesses (indirect or otherwise) will function
  2276. * correctly.
  2277. */
  2278. pci_write_config_dword(tp->pdev,
  2279. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2280. }
  2281. static int tg3_power_up(struct tg3 *tp)
  2282. {
  2283. int err;
  2284. tg3_enable_register_access(tp);
  2285. err = pci_set_power_state(tp->pdev, PCI_D0);
  2286. if (!err) {
  2287. /* Switch out of Vaux if it is a NIC */
  2288. tg3_pwrsrc_switch_to_vmain(tp);
  2289. } else {
  2290. netdev_err(tp->dev, "Transition to D0 failed\n");
  2291. }
  2292. return err;
  2293. }
  2294. static int tg3_power_down_prepare(struct tg3 *tp)
  2295. {
  2296. u32 misc_host_ctrl;
  2297. bool device_should_wake, do_low_power;
  2298. tg3_enable_register_access(tp);
  2299. /* Restore the CLKREQ setting. */
  2300. if (tg3_flag(tp, CLKREQ_BUG)) {
  2301. u16 lnkctl;
  2302. pci_read_config_word(tp->pdev,
  2303. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2304. &lnkctl);
  2305. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2306. pci_write_config_word(tp->pdev,
  2307. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2308. lnkctl);
  2309. }
  2310. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2311. tw32(TG3PCI_MISC_HOST_CTRL,
  2312. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2313. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2314. tg3_flag(tp, WOL_ENABLE);
  2315. if (tg3_flag(tp, USE_PHYLIB)) {
  2316. do_low_power = false;
  2317. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2318. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2319. struct phy_device *phydev;
  2320. u32 phyid, advertising;
  2321. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2322. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2323. tp->link_config.orig_speed = phydev->speed;
  2324. tp->link_config.orig_duplex = phydev->duplex;
  2325. tp->link_config.orig_autoneg = phydev->autoneg;
  2326. tp->link_config.orig_advertising = phydev->advertising;
  2327. advertising = ADVERTISED_TP |
  2328. ADVERTISED_Pause |
  2329. ADVERTISED_Autoneg |
  2330. ADVERTISED_10baseT_Half;
  2331. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2332. if (tg3_flag(tp, WOL_SPEED_100MB))
  2333. advertising |=
  2334. ADVERTISED_100baseT_Half |
  2335. ADVERTISED_100baseT_Full |
  2336. ADVERTISED_10baseT_Full;
  2337. else
  2338. advertising |= ADVERTISED_10baseT_Full;
  2339. }
  2340. phydev->advertising = advertising;
  2341. phy_start_aneg(phydev);
  2342. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2343. if (phyid != PHY_ID_BCMAC131) {
  2344. phyid &= PHY_BCM_OUI_MASK;
  2345. if (phyid == PHY_BCM_OUI_1 ||
  2346. phyid == PHY_BCM_OUI_2 ||
  2347. phyid == PHY_BCM_OUI_3)
  2348. do_low_power = true;
  2349. }
  2350. }
  2351. } else {
  2352. do_low_power = true;
  2353. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2354. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2355. tp->link_config.orig_speed = tp->link_config.speed;
  2356. tp->link_config.orig_duplex = tp->link_config.duplex;
  2357. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2358. }
  2359. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2360. tp->link_config.speed = SPEED_10;
  2361. tp->link_config.duplex = DUPLEX_HALF;
  2362. tp->link_config.autoneg = AUTONEG_ENABLE;
  2363. tg3_setup_phy(tp, 0);
  2364. }
  2365. }
  2366. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2367. u32 val;
  2368. val = tr32(GRC_VCPU_EXT_CTRL);
  2369. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2370. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2371. int i;
  2372. u32 val;
  2373. for (i = 0; i < 200; i++) {
  2374. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2375. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2376. break;
  2377. msleep(1);
  2378. }
  2379. }
  2380. if (tg3_flag(tp, WOL_CAP))
  2381. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2382. WOL_DRV_STATE_SHUTDOWN |
  2383. WOL_DRV_WOL |
  2384. WOL_SET_MAGIC_PKT);
  2385. if (device_should_wake) {
  2386. u32 mac_mode;
  2387. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2388. if (do_low_power &&
  2389. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2390. tg3_phy_auxctl_write(tp,
  2391. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2392. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2393. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2394. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2395. udelay(40);
  2396. }
  2397. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2398. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2399. else
  2400. mac_mode = MAC_MODE_PORT_MODE_MII;
  2401. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2402. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2403. ASIC_REV_5700) {
  2404. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2405. SPEED_100 : SPEED_10;
  2406. if (tg3_5700_link_polarity(tp, speed))
  2407. mac_mode |= MAC_MODE_LINK_POLARITY;
  2408. else
  2409. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2410. }
  2411. } else {
  2412. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2413. }
  2414. if (!tg3_flag(tp, 5750_PLUS))
  2415. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2416. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2417. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2418. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2419. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2420. if (tg3_flag(tp, ENABLE_APE))
  2421. mac_mode |= MAC_MODE_APE_TX_EN |
  2422. MAC_MODE_APE_RX_EN |
  2423. MAC_MODE_TDE_ENABLE;
  2424. tw32_f(MAC_MODE, mac_mode);
  2425. udelay(100);
  2426. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2427. udelay(10);
  2428. }
  2429. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2430. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2431. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2432. u32 base_val;
  2433. base_val = tp->pci_clock_ctrl;
  2434. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2435. CLOCK_CTRL_TXCLK_DISABLE);
  2436. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2437. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2438. } else if (tg3_flag(tp, 5780_CLASS) ||
  2439. tg3_flag(tp, CPMU_PRESENT) ||
  2440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2441. /* do nothing */
  2442. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2443. u32 newbits1, newbits2;
  2444. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2445. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2446. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2447. CLOCK_CTRL_TXCLK_DISABLE |
  2448. CLOCK_CTRL_ALTCLK);
  2449. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2450. } else if (tg3_flag(tp, 5705_PLUS)) {
  2451. newbits1 = CLOCK_CTRL_625_CORE;
  2452. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2453. } else {
  2454. newbits1 = CLOCK_CTRL_ALTCLK;
  2455. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2456. }
  2457. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2458. 40);
  2459. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2460. 40);
  2461. if (!tg3_flag(tp, 5705_PLUS)) {
  2462. u32 newbits3;
  2463. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2464. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2465. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2466. CLOCK_CTRL_TXCLK_DISABLE |
  2467. CLOCK_CTRL_44MHZ_CORE);
  2468. } else {
  2469. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2470. }
  2471. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2472. tp->pci_clock_ctrl | newbits3, 40);
  2473. }
  2474. }
  2475. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2476. tg3_power_down_phy(tp, do_low_power);
  2477. tg3_frob_aux_power(tp, true);
  2478. /* Workaround for unstable PLL clock */
  2479. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2480. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2481. u32 val = tr32(0x7d00);
  2482. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2483. tw32(0x7d00, val);
  2484. if (!tg3_flag(tp, ENABLE_ASF)) {
  2485. int err;
  2486. err = tg3_nvram_lock(tp);
  2487. tg3_halt_cpu(tp, RX_CPU_BASE);
  2488. if (!err)
  2489. tg3_nvram_unlock(tp);
  2490. }
  2491. }
  2492. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2493. return 0;
  2494. }
  2495. static void tg3_power_down(struct tg3 *tp)
  2496. {
  2497. tg3_power_down_prepare(tp);
  2498. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2499. pci_set_power_state(tp->pdev, PCI_D3hot);
  2500. }
  2501. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2502. {
  2503. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2504. case MII_TG3_AUX_STAT_10HALF:
  2505. *speed = SPEED_10;
  2506. *duplex = DUPLEX_HALF;
  2507. break;
  2508. case MII_TG3_AUX_STAT_10FULL:
  2509. *speed = SPEED_10;
  2510. *duplex = DUPLEX_FULL;
  2511. break;
  2512. case MII_TG3_AUX_STAT_100HALF:
  2513. *speed = SPEED_100;
  2514. *duplex = DUPLEX_HALF;
  2515. break;
  2516. case MII_TG3_AUX_STAT_100FULL:
  2517. *speed = SPEED_100;
  2518. *duplex = DUPLEX_FULL;
  2519. break;
  2520. case MII_TG3_AUX_STAT_1000HALF:
  2521. *speed = SPEED_1000;
  2522. *duplex = DUPLEX_HALF;
  2523. break;
  2524. case MII_TG3_AUX_STAT_1000FULL:
  2525. *speed = SPEED_1000;
  2526. *duplex = DUPLEX_FULL;
  2527. break;
  2528. default:
  2529. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2530. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2531. SPEED_10;
  2532. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2533. DUPLEX_HALF;
  2534. break;
  2535. }
  2536. *speed = SPEED_INVALID;
  2537. *duplex = DUPLEX_INVALID;
  2538. break;
  2539. }
  2540. }
  2541. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2542. {
  2543. int err = 0;
  2544. u32 val, new_adv;
  2545. new_adv = ADVERTISE_CSMA;
  2546. if (advertise & ADVERTISED_10baseT_Half)
  2547. new_adv |= ADVERTISE_10HALF;
  2548. if (advertise & ADVERTISED_10baseT_Full)
  2549. new_adv |= ADVERTISE_10FULL;
  2550. if (advertise & ADVERTISED_100baseT_Half)
  2551. new_adv |= ADVERTISE_100HALF;
  2552. if (advertise & ADVERTISED_100baseT_Full)
  2553. new_adv |= ADVERTISE_100FULL;
  2554. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2555. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2556. if (err)
  2557. goto done;
  2558. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2559. goto done;
  2560. new_adv = 0;
  2561. if (advertise & ADVERTISED_1000baseT_Half)
  2562. new_adv |= ADVERTISE_1000HALF;
  2563. if (advertise & ADVERTISED_1000baseT_Full)
  2564. new_adv |= ADVERTISE_1000FULL;
  2565. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2566. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2567. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2568. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2569. if (err)
  2570. goto done;
  2571. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2572. goto done;
  2573. tw32(TG3_CPMU_EEE_MODE,
  2574. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2575. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2576. if (!err) {
  2577. u32 err2;
  2578. val = 0;
  2579. /* Advertise 100-BaseTX EEE ability */
  2580. if (advertise & ADVERTISED_100baseT_Full)
  2581. val |= MDIO_AN_EEE_ADV_100TX;
  2582. /* Advertise 1000-BaseT EEE ability */
  2583. if (advertise & ADVERTISED_1000baseT_Full)
  2584. val |= MDIO_AN_EEE_ADV_1000T;
  2585. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2586. if (err)
  2587. val = 0;
  2588. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2589. case ASIC_REV_5717:
  2590. case ASIC_REV_57765:
  2591. case ASIC_REV_5719:
  2592. /* If we advertised any eee advertisements above... */
  2593. if (val)
  2594. val = MII_TG3_DSP_TAP26_ALNOKO |
  2595. MII_TG3_DSP_TAP26_RMRXSTO |
  2596. MII_TG3_DSP_TAP26_OPCSINPT;
  2597. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2598. /* Fall through */
  2599. case ASIC_REV_5720:
  2600. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2601. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2602. MII_TG3_DSP_CH34TP2_HIBW01);
  2603. }
  2604. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2605. if (!err)
  2606. err = err2;
  2607. }
  2608. done:
  2609. return err;
  2610. }
  2611. static void tg3_phy_copper_begin(struct tg3 *tp)
  2612. {
  2613. u32 new_adv;
  2614. int i;
  2615. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2616. new_adv = ADVERTISED_10baseT_Half |
  2617. ADVERTISED_10baseT_Full;
  2618. if (tg3_flag(tp, WOL_SPEED_100MB))
  2619. new_adv |= ADVERTISED_100baseT_Half |
  2620. ADVERTISED_100baseT_Full;
  2621. tg3_phy_autoneg_cfg(tp, new_adv,
  2622. FLOW_CTRL_TX | FLOW_CTRL_RX);
  2623. } else if (tp->link_config.speed == SPEED_INVALID) {
  2624. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2625. tp->link_config.advertising &=
  2626. ~(ADVERTISED_1000baseT_Half |
  2627. ADVERTISED_1000baseT_Full);
  2628. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  2629. tp->link_config.flowctrl);
  2630. } else {
  2631. /* Asking for a specific link mode. */
  2632. if (tp->link_config.speed == SPEED_1000) {
  2633. if (tp->link_config.duplex == DUPLEX_FULL)
  2634. new_adv = ADVERTISED_1000baseT_Full;
  2635. else
  2636. new_adv = ADVERTISED_1000baseT_Half;
  2637. } else if (tp->link_config.speed == SPEED_100) {
  2638. if (tp->link_config.duplex == DUPLEX_FULL)
  2639. new_adv = ADVERTISED_100baseT_Full;
  2640. else
  2641. new_adv = ADVERTISED_100baseT_Half;
  2642. } else {
  2643. if (tp->link_config.duplex == DUPLEX_FULL)
  2644. new_adv = ADVERTISED_10baseT_Full;
  2645. else
  2646. new_adv = ADVERTISED_10baseT_Half;
  2647. }
  2648. tg3_phy_autoneg_cfg(tp, new_adv,
  2649. tp->link_config.flowctrl);
  2650. }
  2651. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2652. tp->link_config.speed != SPEED_INVALID) {
  2653. u32 bmcr, orig_bmcr;
  2654. tp->link_config.active_speed = tp->link_config.speed;
  2655. tp->link_config.active_duplex = tp->link_config.duplex;
  2656. bmcr = 0;
  2657. switch (tp->link_config.speed) {
  2658. default:
  2659. case SPEED_10:
  2660. break;
  2661. case SPEED_100:
  2662. bmcr |= BMCR_SPEED100;
  2663. break;
  2664. case SPEED_1000:
  2665. bmcr |= BMCR_SPEED1000;
  2666. break;
  2667. }
  2668. if (tp->link_config.duplex == DUPLEX_FULL)
  2669. bmcr |= BMCR_FULLDPLX;
  2670. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2671. (bmcr != orig_bmcr)) {
  2672. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2673. for (i = 0; i < 1500; i++) {
  2674. u32 tmp;
  2675. udelay(10);
  2676. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2677. tg3_readphy(tp, MII_BMSR, &tmp))
  2678. continue;
  2679. if (!(tmp & BMSR_LSTATUS)) {
  2680. udelay(40);
  2681. break;
  2682. }
  2683. }
  2684. tg3_writephy(tp, MII_BMCR, bmcr);
  2685. udelay(40);
  2686. }
  2687. } else {
  2688. tg3_writephy(tp, MII_BMCR,
  2689. BMCR_ANENABLE | BMCR_ANRESTART);
  2690. }
  2691. }
  2692. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2693. {
  2694. int err;
  2695. /* Turn off tap power management. */
  2696. /* Set Extended packet length bit */
  2697. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2698. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2699. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2700. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2701. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2702. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2703. udelay(40);
  2704. return err;
  2705. }
  2706. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2707. {
  2708. u32 adv_reg, all_mask = 0;
  2709. if (mask & ADVERTISED_10baseT_Half)
  2710. all_mask |= ADVERTISE_10HALF;
  2711. if (mask & ADVERTISED_10baseT_Full)
  2712. all_mask |= ADVERTISE_10FULL;
  2713. if (mask & ADVERTISED_100baseT_Half)
  2714. all_mask |= ADVERTISE_100HALF;
  2715. if (mask & ADVERTISED_100baseT_Full)
  2716. all_mask |= ADVERTISE_100FULL;
  2717. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2718. return 0;
  2719. if ((adv_reg & all_mask) != all_mask)
  2720. return 0;
  2721. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2722. u32 tg3_ctrl;
  2723. all_mask = 0;
  2724. if (mask & ADVERTISED_1000baseT_Half)
  2725. all_mask |= ADVERTISE_1000HALF;
  2726. if (mask & ADVERTISED_1000baseT_Full)
  2727. all_mask |= ADVERTISE_1000FULL;
  2728. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  2729. return 0;
  2730. if ((tg3_ctrl & all_mask) != all_mask)
  2731. return 0;
  2732. }
  2733. return 1;
  2734. }
  2735. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2736. {
  2737. u32 curadv, reqadv;
  2738. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2739. return 1;
  2740. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2741. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2742. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2743. if (curadv != reqadv)
  2744. return 0;
  2745. if (tg3_flag(tp, PAUSE_AUTONEG))
  2746. tg3_readphy(tp, MII_LPA, rmtadv);
  2747. } else {
  2748. /* Reprogram the advertisement register, even if it
  2749. * does not affect the current link. If the link
  2750. * gets renegotiated in the future, we can save an
  2751. * additional renegotiation cycle by advertising
  2752. * it correctly in the first place.
  2753. */
  2754. if (curadv != reqadv) {
  2755. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2756. ADVERTISE_PAUSE_ASYM);
  2757. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2758. }
  2759. }
  2760. return 1;
  2761. }
  2762. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2763. {
  2764. int current_link_up;
  2765. u32 bmsr, val;
  2766. u32 lcl_adv, rmt_adv;
  2767. u16 current_speed;
  2768. u8 current_duplex;
  2769. int i, err;
  2770. tw32(MAC_EVENT, 0);
  2771. tw32_f(MAC_STATUS,
  2772. (MAC_STATUS_SYNC_CHANGED |
  2773. MAC_STATUS_CFG_CHANGED |
  2774. MAC_STATUS_MI_COMPLETION |
  2775. MAC_STATUS_LNKSTATE_CHANGED));
  2776. udelay(40);
  2777. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2778. tw32_f(MAC_MI_MODE,
  2779. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2780. udelay(80);
  2781. }
  2782. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2783. /* Some third-party PHYs need to be reset on link going
  2784. * down.
  2785. */
  2786. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2789. netif_carrier_ok(tp->dev)) {
  2790. tg3_readphy(tp, MII_BMSR, &bmsr);
  2791. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2792. !(bmsr & BMSR_LSTATUS))
  2793. force_reset = 1;
  2794. }
  2795. if (force_reset)
  2796. tg3_phy_reset(tp);
  2797. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2798. tg3_readphy(tp, MII_BMSR, &bmsr);
  2799. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2800. !tg3_flag(tp, INIT_COMPLETE))
  2801. bmsr = 0;
  2802. if (!(bmsr & BMSR_LSTATUS)) {
  2803. err = tg3_init_5401phy_dsp(tp);
  2804. if (err)
  2805. return err;
  2806. tg3_readphy(tp, MII_BMSR, &bmsr);
  2807. for (i = 0; i < 1000; i++) {
  2808. udelay(10);
  2809. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2810. (bmsr & BMSR_LSTATUS)) {
  2811. udelay(40);
  2812. break;
  2813. }
  2814. }
  2815. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2816. TG3_PHY_REV_BCM5401_B0 &&
  2817. !(bmsr & BMSR_LSTATUS) &&
  2818. tp->link_config.active_speed == SPEED_1000) {
  2819. err = tg3_phy_reset(tp);
  2820. if (!err)
  2821. err = tg3_init_5401phy_dsp(tp);
  2822. if (err)
  2823. return err;
  2824. }
  2825. }
  2826. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2827. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2828. /* 5701 {A0,B0} CRC bug workaround */
  2829. tg3_writephy(tp, 0x15, 0x0a75);
  2830. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2831. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2832. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2833. }
  2834. /* Clear pending interrupts... */
  2835. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2836. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2837. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2838. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2839. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2840. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2843. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2844. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2845. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2846. else
  2847. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2848. }
  2849. current_link_up = 0;
  2850. current_speed = SPEED_INVALID;
  2851. current_duplex = DUPLEX_INVALID;
  2852. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2853. err = tg3_phy_auxctl_read(tp,
  2854. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2855. &val);
  2856. if (!err && !(val & (1 << 10))) {
  2857. tg3_phy_auxctl_write(tp,
  2858. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2859. val | (1 << 10));
  2860. goto relink;
  2861. }
  2862. }
  2863. bmsr = 0;
  2864. for (i = 0; i < 100; i++) {
  2865. tg3_readphy(tp, MII_BMSR, &bmsr);
  2866. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2867. (bmsr & BMSR_LSTATUS))
  2868. break;
  2869. udelay(40);
  2870. }
  2871. if (bmsr & BMSR_LSTATUS) {
  2872. u32 aux_stat, bmcr;
  2873. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2874. for (i = 0; i < 2000; i++) {
  2875. udelay(10);
  2876. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2877. aux_stat)
  2878. break;
  2879. }
  2880. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2881. &current_speed,
  2882. &current_duplex);
  2883. bmcr = 0;
  2884. for (i = 0; i < 200; i++) {
  2885. tg3_readphy(tp, MII_BMCR, &bmcr);
  2886. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2887. continue;
  2888. if (bmcr && bmcr != 0x7fff)
  2889. break;
  2890. udelay(10);
  2891. }
  2892. lcl_adv = 0;
  2893. rmt_adv = 0;
  2894. tp->link_config.active_speed = current_speed;
  2895. tp->link_config.active_duplex = current_duplex;
  2896. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2897. if ((bmcr & BMCR_ANENABLE) &&
  2898. tg3_copper_is_advertising_all(tp,
  2899. tp->link_config.advertising)) {
  2900. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2901. &rmt_adv))
  2902. current_link_up = 1;
  2903. }
  2904. } else {
  2905. if (!(bmcr & BMCR_ANENABLE) &&
  2906. tp->link_config.speed == current_speed &&
  2907. tp->link_config.duplex == current_duplex &&
  2908. tp->link_config.flowctrl ==
  2909. tp->link_config.active_flowctrl) {
  2910. current_link_up = 1;
  2911. }
  2912. }
  2913. if (current_link_up == 1 &&
  2914. tp->link_config.active_duplex == DUPLEX_FULL)
  2915. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2916. }
  2917. relink:
  2918. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2919. tg3_phy_copper_begin(tp);
  2920. tg3_readphy(tp, MII_BMSR, &bmsr);
  2921. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2922. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2923. current_link_up = 1;
  2924. }
  2925. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2926. if (current_link_up == 1) {
  2927. if (tp->link_config.active_speed == SPEED_100 ||
  2928. tp->link_config.active_speed == SPEED_10)
  2929. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2930. else
  2931. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2932. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2933. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2934. else
  2935. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2936. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2937. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2938. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2940. if (current_link_up == 1 &&
  2941. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2942. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2943. else
  2944. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2945. }
  2946. /* ??? Without this setting Netgear GA302T PHY does not
  2947. * ??? send/receive packets...
  2948. */
  2949. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2950. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2951. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2952. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2953. udelay(80);
  2954. }
  2955. tw32_f(MAC_MODE, tp->mac_mode);
  2956. udelay(40);
  2957. tg3_phy_eee_adjust(tp, current_link_up);
  2958. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2959. /* Polled via timer. */
  2960. tw32_f(MAC_EVENT, 0);
  2961. } else {
  2962. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2963. }
  2964. udelay(40);
  2965. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2966. current_link_up == 1 &&
  2967. tp->link_config.active_speed == SPEED_1000 &&
  2968. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2969. udelay(120);
  2970. tw32_f(MAC_STATUS,
  2971. (MAC_STATUS_SYNC_CHANGED |
  2972. MAC_STATUS_CFG_CHANGED));
  2973. udelay(40);
  2974. tg3_write_mem(tp,
  2975. NIC_SRAM_FIRMWARE_MBOX,
  2976. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2977. }
  2978. /* Prevent send BD corruption. */
  2979. if (tg3_flag(tp, CLKREQ_BUG)) {
  2980. u16 oldlnkctl, newlnkctl;
  2981. pci_read_config_word(tp->pdev,
  2982. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2983. &oldlnkctl);
  2984. if (tp->link_config.active_speed == SPEED_100 ||
  2985. tp->link_config.active_speed == SPEED_10)
  2986. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2987. else
  2988. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2989. if (newlnkctl != oldlnkctl)
  2990. pci_write_config_word(tp->pdev,
  2991. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2992. newlnkctl);
  2993. }
  2994. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2995. if (current_link_up)
  2996. netif_carrier_on(tp->dev);
  2997. else
  2998. netif_carrier_off(tp->dev);
  2999. tg3_link_report(tp);
  3000. }
  3001. return 0;
  3002. }
  3003. struct tg3_fiber_aneginfo {
  3004. int state;
  3005. #define ANEG_STATE_UNKNOWN 0
  3006. #define ANEG_STATE_AN_ENABLE 1
  3007. #define ANEG_STATE_RESTART_INIT 2
  3008. #define ANEG_STATE_RESTART 3
  3009. #define ANEG_STATE_DISABLE_LINK_OK 4
  3010. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3011. #define ANEG_STATE_ABILITY_DETECT 6
  3012. #define ANEG_STATE_ACK_DETECT_INIT 7
  3013. #define ANEG_STATE_ACK_DETECT 8
  3014. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3015. #define ANEG_STATE_COMPLETE_ACK 10
  3016. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3017. #define ANEG_STATE_IDLE_DETECT 12
  3018. #define ANEG_STATE_LINK_OK 13
  3019. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3020. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3021. u32 flags;
  3022. #define MR_AN_ENABLE 0x00000001
  3023. #define MR_RESTART_AN 0x00000002
  3024. #define MR_AN_COMPLETE 0x00000004
  3025. #define MR_PAGE_RX 0x00000008
  3026. #define MR_NP_LOADED 0x00000010
  3027. #define MR_TOGGLE_TX 0x00000020
  3028. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3029. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3030. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3031. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3032. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3033. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3034. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3035. #define MR_TOGGLE_RX 0x00002000
  3036. #define MR_NP_RX 0x00004000
  3037. #define MR_LINK_OK 0x80000000
  3038. unsigned long link_time, cur_time;
  3039. u32 ability_match_cfg;
  3040. int ability_match_count;
  3041. char ability_match, idle_match, ack_match;
  3042. u32 txconfig, rxconfig;
  3043. #define ANEG_CFG_NP 0x00000080
  3044. #define ANEG_CFG_ACK 0x00000040
  3045. #define ANEG_CFG_RF2 0x00000020
  3046. #define ANEG_CFG_RF1 0x00000010
  3047. #define ANEG_CFG_PS2 0x00000001
  3048. #define ANEG_CFG_PS1 0x00008000
  3049. #define ANEG_CFG_HD 0x00004000
  3050. #define ANEG_CFG_FD 0x00002000
  3051. #define ANEG_CFG_INVAL 0x00001f06
  3052. };
  3053. #define ANEG_OK 0
  3054. #define ANEG_DONE 1
  3055. #define ANEG_TIMER_ENAB 2
  3056. #define ANEG_FAILED -1
  3057. #define ANEG_STATE_SETTLE_TIME 10000
  3058. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3059. struct tg3_fiber_aneginfo *ap)
  3060. {
  3061. u16 flowctrl;
  3062. unsigned long delta;
  3063. u32 rx_cfg_reg;
  3064. int ret;
  3065. if (ap->state == ANEG_STATE_UNKNOWN) {
  3066. ap->rxconfig = 0;
  3067. ap->link_time = 0;
  3068. ap->cur_time = 0;
  3069. ap->ability_match_cfg = 0;
  3070. ap->ability_match_count = 0;
  3071. ap->ability_match = 0;
  3072. ap->idle_match = 0;
  3073. ap->ack_match = 0;
  3074. }
  3075. ap->cur_time++;
  3076. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3077. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3078. if (rx_cfg_reg != ap->ability_match_cfg) {
  3079. ap->ability_match_cfg = rx_cfg_reg;
  3080. ap->ability_match = 0;
  3081. ap->ability_match_count = 0;
  3082. } else {
  3083. if (++ap->ability_match_count > 1) {
  3084. ap->ability_match = 1;
  3085. ap->ability_match_cfg = rx_cfg_reg;
  3086. }
  3087. }
  3088. if (rx_cfg_reg & ANEG_CFG_ACK)
  3089. ap->ack_match = 1;
  3090. else
  3091. ap->ack_match = 0;
  3092. ap->idle_match = 0;
  3093. } else {
  3094. ap->idle_match = 1;
  3095. ap->ability_match_cfg = 0;
  3096. ap->ability_match_count = 0;
  3097. ap->ability_match = 0;
  3098. ap->ack_match = 0;
  3099. rx_cfg_reg = 0;
  3100. }
  3101. ap->rxconfig = rx_cfg_reg;
  3102. ret = ANEG_OK;
  3103. switch (ap->state) {
  3104. case ANEG_STATE_UNKNOWN:
  3105. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3106. ap->state = ANEG_STATE_AN_ENABLE;
  3107. /* fallthru */
  3108. case ANEG_STATE_AN_ENABLE:
  3109. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3110. if (ap->flags & MR_AN_ENABLE) {
  3111. ap->link_time = 0;
  3112. ap->cur_time = 0;
  3113. ap->ability_match_cfg = 0;
  3114. ap->ability_match_count = 0;
  3115. ap->ability_match = 0;
  3116. ap->idle_match = 0;
  3117. ap->ack_match = 0;
  3118. ap->state = ANEG_STATE_RESTART_INIT;
  3119. } else {
  3120. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3121. }
  3122. break;
  3123. case ANEG_STATE_RESTART_INIT:
  3124. ap->link_time = ap->cur_time;
  3125. ap->flags &= ~(MR_NP_LOADED);
  3126. ap->txconfig = 0;
  3127. tw32(MAC_TX_AUTO_NEG, 0);
  3128. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3129. tw32_f(MAC_MODE, tp->mac_mode);
  3130. udelay(40);
  3131. ret = ANEG_TIMER_ENAB;
  3132. ap->state = ANEG_STATE_RESTART;
  3133. /* fallthru */
  3134. case ANEG_STATE_RESTART:
  3135. delta = ap->cur_time - ap->link_time;
  3136. if (delta > ANEG_STATE_SETTLE_TIME)
  3137. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3138. else
  3139. ret = ANEG_TIMER_ENAB;
  3140. break;
  3141. case ANEG_STATE_DISABLE_LINK_OK:
  3142. ret = ANEG_DONE;
  3143. break;
  3144. case ANEG_STATE_ABILITY_DETECT_INIT:
  3145. ap->flags &= ~(MR_TOGGLE_TX);
  3146. ap->txconfig = ANEG_CFG_FD;
  3147. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3148. if (flowctrl & ADVERTISE_1000XPAUSE)
  3149. ap->txconfig |= ANEG_CFG_PS1;
  3150. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3151. ap->txconfig |= ANEG_CFG_PS2;
  3152. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3153. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3154. tw32_f(MAC_MODE, tp->mac_mode);
  3155. udelay(40);
  3156. ap->state = ANEG_STATE_ABILITY_DETECT;
  3157. break;
  3158. case ANEG_STATE_ABILITY_DETECT:
  3159. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3160. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3161. break;
  3162. case ANEG_STATE_ACK_DETECT_INIT:
  3163. ap->txconfig |= ANEG_CFG_ACK;
  3164. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3165. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3166. tw32_f(MAC_MODE, tp->mac_mode);
  3167. udelay(40);
  3168. ap->state = ANEG_STATE_ACK_DETECT;
  3169. /* fallthru */
  3170. case ANEG_STATE_ACK_DETECT:
  3171. if (ap->ack_match != 0) {
  3172. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3173. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3174. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3175. } else {
  3176. ap->state = ANEG_STATE_AN_ENABLE;
  3177. }
  3178. } else if (ap->ability_match != 0 &&
  3179. ap->rxconfig == 0) {
  3180. ap->state = ANEG_STATE_AN_ENABLE;
  3181. }
  3182. break;
  3183. case ANEG_STATE_COMPLETE_ACK_INIT:
  3184. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3185. ret = ANEG_FAILED;
  3186. break;
  3187. }
  3188. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3189. MR_LP_ADV_HALF_DUPLEX |
  3190. MR_LP_ADV_SYM_PAUSE |
  3191. MR_LP_ADV_ASYM_PAUSE |
  3192. MR_LP_ADV_REMOTE_FAULT1 |
  3193. MR_LP_ADV_REMOTE_FAULT2 |
  3194. MR_LP_ADV_NEXT_PAGE |
  3195. MR_TOGGLE_RX |
  3196. MR_NP_RX);
  3197. if (ap->rxconfig & ANEG_CFG_FD)
  3198. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3199. if (ap->rxconfig & ANEG_CFG_HD)
  3200. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3201. if (ap->rxconfig & ANEG_CFG_PS1)
  3202. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3203. if (ap->rxconfig & ANEG_CFG_PS2)
  3204. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3205. if (ap->rxconfig & ANEG_CFG_RF1)
  3206. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3207. if (ap->rxconfig & ANEG_CFG_RF2)
  3208. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3209. if (ap->rxconfig & ANEG_CFG_NP)
  3210. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3211. ap->link_time = ap->cur_time;
  3212. ap->flags ^= (MR_TOGGLE_TX);
  3213. if (ap->rxconfig & 0x0008)
  3214. ap->flags |= MR_TOGGLE_RX;
  3215. if (ap->rxconfig & ANEG_CFG_NP)
  3216. ap->flags |= MR_NP_RX;
  3217. ap->flags |= MR_PAGE_RX;
  3218. ap->state = ANEG_STATE_COMPLETE_ACK;
  3219. ret = ANEG_TIMER_ENAB;
  3220. break;
  3221. case ANEG_STATE_COMPLETE_ACK:
  3222. if (ap->ability_match != 0 &&
  3223. ap->rxconfig == 0) {
  3224. ap->state = ANEG_STATE_AN_ENABLE;
  3225. break;
  3226. }
  3227. delta = ap->cur_time - ap->link_time;
  3228. if (delta > ANEG_STATE_SETTLE_TIME) {
  3229. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3230. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3231. } else {
  3232. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3233. !(ap->flags & MR_NP_RX)) {
  3234. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3235. } else {
  3236. ret = ANEG_FAILED;
  3237. }
  3238. }
  3239. }
  3240. break;
  3241. case ANEG_STATE_IDLE_DETECT_INIT:
  3242. ap->link_time = ap->cur_time;
  3243. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3244. tw32_f(MAC_MODE, tp->mac_mode);
  3245. udelay(40);
  3246. ap->state = ANEG_STATE_IDLE_DETECT;
  3247. ret = ANEG_TIMER_ENAB;
  3248. break;
  3249. case ANEG_STATE_IDLE_DETECT:
  3250. if (ap->ability_match != 0 &&
  3251. ap->rxconfig == 0) {
  3252. ap->state = ANEG_STATE_AN_ENABLE;
  3253. break;
  3254. }
  3255. delta = ap->cur_time - ap->link_time;
  3256. if (delta > ANEG_STATE_SETTLE_TIME) {
  3257. /* XXX another gem from the Broadcom driver :( */
  3258. ap->state = ANEG_STATE_LINK_OK;
  3259. }
  3260. break;
  3261. case ANEG_STATE_LINK_OK:
  3262. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3263. ret = ANEG_DONE;
  3264. break;
  3265. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3266. /* ??? unimplemented */
  3267. break;
  3268. case ANEG_STATE_NEXT_PAGE_WAIT:
  3269. /* ??? unimplemented */
  3270. break;
  3271. default:
  3272. ret = ANEG_FAILED;
  3273. break;
  3274. }
  3275. return ret;
  3276. }
  3277. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3278. {
  3279. int res = 0;
  3280. struct tg3_fiber_aneginfo aninfo;
  3281. int status = ANEG_FAILED;
  3282. unsigned int tick;
  3283. u32 tmp;
  3284. tw32_f(MAC_TX_AUTO_NEG, 0);
  3285. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3286. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3287. udelay(40);
  3288. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3289. udelay(40);
  3290. memset(&aninfo, 0, sizeof(aninfo));
  3291. aninfo.flags |= MR_AN_ENABLE;
  3292. aninfo.state = ANEG_STATE_UNKNOWN;
  3293. aninfo.cur_time = 0;
  3294. tick = 0;
  3295. while (++tick < 195000) {
  3296. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3297. if (status == ANEG_DONE || status == ANEG_FAILED)
  3298. break;
  3299. udelay(1);
  3300. }
  3301. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3302. tw32_f(MAC_MODE, tp->mac_mode);
  3303. udelay(40);
  3304. *txflags = aninfo.txconfig;
  3305. *rxflags = aninfo.flags;
  3306. if (status == ANEG_DONE &&
  3307. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3308. MR_LP_ADV_FULL_DUPLEX)))
  3309. res = 1;
  3310. return res;
  3311. }
  3312. static void tg3_init_bcm8002(struct tg3 *tp)
  3313. {
  3314. u32 mac_status = tr32(MAC_STATUS);
  3315. int i;
  3316. /* Reset when initting first time or we have a link. */
  3317. if (tg3_flag(tp, INIT_COMPLETE) &&
  3318. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3319. return;
  3320. /* Set PLL lock range. */
  3321. tg3_writephy(tp, 0x16, 0x8007);
  3322. /* SW reset */
  3323. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3324. /* Wait for reset to complete. */
  3325. /* XXX schedule_timeout() ... */
  3326. for (i = 0; i < 500; i++)
  3327. udelay(10);
  3328. /* Config mode; select PMA/Ch 1 regs. */
  3329. tg3_writephy(tp, 0x10, 0x8411);
  3330. /* Enable auto-lock and comdet, select txclk for tx. */
  3331. tg3_writephy(tp, 0x11, 0x0a10);
  3332. tg3_writephy(tp, 0x18, 0x00a0);
  3333. tg3_writephy(tp, 0x16, 0x41ff);
  3334. /* Assert and deassert POR. */
  3335. tg3_writephy(tp, 0x13, 0x0400);
  3336. udelay(40);
  3337. tg3_writephy(tp, 0x13, 0x0000);
  3338. tg3_writephy(tp, 0x11, 0x0a50);
  3339. udelay(40);
  3340. tg3_writephy(tp, 0x11, 0x0a10);
  3341. /* Wait for signal to stabilize */
  3342. /* XXX schedule_timeout() ... */
  3343. for (i = 0; i < 15000; i++)
  3344. udelay(10);
  3345. /* Deselect the channel register so we can read the PHYID
  3346. * later.
  3347. */
  3348. tg3_writephy(tp, 0x10, 0x8011);
  3349. }
  3350. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3351. {
  3352. u16 flowctrl;
  3353. u32 sg_dig_ctrl, sg_dig_status;
  3354. u32 serdes_cfg, expected_sg_dig_ctrl;
  3355. int workaround, port_a;
  3356. int current_link_up;
  3357. serdes_cfg = 0;
  3358. expected_sg_dig_ctrl = 0;
  3359. workaround = 0;
  3360. port_a = 1;
  3361. current_link_up = 0;
  3362. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3363. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3364. workaround = 1;
  3365. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3366. port_a = 0;
  3367. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3368. /* preserve bits 20-23 for voltage regulator */
  3369. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3370. }
  3371. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3372. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3373. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3374. if (workaround) {
  3375. u32 val = serdes_cfg;
  3376. if (port_a)
  3377. val |= 0xc010000;
  3378. else
  3379. val |= 0x4010000;
  3380. tw32_f(MAC_SERDES_CFG, val);
  3381. }
  3382. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3383. }
  3384. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3385. tg3_setup_flow_control(tp, 0, 0);
  3386. current_link_up = 1;
  3387. }
  3388. goto out;
  3389. }
  3390. /* Want auto-negotiation. */
  3391. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3392. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3393. if (flowctrl & ADVERTISE_1000XPAUSE)
  3394. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3395. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3396. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3397. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3398. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3399. tp->serdes_counter &&
  3400. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3401. MAC_STATUS_RCVD_CFG)) ==
  3402. MAC_STATUS_PCS_SYNCED)) {
  3403. tp->serdes_counter--;
  3404. current_link_up = 1;
  3405. goto out;
  3406. }
  3407. restart_autoneg:
  3408. if (workaround)
  3409. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3410. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3411. udelay(5);
  3412. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3413. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3414. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3415. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3416. MAC_STATUS_SIGNAL_DET)) {
  3417. sg_dig_status = tr32(SG_DIG_STATUS);
  3418. mac_status = tr32(MAC_STATUS);
  3419. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3420. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3421. u32 local_adv = 0, remote_adv = 0;
  3422. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3423. local_adv |= ADVERTISE_1000XPAUSE;
  3424. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3425. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3426. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3427. remote_adv |= LPA_1000XPAUSE;
  3428. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3429. remote_adv |= LPA_1000XPAUSE_ASYM;
  3430. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3431. current_link_up = 1;
  3432. tp->serdes_counter = 0;
  3433. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3434. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3435. if (tp->serdes_counter)
  3436. tp->serdes_counter--;
  3437. else {
  3438. if (workaround) {
  3439. u32 val = serdes_cfg;
  3440. if (port_a)
  3441. val |= 0xc010000;
  3442. else
  3443. val |= 0x4010000;
  3444. tw32_f(MAC_SERDES_CFG, val);
  3445. }
  3446. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3447. udelay(40);
  3448. /* Link parallel detection - link is up */
  3449. /* only if we have PCS_SYNC and not */
  3450. /* receiving config code words */
  3451. mac_status = tr32(MAC_STATUS);
  3452. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3453. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3454. tg3_setup_flow_control(tp, 0, 0);
  3455. current_link_up = 1;
  3456. tp->phy_flags |=
  3457. TG3_PHYFLG_PARALLEL_DETECT;
  3458. tp->serdes_counter =
  3459. SERDES_PARALLEL_DET_TIMEOUT;
  3460. } else
  3461. goto restart_autoneg;
  3462. }
  3463. }
  3464. } else {
  3465. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3466. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3467. }
  3468. out:
  3469. return current_link_up;
  3470. }
  3471. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3472. {
  3473. int current_link_up = 0;
  3474. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3475. goto out;
  3476. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3477. u32 txflags, rxflags;
  3478. int i;
  3479. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3480. u32 local_adv = 0, remote_adv = 0;
  3481. if (txflags & ANEG_CFG_PS1)
  3482. local_adv |= ADVERTISE_1000XPAUSE;
  3483. if (txflags & ANEG_CFG_PS2)
  3484. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3485. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3486. remote_adv |= LPA_1000XPAUSE;
  3487. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3488. remote_adv |= LPA_1000XPAUSE_ASYM;
  3489. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3490. current_link_up = 1;
  3491. }
  3492. for (i = 0; i < 30; i++) {
  3493. udelay(20);
  3494. tw32_f(MAC_STATUS,
  3495. (MAC_STATUS_SYNC_CHANGED |
  3496. MAC_STATUS_CFG_CHANGED));
  3497. udelay(40);
  3498. if ((tr32(MAC_STATUS) &
  3499. (MAC_STATUS_SYNC_CHANGED |
  3500. MAC_STATUS_CFG_CHANGED)) == 0)
  3501. break;
  3502. }
  3503. mac_status = tr32(MAC_STATUS);
  3504. if (current_link_up == 0 &&
  3505. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3506. !(mac_status & MAC_STATUS_RCVD_CFG))
  3507. current_link_up = 1;
  3508. } else {
  3509. tg3_setup_flow_control(tp, 0, 0);
  3510. /* Forcing 1000FD link up. */
  3511. current_link_up = 1;
  3512. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3513. udelay(40);
  3514. tw32_f(MAC_MODE, tp->mac_mode);
  3515. udelay(40);
  3516. }
  3517. out:
  3518. return current_link_up;
  3519. }
  3520. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3521. {
  3522. u32 orig_pause_cfg;
  3523. u16 orig_active_speed;
  3524. u8 orig_active_duplex;
  3525. u32 mac_status;
  3526. int current_link_up;
  3527. int i;
  3528. orig_pause_cfg = tp->link_config.active_flowctrl;
  3529. orig_active_speed = tp->link_config.active_speed;
  3530. orig_active_duplex = tp->link_config.active_duplex;
  3531. if (!tg3_flag(tp, HW_AUTONEG) &&
  3532. netif_carrier_ok(tp->dev) &&
  3533. tg3_flag(tp, INIT_COMPLETE)) {
  3534. mac_status = tr32(MAC_STATUS);
  3535. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3536. MAC_STATUS_SIGNAL_DET |
  3537. MAC_STATUS_CFG_CHANGED |
  3538. MAC_STATUS_RCVD_CFG);
  3539. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3540. MAC_STATUS_SIGNAL_DET)) {
  3541. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3542. MAC_STATUS_CFG_CHANGED));
  3543. return 0;
  3544. }
  3545. }
  3546. tw32_f(MAC_TX_AUTO_NEG, 0);
  3547. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3548. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3549. tw32_f(MAC_MODE, tp->mac_mode);
  3550. udelay(40);
  3551. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3552. tg3_init_bcm8002(tp);
  3553. /* Enable link change event even when serdes polling. */
  3554. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3555. udelay(40);
  3556. current_link_up = 0;
  3557. mac_status = tr32(MAC_STATUS);
  3558. if (tg3_flag(tp, HW_AUTONEG))
  3559. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3560. else
  3561. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3562. tp->napi[0].hw_status->status =
  3563. (SD_STATUS_UPDATED |
  3564. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3565. for (i = 0; i < 100; i++) {
  3566. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3567. MAC_STATUS_CFG_CHANGED));
  3568. udelay(5);
  3569. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3570. MAC_STATUS_CFG_CHANGED |
  3571. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3572. break;
  3573. }
  3574. mac_status = tr32(MAC_STATUS);
  3575. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3576. current_link_up = 0;
  3577. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3578. tp->serdes_counter == 0) {
  3579. tw32_f(MAC_MODE, (tp->mac_mode |
  3580. MAC_MODE_SEND_CONFIGS));
  3581. udelay(1);
  3582. tw32_f(MAC_MODE, tp->mac_mode);
  3583. }
  3584. }
  3585. if (current_link_up == 1) {
  3586. tp->link_config.active_speed = SPEED_1000;
  3587. tp->link_config.active_duplex = DUPLEX_FULL;
  3588. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3589. LED_CTRL_LNKLED_OVERRIDE |
  3590. LED_CTRL_1000MBPS_ON));
  3591. } else {
  3592. tp->link_config.active_speed = SPEED_INVALID;
  3593. tp->link_config.active_duplex = DUPLEX_INVALID;
  3594. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3595. LED_CTRL_LNKLED_OVERRIDE |
  3596. LED_CTRL_TRAFFIC_OVERRIDE));
  3597. }
  3598. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3599. if (current_link_up)
  3600. netif_carrier_on(tp->dev);
  3601. else
  3602. netif_carrier_off(tp->dev);
  3603. tg3_link_report(tp);
  3604. } else {
  3605. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3606. if (orig_pause_cfg != now_pause_cfg ||
  3607. orig_active_speed != tp->link_config.active_speed ||
  3608. orig_active_duplex != tp->link_config.active_duplex)
  3609. tg3_link_report(tp);
  3610. }
  3611. return 0;
  3612. }
  3613. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3614. {
  3615. int current_link_up, err = 0;
  3616. u32 bmsr, bmcr;
  3617. u16 current_speed;
  3618. u8 current_duplex;
  3619. u32 local_adv, remote_adv;
  3620. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3621. tw32_f(MAC_MODE, tp->mac_mode);
  3622. udelay(40);
  3623. tw32(MAC_EVENT, 0);
  3624. tw32_f(MAC_STATUS,
  3625. (MAC_STATUS_SYNC_CHANGED |
  3626. MAC_STATUS_CFG_CHANGED |
  3627. MAC_STATUS_MI_COMPLETION |
  3628. MAC_STATUS_LNKSTATE_CHANGED));
  3629. udelay(40);
  3630. if (force_reset)
  3631. tg3_phy_reset(tp);
  3632. current_link_up = 0;
  3633. current_speed = SPEED_INVALID;
  3634. current_duplex = DUPLEX_INVALID;
  3635. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3636. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3637. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3638. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3639. bmsr |= BMSR_LSTATUS;
  3640. else
  3641. bmsr &= ~BMSR_LSTATUS;
  3642. }
  3643. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3644. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3645. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3646. /* do nothing, just check for link up at the end */
  3647. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3648. u32 adv, new_adv;
  3649. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3650. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3651. ADVERTISE_1000XPAUSE |
  3652. ADVERTISE_1000XPSE_ASYM |
  3653. ADVERTISE_SLCT);
  3654. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3655. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3656. new_adv |= ADVERTISE_1000XHALF;
  3657. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3658. new_adv |= ADVERTISE_1000XFULL;
  3659. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3660. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3661. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3662. tg3_writephy(tp, MII_BMCR, bmcr);
  3663. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3664. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3665. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3666. return err;
  3667. }
  3668. } else {
  3669. u32 new_bmcr;
  3670. bmcr &= ~BMCR_SPEED1000;
  3671. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3672. if (tp->link_config.duplex == DUPLEX_FULL)
  3673. new_bmcr |= BMCR_FULLDPLX;
  3674. if (new_bmcr != bmcr) {
  3675. /* BMCR_SPEED1000 is a reserved bit that needs
  3676. * to be set on write.
  3677. */
  3678. new_bmcr |= BMCR_SPEED1000;
  3679. /* Force a linkdown */
  3680. if (netif_carrier_ok(tp->dev)) {
  3681. u32 adv;
  3682. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3683. adv &= ~(ADVERTISE_1000XFULL |
  3684. ADVERTISE_1000XHALF |
  3685. ADVERTISE_SLCT);
  3686. tg3_writephy(tp, MII_ADVERTISE, adv);
  3687. tg3_writephy(tp, MII_BMCR, bmcr |
  3688. BMCR_ANRESTART |
  3689. BMCR_ANENABLE);
  3690. udelay(10);
  3691. netif_carrier_off(tp->dev);
  3692. }
  3693. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3694. bmcr = new_bmcr;
  3695. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3696. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3697. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3698. ASIC_REV_5714) {
  3699. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3700. bmsr |= BMSR_LSTATUS;
  3701. else
  3702. bmsr &= ~BMSR_LSTATUS;
  3703. }
  3704. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3705. }
  3706. }
  3707. if (bmsr & BMSR_LSTATUS) {
  3708. current_speed = SPEED_1000;
  3709. current_link_up = 1;
  3710. if (bmcr & BMCR_FULLDPLX)
  3711. current_duplex = DUPLEX_FULL;
  3712. else
  3713. current_duplex = DUPLEX_HALF;
  3714. local_adv = 0;
  3715. remote_adv = 0;
  3716. if (bmcr & BMCR_ANENABLE) {
  3717. u32 common;
  3718. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3719. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3720. common = local_adv & remote_adv;
  3721. if (common & (ADVERTISE_1000XHALF |
  3722. ADVERTISE_1000XFULL)) {
  3723. if (common & ADVERTISE_1000XFULL)
  3724. current_duplex = DUPLEX_FULL;
  3725. else
  3726. current_duplex = DUPLEX_HALF;
  3727. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3728. /* Link is up via parallel detect */
  3729. } else {
  3730. current_link_up = 0;
  3731. }
  3732. }
  3733. }
  3734. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3735. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3736. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3737. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3738. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3739. tw32_f(MAC_MODE, tp->mac_mode);
  3740. udelay(40);
  3741. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3742. tp->link_config.active_speed = current_speed;
  3743. tp->link_config.active_duplex = current_duplex;
  3744. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3745. if (current_link_up)
  3746. netif_carrier_on(tp->dev);
  3747. else {
  3748. netif_carrier_off(tp->dev);
  3749. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3750. }
  3751. tg3_link_report(tp);
  3752. }
  3753. return err;
  3754. }
  3755. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3756. {
  3757. if (tp->serdes_counter) {
  3758. /* Give autoneg time to complete. */
  3759. tp->serdes_counter--;
  3760. return;
  3761. }
  3762. if (!netif_carrier_ok(tp->dev) &&
  3763. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3764. u32 bmcr;
  3765. tg3_readphy(tp, MII_BMCR, &bmcr);
  3766. if (bmcr & BMCR_ANENABLE) {
  3767. u32 phy1, phy2;
  3768. /* Select shadow register 0x1f */
  3769. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3770. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3771. /* Select expansion interrupt status register */
  3772. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3773. MII_TG3_DSP_EXP1_INT_STAT);
  3774. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3775. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3776. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3777. /* We have signal detect and not receiving
  3778. * config code words, link is up by parallel
  3779. * detection.
  3780. */
  3781. bmcr &= ~BMCR_ANENABLE;
  3782. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3783. tg3_writephy(tp, MII_BMCR, bmcr);
  3784. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3785. }
  3786. }
  3787. } else if (netif_carrier_ok(tp->dev) &&
  3788. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3789. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3790. u32 phy2;
  3791. /* Select expansion interrupt status register */
  3792. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3793. MII_TG3_DSP_EXP1_INT_STAT);
  3794. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3795. if (phy2 & 0x20) {
  3796. u32 bmcr;
  3797. /* Config code words received, turn on autoneg. */
  3798. tg3_readphy(tp, MII_BMCR, &bmcr);
  3799. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3800. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3801. }
  3802. }
  3803. }
  3804. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3805. {
  3806. u32 val;
  3807. int err;
  3808. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3809. err = tg3_setup_fiber_phy(tp, force_reset);
  3810. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3811. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3812. else
  3813. err = tg3_setup_copper_phy(tp, force_reset);
  3814. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3815. u32 scale;
  3816. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3817. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3818. scale = 65;
  3819. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3820. scale = 6;
  3821. else
  3822. scale = 12;
  3823. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3824. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3825. tw32(GRC_MISC_CFG, val);
  3826. }
  3827. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3828. (6 << TX_LENGTHS_IPG_SHIFT);
  3829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3830. val |= tr32(MAC_TX_LENGTHS) &
  3831. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3832. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3833. if (tp->link_config.active_speed == SPEED_1000 &&
  3834. tp->link_config.active_duplex == DUPLEX_HALF)
  3835. tw32(MAC_TX_LENGTHS, val |
  3836. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3837. else
  3838. tw32(MAC_TX_LENGTHS, val |
  3839. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3840. if (!tg3_flag(tp, 5705_PLUS)) {
  3841. if (netif_carrier_ok(tp->dev)) {
  3842. tw32(HOSTCC_STAT_COAL_TICKS,
  3843. tp->coal.stats_block_coalesce_usecs);
  3844. } else {
  3845. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3846. }
  3847. }
  3848. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3849. val = tr32(PCIE_PWR_MGMT_THRESH);
  3850. if (!netif_carrier_ok(tp->dev))
  3851. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3852. tp->pwrmgmt_thresh;
  3853. else
  3854. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3855. tw32(PCIE_PWR_MGMT_THRESH, val);
  3856. }
  3857. return err;
  3858. }
  3859. static inline int tg3_irq_sync(struct tg3 *tp)
  3860. {
  3861. return tp->irq_sync;
  3862. }
  3863. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3864. {
  3865. int i;
  3866. dst = (u32 *)((u8 *)dst + off);
  3867. for (i = 0; i < len; i += sizeof(u32))
  3868. *dst++ = tr32(off + i);
  3869. }
  3870. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3871. {
  3872. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3873. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3874. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3875. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3876. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3877. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3878. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3879. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3880. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3881. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3882. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3883. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3884. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3885. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3886. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3887. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3888. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3889. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3890. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3891. if (tg3_flag(tp, SUPPORT_MSIX))
  3892. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3893. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3894. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3895. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3896. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3897. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3898. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3899. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3900. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3901. if (!tg3_flag(tp, 5705_PLUS)) {
  3902. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3903. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3904. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3905. }
  3906. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3907. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3908. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3909. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3910. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3911. if (tg3_flag(tp, NVRAM))
  3912. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3913. }
  3914. static void tg3_dump_state(struct tg3 *tp)
  3915. {
  3916. int i;
  3917. u32 *regs;
  3918. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3919. if (!regs) {
  3920. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3921. return;
  3922. }
  3923. if (tg3_flag(tp, PCI_EXPRESS)) {
  3924. /* Read up to but not including private PCI registers */
  3925. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3926. regs[i / sizeof(u32)] = tr32(i);
  3927. } else
  3928. tg3_dump_legacy_regs(tp, regs);
  3929. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3930. if (!regs[i + 0] && !regs[i + 1] &&
  3931. !regs[i + 2] && !regs[i + 3])
  3932. continue;
  3933. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3934. i * 4,
  3935. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3936. }
  3937. kfree(regs);
  3938. for (i = 0; i < tp->irq_cnt; i++) {
  3939. struct tg3_napi *tnapi = &tp->napi[i];
  3940. /* SW status block */
  3941. netdev_err(tp->dev,
  3942. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3943. i,
  3944. tnapi->hw_status->status,
  3945. tnapi->hw_status->status_tag,
  3946. tnapi->hw_status->rx_jumbo_consumer,
  3947. tnapi->hw_status->rx_consumer,
  3948. tnapi->hw_status->rx_mini_consumer,
  3949. tnapi->hw_status->idx[0].rx_producer,
  3950. tnapi->hw_status->idx[0].tx_consumer);
  3951. netdev_err(tp->dev,
  3952. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3953. i,
  3954. tnapi->last_tag, tnapi->last_irq_tag,
  3955. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3956. tnapi->rx_rcb_ptr,
  3957. tnapi->prodring.rx_std_prod_idx,
  3958. tnapi->prodring.rx_std_cons_idx,
  3959. tnapi->prodring.rx_jmb_prod_idx,
  3960. tnapi->prodring.rx_jmb_cons_idx);
  3961. }
  3962. }
  3963. /* This is called whenever we suspect that the system chipset is re-
  3964. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3965. * is bogus tx completions. We try to recover by setting the
  3966. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3967. * in the workqueue.
  3968. */
  3969. static void tg3_tx_recover(struct tg3 *tp)
  3970. {
  3971. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3972. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3973. netdev_warn(tp->dev,
  3974. "The system may be re-ordering memory-mapped I/O "
  3975. "cycles to the network device, attempting to recover. "
  3976. "Please report the problem to the driver maintainer "
  3977. "and include system chipset information.\n");
  3978. spin_lock(&tp->lock);
  3979. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3980. spin_unlock(&tp->lock);
  3981. }
  3982. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3983. {
  3984. /* Tell compiler to fetch tx indices from memory. */
  3985. barrier();
  3986. return tnapi->tx_pending -
  3987. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3988. }
  3989. /* Tigon3 never reports partial packet sends. So we do not
  3990. * need special logic to handle SKBs that have not had all
  3991. * of their frags sent yet, like SunGEM does.
  3992. */
  3993. static void tg3_tx(struct tg3_napi *tnapi)
  3994. {
  3995. struct tg3 *tp = tnapi->tp;
  3996. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3997. u32 sw_idx = tnapi->tx_cons;
  3998. struct netdev_queue *txq;
  3999. int index = tnapi - tp->napi;
  4000. if (tg3_flag(tp, ENABLE_TSS))
  4001. index--;
  4002. txq = netdev_get_tx_queue(tp->dev, index);
  4003. while (sw_idx != hw_idx) {
  4004. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4005. struct sk_buff *skb = ri->skb;
  4006. int i, tx_bug = 0;
  4007. if (unlikely(skb == NULL)) {
  4008. tg3_tx_recover(tp);
  4009. return;
  4010. }
  4011. pci_unmap_single(tp->pdev,
  4012. dma_unmap_addr(ri, mapping),
  4013. skb_headlen(skb),
  4014. PCI_DMA_TODEVICE);
  4015. ri->skb = NULL;
  4016. sw_idx = NEXT_TX(sw_idx);
  4017. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4018. ri = &tnapi->tx_buffers[sw_idx];
  4019. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4020. tx_bug = 1;
  4021. pci_unmap_page(tp->pdev,
  4022. dma_unmap_addr(ri, mapping),
  4023. skb_shinfo(skb)->frags[i].size,
  4024. PCI_DMA_TODEVICE);
  4025. sw_idx = NEXT_TX(sw_idx);
  4026. }
  4027. dev_kfree_skb(skb);
  4028. if (unlikely(tx_bug)) {
  4029. tg3_tx_recover(tp);
  4030. return;
  4031. }
  4032. }
  4033. tnapi->tx_cons = sw_idx;
  4034. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4035. * before checking for netif_queue_stopped(). Without the
  4036. * memory barrier, there is a small possibility that tg3_start_xmit()
  4037. * will miss it and cause the queue to be stopped forever.
  4038. */
  4039. smp_mb();
  4040. if (unlikely(netif_tx_queue_stopped(txq) &&
  4041. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4042. __netif_tx_lock(txq, smp_processor_id());
  4043. if (netif_tx_queue_stopped(txq) &&
  4044. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4045. netif_tx_wake_queue(txq);
  4046. __netif_tx_unlock(txq);
  4047. }
  4048. }
  4049. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4050. {
  4051. if (!ri->skb)
  4052. return;
  4053. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4054. map_sz, PCI_DMA_FROMDEVICE);
  4055. dev_kfree_skb_any(ri->skb);
  4056. ri->skb = NULL;
  4057. }
  4058. /* Returns size of skb allocated or < 0 on error.
  4059. *
  4060. * We only need to fill in the address because the other members
  4061. * of the RX descriptor are invariant, see tg3_init_rings.
  4062. *
  4063. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4064. * posting buffers we only dirty the first cache line of the RX
  4065. * descriptor (containing the address). Whereas for the RX status
  4066. * buffers the cpu only reads the last cacheline of the RX descriptor
  4067. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4068. */
  4069. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4070. u32 opaque_key, u32 dest_idx_unmasked)
  4071. {
  4072. struct tg3_rx_buffer_desc *desc;
  4073. struct ring_info *map;
  4074. struct sk_buff *skb;
  4075. dma_addr_t mapping;
  4076. int skb_size, dest_idx;
  4077. switch (opaque_key) {
  4078. case RXD_OPAQUE_RING_STD:
  4079. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4080. desc = &tpr->rx_std[dest_idx];
  4081. map = &tpr->rx_std_buffers[dest_idx];
  4082. skb_size = tp->rx_pkt_map_sz;
  4083. break;
  4084. case RXD_OPAQUE_RING_JUMBO:
  4085. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4086. desc = &tpr->rx_jmb[dest_idx].std;
  4087. map = &tpr->rx_jmb_buffers[dest_idx];
  4088. skb_size = TG3_RX_JMB_MAP_SZ;
  4089. break;
  4090. default:
  4091. return -EINVAL;
  4092. }
  4093. /* Do not overwrite any of the map or rp information
  4094. * until we are sure we can commit to a new buffer.
  4095. *
  4096. * Callers depend upon this behavior and assume that
  4097. * we leave everything unchanged if we fail.
  4098. */
  4099. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  4100. if (skb == NULL)
  4101. return -ENOMEM;
  4102. skb_reserve(skb, tp->rx_offset);
  4103. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  4104. PCI_DMA_FROMDEVICE);
  4105. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4106. dev_kfree_skb(skb);
  4107. return -EIO;
  4108. }
  4109. map->skb = skb;
  4110. dma_unmap_addr_set(map, mapping, mapping);
  4111. desc->addr_hi = ((u64)mapping >> 32);
  4112. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4113. return skb_size;
  4114. }
  4115. /* We only need to move over in the address because the other
  4116. * members of the RX descriptor are invariant. See notes above
  4117. * tg3_alloc_rx_skb for full details.
  4118. */
  4119. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4120. struct tg3_rx_prodring_set *dpr,
  4121. u32 opaque_key, int src_idx,
  4122. u32 dest_idx_unmasked)
  4123. {
  4124. struct tg3 *tp = tnapi->tp;
  4125. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4126. struct ring_info *src_map, *dest_map;
  4127. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4128. int dest_idx;
  4129. switch (opaque_key) {
  4130. case RXD_OPAQUE_RING_STD:
  4131. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4132. dest_desc = &dpr->rx_std[dest_idx];
  4133. dest_map = &dpr->rx_std_buffers[dest_idx];
  4134. src_desc = &spr->rx_std[src_idx];
  4135. src_map = &spr->rx_std_buffers[src_idx];
  4136. break;
  4137. case RXD_OPAQUE_RING_JUMBO:
  4138. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4139. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4140. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4141. src_desc = &spr->rx_jmb[src_idx].std;
  4142. src_map = &spr->rx_jmb_buffers[src_idx];
  4143. break;
  4144. default:
  4145. return;
  4146. }
  4147. dest_map->skb = src_map->skb;
  4148. dma_unmap_addr_set(dest_map, mapping,
  4149. dma_unmap_addr(src_map, mapping));
  4150. dest_desc->addr_hi = src_desc->addr_hi;
  4151. dest_desc->addr_lo = src_desc->addr_lo;
  4152. /* Ensure that the update to the skb happens after the physical
  4153. * addresses have been transferred to the new BD location.
  4154. */
  4155. smp_wmb();
  4156. src_map->skb = NULL;
  4157. }
  4158. /* The RX ring scheme is composed of multiple rings which post fresh
  4159. * buffers to the chip, and one special ring the chip uses to report
  4160. * status back to the host.
  4161. *
  4162. * The special ring reports the status of received packets to the
  4163. * host. The chip does not write into the original descriptor the
  4164. * RX buffer was obtained from. The chip simply takes the original
  4165. * descriptor as provided by the host, updates the status and length
  4166. * field, then writes this into the next status ring entry.
  4167. *
  4168. * Each ring the host uses to post buffers to the chip is described
  4169. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4170. * it is first placed into the on-chip ram. When the packet's length
  4171. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4172. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4173. * which is within the range of the new packet's length is chosen.
  4174. *
  4175. * The "separate ring for rx status" scheme may sound queer, but it makes
  4176. * sense from a cache coherency perspective. If only the host writes
  4177. * to the buffer post rings, and only the chip writes to the rx status
  4178. * rings, then cache lines never move beyond shared-modified state.
  4179. * If both the host and chip were to write into the same ring, cache line
  4180. * eviction could occur since both entities want it in an exclusive state.
  4181. */
  4182. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4183. {
  4184. struct tg3 *tp = tnapi->tp;
  4185. u32 work_mask, rx_std_posted = 0;
  4186. u32 std_prod_idx, jmb_prod_idx;
  4187. u32 sw_idx = tnapi->rx_rcb_ptr;
  4188. u16 hw_idx;
  4189. int received;
  4190. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4191. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4192. /*
  4193. * We need to order the read of hw_idx and the read of
  4194. * the opaque cookie.
  4195. */
  4196. rmb();
  4197. work_mask = 0;
  4198. received = 0;
  4199. std_prod_idx = tpr->rx_std_prod_idx;
  4200. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4201. while (sw_idx != hw_idx && budget > 0) {
  4202. struct ring_info *ri;
  4203. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4204. unsigned int len;
  4205. struct sk_buff *skb;
  4206. dma_addr_t dma_addr;
  4207. u32 opaque_key, desc_idx, *post_ptr;
  4208. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4209. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4210. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4211. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4212. dma_addr = dma_unmap_addr(ri, mapping);
  4213. skb = ri->skb;
  4214. post_ptr = &std_prod_idx;
  4215. rx_std_posted++;
  4216. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4217. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4218. dma_addr = dma_unmap_addr(ri, mapping);
  4219. skb = ri->skb;
  4220. post_ptr = &jmb_prod_idx;
  4221. } else
  4222. goto next_pkt_nopost;
  4223. work_mask |= opaque_key;
  4224. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4225. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4226. drop_it:
  4227. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4228. desc_idx, *post_ptr);
  4229. drop_it_no_recycle:
  4230. /* Other statistics kept track of by card. */
  4231. tp->rx_dropped++;
  4232. goto next_pkt;
  4233. }
  4234. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4235. ETH_FCS_LEN;
  4236. if (len > TG3_RX_COPY_THRESH(tp)) {
  4237. int skb_size;
  4238. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4239. *post_ptr);
  4240. if (skb_size < 0)
  4241. goto drop_it;
  4242. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4243. PCI_DMA_FROMDEVICE);
  4244. /* Ensure that the update to the skb happens
  4245. * after the usage of the old DMA mapping.
  4246. */
  4247. smp_wmb();
  4248. ri->skb = NULL;
  4249. skb_put(skb, len);
  4250. } else {
  4251. struct sk_buff *copy_skb;
  4252. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4253. desc_idx, *post_ptr);
  4254. copy_skb = netdev_alloc_skb(tp->dev, len +
  4255. TG3_RAW_IP_ALIGN);
  4256. if (copy_skb == NULL)
  4257. goto drop_it_no_recycle;
  4258. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4259. skb_put(copy_skb, len);
  4260. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4261. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4262. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4263. /* We'll reuse the original ring buffer. */
  4264. skb = copy_skb;
  4265. }
  4266. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4267. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4268. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4269. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4270. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4271. else
  4272. skb_checksum_none_assert(skb);
  4273. skb->protocol = eth_type_trans(skb, tp->dev);
  4274. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4275. skb->protocol != htons(ETH_P_8021Q)) {
  4276. dev_kfree_skb(skb);
  4277. goto drop_it_no_recycle;
  4278. }
  4279. if (desc->type_flags & RXD_FLAG_VLAN &&
  4280. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4281. __vlan_hwaccel_put_tag(skb,
  4282. desc->err_vlan & RXD_VLAN_MASK);
  4283. napi_gro_receive(&tnapi->napi, skb);
  4284. received++;
  4285. budget--;
  4286. next_pkt:
  4287. (*post_ptr)++;
  4288. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4289. tpr->rx_std_prod_idx = std_prod_idx &
  4290. tp->rx_std_ring_mask;
  4291. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4292. tpr->rx_std_prod_idx);
  4293. work_mask &= ~RXD_OPAQUE_RING_STD;
  4294. rx_std_posted = 0;
  4295. }
  4296. next_pkt_nopost:
  4297. sw_idx++;
  4298. sw_idx &= tp->rx_ret_ring_mask;
  4299. /* Refresh hw_idx to see if there is new work */
  4300. if (sw_idx == hw_idx) {
  4301. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4302. rmb();
  4303. }
  4304. }
  4305. /* ACK the status ring. */
  4306. tnapi->rx_rcb_ptr = sw_idx;
  4307. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4308. /* Refill RX ring(s). */
  4309. if (!tg3_flag(tp, ENABLE_RSS)) {
  4310. if (work_mask & RXD_OPAQUE_RING_STD) {
  4311. tpr->rx_std_prod_idx = std_prod_idx &
  4312. tp->rx_std_ring_mask;
  4313. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4314. tpr->rx_std_prod_idx);
  4315. }
  4316. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4317. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4318. tp->rx_jmb_ring_mask;
  4319. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4320. tpr->rx_jmb_prod_idx);
  4321. }
  4322. mmiowb();
  4323. } else if (work_mask) {
  4324. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4325. * updated before the producer indices can be updated.
  4326. */
  4327. smp_wmb();
  4328. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4329. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4330. if (tnapi != &tp->napi[1])
  4331. napi_schedule(&tp->napi[1].napi);
  4332. }
  4333. return received;
  4334. }
  4335. static void tg3_poll_link(struct tg3 *tp)
  4336. {
  4337. /* handle link change and other phy events */
  4338. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4339. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4340. if (sblk->status & SD_STATUS_LINK_CHG) {
  4341. sblk->status = SD_STATUS_UPDATED |
  4342. (sblk->status & ~SD_STATUS_LINK_CHG);
  4343. spin_lock(&tp->lock);
  4344. if (tg3_flag(tp, USE_PHYLIB)) {
  4345. tw32_f(MAC_STATUS,
  4346. (MAC_STATUS_SYNC_CHANGED |
  4347. MAC_STATUS_CFG_CHANGED |
  4348. MAC_STATUS_MI_COMPLETION |
  4349. MAC_STATUS_LNKSTATE_CHANGED));
  4350. udelay(40);
  4351. } else
  4352. tg3_setup_phy(tp, 0);
  4353. spin_unlock(&tp->lock);
  4354. }
  4355. }
  4356. }
  4357. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4358. struct tg3_rx_prodring_set *dpr,
  4359. struct tg3_rx_prodring_set *spr)
  4360. {
  4361. u32 si, di, cpycnt, src_prod_idx;
  4362. int i, err = 0;
  4363. while (1) {
  4364. src_prod_idx = spr->rx_std_prod_idx;
  4365. /* Make sure updates to the rx_std_buffers[] entries and the
  4366. * standard producer index are seen in the correct order.
  4367. */
  4368. smp_rmb();
  4369. if (spr->rx_std_cons_idx == src_prod_idx)
  4370. break;
  4371. if (spr->rx_std_cons_idx < src_prod_idx)
  4372. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4373. else
  4374. cpycnt = tp->rx_std_ring_mask + 1 -
  4375. spr->rx_std_cons_idx;
  4376. cpycnt = min(cpycnt,
  4377. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4378. si = spr->rx_std_cons_idx;
  4379. di = dpr->rx_std_prod_idx;
  4380. for (i = di; i < di + cpycnt; i++) {
  4381. if (dpr->rx_std_buffers[i].skb) {
  4382. cpycnt = i - di;
  4383. err = -ENOSPC;
  4384. break;
  4385. }
  4386. }
  4387. if (!cpycnt)
  4388. break;
  4389. /* Ensure that updates to the rx_std_buffers ring and the
  4390. * shadowed hardware producer ring from tg3_recycle_skb() are
  4391. * ordered correctly WRT the skb check above.
  4392. */
  4393. smp_rmb();
  4394. memcpy(&dpr->rx_std_buffers[di],
  4395. &spr->rx_std_buffers[si],
  4396. cpycnt * sizeof(struct ring_info));
  4397. for (i = 0; i < cpycnt; i++, di++, si++) {
  4398. struct tg3_rx_buffer_desc *sbd, *dbd;
  4399. sbd = &spr->rx_std[si];
  4400. dbd = &dpr->rx_std[di];
  4401. dbd->addr_hi = sbd->addr_hi;
  4402. dbd->addr_lo = sbd->addr_lo;
  4403. }
  4404. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4405. tp->rx_std_ring_mask;
  4406. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4407. tp->rx_std_ring_mask;
  4408. }
  4409. while (1) {
  4410. src_prod_idx = spr->rx_jmb_prod_idx;
  4411. /* Make sure updates to the rx_jmb_buffers[] entries and
  4412. * the jumbo producer index are seen in the correct order.
  4413. */
  4414. smp_rmb();
  4415. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4416. break;
  4417. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4418. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4419. else
  4420. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4421. spr->rx_jmb_cons_idx;
  4422. cpycnt = min(cpycnt,
  4423. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4424. si = spr->rx_jmb_cons_idx;
  4425. di = dpr->rx_jmb_prod_idx;
  4426. for (i = di; i < di + cpycnt; i++) {
  4427. if (dpr->rx_jmb_buffers[i].skb) {
  4428. cpycnt = i - di;
  4429. err = -ENOSPC;
  4430. break;
  4431. }
  4432. }
  4433. if (!cpycnt)
  4434. break;
  4435. /* Ensure that updates to the rx_jmb_buffers ring and the
  4436. * shadowed hardware producer ring from tg3_recycle_skb() are
  4437. * ordered correctly WRT the skb check above.
  4438. */
  4439. smp_rmb();
  4440. memcpy(&dpr->rx_jmb_buffers[di],
  4441. &spr->rx_jmb_buffers[si],
  4442. cpycnt * sizeof(struct ring_info));
  4443. for (i = 0; i < cpycnt; i++, di++, si++) {
  4444. struct tg3_rx_buffer_desc *sbd, *dbd;
  4445. sbd = &spr->rx_jmb[si].std;
  4446. dbd = &dpr->rx_jmb[di].std;
  4447. dbd->addr_hi = sbd->addr_hi;
  4448. dbd->addr_lo = sbd->addr_lo;
  4449. }
  4450. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4451. tp->rx_jmb_ring_mask;
  4452. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4453. tp->rx_jmb_ring_mask;
  4454. }
  4455. return err;
  4456. }
  4457. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4458. {
  4459. struct tg3 *tp = tnapi->tp;
  4460. /* run TX completion thread */
  4461. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4462. tg3_tx(tnapi);
  4463. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4464. return work_done;
  4465. }
  4466. /* run RX thread, within the bounds set by NAPI.
  4467. * All RX "locking" is done by ensuring outside
  4468. * code synchronizes with tg3->napi.poll()
  4469. */
  4470. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4471. work_done += tg3_rx(tnapi, budget - work_done);
  4472. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4473. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4474. int i, err = 0;
  4475. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4476. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4477. for (i = 1; i < tp->irq_cnt; i++)
  4478. err |= tg3_rx_prodring_xfer(tp, dpr,
  4479. &tp->napi[i].prodring);
  4480. wmb();
  4481. if (std_prod_idx != dpr->rx_std_prod_idx)
  4482. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4483. dpr->rx_std_prod_idx);
  4484. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4485. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4486. dpr->rx_jmb_prod_idx);
  4487. mmiowb();
  4488. if (err)
  4489. tw32_f(HOSTCC_MODE, tp->coal_now);
  4490. }
  4491. return work_done;
  4492. }
  4493. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4494. {
  4495. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4496. struct tg3 *tp = tnapi->tp;
  4497. int work_done = 0;
  4498. struct tg3_hw_status *sblk = tnapi->hw_status;
  4499. while (1) {
  4500. work_done = tg3_poll_work(tnapi, work_done, budget);
  4501. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4502. goto tx_recovery;
  4503. if (unlikely(work_done >= budget))
  4504. break;
  4505. /* tp->last_tag is used in tg3_int_reenable() below
  4506. * to tell the hw how much work has been processed,
  4507. * so we must read it before checking for more work.
  4508. */
  4509. tnapi->last_tag = sblk->status_tag;
  4510. tnapi->last_irq_tag = tnapi->last_tag;
  4511. rmb();
  4512. /* check for RX/TX work to do */
  4513. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4514. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4515. napi_complete(napi);
  4516. /* Reenable interrupts. */
  4517. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4518. mmiowb();
  4519. break;
  4520. }
  4521. }
  4522. return work_done;
  4523. tx_recovery:
  4524. /* work_done is guaranteed to be less than budget. */
  4525. napi_complete(napi);
  4526. schedule_work(&tp->reset_task);
  4527. return work_done;
  4528. }
  4529. static void tg3_process_error(struct tg3 *tp)
  4530. {
  4531. u32 val;
  4532. bool real_error = false;
  4533. if (tg3_flag(tp, ERROR_PROCESSED))
  4534. return;
  4535. /* Check Flow Attention register */
  4536. val = tr32(HOSTCC_FLOW_ATTN);
  4537. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4538. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4539. real_error = true;
  4540. }
  4541. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4542. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4543. real_error = true;
  4544. }
  4545. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4546. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4547. real_error = true;
  4548. }
  4549. if (!real_error)
  4550. return;
  4551. tg3_dump_state(tp);
  4552. tg3_flag_set(tp, ERROR_PROCESSED);
  4553. schedule_work(&tp->reset_task);
  4554. }
  4555. static int tg3_poll(struct napi_struct *napi, int budget)
  4556. {
  4557. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4558. struct tg3 *tp = tnapi->tp;
  4559. int work_done = 0;
  4560. struct tg3_hw_status *sblk = tnapi->hw_status;
  4561. while (1) {
  4562. if (sblk->status & SD_STATUS_ERROR)
  4563. tg3_process_error(tp);
  4564. tg3_poll_link(tp);
  4565. work_done = tg3_poll_work(tnapi, work_done, budget);
  4566. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4567. goto tx_recovery;
  4568. if (unlikely(work_done >= budget))
  4569. break;
  4570. if (tg3_flag(tp, TAGGED_STATUS)) {
  4571. /* tp->last_tag is used in tg3_int_reenable() below
  4572. * to tell the hw how much work has been processed,
  4573. * so we must read it before checking for more work.
  4574. */
  4575. tnapi->last_tag = sblk->status_tag;
  4576. tnapi->last_irq_tag = tnapi->last_tag;
  4577. rmb();
  4578. } else
  4579. sblk->status &= ~SD_STATUS_UPDATED;
  4580. if (likely(!tg3_has_work(tnapi))) {
  4581. napi_complete(napi);
  4582. tg3_int_reenable(tnapi);
  4583. break;
  4584. }
  4585. }
  4586. return work_done;
  4587. tx_recovery:
  4588. /* work_done is guaranteed to be less than budget. */
  4589. napi_complete(napi);
  4590. schedule_work(&tp->reset_task);
  4591. return work_done;
  4592. }
  4593. static void tg3_napi_disable(struct tg3 *tp)
  4594. {
  4595. int i;
  4596. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4597. napi_disable(&tp->napi[i].napi);
  4598. }
  4599. static void tg3_napi_enable(struct tg3 *tp)
  4600. {
  4601. int i;
  4602. for (i = 0; i < tp->irq_cnt; i++)
  4603. napi_enable(&tp->napi[i].napi);
  4604. }
  4605. static void tg3_napi_init(struct tg3 *tp)
  4606. {
  4607. int i;
  4608. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4609. for (i = 1; i < tp->irq_cnt; i++)
  4610. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4611. }
  4612. static void tg3_napi_fini(struct tg3 *tp)
  4613. {
  4614. int i;
  4615. for (i = 0; i < tp->irq_cnt; i++)
  4616. netif_napi_del(&tp->napi[i].napi);
  4617. }
  4618. static inline void tg3_netif_stop(struct tg3 *tp)
  4619. {
  4620. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4621. tg3_napi_disable(tp);
  4622. netif_tx_disable(tp->dev);
  4623. }
  4624. static inline void tg3_netif_start(struct tg3 *tp)
  4625. {
  4626. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4627. * appropriate so long as all callers are assured to
  4628. * have free tx slots (such as after tg3_init_hw)
  4629. */
  4630. netif_tx_wake_all_queues(tp->dev);
  4631. tg3_napi_enable(tp);
  4632. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4633. tg3_enable_ints(tp);
  4634. }
  4635. static void tg3_irq_quiesce(struct tg3 *tp)
  4636. {
  4637. int i;
  4638. BUG_ON(tp->irq_sync);
  4639. tp->irq_sync = 1;
  4640. smp_mb();
  4641. for (i = 0; i < tp->irq_cnt; i++)
  4642. synchronize_irq(tp->napi[i].irq_vec);
  4643. }
  4644. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4645. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4646. * with as well. Most of the time, this is not necessary except when
  4647. * shutting down the device.
  4648. */
  4649. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4650. {
  4651. spin_lock_bh(&tp->lock);
  4652. if (irq_sync)
  4653. tg3_irq_quiesce(tp);
  4654. }
  4655. static inline void tg3_full_unlock(struct tg3 *tp)
  4656. {
  4657. spin_unlock_bh(&tp->lock);
  4658. }
  4659. /* One-shot MSI handler - Chip automatically disables interrupt
  4660. * after sending MSI so driver doesn't have to do it.
  4661. */
  4662. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4663. {
  4664. struct tg3_napi *tnapi = dev_id;
  4665. struct tg3 *tp = tnapi->tp;
  4666. prefetch(tnapi->hw_status);
  4667. if (tnapi->rx_rcb)
  4668. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4669. if (likely(!tg3_irq_sync(tp)))
  4670. napi_schedule(&tnapi->napi);
  4671. return IRQ_HANDLED;
  4672. }
  4673. /* MSI ISR - No need to check for interrupt sharing and no need to
  4674. * flush status block and interrupt mailbox. PCI ordering rules
  4675. * guarantee that MSI will arrive after the status block.
  4676. */
  4677. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4678. {
  4679. struct tg3_napi *tnapi = dev_id;
  4680. struct tg3 *tp = tnapi->tp;
  4681. prefetch(tnapi->hw_status);
  4682. if (tnapi->rx_rcb)
  4683. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4684. /*
  4685. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4686. * chip-internal interrupt pending events.
  4687. * Writing non-zero to intr-mbox-0 additional tells the
  4688. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4689. * event coalescing.
  4690. */
  4691. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4692. if (likely(!tg3_irq_sync(tp)))
  4693. napi_schedule(&tnapi->napi);
  4694. return IRQ_RETVAL(1);
  4695. }
  4696. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4697. {
  4698. struct tg3_napi *tnapi = dev_id;
  4699. struct tg3 *tp = tnapi->tp;
  4700. struct tg3_hw_status *sblk = tnapi->hw_status;
  4701. unsigned int handled = 1;
  4702. /* In INTx mode, it is possible for the interrupt to arrive at
  4703. * the CPU before the status block posted prior to the interrupt.
  4704. * Reading the PCI State register will confirm whether the
  4705. * interrupt is ours and will flush the status block.
  4706. */
  4707. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4708. if (tg3_flag(tp, CHIP_RESETTING) ||
  4709. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4710. handled = 0;
  4711. goto out;
  4712. }
  4713. }
  4714. /*
  4715. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4716. * chip-internal interrupt pending events.
  4717. * Writing non-zero to intr-mbox-0 additional tells the
  4718. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4719. * event coalescing.
  4720. *
  4721. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4722. * spurious interrupts. The flush impacts performance but
  4723. * excessive spurious interrupts can be worse in some cases.
  4724. */
  4725. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4726. if (tg3_irq_sync(tp))
  4727. goto out;
  4728. sblk->status &= ~SD_STATUS_UPDATED;
  4729. if (likely(tg3_has_work(tnapi))) {
  4730. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4731. napi_schedule(&tnapi->napi);
  4732. } else {
  4733. /* No work, shared interrupt perhaps? re-enable
  4734. * interrupts, and flush that PCI write
  4735. */
  4736. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4737. 0x00000000);
  4738. }
  4739. out:
  4740. return IRQ_RETVAL(handled);
  4741. }
  4742. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4743. {
  4744. struct tg3_napi *tnapi = dev_id;
  4745. struct tg3 *tp = tnapi->tp;
  4746. struct tg3_hw_status *sblk = tnapi->hw_status;
  4747. unsigned int handled = 1;
  4748. /* In INTx mode, it is possible for the interrupt to arrive at
  4749. * the CPU before the status block posted prior to the interrupt.
  4750. * Reading the PCI State register will confirm whether the
  4751. * interrupt is ours and will flush the status block.
  4752. */
  4753. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4754. if (tg3_flag(tp, CHIP_RESETTING) ||
  4755. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4756. handled = 0;
  4757. goto out;
  4758. }
  4759. }
  4760. /*
  4761. * writing any value to intr-mbox-0 clears PCI INTA# and
  4762. * chip-internal interrupt pending events.
  4763. * writing non-zero to intr-mbox-0 additional tells the
  4764. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4765. * event coalescing.
  4766. *
  4767. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4768. * spurious interrupts. The flush impacts performance but
  4769. * excessive spurious interrupts can be worse in some cases.
  4770. */
  4771. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4772. /*
  4773. * In a shared interrupt configuration, sometimes other devices'
  4774. * interrupts will scream. We record the current status tag here
  4775. * so that the above check can report that the screaming interrupts
  4776. * are unhandled. Eventually they will be silenced.
  4777. */
  4778. tnapi->last_irq_tag = sblk->status_tag;
  4779. if (tg3_irq_sync(tp))
  4780. goto out;
  4781. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4782. napi_schedule(&tnapi->napi);
  4783. out:
  4784. return IRQ_RETVAL(handled);
  4785. }
  4786. /* ISR for interrupt test */
  4787. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4788. {
  4789. struct tg3_napi *tnapi = dev_id;
  4790. struct tg3 *tp = tnapi->tp;
  4791. struct tg3_hw_status *sblk = tnapi->hw_status;
  4792. if ((sblk->status & SD_STATUS_UPDATED) ||
  4793. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4794. tg3_disable_ints(tp);
  4795. return IRQ_RETVAL(1);
  4796. }
  4797. return IRQ_RETVAL(0);
  4798. }
  4799. static int tg3_init_hw(struct tg3 *, int);
  4800. static int tg3_halt(struct tg3 *, int, int);
  4801. /* Restart hardware after configuration changes, self-test, etc.
  4802. * Invoked with tp->lock held.
  4803. */
  4804. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4805. __releases(tp->lock)
  4806. __acquires(tp->lock)
  4807. {
  4808. int err;
  4809. err = tg3_init_hw(tp, reset_phy);
  4810. if (err) {
  4811. netdev_err(tp->dev,
  4812. "Failed to re-initialize device, aborting\n");
  4813. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4814. tg3_full_unlock(tp);
  4815. del_timer_sync(&tp->timer);
  4816. tp->irq_sync = 0;
  4817. tg3_napi_enable(tp);
  4818. dev_close(tp->dev);
  4819. tg3_full_lock(tp, 0);
  4820. }
  4821. return err;
  4822. }
  4823. #ifdef CONFIG_NET_POLL_CONTROLLER
  4824. static void tg3_poll_controller(struct net_device *dev)
  4825. {
  4826. int i;
  4827. struct tg3 *tp = netdev_priv(dev);
  4828. for (i = 0; i < tp->irq_cnt; i++)
  4829. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4830. }
  4831. #endif
  4832. static void tg3_reset_task(struct work_struct *work)
  4833. {
  4834. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4835. int err;
  4836. unsigned int restart_timer;
  4837. tg3_full_lock(tp, 0);
  4838. if (!netif_running(tp->dev)) {
  4839. tg3_full_unlock(tp);
  4840. return;
  4841. }
  4842. tg3_full_unlock(tp);
  4843. tg3_phy_stop(tp);
  4844. tg3_netif_stop(tp);
  4845. tg3_full_lock(tp, 1);
  4846. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4847. tg3_flag_clear(tp, RESTART_TIMER);
  4848. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4849. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4850. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4851. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4852. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4853. }
  4854. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4855. err = tg3_init_hw(tp, 1);
  4856. if (err)
  4857. goto out;
  4858. tg3_netif_start(tp);
  4859. if (restart_timer)
  4860. mod_timer(&tp->timer, jiffies + 1);
  4861. out:
  4862. tg3_full_unlock(tp);
  4863. if (!err)
  4864. tg3_phy_start(tp);
  4865. }
  4866. static void tg3_tx_timeout(struct net_device *dev)
  4867. {
  4868. struct tg3 *tp = netdev_priv(dev);
  4869. if (netif_msg_tx_err(tp)) {
  4870. netdev_err(dev, "transmit timed out, resetting\n");
  4871. tg3_dump_state(tp);
  4872. }
  4873. schedule_work(&tp->reset_task);
  4874. }
  4875. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4876. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4877. {
  4878. u32 base = (u32) mapping & 0xffffffff;
  4879. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4880. }
  4881. /* Test for DMA addresses > 40-bit */
  4882. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4883. int len)
  4884. {
  4885. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4886. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4887. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4888. return 0;
  4889. #else
  4890. return 0;
  4891. #endif
  4892. }
  4893. static inline void tg3_tx_set_bd(struct tg3_napi *tnapi, u32 entry,
  4894. dma_addr_t mapping, u32 len, u32 flags,
  4895. u32 mss, u32 vlan)
  4896. {
  4897. struct tg3_tx_buffer_desc *txbd = &tnapi->tx_ring[entry];
  4898. txbd->addr_hi = ((u64) mapping >> 32);
  4899. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  4900. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  4901. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  4902. }
  4903. static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
  4904. struct sk_buff *skb, int last)
  4905. {
  4906. int i;
  4907. u32 entry = tnapi->tx_prod;
  4908. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  4909. pci_unmap_single(tnapi->tp->pdev,
  4910. dma_unmap_addr(txb, mapping),
  4911. skb_headlen(skb),
  4912. PCI_DMA_TODEVICE);
  4913. for (i = 0; i < last; i++) {
  4914. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4915. entry = NEXT_TX(entry);
  4916. txb = &tnapi->tx_buffers[entry];
  4917. pci_unmap_page(tnapi->tp->pdev,
  4918. dma_unmap_addr(txb, mapping),
  4919. frag->size, PCI_DMA_TODEVICE);
  4920. }
  4921. }
  4922. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4923. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4924. struct sk_buff *skb,
  4925. u32 base_flags, u32 mss, u32 vlan)
  4926. {
  4927. struct tg3 *tp = tnapi->tp;
  4928. struct sk_buff *new_skb;
  4929. dma_addr_t new_addr = 0;
  4930. u32 entry = tnapi->tx_prod;
  4931. int ret = 0;
  4932. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4933. new_skb = skb_copy(skb, GFP_ATOMIC);
  4934. else {
  4935. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4936. new_skb = skb_copy_expand(skb,
  4937. skb_headroom(skb) + more_headroom,
  4938. skb_tailroom(skb), GFP_ATOMIC);
  4939. }
  4940. if (!new_skb) {
  4941. ret = -1;
  4942. } else {
  4943. /* New SKB is guaranteed to be linear. */
  4944. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4945. PCI_DMA_TODEVICE);
  4946. /* Make sure the mapping succeeded */
  4947. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4948. ret = -1;
  4949. dev_kfree_skb(new_skb);
  4950. /* Make sure new skb does not cross any 4G boundaries.
  4951. * Drop the packet if it does.
  4952. */
  4953. } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4954. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4955. PCI_DMA_TODEVICE);
  4956. ret = -1;
  4957. dev_kfree_skb(new_skb);
  4958. } else {
  4959. base_flags |= TXD_FLAG_END;
  4960. tnapi->tx_buffers[entry].skb = new_skb;
  4961. dma_unmap_addr_set(&tnapi->tx_buffers[entry],
  4962. mapping, new_addr);
  4963. tg3_tx_set_bd(tnapi, entry, new_addr, new_skb->len,
  4964. base_flags, mss, vlan);
  4965. }
  4966. }
  4967. dev_kfree_skb(skb);
  4968. return ret;
  4969. }
  4970. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  4971. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4972. * TSO header is greater than 80 bytes.
  4973. */
  4974. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4975. {
  4976. struct sk_buff *segs, *nskb;
  4977. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4978. /* Estimate the number of fragments in the worst case */
  4979. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4980. netif_stop_queue(tp->dev);
  4981. /* netif_tx_stop_queue() must be done before checking
  4982. * checking tx index in tg3_tx_avail() below, because in
  4983. * tg3_tx(), we update tx index before checking for
  4984. * netif_tx_queue_stopped().
  4985. */
  4986. smp_mb();
  4987. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4988. return NETDEV_TX_BUSY;
  4989. netif_wake_queue(tp->dev);
  4990. }
  4991. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4992. if (IS_ERR(segs))
  4993. goto tg3_tso_bug_end;
  4994. do {
  4995. nskb = segs;
  4996. segs = segs->next;
  4997. nskb->next = NULL;
  4998. tg3_start_xmit(nskb, tp->dev);
  4999. } while (segs);
  5000. tg3_tso_bug_end:
  5001. dev_kfree_skb(skb);
  5002. return NETDEV_TX_OK;
  5003. }
  5004. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5005. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5006. */
  5007. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5008. {
  5009. struct tg3 *tp = netdev_priv(dev);
  5010. u32 len, entry, base_flags, mss, vlan = 0;
  5011. int i = -1, would_hit_hwbug;
  5012. dma_addr_t mapping;
  5013. struct tg3_napi *tnapi;
  5014. struct netdev_queue *txq;
  5015. unsigned int last;
  5016. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5017. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5018. if (tg3_flag(tp, ENABLE_TSS))
  5019. tnapi++;
  5020. /* We are running in BH disabled context with netif_tx_lock
  5021. * and TX reclaim runs via tp->napi.poll inside of a software
  5022. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5023. * no IRQ context deadlocks to worry about either. Rejoice!
  5024. */
  5025. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  5026. if (!netif_tx_queue_stopped(txq)) {
  5027. netif_tx_stop_queue(txq);
  5028. /* This is a hard error, log it. */
  5029. netdev_err(dev,
  5030. "BUG! Tx Ring full when queue awake!\n");
  5031. }
  5032. return NETDEV_TX_BUSY;
  5033. }
  5034. entry = tnapi->tx_prod;
  5035. base_flags = 0;
  5036. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5037. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5038. mss = skb_shinfo(skb)->gso_size;
  5039. if (mss) {
  5040. struct iphdr *iph;
  5041. u32 tcp_opt_len, hdr_len;
  5042. if (skb_header_cloned(skb) &&
  5043. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5044. dev_kfree_skb(skb);
  5045. goto out_unlock;
  5046. }
  5047. iph = ip_hdr(skb);
  5048. tcp_opt_len = tcp_optlen(skb);
  5049. if (skb_is_gso_v6(skb)) {
  5050. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5051. } else {
  5052. u32 ip_tcp_len;
  5053. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5054. hdr_len = ip_tcp_len + tcp_opt_len;
  5055. iph->check = 0;
  5056. iph->tot_len = htons(mss + hdr_len);
  5057. }
  5058. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5059. tg3_flag(tp, TSO_BUG))
  5060. return tg3_tso_bug(tp, skb);
  5061. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5062. TXD_FLAG_CPU_POST_DMA);
  5063. if (tg3_flag(tp, HW_TSO_1) ||
  5064. tg3_flag(tp, HW_TSO_2) ||
  5065. tg3_flag(tp, HW_TSO_3)) {
  5066. tcp_hdr(skb)->check = 0;
  5067. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5068. } else
  5069. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5070. iph->daddr, 0,
  5071. IPPROTO_TCP,
  5072. 0);
  5073. if (tg3_flag(tp, HW_TSO_3)) {
  5074. mss |= (hdr_len & 0xc) << 12;
  5075. if (hdr_len & 0x10)
  5076. base_flags |= 0x00000010;
  5077. base_flags |= (hdr_len & 0x3e0) << 5;
  5078. } else if (tg3_flag(tp, HW_TSO_2))
  5079. mss |= hdr_len << 9;
  5080. else if (tg3_flag(tp, HW_TSO_1) ||
  5081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5082. if (tcp_opt_len || iph->ihl > 5) {
  5083. int tsflags;
  5084. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5085. mss |= (tsflags << 11);
  5086. }
  5087. } else {
  5088. if (tcp_opt_len || iph->ihl > 5) {
  5089. int tsflags;
  5090. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5091. base_flags |= tsflags << 12;
  5092. }
  5093. }
  5094. }
  5095. #ifdef BCM_KERNEL_SUPPORTS_8021Q
  5096. if (vlan_tx_tag_present(skb)) {
  5097. base_flags |= TXD_FLAG_VLAN;
  5098. vlan = vlan_tx_tag_get(skb);
  5099. }
  5100. #endif
  5101. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5102. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5103. base_flags |= TXD_FLAG_JMB_PKT;
  5104. len = skb_headlen(skb);
  5105. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5106. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5107. dev_kfree_skb(skb);
  5108. goto out_unlock;
  5109. }
  5110. tnapi->tx_buffers[entry].skb = skb;
  5111. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5112. would_hit_hwbug = 0;
  5113. if (tg3_4g_overflow_test(mapping, len))
  5114. would_hit_hwbug = 1;
  5115. if (tg3_40bit_overflow_test(tp, mapping, len))
  5116. would_hit_hwbug = 1;
  5117. if (tg3_flag(tp, 5701_DMA_BUG))
  5118. would_hit_hwbug = 1;
  5119. tg3_tx_set_bd(tnapi, entry, mapping, len, base_flags |
  5120. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5121. mss, vlan);
  5122. entry = NEXT_TX(entry);
  5123. /* Now loop through additional data fragments, and queue them. */
  5124. if (skb_shinfo(skb)->nr_frags > 0) {
  5125. u32 tmp_mss = mss;
  5126. if (!tg3_flag(tp, HW_TSO_1) &&
  5127. !tg3_flag(tp, HW_TSO_2) &&
  5128. !tg3_flag(tp, HW_TSO_3))
  5129. tmp_mss = 0;
  5130. last = skb_shinfo(skb)->nr_frags - 1;
  5131. for (i = 0; i <= last; i++) {
  5132. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5133. len = frag->size;
  5134. mapping = pci_map_page(tp->pdev,
  5135. frag->page,
  5136. frag->page_offset,
  5137. len, PCI_DMA_TODEVICE);
  5138. tnapi->tx_buffers[entry].skb = NULL;
  5139. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5140. mapping);
  5141. if (pci_dma_mapping_error(tp->pdev, mapping))
  5142. goto dma_error;
  5143. if (tg3_flag(tp, SHORT_DMA_BUG) &&
  5144. len <= 8)
  5145. would_hit_hwbug = 1;
  5146. if (tg3_4g_overflow_test(mapping, len))
  5147. would_hit_hwbug = 1;
  5148. if (tg3_40bit_overflow_test(tp, mapping, len))
  5149. would_hit_hwbug = 1;
  5150. tg3_tx_set_bd(tnapi, entry, mapping, len, base_flags |
  5151. ((i == last) ? TXD_FLAG_END : 0),
  5152. tmp_mss, vlan);
  5153. entry = NEXT_TX(entry);
  5154. }
  5155. }
  5156. if (would_hit_hwbug) {
  5157. tg3_skb_error_unmap(tnapi, skb, i);
  5158. /* If the workaround fails due to memory/mapping
  5159. * failure, silently drop this packet.
  5160. */
  5161. if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags,
  5162. mss, vlan))
  5163. goto out_unlock;
  5164. entry = NEXT_TX(tnapi->tx_prod);
  5165. }
  5166. skb_tx_timestamp(skb);
  5167. /* Packets are ready, update Tx producer idx local and on card. */
  5168. tw32_tx_mbox(tnapi->prodmbox, entry);
  5169. tnapi->tx_prod = entry;
  5170. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5171. netif_tx_stop_queue(txq);
  5172. /* netif_tx_stop_queue() must be done before checking
  5173. * checking tx index in tg3_tx_avail() below, because in
  5174. * tg3_tx(), we update tx index before checking for
  5175. * netif_tx_queue_stopped().
  5176. */
  5177. smp_mb();
  5178. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5179. netif_tx_wake_queue(txq);
  5180. }
  5181. out_unlock:
  5182. mmiowb();
  5183. return NETDEV_TX_OK;
  5184. dma_error:
  5185. tg3_skb_error_unmap(tnapi, skb, i);
  5186. dev_kfree_skb(skb);
  5187. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5188. return NETDEV_TX_OK;
  5189. }
  5190. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5191. {
  5192. struct tg3 *tp = netdev_priv(dev);
  5193. if (features & NETIF_F_LOOPBACK) {
  5194. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5195. return;
  5196. /*
  5197. * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
  5198. * loopback mode if Half-Duplex mode was negotiated earlier.
  5199. */
  5200. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  5201. /* Enable internal MAC loopback mode */
  5202. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5203. spin_lock_bh(&tp->lock);
  5204. tw32(MAC_MODE, tp->mac_mode);
  5205. netif_carrier_on(tp->dev);
  5206. spin_unlock_bh(&tp->lock);
  5207. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5208. } else {
  5209. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5210. return;
  5211. /* Disable internal MAC loopback mode */
  5212. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5213. spin_lock_bh(&tp->lock);
  5214. tw32(MAC_MODE, tp->mac_mode);
  5215. /* Force link status check */
  5216. tg3_setup_phy(tp, 1);
  5217. spin_unlock_bh(&tp->lock);
  5218. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5219. }
  5220. }
  5221. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5222. {
  5223. struct tg3 *tp = netdev_priv(dev);
  5224. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5225. features &= ~NETIF_F_ALL_TSO;
  5226. return features;
  5227. }
  5228. static int tg3_set_features(struct net_device *dev, u32 features)
  5229. {
  5230. u32 changed = dev->features ^ features;
  5231. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5232. tg3_set_loopback(dev, features);
  5233. return 0;
  5234. }
  5235. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5236. int new_mtu)
  5237. {
  5238. dev->mtu = new_mtu;
  5239. if (new_mtu > ETH_DATA_LEN) {
  5240. if (tg3_flag(tp, 5780_CLASS)) {
  5241. netdev_update_features(dev);
  5242. tg3_flag_clear(tp, TSO_CAPABLE);
  5243. } else {
  5244. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5245. }
  5246. } else {
  5247. if (tg3_flag(tp, 5780_CLASS)) {
  5248. tg3_flag_set(tp, TSO_CAPABLE);
  5249. netdev_update_features(dev);
  5250. }
  5251. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5252. }
  5253. }
  5254. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5255. {
  5256. struct tg3 *tp = netdev_priv(dev);
  5257. int err;
  5258. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5259. return -EINVAL;
  5260. if (!netif_running(dev)) {
  5261. /* We'll just catch it later when the
  5262. * device is up'd.
  5263. */
  5264. tg3_set_mtu(dev, tp, new_mtu);
  5265. return 0;
  5266. }
  5267. tg3_phy_stop(tp);
  5268. tg3_netif_stop(tp);
  5269. tg3_full_lock(tp, 1);
  5270. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5271. tg3_set_mtu(dev, tp, new_mtu);
  5272. err = tg3_restart_hw(tp, 0);
  5273. if (!err)
  5274. tg3_netif_start(tp);
  5275. tg3_full_unlock(tp);
  5276. if (!err)
  5277. tg3_phy_start(tp);
  5278. return err;
  5279. }
  5280. static void tg3_rx_prodring_free(struct tg3 *tp,
  5281. struct tg3_rx_prodring_set *tpr)
  5282. {
  5283. int i;
  5284. if (tpr != &tp->napi[0].prodring) {
  5285. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5286. i = (i + 1) & tp->rx_std_ring_mask)
  5287. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5288. tp->rx_pkt_map_sz);
  5289. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5290. for (i = tpr->rx_jmb_cons_idx;
  5291. i != tpr->rx_jmb_prod_idx;
  5292. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5293. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5294. TG3_RX_JMB_MAP_SZ);
  5295. }
  5296. }
  5297. return;
  5298. }
  5299. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5300. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5301. tp->rx_pkt_map_sz);
  5302. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5303. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5304. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5305. TG3_RX_JMB_MAP_SZ);
  5306. }
  5307. }
  5308. /* Initialize rx rings for packet processing.
  5309. *
  5310. * The chip has been shut down and the driver detached from
  5311. * the networking, so no interrupts or new tx packets will
  5312. * end up in the driver. tp->{tx,}lock are held and thus
  5313. * we may not sleep.
  5314. */
  5315. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5316. struct tg3_rx_prodring_set *tpr)
  5317. {
  5318. u32 i, rx_pkt_dma_sz;
  5319. tpr->rx_std_cons_idx = 0;
  5320. tpr->rx_std_prod_idx = 0;
  5321. tpr->rx_jmb_cons_idx = 0;
  5322. tpr->rx_jmb_prod_idx = 0;
  5323. if (tpr != &tp->napi[0].prodring) {
  5324. memset(&tpr->rx_std_buffers[0], 0,
  5325. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5326. if (tpr->rx_jmb_buffers)
  5327. memset(&tpr->rx_jmb_buffers[0], 0,
  5328. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5329. goto done;
  5330. }
  5331. /* Zero out all descriptors. */
  5332. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5333. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5334. if (tg3_flag(tp, 5780_CLASS) &&
  5335. tp->dev->mtu > ETH_DATA_LEN)
  5336. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5337. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5338. /* Initialize invariants of the rings, we only set this
  5339. * stuff once. This works because the card does not
  5340. * write into the rx buffer posting rings.
  5341. */
  5342. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5343. struct tg3_rx_buffer_desc *rxd;
  5344. rxd = &tpr->rx_std[i];
  5345. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5346. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5347. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5348. (i << RXD_OPAQUE_INDEX_SHIFT));
  5349. }
  5350. /* Now allocate fresh SKBs for each rx ring. */
  5351. for (i = 0; i < tp->rx_pending; i++) {
  5352. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5353. netdev_warn(tp->dev,
  5354. "Using a smaller RX standard ring. Only "
  5355. "%d out of %d buffers were allocated "
  5356. "successfully\n", i, tp->rx_pending);
  5357. if (i == 0)
  5358. goto initfail;
  5359. tp->rx_pending = i;
  5360. break;
  5361. }
  5362. }
  5363. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5364. goto done;
  5365. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5366. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5367. goto done;
  5368. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5369. struct tg3_rx_buffer_desc *rxd;
  5370. rxd = &tpr->rx_jmb[i].std;
  5371. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5372. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5373. RXD_FLAG_JUMBO;
  5374. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5375. (i << RXD_OPAQUE_INDEX_SHIFT));
  5376. }
  5377. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5378. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5379. netdev_warn(tp->dev,
  5380. "Using a smaller RX jumbo ring. Only %d "
  5381. "out of %d buffers were allocated "
  5382. "successfully\n", i, tp->rx_jumbo_pending);
  5383. if (i == 0)
  5384. goto initfail;
  5385. tp->rx_jumbo_pending = i;
  5386. break;
  5387. }
  5388. }
  5389. done:
  5390. return 0;
  5391. initfail:
  5392. tg3_rx_prodring_free(tp, tpr);
  5393. return -ENOMEM;
  5394. }
  5395. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5396. struct tg3_rx_prodring_set *tpr)
  5397. {
  5398. kfree(tpr->rx_std_buffers);
  5399. tpr->rx_std_buffers = NULL;
  5400. kfree(tpr->rx_jmb_buffers);
  5401. tpr->rx_jmb_buffers = NULL;
  5402. if (tpr->rx_std) {
  5403. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5404. tpr->rx_std, tpr->rx_std_mapping);
  5405. tpr->rx_std = NULL;
  5406. }
  5407. if (tpr->rx_jmb) {
  5408. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5409. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5410. tpr->rx_jmb = NULL;
  5411. }
  5412. }
  5413. static int tg3_rx_prodring_init(struct tg3 *tp,
  5414. struct tg3_rx_prodring_set *tpr)
  5415. {
  5416. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5417. GFP_KERNEL);
  5418. if (!tpr->rx_std_buffers)
  5419. return -ENOMEM;
  5420. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5421. TG3_RX_STD_RING_BYTES(tp),
  5422. &tpr->rx_std_mapping,
  5423. GFP_KERNEL);
  5424. if (!tpr->rx_std)
  5425. goto err_out;
  5426. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5427. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5428. GFP_KERNEL);
  5429. if (!tpr->rx_jmb_buffers)
  5430. goto err_out;
  5431. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5432. TG3_RX_JMB_RING_BYTES(tp),
  5433. &tpr->rx_jmb_mapping,
  5434. GFP_KERNEL);
  5435. if (!tpr->rx_jmb)
  5436. goto err_out;
  5437. }
  5438. return 0;
  5439. err_out:
  5440. tg3_rx_prodring_fini(tp, tpr);
  5441. return -ENOMEM;
  5442. }
  5443. /* Free up pending packets in all rx/tx rings.
  5444. *
  5445. * The chip has been shut down and the driver detached from
  5446. * the networking, so no interrupts or new tx packets will
  5447. * end up in the driver. tp->{tx,}lock is not held and we are not
  5448. * in an interrupt context and thus may sleep.
  5449. */
  5450. static void tg3_free_rings(struct tg3 *tp)
  5451. {
  5452. int i, j;
  5453. for (j = 0; j < tp->irq_cnt; j++) {
  5454. struct tg3_napi *tnapi = &tp->napi[j];
  5455. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5456. if (!tnapi->tx_buffers)
  5457. continue;
  5458. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5459. struct tg3_tx_ring_info *txp;
  5460. struct sk_buff *skb;
  5461. unsigned int k;
  5462. txp = &tnapi->tx_buffers[i];
  5463. skb = txp->skb;
  5464. if (skb == NULL) {
  5465. i++;
  5466. continue;
  5467. }
  5468. pci_unmap_single(tp->pdev,
  5469. dma_unmap_addr(txp, mapping),
  5470. skb_headlen(skb),
  5471. PCI_DMA_TODEVICE);
  5472. txp->skb = NULL;
  5473. i++;
  5474. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5475. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5476. pci_unmap_page(tp->pdev,
  5477. dma_unmap_addr(txp, mapping),
  5478. skb_shinfo(skb)->frags[k].size,
  5479. PCI_DMA_TODEVICE);
  5480. i++;
  5481. }
  5482. dev_kfree_skb_any(skb);
  5483. }
  5484. }
  5485. }
  5486. /* Initialize tx/rx rings for packet processing.
  5487. *
  5488. * The chip has been shut down and the driver detached from
  5489. * the networking, so no interrupts or new tx packets will
  5490. * end up in the driver. tp->{tx,}lock are held and thus
  5491. * we may not sleep.
  5492. */
  5493. static int tg3_init_rings(struct tg3 *tp)
  5494. {
  5495. int i;
  5496. /* Free up all the SKBs. */
  5497. tg3_free_rings(tp);
  5498. for (i = 0; i < tp->irq_cnt; i++) {
  5499. struct tg3_napi *tnapi = &tp->napi[i];
  5500. tnapi->last_tag = 0;
  5501. tnapi->last_irq_tag = 0;
  5502. tnapi->hw_status->status = 0;
  5503. tnapi->hw_status->status_tag = 0;
  5504. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5505. tnapi->tx_prod = 0;
  5506. tnapi->tx_cons = 0;
  5507. if (tnapi->tx_ring)
  5508. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5509. tnapi->rx_rcb_ptr = 0;
  5510. if (tnapi->rx_rcb)
  5511. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5512. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5513. tg3_free_rings(tp);
  5514. return -ENOMEM;
  5515. }
  5516. }
  5517. return 0;
  5518. }
  5519. /*
  5520. * Must not be invoked with interrupt sources disabled and
  5521. * the hardware shutdown down.
  5522. */
  5523. static void tg3_free_consistent(struct tg3 *tp)
  5524. {
  5525. int i;
  5526. for (i = 0; i < tp->irq_cnt; i++) {
  5527. struct tg3_napi *tnapi = &tp->napi[i];
  5528. if (tnapi->tx_ring) {
  5529. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5530. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5531. tnapi->tx_ring = NULL;
  5532. }
  5533. kfree(tnapi->tx_buffers);
  5534. tnapi->tx_buffers = NULL;
  5535. if (tnapi->rx_rcb) {
  5536. dma_free_coherent(&tp->pdev->dev,
  5537. TG3_RX_RCB_RING_BYTES(tp),
  5538. tnapi->rx_rcb,
  5539. tnapi->rx_rcb_mapping);
  5540. tnapi->rx_rcb = NULL;
  5541. }
  5542. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5543. if (tnapi->hw_status) {
  5544. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5545. tnapi->hw_status,
  5546. tnapi->status_mapping);
  5547. tnapi->hw_status = NULL;
  5548. }
  5549. }
  5550. if (tp->hw_stats) {
  5551. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5552. tp->hw_stats, tp->stats_mapping);
  5553. tp->hw_stats = NULL;
  5554. }
  5555. }
  5556. /*
  5557. * Must not be invoked with interrupt sources disabled and
  5558. * the hardware shutdown down. Can sleep.
  5559. */
  5560. static int tg3_alloc_consistent(struct tg3 *tp)
  5561. {
  5562. int i;
  5563. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5564. sizeof(struct tg3_hw_stats),
  5565. &tp->stats_mapping,
  5566. GFP_KERNEL);
  5567. if (!tp->hw_stats)
  5568. goto err_out;
  5569. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5570. for (i = 0; i < tp->irq_cnt; i++) {
  5571. struct tg3_napi *tnapi = &tp->napi[i];
  5572. struct tg3_hw_status *sblk;
  5573. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5574. TG3_HW_STATUS_SIZE,
  5575. &tnapi->status_mapping,
  5576. GFP_KERNEL);
  5577. if (!tnapi->hw_status)
  5578. goto err_out;
  5579. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5580. sblk = tnapi->hw_status;
  5581. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5582. goto err_out;
  5583. /* If multivector TSS is enabled, vector 0 does not handle
  5584. * tx interrupts. Don't allocate any resources for it.
  5585. */
  5586. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5587. (i && tg3_flag(tp, ENABLE_TSS))) {
  5588. tnapi->tx_buffers = kzalloc(
  5589. sizeof(struct tg3_tx_ring_info) *
  5590. TG3_TX_RING_SIZE, GFP_KERNEL);
  5591. if (!tnapi->tx_buffers)
  5592. goto err_out;
  5593. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5594. TG3_TX_RING_BYTES,
  5595. &tnapi->tx_desc_mapping,
  5596. GFP_KERNEL);
  5597. if (!tnapi->tx_ring)
  5598. goto err_out;
  5599. }
  5600. /*
  5601. * When RSS is enabled, the status block format changes
  5602. * slightly. The "rx_jumbo_consumer", "reserved",
  5603. * and "rx_mini_consumer" members get mapped to the
  5604. * other three rx return ring producer indexes.
  5605. */
  5606. switch (i) {
  5607. default:
  5608. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5609. break;
  5610. case 2:
  5611. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5612. break;
  5613. case 3:
  5614. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5615. break;
  5616. case 4:
  5617. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5618. break;
  5619. }
  5620. /*
  5621. * If multivector RSS is enabled, vector 0 does not handle
  5622. * rx or tx interrupts. Don't allocate any resources for it.
  5623. */
  5624. if (!i && tg3_flag(tp, ENABLE_RSS))
  5625. continue;
  5626. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5627. TG3_RX_RCB_RING_BYTES(tp),
  5628. &tnapi->rx_rcb_mapping,
  5629. GFP_KERNEL);
  5630. if (!tnapi->rx_rcb)
  5631. goto err_out;
  5632. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5633. }
  5634. return 0;
  5635. err_out:
  5636. tg3_free_consistent(tp);
  5637. return -ENOMEM;
  5638. }
  5639. #define MAX_WAIT_CNT 1000
  5640. /* To stop a block, clear the enable bit and poll till it
  5641. * clears. tp->lock is held.
  5642. */
  5643. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5644. {
  5645. unsigned int i;
  5646. u32 val;
  5647. if (tg3_flag(tp, 5705_PLUS)) {
  5648. switch (ofs) {
  5649. case RCVLSC_MODE:
  5650. case DMAC_MODE:
  5651. case MBFREE_MODE:
  5652. case BUFMGR_MODE:
  5653. case MEMARB_MODE:
  5654. /* We can't enable/disable these bits of the
  5655. * 5705/5750, just say success.
  5656. */
  5657. return 0;
  5658. default:
  5659. break;
  5660. }
  5661. }
  5662. val = tr32(ofs);
  5663. val &= ~enable_bit;
  5664. tw32_f(ofs, val);
  5665. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5666. udelay(100);
  5667. val = tr32(ofs);
  5668. if ((val & enable_bit) == 0)
  5669. break;
  5670. }
  5671. if (i == MAX_WAIT_CNT && !silent) {
  5672. dev_err(&tp->pdev->dev,
  5673. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5674. ofs, enable_bit);
  5675. return -ENODEV;
  5676. }
  5677. return 0;
  5678. }
  5679. /* tp->lock is held. */
  5680. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5681. {
  5682. int i, err;
  5683. tg3_disable_ints(tp);
  5684. tp->rx_mode &= ~RX_MODE_ENABLE;
  5685. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5686. udelay(10);
  5687. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5688. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5689. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5690. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5691. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5692. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5693. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5694. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5695. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5696. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5697. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5698. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5699. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5700. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5701. tw32_f(MAC_MODE, tp->mac_mode);
  5702. udelay(40);
  5703. tp->tx_mode &= ~TX_MODE_ENABLE;
  5704. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5705. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5706. udelay(100);
  5707. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5708. break;
  5709. }
  5710. if (i >= MAX_WAIT_CNT) {
  5711. dev_err(&tp->pdev->dev,
  5712. "%s timed out, TX_MODE_ENABLE will not clear "
  5713. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5714. err |= -ENODEV;
  5715. }
  5716. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5717. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5718. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5719. tw32(FTQ_RESET, 0xffffffff);
  5720. tw32(FTQ_RESET, 0x00000000);
  5721. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5722. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5723. for (i = 0; i < tp->irq_cnt; i++) {
  5724. struct tg3_napi *tnapi = &tp->napi[i];
  5725. if (tnapi->hw_status)
  5726. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5727. }
  5728. if (tp->hw_stats)
  5729. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5730. return err;
  5731. }
  5732. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5733. {
  5734. int i;
  5735. u32 apedata;
  5736. /* NCSI does not support APE events */
  5737. if (tg3_flag(tp, APE_HAS_NCSI))
  5738. return;
  5739. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5740. if (apedata != APE_SEG_SIG_MAGIC)
  5741. return;
  5742. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5743. if (!(apedata & APE_FW_STATUS_READY))
  5744. return;
  5745. /* Wait for up to 1 millisecond for APE to service previous event. */
  5746. for (i = 0; i < 10; i++) {
  5747. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5748. return;
  5749. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5750. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5751. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5752. event | APE_EVENT_STATUS_EVENT_PENDING);
  5753. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5754. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5755. break;
  5756. udelay(100);
  5757. }
  5758. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5759. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5760. }
  5761. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5762. {
  5763. u32 event;
  5764. u32 apedata;
  5765. if (!tg3_flag(tp, ENABLE_APE))
  5766. return;
  5767. switch (kind) {
  5768. case RESET_KIND_INIT:
  5769. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5770. APE_HOST_SEG_SIG_MAGIC);
  5771. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5772. APE_HOST_SEG_LEN_MAGIC);
  5773. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5774. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5775. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5776. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5777. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5778. APE_HOST_BEHAV_NO_PHYLOCK);
  5779. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5780. TG3_APE_HOST_DRVR_STATE_START);
  5781. event = APE_EVENT_STATUS_STATE_START;
  5782. break;
  5783. case RESET_KIND_SHUTDOWN:
  5784. /* With the interface we are currently using,
  5785. * APE does not track driver state. Wiping
  5786. * out the HOST SEGMENT SIGNATURE forces
  5787. * the APE to assume OS absent status.
  5788. */
  5789. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5790. if (device_may_wakeup(&tp->pdev->dev) &&
  5791. tg3_flag(tp, WOL_ENABLE)) {
  5792. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5793. TG3_APE_HOST_WOL_SPEED_AUTO);
  5794. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5795. } else
  5796. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5797. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5798. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5799. break;
  5800. case RESET_KIND_SUSPEND:
  5801. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5802. break;
  5803. default:
  5804. return;
  5805. }
  5806. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5807. tg3_ape_send_event(tp, event);
  5808. }
  5809. /* tp->lock is held. */
  5810. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5811. {
  5812. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5813. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5814. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5815. switch (kind) {
  5816. case RESET_KIND_INIT:
  5817. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5818. DRV_STATE_START);
  5819. break;
  5820. case RESET_KIND_SHUTDOWN:
  5821. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5822. DRV_STATE_UNLOAD);
  5823. break;
  5824. case RESET_KIND_SUSPEND:
  5825. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5826. DRV_STATE_SUSPEND);
  5827. break;
  5828. default:
  5829. break;
  5830. }
  5831. }
  5832. if (kind == RESET_KIND_INIT ||
  5833. kind == RESET_KIND_SUSPEND)
  5834. tg3_ape_driver_state_change(tp, kind);
  5835. }
  5836. /* tp->lock is held. */
  5837. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5838. {
  5839. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5840. switch (kind) {
  5841. case RESET_KIND_INIT:
  5842. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5843. DRV_STATE_START_DONE);
  5844. break;
  5845. case RESET_KIND_SHUTDOWN:
  5846. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5847. DRV_STATE_UNLOAD_DONE);
  5848. break;
  5849. default:
  5850. break;
  5851. }
  5852. }
  5853. if (kind == RESET_KIND_SHUTDOWN)
  5854. tg3_ape_driver_state_change(tp, kind);
  5855. }
  5856. /* tp->lock is held. */
  5857. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5858. {
  5859. if (tg3_flag(tp, ENABLE_ASF)) {
  5860. switch (kind) {
  5861. case RESET_KIND_INIT:
  5862. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5863. DRV_STATE_START);
  5864. break;
  5865. case RESET_KIND_SHUTDOWN:
  5866. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5867. DRV_STATE_UNLOAD);
  5868. break;
  5869. case RESET_KIND_SUSPEND:
  5870. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5871. DRV_STATE_SUSPEND);
  5872. break;
  5873. default:
  5874. break;
  5875. }
  5876. }
  5877. }
  5878. static int tg3_poll_fw(struct tg3 *tp)
  5879. {
  5880. int i;
  5881. u32 val;
  5882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5883. /* Wait up to 20ms for init done. */
  5884. for (i = 0; i < 200; i++) {
  5885. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5886. return 0;
  5887. udelay(100);
  5888. }
  5889. return -ENODEV;
  5890. }
  5891. /* Wait for firmware initialization to complete. */
  5892. for (i = 0; i < 100000; i++) {
  5893. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5894. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5895. break;
  5896. udelay(10);
  5897. }
  5898. /* Chip might not be fitted with firmware. Some Sun onboard
  5899. * parts are configured like that. So don't signal the timeout
  5900. * of the above loop as an error, but do report the lack of
  5901. * running firmware once.
  5902. */
  5903. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5904. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5905. netdev_info(tp->dev, "No firmware running\n");
  5906. }
  5907. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5908. /* The 57765 A0 needs a little more
  5909. * time to do some important work.
  5910. */
  5911. mdelay(10);
  5912. }
  5913. return 0;
  5914. }
  5915. /* Save PCI command register before chip reset */
  5916. static void tg3_save_pci_state(struct tg3 *tp)
  5917. {
  5918. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5919. }
  5920. /* Restore PCI state after chip reset */
  5921. static void tg3_restore_pci_state(struct tg3 *tp)
  5922. {
  5923. u32 val;
  5924. /* Re-enable indirect register accesses. */
  5925. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5926. tp->misc_host_ctrl);
  5927. /* Set MAX PCI retry to zero. */
  5928. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5929. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5930. tg3_flag(tp, PCIX_MODE))
  5931. val |= PCISTATE_RETRY_SAME_DMA;
  5932. /* Allow reads and writes to the APE register and memory space. */
  5933. if (tg3_flag(tp, ENABLE_APE))
  5934. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5935. PCISTATE_ALLOW_APE_SHMEM_WR |
  5936. PCISTATE_ALLOW_APE_PSPACE_WR;
  5937. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5938. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5939. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5940. if (tg3_flag(tp, PCI_EXPRESS))
  5941. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5942. else {
  5943. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5944. tp->pci_cacheline_sz);
  5945. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5946. tp->pci_lat_timer);
  5947. }
  5948. }
  5949. /* Make sure PCI-X relaxed ordering bit is clear. */
  5950. if (tg3_flag(tp, PCIX_MODE)) {
  5951. u16 pcix_cmd;
  5952. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5953. &pcix_cmd);
  5954. pcix_cmd &= ~PCI_X_CMD_ERO;
  5955. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5956. pcix_cmd);
  5957. }
  5958. if (tg3_flag(tp, 5780_CLASS)) {
  5959. /* Chip reset on 5780 will reset MSI enable bit,
  5960. * so need to restore it.
  5961. */
  5962. if (tg3_flag(tp, USING_MSI)) {
  5963. u16 ctrl;
  5964. pci_read_config_word(tp->pdev,
  5965. tp->msi_cap + PCI_MSI_FLAGS,
  5966. &ctrl);
  5967. pci_write_config_word(tp->pdev,
  5968. tp->msi_cap + PCI_MSI_FLAGS,
  5969. ctrl | PCI_MSI_FLAGS_ENABLE);
  5970. val = tr32(MSGINT_MODE);
  5971. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5972. }
  5973. }
  5974. }
  5975. static void tg3_stop_fw(struct tg3 *);
  5976. /* tp->lock is held. */
  5977. static int tg3_chip_reset(struct tg3 *tp)
  5978. {
  5979. u32 val;
  5980. void (*write_op)(struct tg3 *, u32, u32);
  5981. int i, err;
  5982. tg3_nvram_lock(tp);
  5983. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5984. /* No matching tg3_nvram_unlock() after this because
  5985. * chip reset below will undo the nvram lock.
  5986. */
  5987. tp->nvram_lock_cnt = 0;
  5988. /* GRC_MISC_CFG core clock reset will clear the memory
  5989. * enable bit in PCI register 4 and the MSI enable bit
  5990. * on some chips, so we save relevant registers here.
  5991. */
  5992. tg3_save_pci_state(tp);
  5993. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5994. tg3_flag(tp, 5755_PLUS))
  5995. tw32(GRC_FASTBOOT_PC, 0);
  5996. /*
  5997. * We must avoid the readl() that normally takes place.
  5998. * It locks machines, causes machine checks, and other
  5999. * fun things. So, temporarily disable the 5701
  6000. * hardware workaround, while we do the reset.
  6001. */
  6002. write_op = tp->write32;
  6003. if (write_op == tg3_write_flush_reg32)
  6004. tp->write32 = tg3_write32;
  6005. /* Prevent the irq handler from reading or writing PCI registers
  6006. * during chip reset when the memory enable bit in the PCI command
  6007. * register may be cleared. The chip does not generate interrupt
  6008. * at this time, but the irq handler may still be called due to irq
  6009. * sharing or irqpoll.
  6010. */
  6011. tg3_flag_set(tp, CHIP_RESETTING);
  6012. for (i = 0; i < tp->irq_cnt; i++) {
  6013. struct tg3_napi *tnapi = &tp->napi[i];
  6014. if (tnapi->hw_status) {
  6015. tnapi->hw_status->status = 0;
  6016. tnapi->hw_status->status_tag = 0;
  6017. }
  6018. tnapi->last_tag = 0;
  6019. tnapi->last_irq_tag = 0;
  6020. }
  6021. smp_mb();
  6022. for (i = 0; i < tp->irq_cnt; i++)
  6023. synchronize_irq(tp->napi[i].irq_vec);
  6024. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6025. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6026. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6027. }
  6028. /* do the reset */
  6029. val = GRC_MISC_CFG_CORECLK_RESET;
  6030. if (tg3_flag(tp, PCI_EXPRESS)) {
  6031. /* Force PCIe 1.0a mode */
  6032. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6033. !tg3_flag(tp, 57765_PLUS) &&
  6034. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6035. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6036. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6037. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6038. tw32(GRC_MISC_CFG, (1 << 29));
  6039. val |= (1 << 29);
  6040. }
  6041. }
  6042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6043. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6044. tw32(GRC_VCPU_EXT_CTRL,
  6045. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6046. }
  6047. /* Manage gphy power for all CPMU absent PCIe devices. */
  6048. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6049. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6050. tw32(GRC_MISC_CFG, val);
  6051. /* restore 5701 hardware bug workaround write method */
  6052. tp->write32 = write_op;
  6053. /* Unfortunately, we have to delay before the PCI read back.
  6054. * Some 575X chips even will not respond to a PCI cfg access
  6055. * when the reset command is given to the chip.
  6056. *
  6057. * How do these hardware designers expect things to work
  6058. * properly if the PCI write is posted for a long period
  6059. * of time? It is always necessary to have some method by
  6060. * which a register read back can occur to push the write
  6061. * out which does the reset.
  6062. *
  6063. * For most tg3 variants the trick below was working.
  6064. * Ho hum...
  6065. */
  6066. udelay(120);
  6067. /* Flush PCI posted writes. The normal MMIO registers
  6068. * are inaccessible at this time so this is the only
  6069. * way to make this reliably (actually, this is no longer
  6070. * the case, see above). I tried to use indirect
  6071. * register read/write but this upset some 5701 variants.
  6072. */
  6073. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6074. udelay(120);
  6075. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6076. u16 val16;
  6077. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6078. int i;
  6079. u32 cfg_val;
  6080. /* Wait for link training to complete. */
  6081. for (i = 0; i < 5000; i++)
  6082. udelay(100);
  6083. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6084. pci_write_config_dword(tp->pdev, 0xc4,
  6085. cfg_val | (1 << 15));
  6086. }
  6087. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6088. pci_read_config_word(tp->pdev,
  6089. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6090. &val16);
  6091. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6092. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6093. /*
  6094. * Older PCIe devices only support the 128 byte
  6095. * MPS setting. Enforce the restriction.
  6096. */
  6097. if (!tg3_flag(tp, CPMU_PRESENT))
  6098. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6099. pci_write_config_word(tp->pdev,
  6100. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6101. val16);
  6102. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6103. /* Clear error status */
  6104. pci_write_config_word(tp->pdev,
  6105. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6106. PCI_EXP_DEVSTA_CED |
  6107. PCI_EXP_DEVSTA_NFED |
  6108. PCI_EXP_DEVSTA_FED |
  6109. PCI_EXP_DEVSTA_URD);
  6110. }
  6111. tg3_restore_pci_state(tp);
  6112. tg3_flag_clear(tp, CHIP_RESETTING);
  6113. tg3_flag_clear(tp, ERROR_PROCESSED);
  6114. val = 0;
  6115. if (tg3_flag(tp, 5780_CLASS))
  6116. val = tr32(MEMARB_MODE);
  6117. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6118. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6119. tg3_stop_fw(tp);
  6120. tw32(0x5000, 0x400);
  6121. }
  6122. tw32(GRC_MODE, tp->grc_mode);
  6123. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6124. val = tr32(0xc4);
  6125. tw32(0xc4, val | (1 << 15));
  6126. }
  6127. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6129. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6130. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6131. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6132. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6133. }
  6134. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6135. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6136. val = tp->mac_mode;
  6137. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6138. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6139. val = tp->mac_mode;
  6140. } else
  6141. val = 0;
  6142. tw32_f(MAC_MODE, val);
  6143. udelay(40);
  6144. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6145. err = tg3_poll_fw(tp);
  6146. if (err)
  6147. return err;
  6148. tg3_mdio_start(tp);
  6149. if (tg3_flag(tp, PCI_EXPRESS) &&
  6150. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6151. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6152. !tg3_flag(tp, 57765_PLUS)) {
  6153. val = tr32(0x7c00);
  6154. tw32(0x7c00, val | (1 << 25));
  6155. }
  6156. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6157. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6158. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6159. }
  6160. /* Reprobe ASF enable state. */
  6161. tg3_flag_clear(tp, ENABLE_ASF);
  6162. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6163. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6164. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6165. u32 nic_cfg;
  6166. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6167. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6168. tg3_flag_set(tp, ENABLE_ASF);
  6169. tp->last_event_jiffies = jiffies;
  6170. if (tg3_flag(tp, 5750_PLUS))
  6171. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6172. }
  6173. }
  6174. return 0;
  6175. }
  6176. /* tp->lock is held. */
  6177. static void tg3_stop_fw(struct tg3 *tp)
  6178. {
  6179. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6180. /* Wait for RX cpu to ACK the previous event. */
  6181. tg3_wait_for_event_ack(tp);
  6182. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6183. tg3_generate_fw_event(tp);
  6184. /* Wait for RX cpu to ACK this event. */
  6185. tg3_wait_for_event_ack(tp);
  6186. }
  6187. }
  6188. /* tp->lock is held. */
  6189. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6190. {
  6191. int err;
  6192. tg3_stop_fw(tp);
  6193. tg3_write_sig_pre_reset(tp, kind);
  6194. tg3_abort_hw(tp, silent);
  6195. err = tg3_chip_reset(tp);
  6196. __tg3_set_mac_addr(tp, 0);
  6197. tg3_write_sig_legacy(tp, kind);
  6198. tg3_write_sig_post_reset(tp, kind);
  6199. if (err)
  6200. return err;
  6201. return 0;
  6202. }
  6203. #define RX_CPU_SCRATCH_BASE 0x30000
  6204. #define RX_CPU_SCRATCH_SIZE 0x04000
  6205. #define TX_CPU_SCRATCH_BASE 0x34000
  6206. #define TX_CPU_SCRATCH_SIZE 0x04000
  6207. /* tp->lock is held. */
  6208. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6209. {
  6210. int i;
  6211. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6213. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6214. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6215. return 0;
  6216. }
  6217. if (offset == RX_CPU_BASE) {
  6218. for (i = 0; i < 10000; i++) {
  6219. tw32(offset + CPU_STATE, 0xffffffff);
  6220. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6221. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6222. break;
  6223. }
  6224. tw32(offset + CPU_STATE, 0xffffffff);
  6225. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6226. udelay(10);
  6227. } else {
  6228. for (i = 0; i < 10000; i++) {
  6229. tw32(offset + CPU_STATE, 0xffffffff);
  6230. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6231. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6232. break;
  6233. }
  6234. }
  6235. if (i >= 10000) {
  6236. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6237. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6238. return -ENODEV;
  6239. }
  6240. /* Clear firmware's nvram arbitration. */
  6241. if (tg3_flag(tp, NVRAM))
  6242. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6243. return 0;
  6244. }
  6245. struct fw_info {
  6246. unsigned int fw_base;
  6247. unsigned int fw_len;
  6248. const __be32 *fw_data;
  6249. };
  6250. /* tp->lock is held. */
  6251. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6252. int cpu_scratch_size, struct fw_info *info)
  6253. {
  6254. int err, lock_err, i;
  6255. void (*write_op)(struct tg3 *, u32, u32);
  6256. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6257. netdev_err(tp->dev,
  6258. "%s: Trying to load TX cpu firmware which is 5705\n",
  6259. __func__);
  6260. return -EINVAL;
  6261. }
  6262. if (tg3_flag(tp, 5705_PLUS))
  6263. write_op = tg3_write_mem;
  6264. else
  6265. write_op = tg3_write_indirect_reg32;
  6266. /* It is possible that bootcode is still loading at this point.
  6267. * Get the nvram lock first before halting the cpu.
  6268. */
  6269. lock_err = tg3_nvram_lock(tp);
  6270. err = tg3_halt_cpu(tp, cpu_base);
  6271. if (!lock_err)
  6272. tg3_nvram_unlock(tp);
  6273. if (err)
  6274. goto out;
  6275. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6276. write_op(tp, cpu_scratch_base + i, 0);
  6277. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6278. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6279. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6280. write_op(tp, (cpu_scratch_base +
  6281. (info->fw_base & 0xffff) +
  6282. (i * sizeof(u32))),
  6283. be32_to_cpu(info->fw_data[i]));
  6284. err = 0;
  6285. out:
  6286. return err;
  6287. }
  6288. /* tp->lock is held. */
  6289. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6290. {
  6291. struct fw_info info;
  6292. const __be32 *fw_data;
  6293. int err, i;
  6294. fw_data = (void *)tp->fw->data;
  6295. /* Firmware blob starts with version numbers, followed by
  6296. start address and length. We are setting complete length.
  6297. length = end_address_of_bss - start_address_of_text.
  6298. Remainder is the blob to be loaded contiguously
  6299. from start address. */
  6300. info.fw_base = be32_to_cpu(fw_data[1]);
  6301. info.fw_len = tp->fw->size - 12;
  6302. info.fw_data = &fw_data[3];
  6303. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6304. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6305. &info);
  6306. if (err)
  6307. return err;
  6308. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6309. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6310. &info);
  6311. if (err)
  6312. return err;
  6313. /* Now startup only the RX cpu. */
  6314. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6315. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6316. for (i = 0; i < 5; i++) {
  6317. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6318. break;
  6319. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6320. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6321. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6322. udelay(1000);
  6323. }
  6324. if (i >= 5) {
  6325. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6326. "should be %08x\n", __func__,
  6327. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6328. return -ENODEV;
  6329. }
  6330. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6331. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6332. return 0;
  6333. }
  6334. /* tp->lock is held. */
  6335. static int tg3_load_tso_firmware(struct tg3 *tp)
  6336. {
  6337. struct fw_info info;
  6338. const __be32 *fw_data;
  6339. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6340. int err, i;
  6341. if (tg3_flag(tp, HW_TSO_1) ||
  6342. tg3_flag(tp, HW_TSO_2) ||
  6343. tg3_flag(tp, HW_TSO_3))
  6344. return 0;
  6345. fw_data = (void *)tp->fw->data;
  6346. /* Firmware blob starts with version numbers, followed by
  6347. start address and length. We are setting complete length.
  6348. length = end_address_of_bss - start_address_of_text.
  6349. Remainder is the blob to be loaded contiguously
  6350. from start address. */
  6351. info.fw_base = be32_to_cpu(fw_data[1]);
  6352. cpu_scratch_size = tp->fw_len;
  6353. info.fw_len = tp->fw->size - 12;
  6354. info.fw_data = &fw_data[3];
  6355. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6356. cpu_base = RX_CPU_BASE;
  6357. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6358. } else {
  6359. cpu_base = TX_CPU_BASE;
  6360. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6361. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6362. }
  6363. err = tg3_load_firmware_cpu(tp, cpu_base,
  6364. cpu_scratch_base, cpu_scratch_size,
  6365. &info);
  6366. if (err)
  6367. return err;
  6368. /* Now startup the cpu. */
  6369. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6370. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6371. for (i = 0; i < 5; i++) {
  6372. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6373. break;
  6374. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6375. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6376. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6377. udelay(1000);
  6378. }
  6379. if (i >= 5) {
  6380. netdev_err(tp->dev,
  6381. "%s fails to set CPU PC, is %08x should be %08x\n",
  6382. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6383. return -ENODEV;
  6384. }
  6385. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6386. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6387. return 0;
  6388. }
  6389. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6390. {
  6391. struct tg3 *tp = netdev_priv(dev);
  6392. struct sockaddr *addr = p;
  6393. int err = 0, skip_mac_1 = 0;
  6394. if (!is_valid_ether_addr(addr->sa_data))
  6395. return -EINVAL;
  6396. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6397. if (!netif_running(dev))
  6398. return 0;
  6399. if (tg3_flag(tp, ENABLE_ASF)) {
  6400. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6401. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6402. addr0_low = tr32(MAC_ADDR_0_LOW);
  6403. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6404. addr1_low = tr32(MAC_ADDR_1_LOW);
  6405. /* Skip MAC addr 1 if ASF is using it. */
  6406. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6407. !(addr1_high == 0 && addr1_low == 0))
  6408. skip_mac_1 = 1;
  6409. }
  6410. spin_lock_bh(&tp->lock);
  6411. __tg3_set_mac_addr(tp, skip_mac_1);
  6412. spin_unlock_bh(&tp->lock);
  6413. return err;
  6414. }
  6415. /* tp->lock is held. */
  6416. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6417. dma_addr_t mapping, u32 maxlen_flags,
  6418. u32 nic_addr)
  6419. {
  6420. tg3_write_mem(tp,
  6421. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6422. ((u64) mapping >> 32));
  6423. tg3_write_mem(tp,
  6424. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6425. ((u64) mapping & 0xffffffff));
  6426. tg3_write_mem(tp,
  6427. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6428. maxlen_flags);
  6429. if (!tg3_flag(tp, 5705_PLUS))
  6430. tg3_write_mem(tp,
  6431. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6432. nic_addr);
  6433. }
  6434. static void __tg3_set_rx_mode(struct net_device *);
  6435. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6436. {
  6437. int i;
  6438. if (!tg3_flag(tp, ENABLE_TSS)) {
  6439. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6440. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6441. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6442. } else {
  6443. tw32(HOSTCC_TXCOL_TICKS, 0);
  6444. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6445. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6446. }
  6447. if (!tg3_flag(tp, ENABLE_RSS)) {
  6448. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6449. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6450. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6451. } else {
  6452. tw32(HOSTCC_RXCOL_TICKS, 0);
  6453. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6454. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6455. }
  6456. if (!tg3_flag(tp, 5705_PLUS)) {
  6457. u32 val = ec->stats_block_coalesce_usecs;
  6458. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6459. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6460. if (!netif_carrier_ok(tp->dev))
  6461. val = 0;
  6462. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6463. }
  6464. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6465. u32 reg;
  6466. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6467. tw32(reg, ec->rx_coalesce_usecs);
  6468. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6469. tw32(reg, ec->rx_max_coalesced_frames);
  6470. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6471. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6472. if (tg3_flag(tp, ENABLE_TSS)) {
  6473. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6474. tw32(reg, ec->tx_coalesce_usecs);
  6475. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6476. tw32(reg, ec->tx_max_coalesced_frames);
  6477. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6478. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6479. }
  6480. }
  6481. for (; i < tp->irq_max - 1; i++) {
  6482. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6483. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6484. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6485. if (tg3_flag(tp, ENABLE_TSS)) {
  6486. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6487. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6488. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6489. }
  6490. }
  6491. }
  6492. /* tp->lock is held. */
  6493. static void tg3_rings_reset(struct tg3 *tp)
  6494. {
  6495. int i;
  6496. u32 stblk, txrcb, rxrcb, limit;
  6497. struct tg3_napi *tnapi = &tp->napi[0];
  6498. /* Disable all transmit rings but the first. */
  6499. if (!tg3_flag(tp, 5705_PLUS))
  6500. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6501. else if (tg3_flag(tp, 5717_PLUS))
  6502. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6503. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6504. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6505. else
  6506. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6507. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6508. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6509. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6510. BDINFO_FLAGS_DISABLED);
  6511. /* Disable all receive return rings but the first. */
  6512. if (tg3_flag(tp, 5717_PLUS))
  6513. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6514. else if (!tg3_flag(tp, 5705_PLUS))
  6515. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6516. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6517. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6518. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6519. else
  6520. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6521. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6522. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6523. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6524. BDINFO_FLAGS_DISABLED);
  6525. /* Disable interrupts */
  6526. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6527. tp->napi[0].chk_msi_cnt = 0;
  6528. tp->napi[0].last_rx_cons = 0;
  6529. tp->napi[0].last_tx_cons = 0;
  6530. /* Zero mailbox registers. */
  6531. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6532. for (i = 1; i < tp->irq_max; i++) {
  6533. tp->napi[i].tx_prod = 0;
  6534. tp->napi[i].tx_cons = 0;
  6535. if (tg3_flag(tp, ENABLE_TSS))
  6536. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6537. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6538. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6539. tp->napi[0].chk_msi_cnt = 0;
  6540. tp->napi[i].last_rx_cons = 0;
  6541. tp->napi[i].last_tx_cons = 0;
  6542. }
  6543. if (!tg3_flag(tp, ENABLE_TSS))
  6544. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6545. } else {
  6546. tp->napi[0].tx_prod = 0;
  6547. tp->napi[0].tx_cons = 0;
  6548. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6549. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6550. }
  6551. /* Make sure the NIC-based send BD rings are disabled. */
  6552. if (!tg3_flag(tp, 5705_PLUS)) {
  6553. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6554. for (i = 0; i < 16; i++)
  6555. tw32_tx_mbox(mbox + i * 8, 0);
  6556. }
  6557. txrcb = NIC_SRAM_SEND_RCB;
  6558. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6559. /* Clear status block in ram. */
  6560. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6561. /* Set status block DMA address */
  6562. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6563. ((u64) tnapi->status_mapping >> 32));
  6564. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6565. ((u64) tnapi->status_mapping & 0xffffffff));
  6566. if (tnapi->tx_ring) {
  6567. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6568. (TG3_TX_RING_SIZE <<
  6569. BDINFO_FLAGS_MAXLEN_SHIFT),
  6570. NIC_SRAM_TX_BUFFER_DESC);
  6571. txrcb += TG3_BDINFO_SIZE;
  6572. }
  6573. if (tnapi->rx_rcb) {
  6574. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6575. (tp->rx_ret_ring_mask + 1) <<
  6576. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6577. rxrcb += TG3_BDINFO_SIZE;
  6578. }
  6579. stblk = HOSTCC_STATBLCK_RING1;
  6580. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6581. u64 mapping = (u64)tnapi->status_mapping;
  6582. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6583. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6584. /* Clear status block in ram. */
  6585. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6586. if (tnapi->tx_ring) {
  6587. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6588. (TG3_TX_RING_SIZE <<
  6589. BDINFO_FLAGS_MAXLEN_SHIFT),
  6590. NIC_SRAM_TX_BUFFER_DESC);
  6591. txrcb += TG3_BDINFO_SIZE;
  6592. }
  6593. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6594. ((tp->rx_ret_ring_mask + 1) <<
  6595. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6596. stblk += 8;
  6597. rxrcb += TG3_BDINFO_SIZE;
  6598. }
  6599. }
  6600. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6601. {
  6602. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6603. if (!tg3_flag(tp, 5750_PLUS) ||
  6604. tg3_flag(tp, 5780_CLASS) ||
  6605. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6606. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6607. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6608. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6609. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6610. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6611. else
  6612. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6613. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6614. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6615. val = min(nic_rep_thresh, host_rep_thresh);
  6616. tw32(RCVBDI_STD_THRESH, val);
  6617. if (tg3_flag(tp, 57765_PLUS))
  6618. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6619. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6620. return;
  6621. if (!tg3_flag(tp, 5705_PLUS))
  6622. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6623. else
  6624. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6625. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6626. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6627. tw32(RCVBDI_JUMBO_THRESH, val);
  6628. if (tg3_flag(tp, 57765_PLUS))
  6629. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6630. }
  6631. /* tp->lock is held. */
  6632. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6633. {
  6634. u32 val, rdmac_mode;
  6635. int i, err, limit;
  6636. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6637. tg3_disable_ints(tp);
  6638. tg3_stop_fw(tp);
  6639. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6640. if (tg3_flag(tp, INIT_COMPLETE))
  6641. tg3_abort_hw(tp, 1);
  6642. /* Enable MAC control of LPI */
  6643. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6644. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6645. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6646. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6647. tw32_f(TG3_CPMU_EEE_CTRL,
  6648. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6649. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6650. TG3_CPMU_EEEMD_LPI_IN_TX |
  6651. TG3_CPMU_EEEMD_LPI_IN_RX |
  6652. TG3_CPMU_EEEMD_EEE_ENABLE;
  6653. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6654. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6655. if (tg3_flag(tp, ENABLE_APE))
  6656. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6657. tw32_f(TG3_CPMU_EEE_MODE, val);
  6658. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6659. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6660. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6661. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6662. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6663. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6664. }
  6665. if (reset_phy)
  6666. tg3_phy_reset(tp);
  6667. err = tg3_chip_reset(tp);
  6668. if (err)
  6669. return err;
  6670. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6671. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6672. val = tr32(TG3_CPMU_CTRL);
  6673. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6674. tw32(TG3_CPMU_CTRL, val);
  6675. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6676. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6677. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6678. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6679. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6680. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6681. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6682. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6683. val = tr32(TG3_CPMU_HST_ACC);
  6684. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6685. val |= CPMU_HST_ACC_MACCLK_6_25;
  6686. tw32(TG3_CPMU_HST_ACC, val);
  6687. }
  6688. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6689. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6690. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6691. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6692. tw32(PCIE_PWR_MGMT_THRESH, val);
  6693. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6694. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6695. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6696. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6697. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6698. }
  6699. if (tg3_flag(tp, L1PLLPD_EN)) {
  6700. u32 grc_mode = tr32(GRC_MODE);
  6701. /* Access the lower 1K of PL PCIE block registers. */
  6702. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6703. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6704. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6705. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6706. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6707. tw32(GRC_MODE, grc_mode);
  6708. }
  6709. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6710. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6711. u32 grc_mode = tr32(GRC_MODE);
  6712. /* Access the lower 1K of PL PCIE block registers. */
  6713. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6714. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6715. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6716. TG3_PCIE_PL_LO_PHYCTL5);
  6717. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6718. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6719. tw32(GRC_MODE, grc_mode);
  6720. }
  6721. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6722. u32 grc_mode = tr32(GRC_MODE);
  6723. /* Access the lower 1K of DL PCIE block registers. */
  6724. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6725. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6726. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6727. TG3_PCIE_DL_LO_FTSMAX);
  6728. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6729. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6730. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6731. tw32(GRC_MODE, grc_mode);
  6732. }
  6733. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6734. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6735. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6736. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6737. }
  6738. /* This works around an issue with Athlon chipsets on
  6739. * B3 tigon3 silicon. This bit has no effect on any
  6740. * other revision. But do not set this on PCI Express
  6741. * chips and don't even touch the clocks if the CPMU is present.
  6742. */
  6743. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6744. if (!tg3_flag(tp, PCI_EXPRESS))
  6745. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6746. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6747. }
  6748. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6749. tg3_flag(tp, PCIX_MODE)) {
  6750. val = tr32(TG3PCI_PCISTATE);
  6751. val |= PCISTATE_RETRY_SAME_DMA;
  6752. tw32(TG3PCI_PCISTATE, val);
  6753. }
  6754. if (tg3_flag(tp, ENABLE_APE)) {
  6755. /* Allow reads and writes to the
  6756. * APE register and memory space.
  6757. */
  6758. val = tr32(TG3PCI_PCISTATE);
  6759. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6760. PCISTATE_ALLOW_APE_SHMEM_WR |
  6761. PCISTATE_ALLOW_APE_PSPACE_WR;
  6762. tw32(TG3PCI_PCISTATE, val);
  6763. }
  6764. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6765. /* Enable some hw fixes. */
  6766. val = tr32(TG3PCI_MSI_DATA);
  6767. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6768. tw32(TG3PCI_MSI_DATA, val);
  6769. }
  6770. /* Descriptor ring init may make accesses to the
  6771. * NIC SRAM area to setup the TX descriptors, so we
  6772. * can only do this after the hardware has been
  6773. * successfully reset.
  6774. */
  6775. err = tg3_init_rings(tp);
  6776. if (err)
  6777. return err;
  6778. if (tg3_flag(tp, 57765_PLUS)) {
  6779. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6780. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6781. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6782. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6783. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6784. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6785. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6786. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6787. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6788. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6789. /* This value is determined during the probe time DMA
  6790. * engine test, tg3_test_dma.
  6791. */
  6792. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6793. }
  6794. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6795. GRC_MODE_4X_NIC_SEND_RINGS |
  6796. GRC_MODE_NO_TX_PHDR_CSUM |
  6797. GRC_MODE_NO_RX_PHDR_CSUM);
  6798. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6799. /* Pseudo-header checksum is done by hardware logic and not
  6800. * the offload processers, so make the chip do the pseudo-
  6801. * header checksums on receive. For transmit it is more
  6802. * convenient to do the pseudo-header checksum in software
  6803. * as Linux does that on transmit for us in all cases.
  6804. */
  6805. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6806. tw32(GRC_MODE,
  6807. tp->grc_mode |
  6808. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6809. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6810. val = tr32(GRC_MISC_CFG);
  6811. val &= ~0xff;
  6812. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6813. tw32(GRC_MISC_CFG, val);
  6814. /* Initialize MBUF/DESC pool. */
  6815. if (tg3_flag(tp, 5750_PLUS)) {
  6816. /* Do nothing. */
  6817. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6818. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6820. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6821. else
  6822. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6823. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6824. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6825. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6826. int fw_len;
  6827. fw_len = tp->fw_len;
  6828. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6829. tw32(BUFMGR_MB_POOL_ADDR,
  6830. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6831. tw32(BUFMGR_MB_POOL_SIZE,
  6832. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6833. }
  6834. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6835. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6836. tp->bufmgr_config.mbuf_read_dma_low_water);
  6837. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6838. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6839. tw32(BUFMGR_MB_HIGH_WATER,
  6840. tp->bufmgr_config.mbuf_high_water);
  6841. } else {
  6842. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6843. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6844. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6845. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6846. tw32(BUFMGR_MB_HIGH_WATER,
  6847. tp->bufmgr_config.mbuf_high_water_jumbo);
  6848. }
  6849. tw32(BUFMGR_DMA_LOW_WATER,
  6850. tp->bufmgr_config.dma_low_water);
  6851. tw32(BUFMGR_DMA_HIGH_WATER,
  6852. tp->bufmgr_config.dma_high_water);
  6853. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6855. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6857. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6858. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6859. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6860. tw32(BUFMGR_MODE, val);
  6861. for (i = 0; i < 2000; i++) {
  6862. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6863. break;
  6864. udelay(10);
  6865. }
  6866. if (i >= 2000) {
  6867. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6868. return -ENODEV;
  6869. }
  6870. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6871. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6872. tg3_setup_rxbd_thresholds(tp);
  6873. /* Initialize TG3_BDINFO's at:
  6874. * RCVDBDI_STD_BD: standard eth size rx ring
  6875. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6876. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6877. *
  6878. * like so:
  6879. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6880. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6881. * ring attribute flags
  6882. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6883. *
  6884. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6885. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6886. *
  6887. * The size of each ring is fixed in the firmware, but the location is
  6888. * configurable.
  6889. */
  6890. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6891. ((u64) tpr->rx_std_mapping >> 32));
  6892. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6893. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6894. if (!tg3_flag(tp, 5717_PLUS))
  6895. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6896. NIC_SRAM_RX_BUFFER_DESC);
  6897. /* Disable the mini ring */
  6898. if (!tg3_flag(tp, 5705_PLUS))
  6899. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6900. BDINFO_FLAGS_DISABLED);
  6901. /* Program the jumbo buffer descriptor ring control
  6902. * blocks on those devices that have them.
  6903. */
  6904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6905. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6906. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6907. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6908. ((u64) tpr->rx_jmb_mapping >> 32));
  6909. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6910. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6911. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6912. BDINFO_FLAGS_MAXLEN_SHIFT;
  6913. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6914. val | BDINFO_FLAGS_USE_EXT_RECV);
  6915. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6916. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6917. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6918. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6919. } else {
  6920. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6921. BDINFO_FLAGS_DISABLED);
  6922. }
  6923. if (tg3_flag(tp, 57765_PLUS)) {
  6924. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6925. val = TG3_RX_STD_MAX_SIZE_5700;
  6926. else
  6927. val = TG3_RX_STD_MAX_SIZE_5717;
  6928. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6929. val |= (TG3_RX_STD_DMA_SZ << 2);
  6930. } else
  6931. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6932. } else
  6933. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6934. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6935. tpr->rx_std_prod_idx = tp->rx_pending;
  6936. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6937. tpr->rx_jmb_prod_idx =
  6938. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6939. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6940. tg3_rings_reset(tp);
  6941. /* Initialize MAC address and backoff seed. */
  6942. __tg3_set_mac_addr(tp, 0);
  6943. /* MTU + ethernet header + FCS + optional VLAN tag */
  6944. tw32(MAC_RX_MTU_SIZE,
  6945. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6946. /* The slot time is changed by tg3_setup_phy if we
  6947. * run at gigabit with half duplex.
  6948. */
  6949. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6950. (6 << TX_LENGTHS_IPG_SHIFT) |
  6951. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6952. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6953. val |= tr32(MAC_TX_LENGTHS) &
  6954. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6955. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6956. tw32(MAC_TX_LENGTHS, val);
  6957. /* Receive rules. */
  6958. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6959. tw32(RCVLPC_CONFIG, 0x0181);
  6960. /* Calculate RDMAC_MODE setting early, we need it to determine
  6961. * the RCVLPC_STATE_ENABLE mask.
  6962. */
  6963. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6964. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6965. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6966. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6967. RDMAC_MODE_LNGREAD_ENAB);
  6968. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6969. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6972. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6973. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6974. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6975. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6976. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6977. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6978. if (tg3_flag(tp, TSO_CAPABLE) &&
  6979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6980. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6981. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6982. !tg3_flag(tp, IS_5788)) {
  6983. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6984. }
  6985. }
  6986. if (tg3_flag(tp, PCI_EXPRESS))
  6987. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6988. if (tg3_flag(tp, HW_TSO_1) ||
  6989. tg3_flag(tp, HW_TSO_2) ||
  6990. tg3_flag(tp, HW_TSO_3))
  6991. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6992. if (tg3_flag(tp, 57765_PLUS) ||
  6993. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6994. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6995. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6996. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6997. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6998. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6999. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7000. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7001. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7002. tg3_flag(tp, 57765_PLUS)) {
  7003. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7004. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7005. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7006. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7007. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7008. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7009. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7010. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7011. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7012. }
  7013. tw32(TG3_RDMA_RSRVCTRL_REG,
  7014. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7015. }
  7016. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7018. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7019. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7020. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7021. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7022. }
  7023. /* Receive/send statistics. */
  7024. if (tg3_flag(tp, 5750_PLUS)) {
  7025. val = tr32(RCVLPC_STATS_ENABLE);
  7026. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7027. tw32(RCVLPC_STATS_ENABLE, val);
  7028. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7029. tg3_flag(tp, TSO_CAPABLE)) {
  7030. val = tr32(RCVLPC_STATS_ENABLE);
  7031. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7032. tw32(RCVLPC_STATS_ENABLE, val);
  7033. } else {
  7034. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7035. }
  7036. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7037. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7038. tw32(SNDDATAI_STATSCTRL,
  7039. (SNDDATAI_SCTRL_ENABLE |
  7040. SNDDATAI_SCTRL_FASTUPD));
  7041. /* Setup host coalescing engine. */
  7042. tw32(HOSTCC_MODE, 0);
  7043. for (i = 0; i < 2000; i++) {
  7044. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7045. break;
  7046. udelay(10);
  7047. }
  7048. __tg3_set_coalesce(tp, &tp->coal);
  7049. if (!tg3_flag(tp, 5705_PLUS)) {
  7050. /* Status/statistics block address. See tg3_timer,
  7051. * the tg3_periodic_fetch_stats call there, and
  7052. * tg3_get_stats to see how this works for 5705/5750 chips.
  7053. */
  7054. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7055. ((u64) tp->stats_mapping >> 32));
  7056. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7057. ((u64) tp->stats_mapping & 0xffffffff));
  7058. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7059. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7060. /* Clear statistics and status block memory areas */
  7061. for (i = NIC_SRAM_STATS_BLK;
  7062. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7063. i += sizeof(u32)) {
  7064. tg3_write_mem(tp, i, 0);
  7065. udelay(40);
  7066. }
  7067. }
  7068. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7069. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7070. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7071. if (!tg3_flag(tp, 5705_PLUS))
  7072. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7073. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7074. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7075. /* reset to prevent losing 1st rx packet intermittently */
  7076. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7077. udelay(10);
  7078. }
  7079. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7080. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7081. MAC_MODE_FHDE_ENABLE;
  7082. if (tg3_flag(tp, ENABLE_APE))
  7083. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7084. if (!tg3_flag(tp, 5705_PLUS) &&
  7085. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7086. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7087. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7088. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7089. udelay(40);
  7090. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7091. * If TG3_FLAG_IS_NIC is zero, we should read the
  7092. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7093. * whether used as inputs or outputs, are set by boot code after
  7094. * reset.
  7095. */
  7096. if (!tg3_flag(tp, IS_NIC)) {
  7097. u32 gpio_mask;
  7098. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7099. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7100. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7101. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7102. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7103. GRC_LCLCTRL_GPIO_OUTPUT3;
  7104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7105. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7106. tp->grc_local_ctrl &= ~gpio_mask;
  7107. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7108. /* GPIO1 must be driven high for eeprom write protect */
  7109. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7110. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7111. GRC_LCLCTRL_GPIO_OUTPUT1);
  7112. }
  7113. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7114. udelay(100);
  7115. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7116. val = tr32(MSGINT_MODE);
  7117. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7118. tw32(MSGINT_MODE, val);
  7119. }
  7120. if (!tg3_flag(tp, 5705_PLUS)) {
  7121. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7122. udelay(40);
  7123. }
  7124. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7125. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7126. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7127. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7128. WDMAC_MODE_LNGREAD_ENAB);
  7129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7130. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7131. if (tg3_flag(tp, TSO_CAPABLE) &&
  7132. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7133. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7134. /* nothing */
  7135. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7136. !tg3_flag(tp, IS_5788)) {
  7137. val |= WDMAC_MODE_RX_ACCEL;
  7138. }
  7139. }
  7140. /* Enable host coalescing bug fix */
  7141. if (tg3_flag(tp, 5755_PLUS))
  7142. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7144. val |= WDMAC_MODE_BURST_ALL_DATA;
  7145. tw32_f(WDMAC_MODE, val);
  7146. udelay(40);
  7147. if (tg3_flag(tp, PCIX_MODE)) {
  7148. u16 pcix_cmd;
  7149. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7150. &pcix_cmd);
  7151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7152. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7153. pcix_cmd |= PCI_X_CMD_READ_2K;
  7154. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7155. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7156. pcix_cmd |= PCI_X_CMD_READ_2K;
  7157. }
  7158. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7159. pcix_cmd);
  7160. }
  7161. tw32_f(RDMAC_MODE, rdmac_mode);
  7162. udelay(40);
  7163. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7164. if (!tg3_flag(tp, 5705_PLUS))
  7165. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7166. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7167. tw32(SNDDATAC_MODE,
  7168. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7169. else
  7170. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7171. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7172. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7173. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7174. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7175. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7176. tw32(RCVDBDI_MODE, val);
  7177. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7178. if (tg3_flag(tp, HW_TSO_1) ||
  7179. tg3_flag(tp, HW_TSO_2) ||
  7180. tg3_flag(tp, HW_TSO_3))
  7181. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7182. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7183. if (tg3_flag(tp, ENABLE_TSS))
  7184. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7185. tw32(SNDBDI_MODE, val);
  7186. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7187. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7188. err = tg3_load_5701_a0_firmware_fix(tp);
  7189. if (err)
  7190. return err;
  7191. }
  7192. if (tg3_flag(tp, TSO_CAPABLE)) {
  7193. err = tg3_load_tso_firmware(tp);
  7194. if (err)
  7195. return err;
  7196. }
  7197. tp->tx_mode = TX_MODE_ENABLE;
  7198. if (tg3_flag(tp, 5755_PLUS) ||
  7199. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7200. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7201. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7202. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7203. tp->tx_mode &= ~val;
  7204. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7205. }
  7206. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7207. udelay(100);
  7208. if (tg3_flag(tp, ENABLE_RSS)) {
  7209. int i = 0;
  7210. u32 reg = MAC_RSS_INDIR_TBL_0;
  7211. if (tp->irq_cnt == 2) {
  7212. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
  7213. tw32(reg, 0x0);
  7214. reg += 4;
  7215. }
  7216. } else {
  7217. u32 val;
  7218. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7219. val = i % (tp->irq_cnt - 1);
  7220. i++;
  7221. for (; i % 8; i++) {
  7222. val <<= 4;
  7223. val |= (i % (tp->irq_cnt - 1));
  7224. }
  7225. tw32(reg, val);
  7226. reg += 4;
  7227. }
  7228. }
  7229. /* Setup the "secret" hash key. */
  7230. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7231. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7232. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7233. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7234. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7235. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7236. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7237. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7238. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7239. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7240. }
  7241. tp->rx_mode = RX_MODE_ENABLE;
  7242. if (tg3_flag(tp, 5755_PLUS))
  7243. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7244. if (tg3_flag(tp, ENABLE_RSS))
  7245. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7246. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7247. RX_MODE_RSS_IPV6_HASH_EN |
  7248. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7249. RX_MODE_RSS_IPV4_HASH_EN |
  7250. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7251. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7252. udelay(10);
  7253. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7254. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7255. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7256. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7257. udelay(10);
  7258. }
  7259. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7260. udelay(10);
  7261. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7262. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7263. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7264. /* Set drive transmission level to 1.2V */
  7265. /* only if the signal pre-emphasis bit is not set */
  7266. val = tr32(MAC_SERDES_CFG);
  7267. val &= 0xfffff000;
  7268. val |= 0x880;
  7269. tw32(MAC_SERDES_CFG, val);
  7270. }
  7271. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7272. tw32(MAC_SERDES_CFG, 0x616000);
  7273. }
  7274. /* Prevent chip from dropping frames when flow control
  7275. * is enabled.
  7276. */
  7277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7278. val = 1;
  7279. else
  7280. val = 2;
  7281. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7282. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7283. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7284. /* Use hardware link auto-negotiation */
  7285. tg3_flag_set(tp, HW_AUTONEG);
  7286. }
  7287. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7289. u32 tmp;
  7290. tmp = tr32(SERDES_RX_CTRL);
  7291. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7292. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7293. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7294. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7295. }
  7296. if (!tg3_flag(tp, USE_PHYLIB)) {
  7297. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7298. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7299. tp->link_config.speed = tp->link_config.orig_speed;
  7300. tp->link_config.duplex = tp->link_config.orig_duplex;
  7301. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7302. }
  7303. err = tg3_setup_phy(tp, 0);
  7304. if (err)
  7305. return err;
  7306. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7307. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7308. u32 tmp;
  7309. /* Clear CRC stats. */
  7310. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7311. tg3_writephy(tp, MII_TG3_TEST1,
  7312. tmp | MII_TG3_TEST1_CRC_EN);
  7313. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7314. }
  7315. }
  7316. }
  7317. __tg3_set_rx_mode(tp->dev);
  7318. /* Initialize receive rules. */
  7319. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7320. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7321. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7322. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7323. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7324. limit = 8;
  7325. else
  7326. limit = 16;
  7327. if (tg3_flag(tp, ENABLE_ASF))
  7328. limit -= 4;
  7329. switch (limit) {
  7330. case 16:
  7331. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7332. case 15:
  7333. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7334. case 14:
  7335. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7336. case 13:
  7337. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7338. case 12:
  7339. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7340. case 11:
  7341. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7342. case 10:
  7343. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7344. case 9:
  7345. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7346. case 8:
  7347. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7348. case 7:
  7349. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7350. case 6:
  7351. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7352. case 5:
  7353. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7354. case 4:
  7355. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7356. case 3:
  7357. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7358. case 2:
  7359. case 1:
  7360. default:
  7361. break;
  7362. }
  7363. if (tg3_flag(tp, ENABLE_APE))
  7364. /* Write our heartbeat update interval to APE. */
  7365. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7366. APE_HOST_HEARTBEAT_INT_DISABLE);
  7367. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7368. return 0;
  7369. }
  7370. /* Called at device open time to get the chip ready for
  7371. * packet processing. Invoked with tp->lock held.
  7372. */
  7373. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7374. {
  7375. tg3_switch_clocks(tp);
  7376. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7377. return tg3_reset_hw(tp, reset_phy);
  7378. }
  7379. #define TG3_STAT_ADD32(PSTAT, REG) \
  7380. do { u32 __val = tr32(REG); \
  7381. (PSTAT)->low += __val; \
  7382. if ((PSTAT)->low < __val) \
  7383. (PSTAT)->high += 1; \
  7384. } while (0)
  7385. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7386. {
  7387. struct tg3_hw_stats *sp = tp->hw_stats;
  7388. if (!netif_carrier_ok(tp->dev))
  7389. return;
  7390. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7391. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7392. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7393. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7394. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7395. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7396. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7397. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7398. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7399. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7400. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7401. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7402. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7403. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7404. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7405. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7406. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7407. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7408. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7409. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7410. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7411. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7412. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7413. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7414. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7415. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7416. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7417. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7418. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7419. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7420. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7421. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7422. } else {
  7423. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7424. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7425. if (val) {
  7426. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7427. sp->rx_discards.low += val;
  7428. if (sp->rx_discards.low < val)
  7429. sp->rx_discards.high += 1;
  7430. }
  7431. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7432. }
  7433. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7434. }
  7435. static void tg3_chk_missed_msi(struct tg3 *tp)
  7436. {
  7437. u32 i;
  7438. for (i = 0; i < tp->irq_cnt; i++) {
  7439. struct tg3_napi *tnapi = &tp->napi[i];
  7440. if (tg3_has_work(tnapi)) {
  7441. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7442. tnapi->last_tx_cons == tnapi->tx_cons) {
  7443. if (tnapi->chk_msi_cnt < 1) {
  7444. tnapi->chk_msi_cnt++;
  7445. return;
  7446. }
  7447. tw32_mailbox(tnapi->int_mbox,
  7448. tnapi->last_tag << 24);
  7449. }
  7450. }
  7451. tnapi->chk_msi_cnt = 0;
  7452. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7453. tnapi->last_tx_cons = tnapi->tx_cons;
  7454. }
  7455. }
  7456. static void tg3_timer(unsigned long __opaque)
  7457. {
  7458. struct tg3 *tp = (struct tg3 *) __opaque;
  7459. if (tp->irq_sync)
  7460. goto restart_timer;
  7461. spin_lock(&tp->lock);
  7462. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7463. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7464. tg3_chk_missed_msi(tp);
  7465. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7466. /* All of this garbage is because when using non-tagged
  7467. * IRQ status the mailbox/status_block protocol the chip
  7468. * uses with the cpu is race prone.
  7469. */
  7470. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7471. tw32(GRC_LOCAL_CTRL,
  7472. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7473. } else {
  7474. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7475. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7476. }
  7477. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7478. tg3_flag_set(tp, RESTART_TIMER);
  7479. spin_unlock(&tp->lock);
  7480. schedule_work(&tp->reset_task);
  7481. return;
  7482. }
  7483. }
  7484. /* This part only runs once per second. */
  7485. if (!--tp->timer_counter) {
  7486. if (tg3_flag(tp, 5705_PLUS))
  7487. tg3_periodic_fetch_stats(tp);
  7488. if (tp->setlpicnt && !--tp->setlpicnt)
  7489. tg3_phy_eee_enable(tp);
  7490. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7491. u32 mac_stat;
  7492. int phy_event;
  7493. mac_stat = tr32(MAC_STATUS);
  7494. phy_event = 0;
  7495. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7496. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7497. phy_event = 1;
  7498. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7499. phy_event = 1;
  7500. if (phy_event)
  7501. tg3_setup_phy(tp, 0);
  7502. } else if (tg3_flag(tp, POLL_SERDES)) {
  7503. u32 mac_stat = tr32(MAC_STATUS);
  7504. int need_setup = 0;
  7505. if (netif_carrier_ok(tp->dev) &&
  7506. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7507. need_setup = 1;
  7508. }
  7509. if (!netif_carrier_ok(tp->dev) &&
  7510. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7511. MAC_STATUS_SIGNAL_DET))) {
  7512. need_setup = 1;
  7513. }
  7514. if (need_setup) {
  7515. if (!tp->serdes_counter) {
  7516. tw32_f(MAC_MODE,
  7517. (tp->mac_mode &
  7518. ~MAC_MODE_PORT_MODE_MASK));
  7519. udelay(40);
  7520. tw32_f(MAC_MODE, tp->mac_mode);
  7521. udelay(40);
  7522. }
  7523. tg3_setup_phy(tp, 0);
  7524. }
  7525. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7526. tg3_flag(tp, 5780_CLASS)) {
  7527. tg3_serdes_parallel_detect(tp);
  7528. }
  7529. tp->timer_counter = tp->timer_multiplier;
  7530. }
  7531. /* Heartbeat is only sent once every 2 seconds.
  7532. *
  7533. * The heartbeat is to tell the ASF firmware that the host
  7534. * driver is still alive. In the event that the OS crashes,
  7535. * ASF needs to reset the hardware to free up the FIFO space
  7536. * that may be filled with rx packets destined for the host.
  7537. * If the FIFO is full, ASF will no longer function properly.
  7538. *
  7539. * Unintended resets have been reported on real time kernels
  7540. * where the timer doesn't run on time. Netpoll will also have
  7541. * same problem.
  7542. *
  7543. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7544. * to check the ring condition when the heartbeat is expiring
  7545. * before doing the reset. This will prevent most unintended
  7546. * resets.
  7547. */
  7548. if (!--tp->asf_counter) {
  7549. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7550. tg3_wait_for_event_ack(tp);
  7551. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7552. FWCMD_NICDRV_ALIVE3);
  7553. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7554. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7555. TG3_FW_UPDATE_TIMEOUT_SEC);
  7556. tg3_generate_fw_event(tp);
  7557. }
  7558. tp->asf_counter = tp->asf_multiplier;
  7559. }
  7560. spin_unlock(&tp->lock);
  7561. restart_timer:
  7562. tp->timer.expires = jiffies + tp->timer_offset;
  7563. add_timer(&tp->timer);
  7564. }
  7565. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7566. {
  7567. irq_handler_t fn;
  7568. unsigned long flags;
  7569. char *name;
  7570. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7571. if (tp->irq_cnt == 1)
  7572. name = tp->dev->name;
  7573. else {
  7574. name = &tnapi->irq_lbl[0];
  7575. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7576. name[IFNAMSIZ-1] = 0;
  7577. }
  7578. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7579. fn = tg3_msi;
  7580. if (tg3_flag(tp, 1SHOT_MSI))
  7581. fn = tg3_msi_1shot;
  7582. flags = 0;
  7583. } else {
  7584. fn = tg3_interrupt;
  7585. if (tg3_flag(tp, TAGGED_STATUS))
  7586. fn = tg3_interrupt_tagged;
  7587. flags = IRQF_SHARED;
  7588. }
  7589. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7590. }
  7591. static int tg3_test_interrupt(struct tg3 *tp)
  7592. {
  7593. struct tg3_napi *tnapi = &tp->napi[0];
  7594. struct net_device *dev = tp->dev;
  7595. int err, i, intr_ok = 0;
  7596. u32 val;
  7597. if (!netif_running(dev))
  7598. return -ENODEV;
  7599. tg3_disable_ints(tp);
  7600. free_irq(tnapi->irq_vec, tnapi);
  7601. /*
  7602. * Turn off MSI one shot mode. Otherwise this test has no
  7603. * observable way to know whether the interrupt was delivered.
  7604. */
  7605. if (tg3_flag(tp, 57765_PLUS)) {
  7606. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7607. tw32(MSGINT_MODE, val);
  7608. }
  7609. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7610. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7611. if (err)
  7612. return err;
  7613. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7614. tg3_enable_ints(tp);
  7615. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7616. tnapi->coal_now);
  7617. for (i = 0; i < 5; i++) {
  7618. u32 int_mbox, misc_host_ctrl;
  7619. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7620. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7621. if ((int_mbox != 0) ||
  7622. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7623. intr_ok = 1;
  7624. break;
  7625. }
  7626. if (tg3_flag(tp, 57765_PLUS) &&
  7627. tnapi->hw_status->status_tag != tnapi->last_tag)
  7628. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  7629. msleep(10);
  7630. }
  7631. tg3_disable_ints(tp);
  7632. free_irq(tnapi->irq_vec, tnapi);
  7633. err = tg3_request_irq(tp, 0);
  7634. if (err)
  7635. return err;
  7636. if (intr_ok) {
  7637. /* Reenable MSI one shot mode. */
  7638. if (tg3_flag(tp, 57765_PLUS)) {
  7639. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7640. tw32(MSGINT_MODE, val);
  7641. }
  7642. return 0;
  7643. }
  7644. return -EIO;
  7645. }
  7646. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7647. * successfully restored
  7648. */
  7649. static int tg3_test_msi(struct tg3 *tp)
  7650. {
  7651. int err;
  7652. u16 pci_cmd;
  7653. if (!tg3_flag(tp, USING_MSI))
  7654. return 0;
  7655. /* Turn off SERR reporting in case MSI terminates with Master
  7656. * Abort.
  7657. */
  7658. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7659. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7660. pci_cmd & ~PCI_COMMAND_SERR);
  7661. err = tg3_test_interrupt(tp);
  7662. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7663. if (!err)
  7664. return 0;
  7665. /* other failures */
  7666. if (err != -EIO)
  7667. return err;
  7668. /* MSI test failed, go back to INTx mode */
  7669. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7670. "to INTx mode. Please report this failure to the PCI "
  7671. "maintainer and include system chipset information\n");
  7672. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7673. pci_disable_msi(tp->pdev);
  7674. tg3_flag_clear(tp, USING_MSI);
  7675. tp->napi[0].irq_vec = tp->pdev->irq;
  7676. err = tg3_request_irq(tp, 0);
  7677. if (err)
  7678. return err;
  7679. /* Need to reset the chip because the MSI cycle may have terminated
  7680. * with Master Abort.
  7681. */
  7682. tg3_full_lock(tp, 1);
  7683. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7684. err = tg3_init_hw(tp, 1);
  7685. tg3_full_unlock(tp);
  7686. if (err)
  7687. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7688. return err;
  7689. }
  7690. static int tg3_request_firmware(struct tg3 *tp)
  7691. {
  7692. const __be32 *fw_data;
  7693. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7694. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7695. tp->fw_needed);
  7696. return -ENOENT;
  7697. }
  7698. fw_data = (void *)tp->fw->data;
  7699. /* Firmware blob starts with version numbers, followed by
  7700. * start address and _full_ length including BSS sections
  7701. * (which must be longer than the actual data, of course
  7702. */
  7703. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7704. if (tp->fw_len < (tp->fw->size - 12)) {
  7705. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7706. tp->fw_len, tp->fw_needed);
  7707. release_firmware(tp->fw);
  7708. tp->fw = NULL;
  7709. return -EINVAL;
  7710. }
  7711. /* We no longer need firmware; we have it. */
  7712. tp->fw_needed = NULL;
  7713. return 0;
  7714. }
  7715. static bool tg3_enable_msix(struct tg3 *tp)
  7716. {
  7717. int i, rc, cpus = num_online_cpus();
  7718. struct msix_entry msix_ent[tp->irq_max];
  7719. if (cpus == 1)
  7720. /* Just fallback to the simpler MSI mode. */
  7721. return false;
  7722. /*
  7723. * We want as many rx rings enabled as there are cpus.
  7724. * The first MSIX vector only deals with link interrupts, etc,
  7725. * so we add one to the number of vectors we are requesting.
  7726. */
  7727. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7728. for (i = 0; i < tp->irq_max; i++) {
  7729. msix_ent[i].entry = i;
  7730. msix_ent[i].vector = 0;
  7731. }
  7732. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7733. if (rc < 0) {
  7734. return false;
  7735. } else if (rc != 0) {
  7736. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7737. return false;
  7738. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7739. tp->irq_cnt, rc);
  7740. tp->irq_cnt = rc;
  7741. }
  7742. for (i = 0; i < tp->irq_max; i++)
  7743. tp->napi[i].irq_vec = msix_ent[i].vector;
  7744. netif_set_real_num_tx_queues(tp->dev, 1);
  7745. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7746. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7747. pci_disable_msix(tp->pdev);
  7748. return false;
  7749. }
  7750. if (tp->irq_cnt > 1) {
  7751. tg3_flag_set(tp, ENABLE_RSS);
  7752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7754. tg3_flag_set(tp, ENABLE_TSS);
  7755. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7756. }
  7757. }
  7758. return true;
  7759. }
  7760. static void tg3_ints_init(struct tg3 *tp)
  7761. {
  7762. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7763. !tg3_flag(tp, TAGGED_STATUS)) {
  7764. /* All MSI supporting chips should support tagged
  7765. * status. Assert that this is the case.
  7766. */
  7767. netdev_warn(tp->dev,
  7768. "MSI without TAGGED_STATUS? Not using MSI\n");
  7769. goto defcfg;
  7770. }
  7771. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7772. tg3_flag_set(tp, USING_MSIX);
  7773. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7774. tg3_flag_set(tp, USING_MSI);
  7775. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7776. u32 msi_mode = tr32(MSGINT_MODE);
  7777. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7778. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7779. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7780. }
  7781. defcfg:
  7782. if (!tg3_flag(tp, USING_MSIX)) {
  7783. tp->irq_cnt = 1;
  7784. tp->napi[0].irq_vec = tp->pdev->irq;
  7785. netif_set_real_num_tx_queues(tp->dev, 1);
  7786. netif_set_real_num_rx_queues(tp->dev, 1);
  7787. }
  7788. }
  7789. static void tg3_ints_fini(struct tg3 *tp)
  7790. {
  7791. if (tg3_flag(tp, USING_MSIX))
  7792. pci_disable_msix(tp->pdev);
  7793. else if (tg3_flag(tp, USING_MSI))
  7794. pci_disable_msi(tp->pdev);
  7795. tg3_flag_clear(tp, USING_MSI);
  7796. tg3_flag_clear(tp, USING_MSIX);
  7797. tg3_flag_clear(tp, ENABLE_RSS);
  7798. tg3_flag_clear(tp, ENABLE_TSS);
  7799. }
  7800. static int tg3_open(struct net_device *dev)
  7801. {
  7802. struct tg3 *tp = netdev_priv(dev);
  7803. int i, err;
  7804. if (tp->fw_needed) {
  7805. err = tg3_request_firmware(tp);
  7806. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7807. if (err)
  7808. return err;
  7809. } else if (err) {
  7810. netdev_warn(tp->dev, "TSO capability disabled\n");
  7811. tg3_flag_clear(tp, TSO_CAPABLE);
  7812. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7813. netdev_notice(tp->dev, "TSO capability restored\n");
  7814. tg3_flag_set(tp, TSO_CAPABLE);
  7815. }
  7816. }
  7817. netif_carrier_off(tp->dev);
  7818. err = tg3_power_up(tp);
  7819. if (err)
  7820. return err;
  7821. tg3_full_lock(tp, 0);
  7822. tg3_disable_ints(tp);
  7823. tg3_flag_clear(tp, INIT_COMPLETE);
  7824. tg3_full_unlock(tp);
  7825. /*
  7826. * Setup interrupts first so we know how
  7827. * many NAPI resources to allocate
  7828. */
  7829. tg3_ints_init(tp);
  7830. /* The placement of this call is tied
  7831. * to the setup and use of Host TX descriptors.
  7832. */
  7833. err = tg3_alloc_consistent(tp);
  7834. if (err)
  7835. goto err_out1;
  7836. tg3_napi_init(tp);
  7837. tg3_napi_enable(tp);
  7838. for (i = 0; i < tp->irq_cnt; i++) {
  7839. struct tg3_napi *tnapi = &tp->napi[i];
  7840. err = tg3_request_irq(tp, i);
  7841. if (err) {
  7842. for (i--; i >= 0; i--)
  7843. free_irq(tnapi->irq_vec, tnapi);
  7844. break;
  7845. }
  7846. }
  7847. if (err)
  7848. goto err_out2;
  7849. tg3_full_lock(tp, 0);
  7850. err = tg3_init_hw(tp, 1);
  7851. if (err) {
  7852. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7853. tg3_free_rings(tp);
  7854. } else {
  7855. if (tg3_flag(tp, TAGGED_STATUS) &&
  7856. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7857. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  7858. tp->timer_offset = HZ;
  7859. else
  7860. tp->timer_offset = HZ / 10;
  7861. BUG_ON(tp->timer_offset > HZ);
  7862. tp->timer_counter = tp->timer_multiplier =
  7863. (HZ / tp->timer_offset);
  7864. tp->asf_counter = tp->asf_multiplier =
  7865. ((HZ / tp->timer_offset) * 2);
  7866. init_timer(&tp->timer);
  7867. tp->timer.expires = jiffies + tp->timer_offset;
  7868. tp->timer.data = (unsigned long) tp;
  7869. tp->timer.function = tg3_timer;
  7870. }
  7871. tg3_full_unlock(tp);
  7872. if (err)
  7873. goto err_out3;
  7874. if (tg3_flag(tp, USING_MSI)) {
  7875. err = tg3_test_msi(tp);
  7876. if (err) {
  7877. tg3_full_lock(tp, 0);
  7878. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7879. tg3_free_rings(tp);
  7880. tg3_full_unlock(tp);
  7881. goto err_out2;
  7882. }
  7883. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7884. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7885. tw32(PCIE_TRANSACTION_CFG,
  7886. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7887. }
  7888. }
  7889. tg3_phy_start(tp);
  7890. tg3_full_lock(tp, 0);
  7891. add_timer(&tp->timer);
  7892. tg3_flag_set(tp, INIT_COMPLETE);
  7893. tg3_enable_ints(tp);
  7894. tg3_full_unlock(tp);
  7895. netif_tx_start_all_queues(dev);
  7896. /*
  7897. * Reset loopback feature if it was turned on while the device was down
  7898. * make sure that it's installed properly now.
  7899. */
  7900. if (dev->features & NETIF_F_LOOPBACK)
  7901. tg3_set_loopback(dev, dev->features);
  7902. return 0;
  7903. err_out3:
  7904. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7905. struct tg3_napi *tnapi = &tp->napi[i];
  7906. free_irq(tnapi->irq_vec, tnapi);
  7907. }
  7908. err_out2:
  7909. tg3_napi_disable(tp);
  7910. tg3_napi_fini(tp);
  7911. tg3_free_consistent(tp);
  7912. err_out1:
  7913. tg3_ints_fini(tp);
  7914. tg3_frob_aux_power(tp, false);
  7915. pci_set_power_state(tp->pdev, PCI_D3hot);
  7916. return err;
  7917. }
  7918. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7919. struct rtnl_link_stats64 *);
  7920. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7921. static int tg3_close(struct net_device *dev)
  7922. {
  7923. int i;
  7924. struct tg3 *tp = netdev_priv(dev);
  7925. tg3_napi_disable(tp);
  7926. cancel_work_sync(&tp->reset_task);
  7927. netif_tx_stop_all_queues(dev);
  7928. del_timer_sync(&tp->timer);
  7929. tg3_phy_stop(tp);
  7930. tg3_full_lock(tp, 1);
  7931. tg3_disable_ints(tp);
  7932. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7933. tg3_free_rings(tp);
  7934. tg3_flag_clear(tp, INIT_COMPLETE);
  7935. tg3_full_unlock(tp);
  7936. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7937. struct tg3_napi *tnapi = &tp->napi[i];
  7938. free_irq(tnapi->irq_vec, tnapi);
  7939. }
  7940. tg3_ints_fini(tp);
  7941. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7942. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7943. sizeof(tp->estats_prev));
  7944. tg3_napi_fini(tp);
  7945. tg3_free_consistent(tp);
  7946. tg3_power_down(tp);
  7947. netif_carrier_off(tp->dev);
  7948. return 0;
  7949. }
  7950. static inline u64 get_stat64(tg3_stat64_t *val)
  7951. {
  7952. return ((u64)val->high << 32) | ((u64)val->low);
  7953. }
  7954. static u64 calc_crc_errors(struct tg3 *tp)
  7955. {
  7956. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7957. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7958. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7959. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7960. u32 val;
  7961. spin_lock_bh(&tp->lock);
  7962. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7963. tg3_writephy(tp, MII_TG3_TEST1,
  7964. val | MII_TG3_TEST1_CRC_EN);
  7965. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7966. } else
  7967. val = 0;
  7968. spin_unlock_bh(&tp->lock);
  7969. tp->phy_crc_errors += val;
  7970. return tp->phy_crc_errors;
  7971. }
  7972. return get_stat64(&hw_stats->rx_fcs_errors);
  7973. }
  7974. #define ESTAT_ADD(member) \
  7975. estats->member = old_estats->member + \
  7976. get_stat64(&hw_stats->member)
  7977. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7978. {
  7979. struct tg3_ethtool_stats *estats = &tp->estats;
  7980. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7981. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7982. if (!hw_stats)
  7983. return old_estats;
  7984. ESTAT_ADD(rx_octets);
  7985. ESTAT_ADD(rx_fragments);
  7986. ESTAT_ADD(rx_ucast_packets);
  7987. ESTAT_ADD(rx_mcast_packets);
  7988. ESTAT_ADD(rx_bcast_packets);
  7989. ESTAT_ADD(rx_fcs_errors);
  7990. ESTAT_ADD(rx_align_errors);
  7991. ESTAT_ADD(rx_xon_pause_rcvd);
  7992. ESTAT_ADD(rx_xoff_pause_rcvd);
  7993. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7994. ESTAT_ADD(rx_xoff_entered);
  7995. ESTAT_ADD(rx_frame_too_long_errors);
  7996. ESTAT_ADD(rx_jabbers);
  7997. ESTAT_ADD(rx_undersize_packets);
  7998. ESTAT_ADD(rx_in_length_errors);
  7999. ESTAT_ADD(rx_out_length_errors);
  8000. ESTAT_ADD(rx_64_or_less_octet_packets);
  8001. ESTAT_ADD(rx_65_to_127_octet_packets);
  8002. ESTAT_ADD(rx_128_to_255_octet_packets);
  8003. ESTAT_ADD(rx_256_to_511_octet_packets);
  8004. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8005. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8006. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8007. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8008. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8009. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8010. ESTAT_ADD(tx_octets);
  8011. ESTAT_ADD(tx_collisions);
  8012. ESTAT_ADD(tx_xon_sent);
  8013. ESTAT_ADD(tx_xoff_sent);
  8014. ESTAT_ADD(tx_flow_control);
  8015. ESTAT_ADD(tx_mac_errors);
  8016. ESTAT_ADD(tx_single_collisions);
  8017. ESTAT_ADD(tx_mult_collisions);
  8018. ESTAT_ADD(tx_deferred);
  8019. ESTAT_ADD(tx_excessive_collisions);
  8020. ESTAT_ADD(tx_late_collisions);
  8021. ESTAT_ADD(tx_collide_2times);
  8022. ESTAT_ADD(tx_collide_3times);
  8023. ESTAT_ADD(tx_collide_4times);
  8024. ESTAT_ADD(tx_collide_5times);
  8025. ESTAT_ADD(tx_collide_6times);
  8026. ESTAT_ADD(tx_collide_7times);
  8027. ESTAT_ADD(tx_collide_8times);
  8028. ESTAT_ADD(tx_collide_9times);
  8029. ESTAT_ADD(tx_collide_10times);
  8030. ESTAT_ADD(tx_collide_11times);
  8031. ESTAT_ADD(tx_collide_12times);
  8032. ESTAT_ADD(tx_collide_13times);
  8033. ESTAT_ADD(tx_collide_14times);
  8034. ESTAT_ADD(tx_collide_15times);
  8035. ESTAT_ADD(tx_ucast_packets);
  8036. ESTAT_ADD(tx_mcast_packets);
  8037. ESTAT_ADD(tx_bcast_packets);
  8038. ESTAT_ADD(tx_carrier_sense_errors);
  8039. ESTAT_ADD(tx_discards);
  8040. ESTAT_ADD(tx_errors);
  8041. ESTAT_ADD(dma_writeq_full);
  8042. ESTAT_ADD(dma_write_prioq_full);
  8043. ESTAT_ADD(rxbds_empty);
  8044. ESTAT_ADD(rx_discards);
  8045. ESTAT_ADD(rx_errors);
  8046. ESTAT_ADD(rx_threshold_hit);
  8047. ESTAT_ADD(dma_readq_full);
  8048. ESTAT_ADD(dma_read_prioq_full);
  8049. ESTAT_ADD(tx_comp_queue_full);
  8050. ESTAT_ADD(ring_set_send_prod_index);
  8051. ESTAT_ADD(ring_status_update);
  8052. ESTAT_ADD(nic_irqs);
  8053. ESTAT_ADD(nic_avoided_irqs);
  8054. ESTAT_ADD(nic_tx_threshold_hit);
  8055. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8056. return estats;
  8057. }
  8058. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8059. struct rtnl_link_stats64 *stats)
  8060. {
  8061. struct tg3 *tp = netdev_priv(dev);
  8062. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8063. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8064. if (!hw_stats)
  8065. return old_stats;
  8066. stats->rx_packets = old_stats->rx_packets +
  8067. get_stat64(&hw_stats->rx_ucast_packets) +
  8068. get_stat64(&hw_stats->rx_mcast_packets) +
  8069. get_stat64(&hw_stats->rx_bcast_packets);
  8070. stats->tx_packets = old_stats->tx_packets +
  8071. get_stat64(&hw_stats->tx_ucast_packets) +
  8072. get_stat64(&hw_stats->tx_mcast_packets) +
  8073. get_stat64(&hw_stats->tx_bcast_packets);
  8074. stats->rx_bytes = old_stats->rx_bytes +
  8075. get_stat64(&hw_stats->rx_octets);
  8076. stats->tx_bytes = old_stats->tx_bytes +
  8077. get_stat64(&hw_stats->tx_octets);
  8078. stats->rx_errors = old_stats->rx_errors +
  8079. get_stat64(&hw_stats->rx_errors);
  8080. stats->tx_errors = old_stats->tx_errors +
  8081. get_stat64(&hw_stats->tx_errors) +
  8082. get_stat64(&hw_stats->tx_mac_errors) +
  8083. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8084. get_stat64(&hw_stats->tx_discards);
  8085. stats->multicast = old_stats->multicast +
  8086. get_stat64(&hw_stats->rx_mcast_packets);
  8087. stats->collisions = old_stats->collisions +
  8088. get_stat64(&hw_stats->tx_collisions);
  8089. stats->rx_length_errors = old_stats->rx_length_errors +
  8090. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8091. get_stat64(&hw_stats->rx_undersize_packets);
  8092. stats->rx_over_errors = old_stats->rx_over_errors +
  8093. get_stat64(&hw_stats->rxbds_empty);
  8094. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8095. get_stat64(&hw_stats->rx_align_errors);
  8096. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8097. get_stat64(&hw_stats->tx_discards);
  8098. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8099. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8100. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8101. calc_crc_errors(tp);
  8102. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8103. get_stat64(&hw_stats->rx_discards);
  8104. stats->rx_dropped = tp->rx_dropped;
  8105. return stats;
  8106. }
  8107. static inline u32 calc_crc(unsigned char *buf, int len)
  8108. {
  8109. u32 reg;
  8110. u32 tmp;
  8111. int j, k;
  8112. reg = 0xffffffff;
  8113. for (j = 0; j < len; j++) {
  8114. reg ^= buf[j];
  8115. for (k = 0; k < 8; k++) {
  8116. tmp = reg & 0x01;
  8117. reg >>= 1;
  8118. if (tmp)
  8119. reg ^= 0xedb88320;
  8120. }
  8121. }
  8122. return ~reg;
  8123. }
  8124. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8125. {
  8126. /* accept or reject all multicast frames */
  8127. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8128. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8129. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8130. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8131. }
  8132. static void __tg3_set_rx_mode(struct net_device *dev)
  8133. {
  8134. struct tg3 *tp = netdev_priv(dev);
  8135. u32 rx_mode;
  8136. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8137. RX_MODE_KEEP_VLAN_TAG);
  8138. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8139. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8140. * flag clear.
  8141. */
  8142. if (!tg3_flag(tp, ENABLE_ASF))
  8143. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8144. #endif
  8145. if (dev->flags & IFF_PROMISC) {
  8146. /* Promiscuous mode. */
  8147. rx_mode |= RX_MODE_PROMISC;
  8148. } else if (dev->flags & IFF_ALLMULTI) {
  8149. /* Accept all multicast. */
  8150. tg3_set_multi(tp, 1);
  8151. } else if (netdev_mc_empty(dev)) {
  8152. /* Reject all multicast. */
  8153. tg3_set_multi(tp, 0);
  8154. } else {
  8155. /* Accept one or more multicast(s). */
  8156. struct netdev_hw_addr *ha;
  8157. u32 mc_filter[4] = { 0, };
  8158. u32 regidx;
  8159. u32 bit;
  8160. u32 crc;
  8161. netdev_for_each_mc_addr(ha, dev) {
  8162. crc = calc_crc(ha->addr, ETH_ALEN);
  8163. bit = ~crc & 0x7f;
  8164. regidx = (bit & 0x60) >> 5;
  8165. bit &= 0x1f;
  8166. mc_filter[regidx] |= (1 << bit);
  8167. }
  8168. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8169. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8170. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8171. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8172. }
  8173. if (rx_mode != tp->rx_mode) {
  8174. tp->rx_mode = rx_mode;
  8175. tw32_f(MAC_RX_MODE, rx_mode);
  8176. udelay(10);
  8177. }
  8178. }
  8179. static void tg3_set_rx_mode(struct net_device *dev)
  8180. {
  8181. struct tg3 *tp = netdev_priv(dev);
  8182. if (!netif_running(dev))
  8183. return;
  8184. tg3_full_lock(tp, 0);
  8185. __tg3_set_rx_mode(dev);
  8186. tg3_full_unlock(tp);
  8187. }
  8188. static int tg3_get_regs_len(struct net_device *dev)
  8189. {
  8190. return TG3_REG_BLK_SIZE;
  8191. }
  8192. static void tg3_get_regs(struct net_device *dev,
  8193. struct ethtool_regs *regs, void *_p)
  8194. {
  8195. struct tg3 *tp = netdev_priv(dev);
  8196. regs->version = 0;
  8197. memset(_p, 0, TG3_REG_BLK_SIZE);
  8198. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8199. return;
  8200. tg3_full_lock(tp, 0);
  8201. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8202. tg3_full_unlock(tp);
  8203. }
  8204. static int tg3_get_eeprom_len(struct net_device *dev)
  8205. {
  8206. struct tg3 *tp = netdev_priv(dev);
  8207. return tp->nvram_size;
  8208. }
  8209. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8210. {
  8211. struct tg3 *tp = netdev_priv(dev);
  8212. int ret;
  8213. u8 *pd;
  8214. u32 i, offset, len, b_offset, b_count;
  8215. __be32 val;
  8216. if (tg3_flag(tp, NO_NVRAM))
  8217. return -EINVAL;
  8218. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8219. return -EAGAIN;
  8220. offset = eeprom->offset;
  8221. len = eeprom->len;
  8222. eeprom->len = 0;
  8223. eeprom->magic = TG3_EEPROM_MAGIC;
  8224. if (offset & 3) {
  8225. /* adjustments to start on required 4 byte boundary */
  8226. b_offset = offset & 3;
  8227. b_count = 4 - b_offset;
  8228. if (b_count > len) {
  8229. /* i.e. offset=1 len=2 */
  8230. b_count = len;
  8231. }
  8232. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8233. if (ret)
  8234. return ret;
  8235. memcpy(data, ((char *)&val) + b_offset, b_count);
  8236. len -= b_count;
  8237. offset += b_count;
  8238. eeprom->len += b_count;
  8239. }
  8240. /* read bytes up to the last 4 byte boundary */
  8241. pd = &data[eeprom->len];
  8242. for (i = 0; i < (len - (len & 3)); i += 4) {
  8243. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8244. if (ret) {
  8245. eeprom->len += i;
  8246. return ret;
  8247. }
  8248. memcpy(pd + i, &val, 4);
  8249. }
  8250. eeprom->len += i;
  8251. if (len & 3) {
  8252. /* read last bytes not ending on 4 byte boundary */
  8253. pd = &data[eeprom->len];
  8254. b_count = len & 3;
  8255. b_offset = offset + len - b_count;
  8256. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8257. if (ret)
  8258. return ret;
  8259. memcpy(pd, &val, b_count);
  8260. eeprom->len += b_count;
  8261. }
  8262. return 0;
  8263. }
  8264. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8265. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8266. {
  8267. struct tg3 *tp = netdev_priv(dev);
  8268. int ret;
  8269. u32 offset, len, b_offset, odd_len;
  8270. u8 *buf;
  8271. __be32 start, end;
  8272. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8273. return -EAGAIN;
  8274. if (tg3_flag(tp, NO_NVRAM) ||
  8275. eeprom->magic != TG3_EEPROM_MAGIC)
  8276. return -EINVAL;
  8277. offset = eeprom->offset;
  8278. len = eeprom->len;
  8279. if ((b_offset = (offset & 3))) {
  8280. /* adjustments to start on required 4 byte boundary */
  8281. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8282. if (ret)
  8283. return ret;
  8284. len += b_offset;
  8285. offset &= ~3;
  8286. if (len < 4)
  8287. len = 4;
  8288. }
  8289. odd_len = 0;
  8290. if (len & 3) {
  8291. /* adjustments to end on required 4 byte boundary */
  8292. odd_len = 1;
  8293. len = (len + 3) & ~3;
  8294. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8295. if (ret)
  8296. return ret;
  8297. }
  8298. buf = data;
  8299. if (b_offset || odd_len) {
  8300. buf = kmalloc(len, GFP_KERNEL);
  8301. if (!buf)
  8302. return -ENOMEM;
  8303. if (b_offset)
  8304. memcpy(buf, &start, 4);
  8305. if (odd_len)
  8306. memcpy(buf+len-4, &end, 4);
  8307. memcpy(buf + b_offset, data, eeprom->len);
  8308. }
  8309. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8310. if (buf != data)
  8311. kfree(buf);
  8312. return ret;
  8313. }
  8314. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8315. {
  8316. struct tg3 *tp = netdev_priv(dev);
  8317. if (tg3_flag(tp, USE_PHYLIB)) {
  8318. struct phy_device *phydev;
  8319. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8320. return -EAGAIN;
  8321. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8322. return phy_ethtool_gset(phydev, cmd);
  8323. }
  8324. cmd->supported = (SUPPORTED_Autoneg);
  8325. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8326. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8327. SUPPORTED_1000baseT_Full);
  8328. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8329. cmd->supported |= (SUPPORTED_100baseT_Half |
  8330. SUPPORTED_100baseT_Full |
  8331. SUPPORTED_10baseT_Half |
  8332. SUPPORTED_10baseT_Full |
  8333. SUPPORTED_TP);
  8334. cmd->port = PORT_TP;
  8335. } else {
  8336. cmd->supported |= SUPPORTED_FIBRE;
  8337. cmd->port = PORT_FIBRE;
  8338. }
  8339. cmd->advertising = tp->link_config.advertising;
  8340. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8341. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8342. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8343. cmd->advertising |= ADVERTISED_Pause;
  8344. } else {
  8345. cmd->advertising |= ADVERTISED_Pause |
  8346. ADVERTISED_Asym_Pause;
  8347. }
  8348. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8349. cmd->advertising |= ADVERTISED_Asym_Pause;
  8350. }
  8351. }
  8352. if (netif_running(dev)) {
  8353. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8354. cmd->duplex = tp->link_config.active_duplex;
  8355. } else {
  8356. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8357. cmd->duplex = DUPLEX_INVALID;
  8358. }
  8359. cmd->phy_address = tp->phy_addr;
  8360. cmd->transceiver = XCVR_INTERNAL;
  8361. cmd->autoneg = tp->link_config.autoneg;
  8362. cmd->maxtxpkt = 0;
  8363. cmd->maxrxpkt = 0;
  8364. return 0;
  8365. }
  8366. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8367. {
  8368. struct tg3 *tp = netdev_priv(dev);
  8369. u32 speed = ethtool_cmd_speed(cmd);
  8370. if (tg3_flag(tp, USE_PHYLIB)) {
  8371. struct phy_device *phydev;
  8372. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8373. return -EAGAIN;
  8374. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8375. return phy_ethtool_sset(phydev, cmd);
  8376. }
  8377. if (cmd->autoneg != AUTONEG_ENABLE &&
  8378. cmd->autoneg != AUTONEG_DISABLE)
  8379. return -EINVAL;
  8380. if (cmd->autoneg == AUTONEG_DISABLE &&
  8381. cmd->duplex != DUPLEX_FULL &&
  8382. cmd->duplex != DUPLEX_HALF)
  8383. return -EINVAL;
  8384. if (cmd->autoneg == AUTONEG_ENABLE) {
  8385. u32 mask = ADVERTISED_Autoneg |
  8386. ADVERTISED_Pause |
  8387. ADVERTISED_Asym_Pause;
  8388. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8389. mask |= ADVERTISED_1000baseT_Half |
  8390. ADVERTISED_1000baseT_Full;
  8391. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8392. mask |= ADVERTISED_100baseT_Half |
  8393. ADVERTISED_100baseT_Full |
  8394. ADVERTISED_10baseT_Half |
  8395. ADVERTISED_10baseT_Full |
  8396. ADVERTISED_TP;
  8397. else
  8398. mask |= ADVERTISED_FIBRE;
  8399. if (cmd->advertising & ~mask)
  8400. return -EINVAL;
  8401. mask &= (ADVERTISED_1000baseT_Half |
  8402. ADVERTISED_1000baseT_Full |
  8403. ADVERTISED_100baseT_Half |
  8404. ADVERTISED_100baseT_Full |
  8405. ADVERTISED_10baseT_Half |
  8406. ADVERTISED_10baseT_Full);
  8407. cmd->advertising &= mask;
  8408. } else {
  8409. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8410. if (speed != SPEED_1000)
  8411. return -EINVAL;
  8412. if (cmd->duplex != DUPLEX_FULL)
  8413. return -EINVAL;
  8414. } else {
  8415. if (speed != SPEED_100 &&
  8416. speed != SPEED_10)
  8417. return -EINVAL;
  8418. }
  8419. }
  8420. tg3_full_lock(tp, 0);
  8421. tp->link_config.autoneg = cmd->autoneg;
  8422. if (cmd->autoneg == AUTONEG_ENABLE) {
  8423. tp->link_config.advertising = (cmd->advertising |
  8424. ADVERTISED_Autoneg);
  8425. tp->link_config.speed = SPEED_INVALID;
  8426. tp->link_config.duplex = DUPLEX_INVALID;
  8427. } else {
  8428. tp->link_config.advertising = 0;
  8429. tp->link_config.speed = speed;
  8430. tp->link_config.duplex = cmd->duplex;
  8431. }
  8432. tp->link_config.orig_speed = tp->link_config.speed;
  8433. tp->link_config.orig_duplex = tp->link_config.duplex;
  8434. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8435. if (netif_running(dev))
  8436. tg3_setup_phy(tp, 1);
  8437. tg3_full_unlock(tp);
  8438. return 0;
  8439. }
  8440. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8441. {
  8442. struct tg3 *tp = netdev_priv(dev);
  8443. strcpy(info->driver, DRV_MODULE_NAME);
  8444. strcpy(info->version, DRV_MODULE_VERSION);
  8445. strcpy(info->fw_version, tp->fw_ver);
  8446. strcpy(info->bus_info, pci_name(tp->pdev));
  8447. }
  8448. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8449. {
  8450. struct tg3 *tp = netdev_priv(dev);
  8451. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8452. wol->supported = WAKE_MAGIC;
  8453. else
  8454. wol->supported = 0;
  8455. wol->wolopts = 0;
  8456. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8457. wol->wolopts = WAKE_MAGIC;
  8458. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8459. }
  8460. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8461. {
  8462. struct tg3 *tp = netdev_priv(dev);
  8463. struct device *dp = &tp->pdev->dev;
  8464. if (wol->wolopts & ~WAKE_MAGIC)
  8465. return -EINVAL;
  8466. if ((wol->wolopts & WAKE_MAGIC) &&
  8467. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8468. return -EINVAL;
  8469. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8470. spin_lock_bh(&tp->lock);
  8471. if (device_may_wakeup(dp))
  8472. tg3_flag_set(tp, WOL_ENABLE);
  8473. else
  8474. tg3_flag_clear(tp, WOL_ENABLE);
  8475. spin_unlock_bh(&tp->lock);
  8476. return 0;
  8477. }
  8478. static u32 tg3_get_msglevel(struct net_device *dev)
  8479. {
  8480. struct tg3 *tp = netdev_priv(dev);
  8481. return tp->msg_enable;
  8482. }
  8483. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8484. {
  8485. struct tg3 *tp = netdev_priv(dev);
  8486. tp->msg_enable = value;
  8487. }
  8488. static int tg3_nway_reset(struct net_device *dev)
  8489. {
  8490. struct tg3 *tp = netdev_priv(dev);
  8491. int r;
  8492. if (!netif_running(dev))
  8493. return -EAGAIN;
  8494. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8495. return -EINVAL;
  8496. if (tg3_flag(tp, USE_PHYLIB)) {
  8497. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8498. return -EAGAIN;
  8499. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8500. } else {
  8501. u32 bmcr;
  8502. spin_lock_bh(&tp->lock);
  8503. r = -EINVAL;
  8504. tg3_readphy(tp, MII_BMCR, &bmcr);
  8505. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8506. ((bmcr & BMCR_ANENABLE) ||
  8507. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8508. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8509. BMCR_ANENABLE);
  8510. r = 0;
  8511. }
  8512. spin_unlock_bh(&tp->lock);
  8513. }
  8514. return r;
  8515. }
  8516. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8517. {
  8518. struct tg3 *tp = netdev_priv(dev);
  8519. ering->rx_max_pending = tp->rx_std_ring_mask;
  8520. ering->rx_mini_max_pending = 0;
  8521. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8522. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8523. else
  8524. ering->rx_jumbo_max_pending = 0;
  8525. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8526. ering->rx_pending = tp->rx_pending;
  8527. ering->rx_mini_pending = 0;
  8528. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8529. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8530. else
  8531. ering->rx_jumbo_pending = 0;
  8532. ering->tx_pending = tp->napi[0].tx_pending;
  8533. }
  8534. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8535. {
  8536. struct tg3 *tp = netdev_priv(dev);
  8537. int i, irq_sync = 0, err = 0;
  8538. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8539. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8540. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8541. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8542. (tg3_flag(tp, TSO_BUG) &&
  8543. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8544. return -EINVAL;
  8545. if (netif_running(dev)) {
  8546. tg3_phy_stop(tp);
  8547. tg3_netif_stop(tp);
  8548. irq_sync = 1;
  8549. }
  8550. tg3_full_lock(tp, irq_sync);
  8551. tp->rx_pending = ering->rx_pending;
  8552. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8553. tp->rx_pending > 63)
  8554. tp->rx_pending = 63;
  8555. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8556. for (i = 0; i < tp->irq_max; i++)
  8557. tp->napi[i].tx_pending = ering->tx_pending;
  8558. if (netif_running(dev)) {
  8559. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8560. err = tg3_restart_hw(tp, 1);
  8561. if (!err)
  8562. tg3_netif_start(tp);
  8563. }
  8564. tg3_full_unlock(tp);
  8565. if (irq_sync && !err)
  8566. tg3_phy_start(tp);
  8567. return err;
  8568. }
  8569. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8570. {
  8571. struct tg3 *tp = netdev_priv(dev);
  8572. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8573. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8574. epause->rx_pause = 1;
  8575. else
  8576. epause->rx_pause = 0;
  8577. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8578. epause->tx_pause = 1;
  8579. else
  8580. epause->tx_pause = 0;
  8581. }
  8582. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8583. {
  8584. struct tg3 *tp = netdev_priv(dev);
  8585. int err = 0;
  8586. if (tg3_flag(tp, USE_PHYLIB)) {
  8587. u32 newadv;
  8588. struct phy_device *phydev;
  8589. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8590. if (!(phydev->supported & SUPPORTED_Pause) ||
  8591. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8592. (epause->rx_pause != epause->tx_pause)))
  8593. return -EINVAL;
  8594. tp->link_config.flowctrl = 0;
  8595. if (epause->rx_pause) {
  8596. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8597. if (epause->tx_pause) {
  8598. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8599. newadv = ADVERTISED_Pause;
  8600. } else
  8601. newadv = ADVERTISED_Pause |
  8602. ADVERTISED_Asym_Pause;
  8603. } else if (epause->tx_pause) {
  8604. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8605. newadv = ADVERTISED_Asym_Pause;
  8606. } else
  8607. newadv = 0;
  8608. if (epause->autoneg)
  8609. tg3_flag_set(tp, PAUSE_AUTONEG);
  8610. else
  8611. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8612. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8613. u32 oldadv = phydev->advertising &
  8614. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8615. if (oldadv != newadv) {
  8616. phydev->advertising &=
  8617. ~(ADVERTISED_Pause |
  8618. ADVERTISED_Asym_Pause);
  8619. phydev->advertising |= newadv;
  8620. if (phydev->autoneg) {
  8621. /*
  8622. * Always renegotiate the link to
  8623. * inform our link partner of our
  8624. * flow control settings, even if the
  8625. * flow control is forced. Let
  8626. * tg3_adjust_link() do the final
  8627. * flow control setup.
  8628. */
  8629. return phy_start_aneg(phydev);
  8630. }
  8631. }
  8632. if (!epause->autoneg)
  8633. tg3_setup_flow_control(tp, 0, 0);
  8634. } else {
  8635. tp->link_config.orig_advertising &=
  8636. ~(ADVERTISED_Pause |
  8637. ADVERTISED_Asym_Pause);
  8638. tp->link_config.orig_advertising |= newadv;
  8639. }
  8640. } else {
  8641. int irq_sync = 0;
  8642. if (netif_running(dev)) {
  8643. tg3_netif_stop(tp);
  8644. irq_sync = 1;
  8645. }
  8646. tg3_full_lock(tp, irq_sync);
  8647. if (epause->autoneg)
  8648. tg3_flag_set(tp, PAUSE_AUTONEG);
  8649. else
  8650. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8651. if (epause->rx_pause)
  8652. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8653. else
  8654. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8655. if (epause->tx_pause)
  8656. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8657. else
  8658. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8659. if (netif_running(dev)) {
  8660. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8661. err = tg3_restart_hw(tp, 1);
  8662. if (!err)
  8663. tg3_netif_start(tp);
  8664. }
  8665. tg3_full_unlock(tp);
  8666. }
  8667. return err;
  8668. }
  8669. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8670. {
  8671. switch (sset) {
  8672. case ETH_SS_TEST:
  8673. return TG3_NUM_TEST;
  8674. case ETH_SS_STATS:
  8675. return TG3_NUM_STATS;
  8676. default:
  8677. return -EOPNOTSUPP;
  8678. }
  8679. }
  8680. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8681. {
  8682. switch (stringset) {
  8683. case ETH_SS_STATS:
  8684. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8685. break;
  8686. case ETH_SS_TEST:
  8687. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8688. break;
  8689. default:
  8690. WARN_ON(1); /* we need a WARN() */
  8691. break;
  8692. }
  8693. }
  8694. static int tg3_set_phys_id(struct net_device *dev,
  8695. enum ethtool_phys_id_state state)
  8696. {
  8697. struct tg3 *tp = netdev_priv(dev);
  8698. if (!netif_running(tp->dev))
  8699. return -EAGAIN;
  8700. switch (state) {
  8701. case ETHTOOL_ID_ACTIVE:
  8702. return 1; /* cycle on/off once per second */
  8703. case ETHTOOL_ID_ON:
  8704. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8705. LED_CTRL_1000MBPS_ON |
  8706. LED_CTRL_100MBPS_ON |
  8707. LED_CTRL_10MBPS_ON |
  8708. LED_CTRL_TRAFFIC_OVERRIDE |
  8709. LED_CTRL_TRAFFIC_BLINK |
  8710. LED_CTRL_TRAFFIC_LED);
  8711. break;
  8712. case ETHTOOL_ID_OFF:
  8713. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8714. LED_CTRL_TRAFFIC_OVERRIDE);
  8715. break;
  8716. case ETHTOOL_ID_INACTIVE:
  8717. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8718. break;
  8719. }
  8720. return 0;
  8721. }
  8722. static void tg3_get_ethtool_stats(struct net_device *dev,
  8723. struct ethtool_stats *estats, u64 *tmp_stats)
  8724. {
  8725. struct tg3 *tp = netdev_priv(dev);
  8726. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8727. }
  8728. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  8729. {
  8730. int i;
  8731. __be32 *buf;
  8732. u32 offset = 0, len = 0;
  8733. u32 magic, val;
  8734. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8735. return NULL;
  8736. if (magic == TG3_EEPROM_MAGIC) {
  8737. for (offset = TG3_NVM_DIR_START;
  8738. offset < TG3_NVM_DIR_END;
  8739. offset += TG3_NVM_DIRENT_SIZE) {
  8740. if (tg3_nvram_read(tp, offset, &val))
  8741. return NULL;
  8742. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8743. TG3_NVM_DIRTYPE_EXTVPD)
  8744. break;
  8745. }
  8746. if (offset != TG3_NVM_DIR_END) {
  8747. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8748. if (tg3_nvram_read(tp, offset + 4, &offset))
  8749. return NULL;
  8750. offset = tg3_nvram_logical_addr(tp, offset);
  8751. }
  8752. }
  8753. if (!offset || !len) {
  8754. offset = TG3_NVM_VPD_OFF;
  8755. len = TG3_NVM_VPD_LEN;
  8756. }
  8757. buf = kmalloc(len, GFP_KERNEL);
  8758. if (buf == NULL)
  8759. return NULL;
  8760. if (magic == TG3_EEPROM_MAGIC) {
  8761. for (i = 0; i < len; i += 4) {
  8762. /* The data is in little-endian format in NVRAM.
  8763. * Use the big-endian read routines to preserve
  8764. * the byte order as it exists in NVRAM.
  8765. */
  8766. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8767. goto error;
  8768. }
  8769. } else {
  8770. u8 *ptr;
  8771. ssize_t cnt;
  8772. unsigned int pos = 0;
  8773. ptr = (u8 *)&buf[0];
  8774. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8775. cnt = pci_read_vpd(tp->pdev, pos,
  8776. len - pos, ptr);
  8777. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8778. cnt = 0;
  8779. else if (cnt < 0)
  8780. goto error;
  8781. }
  8782. if (pos != len)
  8783. goto error;
  8784. }
  8785. *vpdlen = len;
  8786. return buf;
  8787. error:
  8788. kfree(buf);
  8789. return NULL;
  8790. }
  8791. #define NVRAM_TEST_SIZE 0x100
  8792. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8793. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8794. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8795. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8796. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8797. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  8798. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8799. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8800. static int tg3_test_nvram(struct tg3 *tp)
  8801. {
  8802. u32 csum, magic, len;
  8803. __be32 *buf;
  8804. int i, j, k, err = 0, size;
  8805. if (tg3_flag(tp, NO_NVRAM))
  8806. return 0;
  8807. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8808. return -EIO;
  8809. if (magic == TG3_EEPROM_MAGIC)
  8810. size = NVRAM_TEST_SIZE;
  8811. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8812. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8813. TG3_EEPROM_SB_FORMAT_1) {
  8814. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8815. case TG3_EEPROM_SB_REVISION_0:
  8816. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8817. break;
  8818. case TG3_EEPROM_SB_REVISION_2:
  8819. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8820. break;
  8821. case TG3_EEPROM_SB_REVISION_3:
  8822. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8823. break;
  8824. case TG3_EEPROM_SB_REVISION_4:
  8825. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8826. break;
  8827. case TG3_EEPROM_SB_REVISION_5:
  8828. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  8829. break;
  8830. case TG3_EEPROM_SB_REVISION_6:
  8831. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  8832. break;
  8833. default:
  8834. return -EIO;
  8835. }
  8836. } else
  8837. return 0;
  8838. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8839. size = NVRAM_SELFBOOT_HW_SIZE;
  8840. else
  8841. return -EIO;
  8842. buf = kmalloc(size, GFP_KERNEL);
  8843. if (buf == NULL)
  8844. return -ENOMEM;
  8845. err = -EIO;
  8846. for (i = 0, j = 0; i < size; i += 4, j++) {
  8847. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8848. if (err)
  8849. break;
  8850. }
  8851. if (i < size)
  8852. goto out;
  8853. /* Selfboot format */
  8854. magic = be32_to_cpu(buf[0]);
  8855. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8856. TG3_EEPROM_MAGIC_FW) {
  8857. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8858. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8859. TG3_EEPROM_SB_REVISION_2) {
  8860. /* For rev 2, the csum doesn't include the MBA. */
  8861. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8862. csum8 += buf8[i];
  8863. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8864. csum8 += buf8[i];
  8865. } else {
  8866. for (i = 0; i < size; i++)
  8867. csum8 += buf8[i];
  8868. }
  8869. if (csum8 == 0) {
  8870. err = 0;
  8871. goto out;
  8872. }
  8873. err = -EIO;
  8874. goto out;
  8875. }
  8876. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8877. TG3_EEPROM_MAGIC_HW) {
  8878. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8879. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8880. u8 *buf8 = (u8 *) buf;
  8881. /* Separate the parity bits and the data bytes. */
  8882. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8883. if ((i == 0) || (i == 8)) {
  8884. int l;
  8885. u8 msk;
  8886. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8887. parity[k++] = buf8[i] & msk;
  8888. i++;
  8889. } else if (i == 16) {
  8890. int l;
  8891. u8 msk;
  8892. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8893. parity[k++] = buf8[i] & msk;
  8894. i++;
  8895. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8896. parity[k++] = buf8[i] & msk;
  8897. i++;
  8898. }
  8899. data[j++] = buf8[i];
  8900. }
  8901. err = -EIO;
  8902. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8903. u8 hw8 = hweight8(data[i]);
  8904. if ((hw8 & 0x1) && parity[i])
  8905. goto out;
  8906. else if (!(hw8 & 0x1) && !parity[i])
  8907. goto out;
  8908. }
  8909. err = 0;
  8910. goto out;
  8911. }
  8912. err = -EIO;
  8913. /* Bootstrap checksum at offset 0x10 */
  8914. csum = calc_crc((unsigned char *) buf, 0x10);
  8915. if (csum != le32_to_cpu(buf[0x10/4]))
  8916. goto out;
  8917. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8918. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8919. if (csum != le32_to_cpu(buf[0xfc/4]))
  8920. goto out;
  8921. kfree(buf);
  8922. buf = tg3_vpd_readblock(tp, &len);
  8923. if (!buf)
  8924. return -ENOMEM;
  8925. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  8926. if (i > 0) {
  8927. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8928. if (j < 0)
  8929. goto out;
  8930. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  8931. goto out;
  8932. i += PCI_VPD_LRDT_TAG_SIZE;
  8933. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8934. PCI_VPD_RO_KEYWORD_CHKSUM);
  8935. if (j > 0) {
  8936. u8 csum8 = 0;
  8937. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8938. for (i = 0; i <= j; i++)
  8939. csum8 += ((u8 *)buf)[i];
  8940. if (csum8)
  8941. goto out;
  8942. }
  8943. }
  8944. err = 0;
  8945. out:
  8946. kfree(buf);
  8947. return err;
  8948. }
  8949. #define TG3_SERDES_TIMEOUT_SEC 2
  8950. #define TG3_COPPER_TIMEOUT_SEC 6
  8951. static int tg3_test_link(struct tg3 *tp)
  8952. {
  8953. int i, max;
  8954. if (!netif_running(tp->dev))
  8955. return -ENODEV;
  8956. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8957. max = TG3_SERDES_TIMEOUT_SEC;
  8958. else
  8959. max = TG3_COPPER_TIMEOUT_SEC;
  8960. for (i = 0; i < max; i++) {
  8961. if (netif_carrier_ok(tp->dev))
  8962. return 0;
  8963. if (msleep_interruptible(1000))
  8964. break;
  8965. }
  8966. return -EIO;
  8967. }
  8968. /* Only test the commonly used registers */
  8969. static int tg3_test_registers(struct tg3 *tp)
  8970. {
  8971. int i, is_5705, is_5750;
  8972. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8973. static struct {
  8974. u16 offset;
  8975. u16 flags;
  8976. #define TG3_FL_5705 0x1
  8977. #define TG3_FL_NOT_5705 0x2
  8978. #define TG3_FL_NOT_5788 0x4
  8979. #define TG3_FL_NOT_5750 0x8
  8980. u32 read_mask;
  8981. u32 write_mask;
  8982. } reg_tbl[] = {
  8983. /* MAC Control Registers */
  8984. { MAC_MODE, TG3_FL_NOT_5705,
  8985. 0x00000000, 0x00ef6f8c },
  8986. { MAC_MODE, TG3_FL_5705,
  8987. 0x00000000, 0x01ef6b8c },
  8988. { MAC_STATUS, TG3_FL_NOT_5705,
  8989. 0x03800107, 0x00000000 },
  8990. { MAC_STATUS, TG3_FL_5705,
  8991. 0x03800100, 0x00000000 },
  8992. { MAC_ADDR_0_HIGH, 0x0000,
  8993. 0x00000000, 0x0000ffff },
  8994. { MAC_ADDR_0_LOW, 0x0000,
  8995. 0x00000000, 0xffffffff },
  8996. { MAC_RX_MTU_SIZE, 0x0000,
  8997. 0x00000000, 0x0000ffff },
  8998. { MAC_TX_MODE, 0x0000,
  8999. 0x00000000, 0x00000070 },
  9000. { MAC_TX_LENGTHS, 0x0000,
  9001. 0x00000000, 0x00003fff },
  9002. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9003. 0x00000000, 0x000007fc },
  9004. { MAC_RX_MODE, TG3_FL_5705,
  9005. 0x00000000, 0x000007dc },
  9006. { MAC_HASH_REG_0, 0x0000,
  9007. 0x00000000, 0xffffffff },
  9008. { MAC_HASH_REG_1, 0x0000,
  9009. 0x00000000, 0xffffffff },
  9010. { MAC_HASH_REG_2, 0x0000,
  9011. 0x00000000, 0xffffffff },
  9012. { MAC_HASH_REG_3, 0x0000,
  9013. 0x00000000, 0xffffffff },
  9014. /* Receive Data and Receive BD Initiator Control Registers. */
  9015. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9016. 0x00000000, 0xffffffff },
  9017. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9018. 0x00000000, 0xffffffff },
  9019. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9020. 0x00000000, 0x00000003 },
  9021. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9022. 0x00000000, 0xffffffff },
  9023. { RCVDBDI_STD_BD+0, 0x0000,
  9024. 0x00000000, 0xffffffff },
  9025. { RCVDBDI_STD_BD+4, 0x0000,
  9026. 0x00000000, 0xffffffff },
  9027. { RCVDBDI_STD_BD+8, 0x0000,
  9028. 0x00000000, 0xffff0002 },
  9029. { RCVDBDI_STD_BD+0xc, 0x0000,
  9030. 0x00000000, 0xffffffff },
  9031. /* Receive BD Initiator Control Registers. */
  9032. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9033. 0x00000000, 0xffffffff },
  9034. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9035. 0x00000000, 0x000003ff },
  9036. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9037. 0x00000000, 0xffffffff },
  9038. /* Host Coalescing Control Registers. */
  9039. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9040. 0x00000000, 0x00000004 },
  9041. { HOSTCC_MODE, TG3_FL_5705,
  9042. 0x00000000, 0x000000f6 },
  9043. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9044. 0x00000000, 0xffffffff },
  9045. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9046. 0x00000000, 0x000003ff },
  9047. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9048. 0x00000000, 0xffffffff },
  9049. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9050. 0x00000000, 0x000003ff },
  9051. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9052. 0x00000000, 0xffffffff },
  9053. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9054. 0x00000000, 0x000000ff },
  9055. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9056. 0x00000000, 0xffffffff },
  9057. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9058. 0x00000000, 0x000000ff },
  9059. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9060. 0x00000000, 0xffffffff },
  9061. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9062. 0x00000000, 0xffffffff },
  9063. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9064. 0x00000000, 0xffffffff },
  9065. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9066. 0x00000000, 0x000000ff },
  9067. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9068. 0x00000000, 0xffffffff },
  9069. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9070. 0x00000000, 0x000000ff },
  9071. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9072. 0x00000000, 0xffffffff },
  9073. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9074. 0x00000000, 0xffffffff },
  9075. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9076. 0x00000000, 0xffffffff },
  9077. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9078. 0x00000000, 0xffffffff },
  9079. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9080. 0x00000000, 0xffffffff },
  9081. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9082. 0xffffffff, 0x00000000 },
  9083. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9084. 0xffffffff, 0x00000000 },
  9085. /* Buffer Manager Control Registers. */
  9086. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9087. 0x00000000, 0x007fff80 },
  9088. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9089. 0x00000000, 0x007fffff },
  9090. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9091. 0x00000000, 0x0000003f },
  9092. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9093. 0x00000000, 0x000001ff },
  9094. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9095. 0x00000000, 0x000001ff },
  9096. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9097. 0xffffffff, 0x00000000 },
  9098. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9099. 0xffffffff, 0x00000000 },
  9100. /* Mailbox Registers */
  9101. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9102. 0x00000000, 0x000001ff },
  9103. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9104. 0x00000000, 0x000001ff },
  9105. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9106. 0x00000000, 0x000007ff },
  9107. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9108. 0x00000000, 0x000001ff },
  9109. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9110. };
  9111. is_5705 = is_5750 = 0;
  9112. if (tg3_flag(tp, 5705_PLUS)) {
  9113. is_5705 = 1;
  9114. if (tg3_flag(tp, 5750_PLUS))
  9115. is_5750 = 1;
  9116. }
  9117. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9118. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9119. continue;
  9120. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9121. continue;
  9122. if (tg3_flag(tp, IS_5788) &&
  9123. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9124. continue;
  9125. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9126. continue;
  9127. offset = (u32) reg_tbl[i].offset;
  9128. read_mask = reg_tbl[i].read_mask;
  9129. write_mask = reg_tbl[i].write_mask;
  9130. /* Save the original register content */
  9131. save_val = tr32(offset);
  9132. /* Determine the read-only value. */
  9133. read_val = save_val & read_mask;
  9134. /* Write zero to the register, then make sure the read-only bits
  9135. * are not changed and the read/write bits are all zeros.
  9136. */
  9137. tw32(offset, 0);
  9138. val = tr32(offset);
  9139. /* Test the read-only and read/write bits. */
  9140. if (((val & read_mask) != read_val) || (val & write_mask))
  9141. goto out;
  9142. /* Write ones to all the bits defined by RdMask and WrMask, then
  9143. * make sure the read-only bits are not changed and the
  9144. * read/write bits are all ones.
  9145. */
  9146. tw32(offset, read_mask | write_mask);
  9147. val = tr32(offset);
  9148. /* Test the read-only bits. */
  9149. if ((val & read_mask) != read_val)
  9150. goto out;
  9151. /* Test the read/write bits. */
  9152. if ((val & write_mask) != write_mask)
  9153. goto out;
  9154. tw32(offset, save_val);
  9155. }
  9156. return 0;
  9157. out:
  9158. if (netif_msg_hw(tp))
  9159. netdev_err(tp->dev,
  9160. "Register test failed at offset %x\n", offset);
  9161. tw32(offset, save_val);
  9162. return -EIO;
  9163. }
  9164. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9165. {
  9166. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9167. int i;
  9168. u32 j;
  9169. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9170. for (j = 0; j < len; j += 4) {
  9171. u32 val;
  9172. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9173. tg3_read_mem(tp, offset + j, &val);
  9174. if (val != test_pattern[i])
  9175. return -EIO;
  9176. }
  9177. }
  9178. return 0;
  9179. }
  9180. static int tg3_test_memory(struct tg3 *tp)
  9181. {
  9182. static struct mem_entry {
  9183. u32 offset;
  9184. u32 len;
  9185. } mem_tbl_570x[] = {
  9186. { 0x00000000, 0x00b50},
  9187. { 0x00002000, 0x1c000},
  9188. { 0xffffffff, 0x00000}
  9189. }, mem_tbl_5705[] = {
  9190. { 0x00000100, 0x0000c},
  9191. { 0x00000200, 0x00008},
  9192. { 0x00004000, 0x00800},
  9193. { 0x00006000, 0x01000},
  9194. { 0x00008000, 0x02000},
  9195. { 0x00010000, 0x0e000},
  9196. { 0xffffffff, 0x00000}
  9197. }, mem_tbl_5755[] = {
  9198. { 0x00000200, 0x00008},
  9199. { 0x00004000, 0x00800},
  9200. { 0x00006000, 0x00800},
  9201. { 0x00008000, 0x02000},
  9202. { 0x00010000, 0x0c000},
  9203. { 0xffffffff, 0x00000}
  9204. }, mem_tbl_5906[] = {
  9205. { 0x00000200, 0x00008},
  9206. { 0x00004000, 0x00400},
  9207. { 0x00006000, 0x00400},
  9208. { 0x00008000, 0x01000},
  9209. { 0x00010000, 0x01000},
  9210. { 0xffffffff, 0x00000}
  9211. }, mem_tbl_5717[] = {
  9212. { 0x00000200, 0x00008},
  9213. { 0x00010000, 0x0a000},
  9214. { 0x00020000, 0x13c00},
  9215. { 0xffffffff, 0x00000}
  9216. }, mem_tbl_57765[] = {
  9217. { 0x00000200, 0x00008},
  9218. { 0x00004000, 0x00800},
  9219. { 0x00006000, 0x09800},
  9220. { 0x00010000, 0x0a000},
  9221. { 0xffffffff, 0x00000}
  9222. };
  9223. struct mem_entry *mem_tbl;
  9224. int err = 0;
  9225. int i;
  9226. if (tg3_flag(tp, 5717_PLUS))
  9227. mem_tbl = mem_tbl_5717;
  9228. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9229. mem_tbl = mem_tbl_57765;
  9230. else if (tg3_flag(tp, 5755_PLUS))
  9231. mem_tbl = mem_tbl_5755;
  9232. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9233. mem_tbl = mem_tbl_5906;
  9234. else if (tg3_flag(tp, 5705_PLUS))
  9235. mem_tbl = mem_tbl_5705;
  9236. else
  9237. mem_tbl = mem_tbl_570x;
  9238. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9239. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9240. if (err)
  9241. break;
  9242. }
  9243. return err;
  9244. }
  9245. #define TG3_MAC_LOOPBACK 0
  9246. #define TG3_PHY_LOOPBACK 1
  9247. #define TG3_TSO_LOOPBACK 2
  9248. #define TG3_TSO_MSS 500
  9249. #define TG3_TSO_IP_HDR_LEN 20
  9250. #define TG3_TSO_TCP_HDR_LEN 20
  9251. #define TG3_TSO_TCP_OPT_LEN 12
  9252. static const u8 tg3_tso_header[] = {
  9253. 0x08, 0x00,
  9254. 0x45, 0x00, 0x00, 0x00,
  9255. 0x00, 0x00, 0x40, 0x00,
  9256. 0x40, 0x06, 0x00, 0x00,
  9257. 0x0a, 0x00, 0x00, 0x01,
  9258. 0x0a, 0x00, 0x00, 0x02,
  9259. 0x0d, 0x00, 0xe0, 0x00,
  9260. 0x00, 0x00, 0x01, 0x00,
  9261. 0x00, 0x00, 0x02, 0x00,
  9262. 0x80, 0x10, 0x10, 0x00,
  9263. 0x14, 0x09, 0x00, 0x00,
  9264. 0x01, 0x01, 0x08, 0x0a,
  9265. 0x11, 0x11, 0x11, 0x11,
  9266. 0x11, 0x11, 0x11, 0x11,
  9267. };
  9268. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9269. {
  9270. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9271. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9272. struct sk_buff *skb, *rx_skb;
  9273. u8 *tx_data;
  9274. dma_addr_t map;
  9275. int num_pkts, tx_len, rx_len, i, err;
  9276. struct tg3_rx_buffer_desc *desc;
  9277. struct tg3_napi *tnapi, *rnapi;
  9278. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9279. tnapi = &tp->napi[0];
  9280. rnapi = &tp->napi[0];
  9281. if (tp->irq_cnt > 1) {
  9282. if (tg3_flag(tp, ENABLE_RSS))
  9283. rnapi = &tp->napi[1];
  9284. if (tg3_flag(tp, ENABLE_TSS))
  9285. tnapi = &tp->napi[1];
  9286. }
  9287. coal_now = tnapi->coal_now | rnapi->coal_now;
  9288. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9289. /* HW errata - mac loopback fails in some cases on 5780.
  9290. * Normal traffic and PHY loopback are not affected by
  9291. * errata. Also, the MAC loopback test is deprecated for
  9292. * all newer ASIC revisions.
  9293. */
  9294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9295. tg3_flag(tp, CPMU_PRESENT))
  9296. return 0;
  9297. mac_mode = tp->mac_mode &
  9298. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9299. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9300. if (!tg3_flag(tp, 5705_PLUS))
  9301. mac_mode |= MAC_MODE_LINK_POLARITY;
  9302. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9303. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9304. else
  9305. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9306. tw32(MAC_MODE, mac_mode);
  9307. } else {
  9308. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9309. tg3_phy_fet_toggle_apd(tp, false);
  9310. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9311. } else
  9312. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9313. tg3_phy_toggle_automdix(tp, 0);
  9314. tg3_writephy(tp, MII_BMCR, val);
  9315. udelay(40);
  9316. mac_mode = tp->mac_mode &
  9317. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9318. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9319. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9320. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9321. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9322. /* The write needs to be flushed for the AC131 */
  9323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9324. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9325. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9326. } else
  9327. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9328. /* reset to prevent losing 1st rx packet intermittently */
  9329. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9330. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9331. udelay(10);
  9332. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9333. }
  9334. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9335. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9336. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9337. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9338. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9339. mac_mode |= MAC_MODE_LINK_POLARITY;
  9340. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9341. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9342. }
  9343. tw32(MAC_MODE, mac_mode);
  9344. /* Wait for link */
  9345. for (i = 0; i < 100; i++) {
  9346. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9347. break;
  9348. mdelay(1);
  9349. }
  9350. }
  9351. err = -EIO;
  9352. tx_len = pktsz;
  9353. skb = netdev_alloc_skb(tp->dev, tx_len);
  9354. if (!skb)
  9355. return -ENOMEM;
  9356. tx_data = skb_put(skb, tx_len);
  9357. memcpy(tx_data, tp->dev->dev_addr, 6);
  9358. memset(tx_data + 6, 0x0, 8);
  9359. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9360. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9361. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9362. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9363. TG3_TSO_TCP_OPT_LEN;
  9364. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9365. sizeof(tg3_tso_header));
  9366. mss = TG3_TSO_MSS;
  9367. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9368. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9369. /* Set the total length field in the IP header */
  9370. iph->tot_len = htons((u16)(mss + hdr_len));
  9371. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9372. TXD_FLAG_CPU_POST_DMA);
  9373. if (tg3_flag(tp, HW_TSO_1) ||
  9374. tg3_flag(tp, HW_TSO_2) ||
  9375. tg3_flag(tp, HW_TSO_3)) {
  9376. struct tcphdr *th;
  9377. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9378. th = (struct tcphdr *)&tx_data[val];
  9379. th->check = 0;
  9380. } else
  9381. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9382. if (tg3_flag(tp, HW_TSO_3)) {
  9383. mss |= (hdr_len & 0xc) << 12;
  9384. if (hdr_len & 0x10)
  9385. base_flags |= 0x00000010;
  9386. base_flags |= (hdr_len & 0x3e0) << 5;
  9387. } else if (tg3_flag(tp, HW_TSO_2))
  9388. mss |= hdr_len << 9;
  9389. else if (tg3_flag(tp, HW_TSO_1) ||
  9390. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9391. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9392. } else {
  9393. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9394. }
  9395. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9396. } else {
  9397. num_pkts = 1;
  9398. data_off = ETH_HLEN;
  9399. }
  9400. for (i = data_off; i < tx_len; i++)
  9401. tx_data[i] = (u8) (i & 0xff);
  9402. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9403. if (pci_dma_mapping_error(tp->pdev, map)) {
  9404. dev_kfree_skb(skb);
  9405. return -EIO;
  9406. }
  9407. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9408. rnapi->coal_now);
  9409. udelay(10);
  9410. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9411. tg3_tx_set_bd(tnapi, tnapi->tx_prod, map, tx_len,
  9412. base_flags | TXD_FLAG_END, mss, 0);
  9413. tnapi->tx_prod++;
  9414. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9415. tr32_mailbox(tnapi->prodmbox);
  9416. udelay(10);
  9417. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9418. for (i = 0; i < 35; i++) {
  9419. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9420. coal_now);
  9421. udelay(10);
  9422. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9423. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9424. if ((tx_idx == tnapi->tx_prod) &&
  9425. (rx_idx == (rx_start_idx + num_pkts)))
  9426. break;
  9427. }
  9428. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9429. dev_kfree_skb(skb);
  9430. if (tx_idx != tnapi->tx_prod)
  9431. goto out;
  9432. if (rx_idx != rx_start_idx + num_pkts)
  9433. goto out;
  9434. val = data_off;
  9435. while (rx_idx != rx_start_idx) {
  9436. desc = &rnapi->rx_rcb[rx_start_idx++];
  9437. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9438. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9439. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9440. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9441. goto out;
  9442. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9443. - ETH_FCS_LEN;
  9444. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9445. if (rx_len != tx_len)
  9446. goto out;
  9447. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9448. if (opaque_key != RXD_OPAQUE_RING_STD)
  9449. goto out;
  9450. } else {
  9451. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9452. goto out;
  9453. }
  9454. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9455. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9456. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9457. goto out;
  9458. }
  9459. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9460. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9461. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9462. mapping);
  9463. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9464. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9465. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9466. mapping);
  9467. } else
  9468. goto out;
  9469. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9470. PCI_DMA_FROMDEVICE);
  9471. for (i = data_off; i < rx_len; i++, val++) {
  9472. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9473. goto out;
  9474. }
  9475. }
  9476. err = 0;
  9477. /* tg3_free_rings will unmap and free the rx_skb */
  9478. out:
  9479. return err;
  9480. }
  9481. #define TG3_STD_LOOPBACK_FAILED 1
  9482. #define TG3_JMB_LOOPBACK_FAILED 2
  9483. #define TG3_TSO_LOOPBACK_FAILED 4
  9484. #define TG3_MAC_LOOPBACK_SHIFT 0
  9485. #define TG3_PHY_LOOPBACK_SHIFT 4
  9486. #define TG3_LOOPBACK_FAILED 0x00000077
  9487. static int tg3_test_loopback(struct tg3 *tp)
  9488. {
  9489. int err = 0;
  9490. u32 eee_cap, cpmuctrl = 0;
  9491. if (!netif_running(tp->dev))
  9492. return TG3_LOOPBACK_FAILED;
  9493. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9494. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9495. err = tg3_reset_hw(tp, 1);
  9496. if (err) {
  9497. err = TG3_LOOPBACK_FAILED;
  9498. goto done;
  9499. }
  9500. if (tg3_flag(tp, ENABLE_RSS)) {
  9501. int i;
  9502. /* Reroute all rx packets to the 1st queue */
  9503. for (i = MAC_RSS_INDIR_TBL_0;
  9504. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9505. tw32(i, 0x0);
  9506. }
  9507. /* Turn off gphy autopowerdown. */
  9508. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9509. tg3_phy_toggle_apd(tp, false);
  9510. if (tg3_flag(tp, CPMU_PRESENT)) {
  9511. int i;
  9512. u32 status;
  9513. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9514. /* Wait for up to 40 microseconds to acquire lock. */
  9515. for (i = 0; i < 4; i++) {
  9516. status = tr32(TG3_CPMU_MUTEX_GNT);
  9517. if (status == CPMU_MUTEX_GNT_DRIVER)
  9518. break;
  9519. udelay(10);
  9520. }
  9521. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9522. err = TG3_LOOPBACK_FAILED;
  9523. goto done;
  9524. }
  9525. /* Turn off link-based power management. */
  9526. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9527. tw32(TG3_CPMU_CTRL,
  9528. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9529. CPMU_CTRL_LINK_AWARE_MODE));
  9530. }
  9531. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9532. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9533. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9534. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9535. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9536. if (tg3_flag(tp, CPMU_PRESENT)) {
  9537. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9538. /* Release the mutex */
  9539. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9540. }
  9541. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9542. !tg3_flag(tp, USE_PHYLIB)) {
  9543. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9544. err |= TG3_STD_LOOPBACK_FAILED <<
  9545. TG3_PHY_LOOPBACK_SHIFT;
  9546. if (tg3_flag(tp, TSO_CAPABLE) &&
  9547. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9548. err |= TG3_TSO_LOOPBACK_FAILED <<
  9549. TG3_PHY_LOOPBACK_SHIFT;
  9550. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9551. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9552. err |= TG3_JMB_LOOPBACK_FAILED <<
  9553. TG3_PHY_LOOPBACK_SHIFT;
  9554. }
  9555. /* Re-enable gphy autopowerdown. */
  9556. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9557. tg3_phy_toggle_apd(tp, true);
  9558. done:
  9559. tp->phy_flags |= eee_cap;
  9560. return err;
  9561. }
  9562. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9563. u64 *data)
  9564. {
  9565. struct tg3 *tp = netdev_priv(dev);
  9566. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9567. tg3_power_up(tp)) {
  9568. etest->flags |= ETH_TEST_FL_FAILED;
  9569. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9570. return;
  9571. }
  9572. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9573. if (tg3_test_nvram(tp) != 0) {
  9574. etest->flags |= ETH_TEST_FL_FAILED;
  9575. data[0] = 1;
  9576. }
  9577. if (tg3_test_link(tp) != 0) {
  9578. etest->flags |= ETH_TEST_FL_FAILED;
  9579. data[1] = 1;
  9580. }
  9581. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9582. int err, err2 = 0, irq_sync = 0;
  9583. if (netif_running(dev)) {
  9584. tg3_phy_stop(tp);
  9585. tg3_netif_stop(tp);
  9586. irq_sync = 1;
  9587. }
  9588. tg3_full_lock(tp, irq_sync);
  9589. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9590. err = tg3_nvram_lock(tp);
  9591. tg3_halt_cpu(tp, RX_CPU_BASE);
  9592. if (!tg3_flag(tp, 5705_PLUS))
  9593. tg3_halt_cpu(tp, TX_CPU_BASE);
  9594. if (!err)
  9595. tg3_nvram_unlock(tp);
  9596. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9597. tg3_phy_reset(tp);
  9598. if (tg3_test_registers(tp) != 0) {
  9599. etest->flags |= ETH_TEST_FL_FAILED;
  9600. data[2] = 1;
  9601. }
  9602. if (tg3_test_memory(tp) != 0) {
  9603. etest->flags |= ETH_TEST_FL_FAILED;
  9604. data[3] = 1;
  9605. }
  9606. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9607. etest->flags |= ETH_TEST_FL_FAILED;
  9608. tg3_full_unlock(tp);
  9609. if (tg3_test_interrupt(tp) != 0) {
  9610. etest->flags |= ETH_TEST_FL_FAILED;
  9611. data[5] = 1;
  9612. }
  9613. tg3_full_lock(tp, 0);
  9614. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9615. if (netif_running(dev)) {
  9616. tg3_flag_set(tp, INIT_COMPLETE);
  9617. err2 = tg3_restart_hw(tp, 1);
  9618. if (!err2)
  9619. tg3_netif_start(tp);
  9620. }
  9621. tg3_full_unlock(tp);
  9622. if (irq_sync && !err2)
  9623. tg3_phy_start(tp);
  9624. }
  9625. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9626. tg3_power_down(tp);
  9627. }
  9628. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9629. {
  9630. struct mii_ioctl_data *data = if_mii(ifr);
  9631. struct tg3 *tp = netdev_priv(dev);
  9632. int err;
  9633. if (tg3_flag(tp, USE_PHYLIB)) {
  9634. struct phy_device *phydev;
  9635. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9636. return -EAGAIN;
  9637. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9638. return phy_mii_ioctl(phydev, ifr, cmd);
  9639. }
  9640. switch (cmd) {
  9641. case SIOCGMIIPHY:
  9642. data->phy_id = tp->phy_addr;
  9643. /* fallthru */
  9644. case SIOCGMIIREG: {
  9645. u32 mii_regval;
  9646. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9647. break; /* We have no PHY */
  9648. if (!netif_running(dev))
  9649. return -EAGAIN;
  9650. spin_lock_bh(&tp->lock);
  9651. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9652. spin_unlock_bh(&tp->lock);
  9653. data->val_out = mii_regval;
  9654. return err;
  9655. }
  9656. case SIOCSMIIREG:
  9657. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9658. break; /* We have no PHY */
  9659. if (!netif_running(dev))
  9660. return -EAGAIN;
  9661. spin_lock_bh(&tp->lock);
  9662. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9663. spin_unlock_bh(&tp->lock);
  9664. return err;
  9665. default:
  9666. /* do nothing */
  9667. break;
  9668. }
  9669. return -EOPNOTSUPP;
  9670. }
  9671. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9672. {
  9673. struct tg3 *tp = netdev_priv(dev);
  9674. memcpy(ec, &tp->coal, sizeof(*ec));
  9675. return 0;
  9676. }
  9677. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9678. {
  9679. struct tg3 *tp = netdev_priv(dev);
  9680. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9681. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9682. if (!tg3_flag(tp, 5705_PLUS)) {
  9683. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9684. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9685. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9686. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9687. }
  9688. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9689. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9690. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9691. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9692. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9693. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9694. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9695. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9696. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9697. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9698. return -EINVAL;
  9699. /* No rx interrupts will be generated if both are zero */
  9700. if ((ec->rx_coalesce_usecs == 0) &&
  9701. (ec->rx_max_coalesced_frames == 0))
  9702. return -EINVAL;
  9703. /* No tx interrupts will be generated if both are zero */
  9704. if ((ec->tx_coalesce_usecs == 0) &&
  9705. (ec->tx_max_coalesced_frames == 0))
  9706. return -EINVAL;
  9707. /* Only copy relevant parameters, ignore all others. */
  9708. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9709. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9710. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9711. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9712. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9713. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9714. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9715. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9716. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9717. if (netif_running(dev)) {
  9718. tg3_full_lock(tp, 0);
  9719. __tg3_set_coalesce(tp, &tp->coal);
  9720. tg3_full_unlock(tp);
  9721. }
  9722. return 0;
  9723. }
  9724. static const struct ethtool_ops tg3_ethtool_ops = {
  9725. .get_settings = tg3_get_settings,
  9726. .set_settings = tg3_set_settings,
  9727. .get_drvinfo = tg3_get_drvinfo,
  9728. .get_regs_len = tg3_get_regs_len,
  9729. .get_regs = tg3_get_regs,
  9730. .get_wol = tg3_get_wol,
  9731. .set_wol = tg3_set_wol,
  9732. .get_msglevel = tg3_get_msglevel,
  9733. .set_msglevel = tg3_set_msglevel,
  9734. .nway_reset = tg3_nway_reset,
  9735. .get_link = ethtool_op_get_link,
  9736. .get_eeprom_len = tg3_get_eeprom_len,
  9737. .get_eeprom = tg3_get_eeprom,
  9738. .set_eeprom = tg3_set_eeprom,
  9739. .get_ringparam = tg3_get_ringparam,
  9740. .set_ringparam = tg3_set_ringparam,
  9741. .get_pauseparam = tg3_get_pauseparam,
  9742. .set_pauseparam = tg3_set_pauseparam,
  9743. .self_test = tg3_self_test,
  9744. .get_strings = tg3_get_strings,
  9745. .set_phys_id = tg3_set_phys_id,
  9746. .get_ethtool_stats = tg3_get_ethtool_stats,
  9747. .get_coalesce = tg3_get_coalesce,
  9748. .set_coalesce = tg3_set_coalesce,
  9749. .get_sset_count = tg3_get_sset_count,
  9750. };
  9751. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9752. {
  9753. u32 cursize, val, magic;
  9754. tp->nvram_size = EEPROM_CHIP_SIZE;
  9755. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9756. return;
  9757. if ((magic != TG3_EEPROM_MAGIC) &&
  9758. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9759. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9760. return;
  9761. /*
  9762. * Size the chip by reading offsets at increasing powers of two.
  9763. * When we encounter our validation signature, we know the addressing
  9764. * has wrapped around, and thus have our chip size.
  9765. */
  9766. cursize = 0x10;
  9767. while (cursize < tp->nvram_size) {
  9768. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9769. return;
  9770. if (val == magic)
  9771. break;
  9772. cursize <<= 1;
  9773. }
  9774. tp->nvram_size = cursize;
  9775. }
  9776. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9777. {
  9778. u32 val;
  9779. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9780. return;
  9781. /* Selfboot format */
  9782. if (val != TG3_EEPROM_MAGIC) {
  9783. tg3_get_eeprom_size(tp);
  9784. return;
  9785. }
  9786. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9787. if (val != 0) {
  9788. /* This is confusing. We want to operate on the
  9789. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9790. * call will read from NVRAM and byteswap the data
  9791. * according to the byteswapping settings for all
  9792. * other register accesses. This ensures the data we
  9793. * want will always reside in the lower 16-bits.
  9794. * However, the data in NVRAM is in LE format, which
  9795. * means the data from the NVRAM read will always be
  9796. * opposite the endianness of the CPU. The 16-bit
  9797. * byteswap then brings the data to CPU endianness.
  9798. */
  9799. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9800. return;
  9801. }
  9802. }
  9803. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9804. }
  9805. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9806. {
  9807. u32 nvcfg1;
  9808. nvcfg1 = tr32(NVRAM_CFG1);
  9809. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9810. tg3_flag_set(tp, FLASH);
  9811. } else {
  9812. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9813. tw32(NVRAM_CFG1, nvcfg1);
  9814. }
  9815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9816. tg3_flag(tp, 5780_CLASS)) {
  9817. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9818. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9819. tp->nvram_jedecnum = JEDEC_ATMEL;
  9820. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9821. tg3_flag_set(tp, NVRAM_BUFFERED);
  9822. break;
  9823. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9824. tp->nvram_jedecnum = JEDEC_ATMEL;
  9825. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9826. break;
  9827. case FLASH_VENDOR_ATMEL_EEPROM:
  9828. tp->nvram_jedecnum = JEDEC_ATMEL;
  9829. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9830. tg3_flag_set(tp, NVRAM_BUFFERED);
  9831. break;
  9832. case FLASH_VENDOR_ST:
  9833. tp->nvram_jedecnum = JEDEC_ST;
  9834. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9835. tg3_flag_set(tp, NVRAM_BUFFERED);
  9836. break;
  9837. case FLASH_VENDOR_SAIFUN:
  9838. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9839. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9840. break;
  9841. case FLASH_VENDOR_SST_SMALL:
  9842. case FLASH_VENDOR_SST_LARGE:
  9843. tp->nvram_jedecnum = JEDEC_SST;
  9844. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9845. break;
  9846. }
  9847. } else {
  9848. tp->nvram_jedecnum = JEDEC_ATMEL;
  9849. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9850. tg3_flag_set(tp, NVRAM_BUFFERED);
  9851. }
  9852. }
  9853. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9854. {
  9855. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9856. case FLASH_5752PAGE_SIZE_256:
  9857. tp->nvram_pagesize = 256;
  9858. break;
  9859. case FLASH_5752PAGE_SIZE_512:
  9860. tp->nvram_pagesize = 512;
  9861. break;
  9862. case FLASH_5752PAGE_SIZE_1K:
  9863. tp->nvram_pagesize = 1024;
  9864. break;
  9865. case FLASH_5752PAGE_SIZE_2K:
  9866. tp->nvram_pagesize = 2048;
  9867. break;
  9868. case FLASH_5752PAGE_SIZE_4K:
  9869. tp->nvram_pagesize = 4096;
  9870. break;
  9871. case FLASH_5752PAGE_SIZE_264:
  9872. tp->nvram_pagesize = 264;
  9873. break;
  9874. case FLASH_5752PAGE_SIZE_528:
  9875. tp->nvram_pagesize = 528;
  9876. break;
  9877. }
  9878. }
  9879. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9880. {
  9881. u32 nvcfg1;
  9882. nvcfg1 = tr32(NVRAM_CFG1);
  9883. /* NVRAM protection for TPM */
  9884. if (nvcfg1 & (1 << 27))
  9885. tg3_flag_set(tp, PROTECTED_NVRAM);
  9886. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9887. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9888. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9889. tp->nvram_jedecnum = JEDEC_ATMEL;
  9890. tg3_flag_set(tp, NVRAM_BUFFERED);
  9891. break;
  9892. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9893. tp->nvram_jedecnum = JEDEC_ATMEL;
  9894. tg3_flag_set(tp, NVRAM_BUFFERED);
  9895. tg3_flag_set(tp, FLASH);
  9896. break;
  9897. case FLASH_5752VENDOR_ST_M45PE10:
  9898. case FLASH_5752VENDOR_ST_M45PE20:
  9899. case FLASH_5752VENDOR_ST_M45PE40:
  9900. tp->nvram_jedecnum = JEDEC_ST;
  9901. tg3_flag_set(tp, NVRAM_BUFFERED);
  9902. tg3_flag_set(tp, FLASH);
  9903. break;
  9904. }
  9905. if (tg3_flag(tp, FLASH)) {
  9906. tg3_nvram_get_pagesize(tp, nvcfg1);
  9907. } else {
  9908. /* For eeprom, set pagesize to maximum eeprom size */
  9909. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9910. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9911. tw32(NVRAM_CFG1, nvcfg1);
  9912. }
  9913. }
  9914. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9915. {
  9916. u32 nvcfg1, protect = 0;
  9917. nvcfg1 = tr32(NVRAM_CFG1);
  9918. /* NVRAM protection for TPM */
  9919. if (nvcfg1 & (1 << 27)) {
  9920. tg3_flag_set(tp, PROTECTED_NVRAM);
  9921. protect = 1;
  9922. }
  9923. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9924. switch (nvcfg1) {
  9925. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9926. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9927. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9928. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9929. tp->nvram_jedecnum = JEDEC_ATMEL;
  9930. tg3_flag_set(tp, NVRAM_BUFFERED);
  9931. tg3_flag_set(tp, FLASH);
  9932. tp->nvram_pagesize = 264;
  9933. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9934. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9935. tp->nvram_size = (protect ? 0x3e200 :
  9936. TG3_NVRAM_SIZE_512KB);
  9937. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9938. tp->nvram_size = (protect ? 0x1f200 :
  9939. TG3_NVRAM_SIZE_256KB);
  9940. else
  9941. tp->nvram_size = (protect ? 0x1f200 :
  9942. TG3_NVRAM_SIZE_128KB);
  9943. break;
  9944. case FLASH_5752VENDOR_ST_M45PE10:
  9945. case FLASH_5752VENDOR_ST_M45PE20:
  9946. case FLASH_5752VENDOR_ST_M45PE40:
  9947. tp->nvram_jedecnum = JEDEC_ST;
  9948. tg3_flag_set(tp, NVRAM_BUFFERED);
  9949. tg3_flag_set(tp, FLASH);
  9950. tp->nvram_pagesize = 256;
  9951. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9952. tp->nvram_size = (protect ?
  9953. TG3_NVRAM_SIZE_64KB :
  9954. TG3_NVRAM_SIZE_128KB);
  9955. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9956. tp->nvram_size = (protect ?
  9957. TG3_NVRAM_SIZE_64KB :
  9958. TG3_NVRAM_SIZE_256KB);
  9959. else
  9960. tp->nvram_size = (protect ?
  9961. TG3_NVRAM_SIZE_128KB :
  9962. TG3_NVRAM_SIZE_512KB);
  9963. break;
  9964. }
  9965. }
  9966. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9967. {
  9968. u32 nvcfg1;
  9969. nvcfg1 = tr32(NVRAM_CFG1);
  9970. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9971. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9972. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9973. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9974. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9975. tp->nvram_jedecnum = JEDEC_ATMEL;
  9976. tg3_flag_set(tp, NVRAM_BUFFERED);
  9977. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9978. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9979. tw32(NVRAM_CFG1, nvcfg1);
  9980. break;
  9981. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9982. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9983. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9984. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9985. tp->nvram_jedecnum = JEDEC_ATMEL;
  9986. tg3_flag_set(tp, NVRAM_BUFFERED);
  9987. tg3_flag_set(tp, FLASH);
  9988. tp->nvram_pagesize = 264;
  9989. break;
  9990. case FLASH_5752VENDOR_ST_M45PE10:
  9991. case FLASH_5752VENDOR_ST_M45PE20:
  9992. case FLASH_5752VENDOR_ST_M45PE40:
  9993. tp->nvram_jedecnum = JEDEC_ST;
  9994. tg3_flag_set(tp, NVRAM_BUFFERED);
  9995. tg3_flag_set(tp, FLASH);
  9996. tp->nvram_pagesize = 256;
  9997. break;
  9998. }
  9999. }
  10000. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10001. {
  10002. u32 nvcfg1, protect = 0;
  10003. nvcfg1 = tr32(NVRAM_CFG1);
  10004. /* NVRAM protection for TPM */
  10005. if (nvcfg1 & (1 << 27)) {
  10006. tg3_flag_set(tp, PROTECTED_NVRAM);
  10007. protect = 1;
  10008. }
  10009. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10010. switch (nvcfg1) {
  10011. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10012. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10013. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10014. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10015. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10016. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10017. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10018. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10019. tp->nvram_jedecnum = JEDEC_ATMEL;
  10020. tg3_flag_set(tp, NVRAM_BUFFERED);
  10021. tg3_flag_set(tp, FLASH);
  10022. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10023. tp->nvram_pagesize = 256;
  10024. break;
  10025. case FLASH_5761VENDOR_ST_A_M45PE20:
  10026. case FLASH_5761VENDOR_ST_A_M45PE40:
  10027. case FLASH_5761VENDOR_ST_A_M45PE80:
  10028. case FLASH_5761VENDOR_ST_A_M45PE16:
  10029. case FLASH_5761VENDOR_ST_M_M45PE20:
  10030. case FLASH_5761VENDOR_ST_M_M45PE40:
  10031. case FLASH_5761VENDOR_ST_M_M45PE80:
  10032. case FLASH_5761VENDOR_ST_M_M45PE16:
  10033. tp->nvram_jedecnum = JEDEC_ST;
  10034. tg3_flag_set(tp, NVRAM_BUFFERED);
  10035. tg3_flag_set(tp, FLASH);
  10036. tp->nvram_pagesize = 256;
  10037. break;
  10038. }
  10039. if (protect) {
  10040. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10041. } else {
  10042. switch (nvcfg1) {
  10043. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10044. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10045. case FLASH_5761VENDOR_ST_A_M45PE16:
  10046. case FLASH_5761VENDOR_ST_M_M45PE16:
  10047. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10048. break;
  10049. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10050. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10051. case FLASH_5761VENDOR_ST_A_M45PE80:
  10052. case FLASH_5761VENDOR_ST_M_M45PE80:
  10053. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10054. break;
  10055. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10056. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10057. case FLASH_5761VENDOR_ST_A_M45PE40:
  10058. case FLASH_5761VENDOR_ST_M_M45PE40:
  10059. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10060. break;
  10061. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10062. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10063. case FLASH_5761VENDOR_ST_A_M45PE20:
  10064. case FLASH_5761VENDOR_ST_M_M45PE20:
  10065. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10066. break;
  10067. }
  10068. }
  10069. }
  10070. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10071. {
  10072. tp->nvram_jedecnum = JEDEC_ATMEL;
  10073. tg3_flag_set(tp, NVRAM_BUFFERED);
  10074. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10075. }
  10076. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10077. {
  10078. u32 nvcfg1;
  10079. nvcfg1 = tr32(NVRAM_CFG1);
  10080. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10081. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10082. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10083. tp->nvram_jedecnum = JEDEC_ATMEL;
  10084. tg3_flag_set(tp, NVRAM_BUFFERED);
  10085. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10086. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10087. tw32(NVRAM_CFG1, nvcfg1);
  10088. return;
  10089. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10090. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10091. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10092. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10093. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10094. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10095. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10096. tp->nvram_jedecnum = JEDEC_ATMEL;
  10097. tg3_flag_set(tp, NVRAM_BUFFERED);
  10098. tg3_flag_set(tp, FLASH);
  10099. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10100. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10101. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10102. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10103. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10104. break;
  10105. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10106. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10107. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10108. break;
  10109. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10110. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10111. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10112. break;
  10113. }
  10114. break;
  10115. case FLASH_5752VENDOR_ST_M45PE10:
  10116. case FLASH_5752VENDOR_ST_M45PE20:
  10117. case FLASH_5752VENDOR_ST_M45PE40:
  10118. tp->nvram_jedecnum = JEDEC_ST;
  10119. tg3_flag_set(tp, NVRAM_BUFFERED);
  10120. tg3_flag_set(tp, FLASH);
  10121. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10122. case FLASH_5752VENDOR_ST_M45PE10:
  10123. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10124. break;
  10125. case FLASH_5752VENDOR_ST_M45PE20:
  10126. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10127. break;
  10128. case FLASH_5752VENDOR_ST_M45PE40:
  10129. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10130. break;
  10131. }
  10132. break;
  10133. default:
  10134. tg3_flag_set(tp, NO_NVRAM);
  10135. return;
  10136. }
  10137. tg3_nvram_get_pagesize(tp, nvcfg1);
  10138. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10139. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10140. }
  10141. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10142. {
  10143. u32 nvcfg1;
  10144. nvcfg1 = tr32(NVRAM_CFG1);
  10145. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10146. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10147. case FLASH_5717VENDOR_MICRO_EEPROM:
  10148. tp->nvram_jedecnum = JEDEC_ATMEL;
  10149. tg3_flag_set(tp, NVRAM_BUFFERED);
  10150. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10151. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10152. tw32(NVRAM_CFG1, nvcfg1);
  10153. return;
  10154. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10155. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10156. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10157. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10158. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10159. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10160. case FLASH_5717VENDOR_ATMEL_45USPT:
  10161. tp->nvram_jedecnum = JEDEC_ATMEL;
  10162. tg3_flag_set(tp, NVRAM_BUFFERED);
  10163. tg3_flag_set(tp, FLASH);
  10164. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10165. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10166. /* Detect size with tg3_nvram_get_size() */
  10167. break;
  10168. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10169. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10170. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10171. break;
  10172. default:
  10173. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10174. break;
  10175. }
  10176. break;
  10177. case FLASH_5717VENDOR_ST_M_M25PE10:
  10178. case FLASH_5717VENDOR_ST_A_M25PE10:
  10179. case FLASH_5717VENDOR_ST_M_M45PE10:
  10180. case FLASH_5717VENDOR_ST_A_M45PE10:
  10181. case FLASH_5717VENDOR_ST_M_M25PE20:
  10182. case FLASH_5717VENDOR_ST_A_M25PE20:
  10183. case FLASH_5717VENDOR_ST_M_M45PE20:
  10184. case FLASH_5717VENDOR_ST_A_M45PE20:
  10185. case FLASH_5717VENDOR_ST_25USPT:
  10186. case FLASH_5717VENDOR_ST_45USPT:
  10187. tp->nvram_jedecnum = JEDEC_ST;
  10188. tg3_flag_set(tp, NVRAM_BUFFERED);
  10189. tg3_flag_set(tp, FLASH);
  10190. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10191. case FLASH_5717VENDOR_ST_M_M25PE20:
  10192. case FLASH_5717VENDOR_ST_M_M45PE20:
  10193. /* Detect size with tg3_nvram_get_size() */
  10194. break;
  10195. case FLASH_5717VENDOR_ST_A_M25PE20:
  10196. case FLASH_5717VENDOR_ST_A_M45PE20:
  10197. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10198. break;
  10199. default:
  10200. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10201. break;
  10202. }
  10203. break;
  10204. default:
  10205. tg3_flag_set(tp, NO_NVRAM);
  10206. return;
  10207. }
  10208. tg3_nvram_get_pagesize(tp, nvcfg1);
  10209. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10210. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10211. }
  10212. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10213. {
  10214. u32 nvcfg1, nvmpinstrp;
  10215. nvcfg1 = tr32(NVRAM_CFG1);
  10216. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10217. switch (nvmpinstrp) {
  10218. case FLASH_5720_EEPROM_HD:
  10219. case FLASH_5720_EEPROM_LD:
  10220. tp->nvram_jedecnum = JEDEC_ATMEL;
  10221. tg3_flag_set(tp, NVRAM_BUFFERED);
  10222. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10223. tw32(NVRAM_CFG1, nvcfg1);
  10224. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10225. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10226. else
  10227. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10228. return;
  10229. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10230. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10231. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10232. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10233. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10234. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10235. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10236. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10237. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10238. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10239. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10240. case FLASH_5720VENDOR_ATMEL_45USPT:
  10241. tp->nvram_jedecnum = JEDEC_ATMEL;
  10242. tg3_flag_set(tp, NVRAM_BUFFERED);
  10243. tg3_flag_set(tp, FLASH);
  10244. switch (nvmpinstrp) {
  10245. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10246. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10247. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10248. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10249. break;
  10250. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10251. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10252. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10253. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10254. break;
  10255. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10256. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10257. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10258. break;
  10259. default:
  10260. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10261. break;
  10262. }
  10263. break;
  10264. case FLASH_5720VENDOR_M_ST_M25PE10:
  10265. case FLASH_5720VENDOR_M_ST_M45PE10:
  10266. case FLASH_5720VENDOR_A_ST_M25PE10:
  10267. case FLASH_5720VENDOR_A_ST_M45PE10:
  10268. case FLASH_5720VENDOR_M_ST_M25PE20:
  10269. case FLASH_5720VENDOR_M_ST_M45PE20:
  10270. case FLASH_5720VENDOR_A_ST_M25PE20:
  10271. case FLASH_5720VENDOR_A_ST_M45PE20:
  10272. case FLASH_5720VENDOR_M_ST_M25PE40:
  10273. case FLASH_5720VENDOR_M_ST_M45PE40:
  10274. case FLASH_5720VENDOR_A_ST_M25PE40:
  10275. case FLASH_5720VENDOR_A_ST_M45PE40:
  10276. case FLASH_5720VENDOR_M_ST_M25PE80:
  10277. case FLASH_5720VENDOR_M_ST_M45PE80:
  10278. case FLASH_5720VENDOR_A_ST_M25PE80:
  10279. case FLASH_5720VENDOR_A_ST_M45PE80:
  10280. case FLASH_5720VENDOR_ST_25USPT:
  10281. case FLASH_5720VENDOR_ST_45USPT:
  10282. tp->nvram_jedecnum = JEDEC_ST;
  10283. tg3_flag_set(tp, NVRAM_BUFFERED);
  10284. tg3_flag_set(tp, FLASH);
  10285. switch (nvmpinstrp) {
  10286. case FLASH_5720VENDOR_M_ST_M25PE20:
  10287. case FLASH_5720VENDOR_M_ST_M45PE20:
  10288. case FLASH_5720VENDOR_A_ST_M25PE20:
  10289. case FLASH_5720VENDOR_A_ST_M45PE20:
  10290. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10291. break;
  10292. case FLASH_5720VENDOR_M_ST_M25PE40:
  10293. case FLASH_5720VENDOR_M_ST_M45PE40:
  10294. case FLASH_5720VENDOR_A_ST_M25PE40:
  10295. case FLASH_5720VENDOR_A_ST_M45PE40:
  10296. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10297. break;
  10298. case FLASH_5720VENDOR_M_ST_M25PE80:
  10299. case FLASH_5720VENDOR_M_ST_M45PE80:
  10300. case FLASH_5720VENDOR_A_ST_M25PE80:
  10301. case FLASH_5720VENDOR_A_ST_M45PE80:
  10302. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10303. break;
  10304. default:
  10305. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10306. break;
  10307. }
  10308. break;
  10309. default:
  10310. tg3_flag_set(tp, NO_NVRAM);
  10311. return;
  10312. }
  10313. tg3_nvram_get_pagesize(tp, nvcfg1);
  10314. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10315. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10316. }
  10317. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10318. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10319. {
  10320. tw32_f(GRC_EEPROM_ADDR,
  10321. (EEPROM_ADDR_FSM_RESET |
  10322. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10323. EEPROM_ADDR_CLKPERD_SHIFT)));
  10324. msleep(1);
  10325. /* Enable seeprom accesses. */
  10326. tw32_f(GRC_LOCAL_CTRL,
  10327. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10328. udelay(100);
  10329. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10330. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10331. tg3_flag_set(tp, NVRAM);
  10332. if (tg3_nvram_lock(tp)) {
  10333. netdev_warn(tp->dev,
  10334. "Cannot get nvram lock, %s failed\n",
  10335. __func__);
  10336. return;
  10337. }
  10338. tg3_enable_nvram_access(tp);
  10339. tp->nvram_size = 0;
  10340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10341. tg3_get_5752_nvram_info(tp);
  10342. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10343. tg3_get_5755_nvram_info(tp);
  10344. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10345. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10346. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10347. tg3_get_5787_nvram_info(tp);
  10348. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10349. tg3_get_5761_nvram_info(tp);
  10350. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10351. tg3_get_5906_nvram_info(tp);
  10352. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10354. tg3_get_57780_nvram_info(tp);
  10355. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10357. tg3_get_5717_nvram_info(tp);
  10358. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10359. tg3_get_5720_nvram_info(tp);
  10360. else
  10361. tg3_get_nvram_info(tp);
  10362. if (tp->nvram_size == 0)
  10363. tg3_get_nvram_size(tp);
  10364. tg3_disable_nvram_access(tp);
  10365. tg3_nvram_unlock(tp);
  10366. } else {
  10367. tg3_flag_clear(tp, NVRAM);
  10368. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10369. tg3_get_eeprom_size(tp);
  10370. }
  10371. }
  10372. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10373. u32 offset, u32 len, u8 *buf)
  10374. {
  10375. int i, j, rc = 0;
  10376. u32 val;
  10377. for (i = 0; i < len; i += 4) {
  10378. u32 addr;
  10379. __be32 data;
  10380. addr = offset + i;
  10381. memcpy(&data, buf + i, 4);
  10382. /*
  10383. * The SEEPROM interface expects the data to always be opposite
  10384. * the native endian format. We accomplish this by reversing
  10385. * all the operations that would have been performed on the
  10386. * data from a call to tg3_nvram_read_be32().
  10387. */
  10388. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10389. val = tr32(GRC_EEPROM_ADDR);
  10390. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10391. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10392. EEPROM_ADDR_READ);
  10393. tw32(GRC_EEPROM_ADDR, val |
  10394. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10395. (addr & EEPROM_ADDR_ADDR_MASK) |
  10396. EEPROM_ADDR_START |
  10397. EEPROM_ADDR_WRITE);
  10398. for (j = 0; j < 1000; j++) {
  10399. val = tr32(GRC_EEPROM_ADDR);
  10400. if (val & EEPROM_ADDR_COMPLETE)
  10401. break;
  10402. msleep(1);
  10403. }
  10404. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10405. rc = -EBUSY;
  10406. break;
  10407. }
  10408. }
  10409. return rc;
  10410. }
  10411. /* offset and length are dword aligned */
  10412. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10413. u8 *buf)
  10414. {
  10415. int ret = 0;
  10416. u32 pagesize = tp->nvram_pagesize;
  10417. u32 pagemask = pagesize - 1;
  10418. u32 nvram_cmd;
  10419. u8 *tmp;
  10420. tmp = kmalloc(pagesize, GFP_KERNEL);
  10421. if (tmp == NULL)
  10422. return -ENOMEM;
  10423. while (len) {
  10424. int j;
  10425. u32 phy_addr, page_off, size;
  10426. phy_addr = offset & ~pagemask;
  10427. for (j = 0; j < pagesize; j += 4) {
  10428. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10429. (__be32 *) (tmp + j));
  10430. if (ret)
  10431. break;
  10432. }
  10433. if (ret)
  10434. break;
  10435. page_off = offset & pagemask;
  10436. size = pagesize;
  10437. if (len < size)
  10438. size = len;
  10439. len -= size;
  10440. memcpy(tmp + page_off, buf, size);
  10441. offset = offset + (pagesize - page_off);
  10442. tg3_enable_nvram_access(tp);
  10443. /*
  10444. * Before we can erase the flash page, we need
  10445. * to issue a special "write enable" command.
  10446. */
  10447. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10448. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10449. break;
  10450. /* Erase the target page */
  10451. tw32(NVRAM_ADDR, phy_addr);
  10452. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10453. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10454. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10455. break;
  10456. /* Issue another write enable to start the write. */
  10457. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10458. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10459. break;
  10460. for (j = 0; j < pagesize; j += 4) {
  10461. __be32 data;
  10462. data = *((__be32 *) (tmp + j));
  10463. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10464. tw32(NVRAM_ADDR, phy_addr + j);
  10465. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10466. NVRAM_CMD_WR;
  10467. if (j == 0)
  10468. nvram_cmd |= NVRAM_CMD_FIRST;
  10469. else if (j == (pagesize - 4))
  10470. nvram_cmd |= NVRAM_CMD_LAST;
  10471. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10472. break;
  10473. }
  10474. if (ret)
  10475. break;
  10476. }
  10477. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10478. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10479. kfree(tmp);
  10480. return ret;
  10481. }
  10482. /* offset and length are dword aligned */
  10483. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10484. u8 *buf)
  10485. {
  10486. int i, ret = 0;
  10487. for (i = 0; i < len; i += 4, offset += 4) {
  10488. u32 page_off, phy_addr, nvram_cmd;
  10489. __be32 data;
  10490. memcpy(&data, buf + i, 4);
  10491. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10492. page_off = offset % tp->nvram_pagesize;
  10493. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10494. tw32(NVRAM_ADDR, phy_addr);
  10495. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10496. if (page_off == 0 || i == 0)
  10497. nvram_cmd |= NVRAM_CMD_FIRST;
  10498. if (page_off == (tp->nvram_pagesize - 4))
  10499. nvram_cmd |= NVRAM_CMD_LAST;
  10500. if (i == (len - 4))
  10501. nvram_cmd |= NVRAM_CMD_LAST;
  10502. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10503. !tg3_flag(tp, 5755_PLUS) &&
  10504. (tp->nvram_jedecnum == JEDEC_ST) &&
  10505. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10506. if ((ret = tg3_nvram_exec_cmd(tp,
  10507. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10508. NVRAM_CMD_DONE)))
  10509. break;
  10510. }
  10511. if (!tg3_flag(tp, FLASH)) {
  10512. /* We always do complete word writes to eeprom. */
  10513. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10514. }
  10515. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10516. break;
  10517. }
  10518. return ret;
  10519. }
  10520. /* offset and length are dword aligned */
  10521. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10522. {
  10523. int ret;
  10524. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10525. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10526. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10527. udelay(40);
  10528. }
  10529. if (!tg3_flag(tp, NVRAM)) {
  10530. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10531. } else {
  10532. u32 grc_mode;
  10533. ret = tg3_nvram_lock(tp);
  10534. if (ret)
  10535. return ret;
  10536. tg3_enable_nvram_access(tp);
  10537. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10538. tw32(NVRAM_WRITE1, 0x406);
  10539. grc_mode = tr32(GRC_MODE);
  10540. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10541. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10542. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10543. buf);
  10544. } else {
  10545. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10546. buf);
  10547. }
  10548. grc_mode = tr32(GRC_MODE);
  10549. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10550. tg3_disable_nvram_access(tp);
  10551. tg3_nvram_unlock(tp);
  10552. }
  10553. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10554. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10555. udelay(40);
  10556. }
  10557. return ret;
  10558. }
  10559. struct subsys_tbl_ent {
  10560. u16 subsys_vendor, subsys_devid;
  10561. u32 phy_id;
  10562. };
  10563. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10564. /* Broadcom boards. */
  10565. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10566. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10567. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10568. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10569. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10570. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10571. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10572. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10573. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10574. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10575. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10576. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10577. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10578. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10579. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10580. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10581. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10582. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10583. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10584. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10585. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10586. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10587. /* 3com boards. */
  10588. { TG3PCI_SUBVENDOR_ID_3COM,
  10589. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10590. { TG3PCI_SUBVENDOR_ID_3COM,
  10591. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10592. { TG3PCI_SUBVENDOR_ID_3COM,
  10593. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10594. { TG3PCI_SUBVENDOR_ID_3COM,
  10595. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10596. { TG3PCI_SUBVENDOR_ID_3COM,
  10597. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10598. /* DELL boards. */
  10599. { TG3PCI_SUBVENDOR_ID_DELL,
  10600. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10601. { TG3PCI_SUBVENDOR_ID_DELL,
  10602. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10603. { TG3PCI_SUBVENDOR_ID_DELL,
  10604. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10605. { TG3PCI_SUBVENDOR_ID_DELL,
  10606. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10607. /* Compaq boards. */
  10608. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10609. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10610. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10611. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10612. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10613. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10614. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10615. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10616. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10617. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10618. /* IBM boards. */
  10619. { TG3PCI_SUBVENDOR_ID_IBM,
  10620. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10621. };
  10622. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10623. {
  10624. int i;
  10625. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10626. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10627. tp->pdev->subsystem_vendor) &&
  10628. (subsys_id_to_phy_id[i].subsys_devid ==
  10629. tp->pdev->subsystem_device))
  10630. return &subsys_id_to_phy_id[i];
  10631. }
  10632. return NULL;
  10633. }
  10634. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10635. {
  10636. u32 val;
  10637. tp->phy_id = TG3_PHY_ID_INVALID;
  10638. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10639. /* Assume an onboard device and WOL capable by default. */
  10640. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10641. tg3_flag_set(tp, WOL_CAP);
  10642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10643. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10644. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10645. tg3_flag_set(tp, IS_NIC);
  10646. }
  10647. val = tr32(VCPU_CFGSHDW);
  10648. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10649. tg3_flag_set(tp, ASPM_WORKAROUND);
  10650. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10651. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10652. tg3_flag_set(tp, WOL_ENABLE);
  10653. device_set_wakeup_enable(&tp->pdev->dev, true);
  10654. }
  10655. goto done;
  10656. }
  10657. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10658. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10659. u32 nic_cfg, led_cfg;
  10660. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10661. int eeprom_phy_serdes = 0;
  10662. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10663. tp->nic_sram_data_cfg = nic_cfg;
  10664. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10665. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10666. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10667. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10668. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10669. (ver > 0) && (ver < 0x100))
  10670. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10672. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10673. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10674. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10675. eeprom_phy_serdes = 1;
  10676. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10677. if (nic_phy_id != 0) {
  10678. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10679. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10680. eeprom_phy_id = (id1 >> 16) << 10;
  10681. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10682. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10683. } else
  10684. eeprom_phy_id = 0;
  10685. tp->phy_id = eeprom_phy_id;
  10686. if (eeprom_phy_serdes) {
  10687. if (!tg3_flag(tp, 5705_PLUS))
  10688. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10689. else
  10690. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10691. }
  10692. if (tg3_flag(tp, 5750_PLUS))
  10693. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10694. SHASTA_EXT_LED_MODE_MASK);
  10695. else
  10696. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10697. switch (led_cfg) {
  10698. default:
  10699. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10700. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10701. break;
  10702. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10703. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10704. break;
  10705. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10706. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10707. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10708. * read on some older 5700/5701 bootcode.
  10709. */
  10710. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10711. ASIC_REV_5700 ||
  10712. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10713. ASIC_REV_5701)
  10714. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10715. break;
  10716. case SHASTA_EXT_LED_SHARED:
  10717. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10718. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10719. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10720. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10721. LED_CTRL_MODE_PHY_2);
  10722. break;
  10723. case SHASTA_EXT_LED_MAC:
  10724. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10725. break;
  10726. case SHASTA_EXT_LED_COMBO:
  10727. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10728. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10729. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10730. LED_CTRL_MODE_PHY_2);
  10731. break;
  10732. }
  10733. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10734. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10735. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10736. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10737. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10738. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10739. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10740. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10741. if ((tp->pdev->subsystem_vendor ==
  10742. PCI_VENDOR_ID_ARIMA) &&
  10743. (tp->pdev->subsystem_device == 0x205a ||
  10744. tp->pdev->subsystem_device == 0x2063))
  10745. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10746. } else {
  10747. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10748. tg3_flag_set(tp, IS_NIC);
  10749. }
  10750. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10751. tg3_flag_set(tp, ENABLE_ASF);
  10752. if (tg3_flag(tp, 5750_PLUS))
  10753. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10754. }
  10755. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10756. tg3_flag(tp, 5750_PLUS))
  10757. tg3_flag_set(tp, ENABLE_APE);
  10758. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10759. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10760. tg3_flag_clear(tp, WOL_CAP);
  10761. if (tg3_flag(tp, WOL_CAP) &&
  10762. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10763. tg3_flag_set(tp, WOL_ENABLE);
  10764. device_set_wakeup_enable(&tp->pdev->dev, true);
  10765. }
  10766. if (cfg2 & (1 << 17))
  10767. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10768. /* serdes signal pre-emphasis in register 0x590 set by */
  10769. /* bootcode if bit 18 is set */
  10770. if (cfg2 & (1 << 18))
  10771. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10772. if ((tg3_flag(tp, 57765_PLUS) ||
  10773. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10774. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10775. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10776. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10777. if (tg3_flag(tp, PCI_EXPRESS) &&
  10778. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10779. !tg3_flag(tp, 57765_PLUS)) {
  10780. u32 cfg3;
  10781. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10782. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10783. tg3_flag_set(tp, ASPM_WORKAROUND);
  10784. }
  10785. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10786. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10787. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10788. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10789. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10790. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10791. }
  10792. done:
  10793. if (tg3_flag(tp, WOL_CAP))
  10794. device_set_wakeup_enable(&tp->pdev->dev,
  10795. tg3_flag(tp, WOL_ENABLE));
  10796. else
  10797. device_set_wakeup_capable(&tp->pdev->dev, false);
  10798. }
  10799. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10800. {
  10801. int i;
  10802. u32 val;
  10803. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10804. tw32(OTP_CTRL, cmd);
  10805. /* Wait for up to 1 ms for command to execute. */
  10806. for (i = 0; i < 100; i++) {
  10807. val = tr32(OTP_STATUS);
  10808. if (val & OTP_STATUS_CMD_DONE)
  10809. break;
  10810. udelay(10);
  10811. }
  10812. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10813. }
  10814. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10815. * configuration is a 32-bit value that straddles the alignment boundary.
  10816. * We do two 32-bit reads and then shift and merge the results.
  10817. */
  10818. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10819. {
  10820. u32 bhalf_otp, thalf_otp;
  10821. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10822. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10823. return 0;
  10824. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10825. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10826. return 0;
  10827. thalf_otp = tr32(OTP_READ_DATA);
  10828. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10829. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10830. return 0;
  10831. bhalf_otp = tr32(OTP_READ_DATA);
  10832. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10833. }
  10834. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10835. {
  10836. u32 adv = ADVERTISED_Autoneg |
  10837. ADVERTISED_Pause;
  10838. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10839. adv |= ADVERTISED_1000baseT_Half |
  10840. ADVERTISED_1000baseT_Full;
  10841. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10842. adv |= ADVERTISED_100baseT_Half |
  10843. ADVERTISED_100baseT_Full |
  10844. ADVERTISED_10baseT_Half |
  10845. ADVERTISED_10baseT_Full |
  10846. ADVERTISED_TP;
  10847. else
  10848. adv |= ADVERTISED_FIBRE;
  10849. tp->link_config.advertising = adv;
  10850. tp->link_config.speed = SPEED_INVALID;
  10851. tp->link_config.duplex = DUPLEX_INVALID;
  10852. tp->link_config.autoneg = AUTONEG_ENABLE;
  10853. tp->link_config.active_speed = SPEED_INVALID;
  10854. tp->link_config.active_duplex = DUPLEX_INVALID;
  10855. tp->link_config.orig_speed = SPEED_INVALID;
  10856. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10857. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10858. }
  10859. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10860. {
  10861. u32 hw_phy_id_1, hw_phy_id_2;
  10862. u32 hw_phy_id, hw_phy_id_masked;
  10863. int err;
  10864. /* flow control autonegotiation is default behavior */
  10865. tg3_flag_set(tp, PAUSE_AUTONEG);
  10866. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10867. if (tg3_flag(tp, USE_PHYLIB))
  10868. return tg3_phy_init(tp);
  10869. /* Reading the PHY ID register can conflict with ASF
  10870. * firmware access to the PHY hardware.
  10871. */
  10872. err = 0;
  10873. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10874. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10875. } else {
  10876. /* Now read the physical PHY_ID from the chip and verify
  10877. * that it is sane. If it doesn't look good, we fall back
  10878. * to either the hard-coded table based PHY_ID and failing
  10879. * that the value found in the eeprom area.
  10880. */
  10881. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10882. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10883. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10884. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10885. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10886. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10887. }
  10888. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10889. tp->phy_id = hw_phy_id;
  10890. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10891. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10892. else
  10893. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10894. } else {
  10895. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10896. /* Do nothing, phy ID already set up in
  10897. * tg3_get_eeprom_hw_cfg().
  10898. */
  10899. } else {
  10900. struct subsys_tbl_ent *p;
  10901. /* No eeprom signature? Try the hardcoded
  10902. * subsys device table.
  10903. */
  10904. p = tg3_lookup_by_subsys(tp);
  10905. if (!p)
  10906. return -ENODEV;
  10907. tp->phy_id = p->phy_id;
  10908. if (!tp->phy_id ||
  10909. tp->phy_id == TG3_PHY_ID_BCM8002)
  10910. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10911. }
  10912. }
  10913. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10914. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10915. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  10916. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10917. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10918. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10919. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10920. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10921. tg3_phy_init_link_config(tp);
  10922. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10923. !tg3_flag(tp, ENABLE_APE) &&
  10924. !tg3_flag(tp, ENABLE_ASF)) {
  10925. u32 bmsr, mask;
  10926. tg3_readphy(tp, MII_BMSR, &bmsr);
  10927. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10928. (bmsr & BMSR_LSTATUS))
  10929. goto skip_phy_reset;
  10930. err = tg3_phy_reset(tp);
  10931. if (err)
  10932. return err;
  10933. tg3_phy_set_wirespeed(tp);
  10934. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10935. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10936. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10937. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10938. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  10939. tp->link_config.flowctrl);
  10940. tg3_writephy(tp, MII_BMCR,
  10941. BMCR_ANENABLE | BMCR_ANRESTART);
  10942. }
  10943. }
  10944. skip_phy_reset:
  10945. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10946. err = tg3_init_5401phy_dsp(tp);
  10947. if (err)
  10948. return err;
  10949. err = tg3_init_5401phy_dsp(tp);
  10950. }
  10951. return err;
  10952. }
  10953. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10954. {
  10955. u8 *vpd_data;
  10956. unsigned int block_end, rosize, len;
  10957. u32 vpdlen;
  10958. int j, i = 0;
  10959. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  10960. if (!vpd_data)
  10961. goto out_no_vpd;
  10962. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  10963. if (i < 0)
  10964. goto out_not_found;
  10965. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10966. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10967. i += PCI_VPD_LRDT_TAG_SIZE;
  10968. if (block_end > vpdlen)
  10969. goto out_not_found;
  10970. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10971. PCI_VPD_RO_KEYWORD_MFR_ID);
  10972. if (j > 0) {
  10973. len = pci_vpd_info_field_size(&vpd_data[j]);
  10974. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10975. if (j + len > block_end || len != 4 ||
  10976. memcmp(&vpd_data[j], "1028", 4))
  10977. goto partno;
  10978. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10979. PCI_VPD_RO_KEYWORD_VENDOR0);
  10980. if (j < 0)
  10981. goto partno;
  10982. len = pci_vpd_info_field_size(&vpd_data[j]);
  10983. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10984. if (j + len > block_end)
  10985. goto partno;
  10986. memcpy(tp->fw_ver, &vpd_data[j], len);
  10987. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  10988. }
  10989. partno:
  10990. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10991. PCI_VPD_RO_KEYWORD_PARTNO);
  10992. if (i < 0)
  10993. goto out_not_found;
  10994. len = pci_vpd_info_field_size(&vpd_data[i]);
  10995. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10996. if (len > TG3_BPN_SIZE ||
  10997. (len + i) > vpdlen)
  10998. goto out_not_found;
  10999. memcpy(tp->board_part_number, &vpd_data[i], len);
  11000. out_not_found:
  11001. kfree(vpd_data);
  11002. if (tp->board_part_number[0])
  11003. return;
  11004. out_no_vpd:
  11005. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11006. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11007. strcpy(tp->board_part_number, "BCM5717");
  11008. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11009. strcpy(tp->board_part_number, "BCM5718");
  11010. else
  11011. goto nomatch;
  11012. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11013. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11014. strcpy(tp->board_part_number, "BCM57780");
  11015. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11016. strcpy(tp->board_part_number, "BCM57760");
  11017. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11018. strcpy(tp->board_part_number, "BCM57790");
  11019. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11020. strcpy(tp->board_part_number, "BCM57788");
  11021. else
  11022. goto nomatch;
  11023. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11024. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11025. strcpy(tp->board_part_number, "BCM57761");
  11026. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11027. strcpy(tp->board_part_number, "BCM57765");
  11028. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11029. strcpy(tp->board_part_number, "BCM57781");
  11030. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11031. strcpy(tp->board_part_number, "BCM57785");
  11032. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11033. strcpy(tp->board_part_number, "BCM57791");
  11034. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11035. strcpy(tp->board_part_number, "BCM57795");
  11036. else
  11037. goto nomatch;
  11038. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11039. strcpy(tp->board_part_number, "BCM95906");
  11040. } else {
  11041. nomatch:
  11042. strcpy(tp->board_part_number, "none");
  11043. }
  11044. }
  11045. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11046. {
  11047. u32 val;
  11048. if (tg3_nvram_read(tp, offset, &val) ||
  11049. (val & 0xfc000000) != 0x0c000000 ||
  11050. tg3_nvram_read(tp, offset + 4, &val) ||
  11051. val != 0)
  11052. return 0;
  11053. return 1;
  11054. }
  11055. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11056. {
  11057. u32 val, offset, start, ver_offset;
  11058. int i, dst_off;
  11059. bool newver = false;
  11060. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11061. tg3_nvram_read(tp, 0x4, &start))
  11062. return;
  11063. offset = tg3_nvram_logical_addr(tp, offset);
  11064. if (tg3_nvram_read(tp, offset, &val))
  11065. return;
  11066. if ((val & 0xfc000000) == 0x0c000000) {
  11067. if (tg3_nvram_read(tp, offset + 4, &val))
  11068. return;
  11069. if (val == 0)
  11070. newver = true;
  11071. }
  11072. dst_off = strlen(tp->fw_ver);
  11073. if (newver) {
  11074. if (TG3_VER_SIZE - dst_off < 16 ||
  11075. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11076. return;
  11077. offset = offset + ver_offset - start;
  11078. for (i = 0; i < 16; i += 4) {
  11079. __be32 v;
  11080. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11081. return;
  11082. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11083. }
  11084. } else {
  11085. u32 major, minor;
  11086. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11087. return;
  11088. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11089. TG3_NVM_BCVER_MAJSFT;
  11090. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11091. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11092. "v%d.%02d", major, minor);
  11093. }
  11094. }
  11095. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11096. {
  11097. u32 val, major, minor;
  11098. /* Use native endian representation */
  11099. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11100. return;
  11101. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11102. TG3_NVM_HWSB_CFG1_MAJSFT;
  11103. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11104. TG3_NVM_HWSB_CFG1_MINSFT;
  11105. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11106. }
  11107. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11108. {
  11109. u32 offset, major, minor, build;
  11110. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11111. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11112. return;
  11113. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11114. case TG3_EEPROM_SB_REVISION_0:
  11115. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11116. break;
  11117. case TG3_EEPROM_SB_REVISION_2:
  11118. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11119. break;
  11120. case TG3_EEPROM_SB_REVISION_3:
  11121. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11122. break;
  11123. case TG3_EEPROM_SB_REVISION_4:
  11124. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11125. break;
  11126. case TG3_EEPROM_SB_REVISION_5:
  11127. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11128. break;
  11129. case TG3_EEPROM_SB_REVISION_6:
  11130. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11131. break;
  11132. default:
  11133. return;
  11134. }
  11135. if (tg3_nvram_read(tp, offset, &val))
  11136. return;
  11137. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11138. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11139. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11140. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11141. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11142. if (minor > 99 || build > 26)
  11143. return;
  11144. offset = strlen(tp->fw_ver);
  11145. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11146. " v%d.%02d", major, minor);
  11147. if (build > 0) {
  11148. offset = strlen(tp->fw_ver);
  11149. if (offset < TG3_VER_SIZE - 1)
  11150. tp->fw_ver[offset] = 'a' + build - 1;
  11151. }
  11152. }
  11153. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11154. {
  11155. u32 val, offset, start;
  11156. int i, vlen;
  11157. for (offset = TG3_NVM_DIR_START;
  11158. offset < TG3_NVM_DIR_END;
  11159. offset += TG3_NVM_DIRENT_SIZE) {
  11160. if (tg3_nvram_read(tp, offset, &val))
  11161. return;
  11162. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11163. break;
  11164. }
  11165. if (offset == TG3_NVM_DIR_END)
  11166. return;
  11167. if (!tg3_flag(tp, 5705_PLUS))
  11168. start = 0x08000000;
  11169. else if (tg3_nvram_read(tp, offset - 4, &start))
  11170. return;
  11171. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11172. !tg3_fw_img_is_valid(tp, offset) ||
  11173. tg3_nvram_read(tp, offset + 8, &val))
  11174. return;
  11175. offset += val - start;
  11176. vlen = strlen(tp->fw_ver);
  11177. tp->fw_ver[vlen++] = ',';
  11178. tp->fw_ver[vlen++] = ' ';
  11179. for (i = 0; i < 4; i++) {
  11180. __be32 v;
  11181. if (tg3_nvram_read_be32(tp, offset, &v))
  11182. return;
  11183. offset += sizeof(v);
  11184. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11185. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11186. break;
  11187. }
  11188. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11189. vlen += sizeof(v);
  11190. }
  11191. }
  11192. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11193. {
  11194. int vlen;
  11195. u32 apedata;
  11196. char *fwtype;
  11197. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11198. return;
  11199. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11200. if (apedata != APE_SEG_SIG_MAGIC)
  11201. return;
  11202. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11203. if (!(apedata & APE_FW_STATUS_READY))
  11204. return;
  11205. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11206. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11207. tg3_flag_set(tp, APE_HAS_NCSI);
  11208. fwtype = "NCSI";
  11209. } else {
  11210. fwtype = "DASH";
  11211. }
  11212. vlen = strlen(tp->fw_ver);
  11213. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11214. fwtype,
  11215. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11216. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11217. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11218. (apedata & APE_FW_VERSION_BLDMSK));
  11219. }
  11220. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11221. {
  11222. u32 val;
  11223. bool vpd_vers = false;
  11224. if (tp->fw_ver[0] != 0)
  11225. vpd_vers = true;
  11226. if (tg3_flag(tp, NO_NVRAM)) {
  11227. strcat(tp->fw_ver, "sb");
  11228. return;
  11229. }
  11230. if (tg3_nvram_read(tp, 0, &val))
  11231. return;
  11232. if (val == TG3_EEPROM_MAGIC)
  11233. tg3_read_bc_ver(tp);
  11234. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11235. tg3_read_sb_ver(tp, val);
  11236. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11237. tg3_read_hwsb_ver(tp);
  11238. else
  11239. return;
  11240. if (vpd_vers)
  11241. goto done;
  11242. if (tg3_flag(tp, ENABLE_APE)) {
  11243. if (tg3_flag(tp, ENABLE_ASF))
  11244. tg3_read_dash_ver(tp);
  11245. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11246. tg3_read_mgmtfw_ver(tp);
  11247. }
  11248. done:
  11249. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11250. }
  11251. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11252. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11253. {
  11254. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11255. return TG3_RX_RET_MAX_SIZE_5717;
  11256. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11257. return TG3_RX_RET_MAX_SIZE_5700;
  11258. else
  11259. return TG3_RX_RET_MAX_SIZE_5705;
  11260. }
  11261. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11262. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11263. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11264. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11265. { },
  11266. };
  11267. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11268. {
  11269. u32 misc_ctrl_reg;
  11270. u32 pci_state_reg, grc_misc_cfg;
  11271. u32 val;
  11272. u16 pci_cmd;
  11273. int err;
  11274. /* Force memory write invalidate off. If we leave it on,
  11275. * then on 5700_BX chips we have to enable a workaround.
  11276. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11277. * to match the cacheline size. The Broadcom driver have this
  11278. * workaround but turns MWI off all the times so never uses
  11279. * it. This seems to suggest that the workaround is insufficient.
  11280. */
  11281. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11282. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11283. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11284. /* Important! -- Make sure register accesses are byteswapped
  11285. * correctly. Also, for those chips that require it, make
  11286. * sure that indirect register accesses are enabled before
  11287. * the first operation.
  11288. */
  11289. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11290. &misc_ctrl_reg);
  11291. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11292. MISC_HOST_CTRL_CHIPREV);
  11293. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11294. tp->misc_host_ctrl);
  11295. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11296. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11297. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11298. u32 prod_id_asic_rev;
  11299. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11300. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11301. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11302. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11303. pci_read_config_dword(tp->pdev,
  11304. TG3PCI_GEN2_PRODID_ASICREV,
  11305. &prod_id_asic_rev);
  11306. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11307. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11308. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11309. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11310. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11311. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11312. pci_read_config_dword(tp->pdev,
  11313. TG3PCI_GEN15_PRODID_ASICREV,
  11314. &prod_id_asic_rev);
  11315. else
  11316. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11317. &prod_id_asic_rev);
  11318. tp->pci_chip_rev_id = prod_id_asic_rev;
  11319. }
  11320. /* Wrong chip ID in 5752 A0. This code can be removed later
  11321. * as A0 is not in production.
  11322. */
  11323. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11324. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11325. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11326. * we need to disable memory and use config. cycles
  11327. * only to access all registers. The 5702/03 chips
  11328. * can mistakenly decode the special cycles from the
  11329. * ICH chipsets as memory write cycles, causing corruption
  11330. * of register and memory space. Only certain ICH bridges
  11331. * will drive special cycles with non-zero data during the
  11332. * address phase which can fall within the 5703's address
  11333. * range. This is not an ICH bug as the PCI spec allows
  11334. * non-zero address during special cycles. However, only
  11335. * these ICH bridges are known to drive non-zero addresses
  11336. * during special cycles.
  11337. *
  11338. * Since special cycles do not cross PCI bridges, we only
  11339. * enable this workaround if the 5703 is on the secondary
  11340. * bus of these ICH bridges.
  11341. */
  11342. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11343. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11344. static struct tg3_dev_id {
  11345. u32 vendor;
  11346. u32 device;
  11347. u32 rev;
  11348. } ich_chipsets[] = {
  11349. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11350. PCI_ANY_ID },
  11351. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11352. PCI_ANY_ID },
  11353. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11354. 0xa },
  11355. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11356. PCI_ANY_ID },
  11357. { },
  11358. };
  11359. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11360. struct pci_dev *bridge = NULL;
  11361. while (pci_id->vendor != 0) {
  11362. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11363. bridge);
  11364. if (!bridge) {
  11365. pci_id++;
  11366. continue;
  11367. }
  11368. if (pci_id->rev != PCI_ANY_ID) {
  11369. if (bridge->revision > pci_id->rev)
  11370. continue;
  11371. }
  11372. if (bridge->subordinate &&
  11373. (bridge->subordinate->number ==
  11374. tp->pdev->bus->number)) {
  11375. tg3_flag_set(tp, ICH_WORKAROUND);
  11376. pci_dev_put(bridge);
  11377. break;
  11378. }
  11379. }
  11380. }
  11381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11382. static struct tg3_dev_id {
  11383. u32 vendor;
  11384. u32 device;
  11385. } bridge_chipsets[] = {
  11386. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11387. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11388. { },
  11389. };
  11390. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11391. struct pci_dev *bridge = NULL;
  11392. while (pci_id->vendor != 0) {
  11393. bridge = pci_get_device(pci_id->vendor,
  11394. pci_id->device,
  11395. bridge);
  11396. if (!bridge) {
  11397. pci_id++;
  11398. continue;
  11399. }
  11400. if (bridge->subordinate &&
  11401. (bridge->subordinate->number <=
  11402. tp->pdev->bus->number) &&
  11403. (bridge->subordinate->subordinate >=
  11404. tp->pdev->bus->number)) {
  11405. tg3_flag_set(tp, 5701_DMA_BUG);
  11406. pci_dev_put(bridge);
  11407. break;
  11408. }
  11409. }
  11410. }
  11411. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11412. * DMA addresses > 40-bit. This bridge may have other additional
  11413. * 57xx devices behind it in some 4-port NIC designs for example.
  11414. * Any tg3 device found behind the bridge will also need the 40-bit
  11415. * DMA workaround.
  11416. */
  11417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11418. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11419. tg3_flag_set(tp, 5780_CLASS);
  11420. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11421. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11422. } else {
  11423. struct pci_dev *bridge = NULL;
  11424. do {
  11425. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11426. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11427. bridge);
  11428. if (bridge && bridge->subordinate &&
  11429. (bridge->subordinate->number <=
  11430. tp->pdev->bus->number) &&
  11431. (bridge->subordinate->subordinate >=
  11432. tp->pdev->bus->number)) {
  11433. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11434. pci_dev_put(bridge);
  11435. break;
  11436. }
  11437. } while (bridge);
  11438. }
  11439. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11441. tp->pdev_peer = tg3_find_peer(tp);
  11442. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11443. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11444. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11445. tg3_flag_set(tp, 5717_PLUS);
  11446. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11447. tg3_flag(tp, 5717_PLUS))
  11448. tg3_flag_set(tp, 57765_PLUS);
  11449. /* Intentionally exclude ASIC_REV_5906 */
  11450. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11451. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11453. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11455. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11456. tg3_flag(tp, 57765_PLUS))
  11457. tg3_flag_set(tp, 5755_PLUS);
  11458. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11459. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11460. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11461. tg3_flag(tp, 5755_PLUS) ||
  11462. tg3_flag(tp, 5780_CLASS))
  11463. tg3_flag_set(tp, 5750_PLUS);
  11464. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11465. tg3_flag(tp, 5750_PLUS))
  11466. tg3_flag_set(tp, 5705_PLUS);
  11467. /* Determine TSO capabilities */
  11468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11469. ; /* Do nothing. HW bug. */
  11470. else if (tg3_flag(tp, 57765_PLUS))
  11471. tg3_flag_set(tp, HW_TSO_3);
  11472. else if (tg3_flag(tp, 5755_PLUS) ||
  11473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11474. tg3_flag_set(tp, HW_TSO_2);
  11475. else if (tg3_flag(tp, 5750_PLUS)) {
  11476. tg3_flag_set(tp, HW_TSO_1);
  11477. tg3_flag_set(tp, TSO_BUG);
  11478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11479. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11480. tg3_flag_clear(tp, TSO_BUG);
  11481. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11482. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11483. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11484. tg3_flag_set(tp, TSO_BUG);
  11485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11486. tp->fw_needed = FIRMWARE_TG3TSO5;
  11487. else
  11488. tp->fw_needed = FIRMWARE_TG3TSO;
  11489. }
  11490. /* Selectively allow TSO based on operating conditions */
  11491. if (tg3_flag(tp, HW_TSO_1) ||
  11492. tg3_flag(tp, HW_TSO_2) ||
  11493. tg3_flag(tp, HW_TSO_3) ||
  11494. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11495. tg3_flag_set(tp, TSO_CAPABLE);
  11496. else {
  11497. tg3_flag_clear(tp, TSO_CAPABLE);
  11498. tg3_flag_clear(tp, TSO_BUG);
  11499. tp->fw_needed = NULL;
  11500. }
  11501. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11502. tp->fw_needed = FIRMWARE_TG3;
  11503. tp->irq_max = 1;
  11504. if (tg3_flag(tp, 5750_PLUS)) {
  11505. tg3_flag_set(tp, SUPPORT_MSI);
  11506. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11507. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11508. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11509. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11510. tp->pdev_peer == tp->pdev))
  11511. tg3_flag_clear(tp, SUPPORT_MSI);
  11512. if (tg3_flag(tp, 5755_PLUS) ||
  11513. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11514. tg3_flag_set(tp, 1SHOT_MSI);
  11515. }
  11516. if (tg3_flag(tp, 57765_PLUS)) {
  11517. tg3_flag_set(tp, SUPPORT_MSIX);
  11518. tp->irq_max = TG3_IRQ_MAX_VECS;
  11519. }
  11520. }
  11521. if (tg3_flag(tp, 5755_PLUS))
  11522. tg3_flag_set(tp, SHORT_DMA_BUG);
  11523. if (tg3_flag(tp, 5717_PLUS))
  11524. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11525. if (tg3_flag(tp, 57765_PLUS) &&
  11526. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11527. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11528. if (!tg3_flag(tp, 5705_PLUS) ||
  11529. tg3_flag(tp, 5780_CLASS) ||
  11530. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11531. tg3_flag_set(tp, JUMBO_CAPABLE);
  11532. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11533. &pci_state_reg);
  11534. if (pci_is_pcie(tp->pdev)) {
  11535. u16 lnkctl;
  11536. tg3_flag_set(tp, PCI_EXPRESS);
  11537. tp->pcie_readrq = 4096;
  11538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11539. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11540. tp->pcie_readrq = 2048;
  11541. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11542. pci_read_config_word(tp->pdev,
  11543. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11544. &lnkctl);
  11545. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11546. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11547. ASIC_REV_5906) {
  11548. tg3_flag_clear(tp, HW_TSO_2);
  11549. tg3_flag_clear(tp, TSO_CAPABLE);
  11550. }
  11551. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11552. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11553. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11554. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11555. tg3_flag_set(tp, CLKREQ_BUG);
  11556. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11557. tg3_flag_set(tp, L1PLLPD_EN);
  11558. }
  11559. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11560. /* BCM5785 devices are effectively PCIe devices, and should
  11561. * follow PCIe codepaths, but do not have a PCIe capabilities
  11562. * section.
  11563. */
  11564. tg3_flag_set(tp, PCI_EXPRESS);
  11565. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11566. tg3_flag(tp, 5780_CLASS)) {
  11567. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11568. if (!tp->pcix_cap) {
  11569. dev_err(&tp->pdev->dev,
  11570. "Cannot find PCI-X capability, aborting\n");
  11571. return -EIO;
  11572. }
  11573. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11574. tg3_flag_set(tp, PCIX_MODE);
  11575. }
  11576. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11577. * reordering to the mailbox registers done by the host
  11578. * controller can cause major troubles. We read back from
  11579. * every mailbox register write to force the writes to be
  11580. * posted to the chip in order.
  11581. */
  11582. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11583. !tg3_flag(tp, PCI_EXPRESS))
  11584. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11585. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11586. &tp->pci_cacheline_sz);
  11587. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11588. &tp->pci_lat_timer);
  11589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11590. tp->pci_lat_timer < 64) {
  11591. tp->pci_lat_timer = 64;
  11592. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11593. tp->pci_lat_timer);
  11594. }
  11595. /* Important! -- It is critical that the PCI-X hw workaround
  11596. * situation is decided before the first MMIO register access.
  11597. */
  11598. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11599. /* 5700 BX chips need to have their TX producer index
  11600. * mailboxes written twice to workaround a bug.
  11601. */
  11602. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11603. /* If we are in PCI-X mode, enable register write workaround.
  11604. *
  11605. * The workaround is to use indirect register accesses
  11606. * for all chip writes not to mailbox registers.
  11607. */
  11608. if (tg3_flag(tp, PCIX_MODE)) {
  11609. u32 pm_reg;
  11610. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11611. /* The chip can have it's power management PCI config
  11612. * space registers clobbered due to this bug.
  11613. * So explicitly force the chip into D0 here.
  11614. */
  11615. pci_read_config_dword(tp->pdev,
  11616. tp->pm_cap + PCI_PM_CTRL,
  11617. &pm_reg);
  11618. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11619. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11620. pci_write_config_dword(tp->pdev,
  11621. tp->pm_cap + PCI_PM_CTRL,
  11622. pm_reg);
  11623. /* Also, force SERR#/PERR# in PCI command. */
  11624. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11625. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11626. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11627. }
  11628. }
  11629. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11630. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11631. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11632. tg3_flag_set(tp, PCI_32BIT);
  11633. /* Chip-specific fixup from Broadcom driver */
  11634. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11635. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11636. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11637. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11638. }
  11639. /* Default fast path register access methods */
  11640. tp->read32 = tg3_read32;
  11641. tp->write32 = tg3_write32;
  11642. tp->read32_mbox = tg3_read32;
  11643. tp->write32_mbox = tg3_write32;
  11644. tp->write32_tx_mbox = tg3_write32;
  11645. tp->write32_rx_mbox = tg3_write32;
  11646. /* Various workaround register access methods */
  11647. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11648. tp->write32 = tg3_write_indirect_reg32;
  11649. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11650. (tg3_flag(tp, PCI_EXPRESS) &&
  11651. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11652. /*
  11653. * Back to back register writes can cause problems on these
  11654. * chips, the workaround is to read back all reg writes
  11655. * except those to mailbox regs.
  11656. *
  11657. * See tg3_write_indirect_reg32().
  11658. */
  11659. tp->write32 = tg3_write_flush_reg32;
  11660. }
  11661. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11662. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11663. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11664. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11665. }
  11666. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11667. tp->read32 = tg3_read_indirect_reg32;
  11668. tp->write32 = tg3_write_indirect_reg32;
  11669. tp->read32_mbox = tg3_read_indirect_mbox;
  11670. tp->write32_mbox = tg3_write_indirect_mbox;
  11671. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11672. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11673. iounmap(tp->regs);
  11674. tp->regs = NULL;
  11675. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11676. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11677. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11678. }
  11679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11680. tp->read32_mbox = tg3_read32_mbox_5906;
  11681. tp->write32_mbox = tg3_write32_mbox_5906;
  11682. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11683. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11684. }
  11685. if (tp->write32 == tg3_write_indirect_reg32 ||
  11686. (tg3_flag(tp, PCIX_MODE) &&
  11687. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11689. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11690. /* The memory arbiter has to be enabled in order for SRAM accesses
  11691. * to succeed. Normally on powerup the tg3 chip firmware will make
  11692. * sure it is enabled, but other entities such as system netboot
  11693. * code might disable it.
  11694. */
  11695. val = tr32(MEMARB_MODE);
  11696. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11697. if (tg3_flag(tp, PCIX_MODE)) {
  11698. pci_read_config_dword(tp->pdev,
  11699. tp->pcix_cap + PCI_X_STATUS, &val);
  11700. tp->pci_fn = val & 0x7;
  11701. } else {
  11702. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11703. }
  11704. /* Get eeprom hw config before calling tg3_set_power_state().
  11705. * In particular, the TG3_FLAG_IS_NIC flag must be
  11706. * determined before calling tg3_set_power_state() so that
  11707. * we know whether or not to switch out of Vaux power.
  11708. * When the flag is set, it means that GPIO1 is used for eeprom
  11709. * write protect and also implies that it is a LOM where GPIOs
  11710. * are not used to switch power.
  11711. */
  11712. tg3_get_eeprom_hw_cfg(tp);
  11713. if (tg3_flag(tp, ENABLE_APE)) {
  11714. /* Allow reads and writes to the
  11715. * APE register and memory space.
  11716. */
  11717. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11718. PCISTATE_ALLOW_APE_SHMEM_WR |
  11719. PCISTATE_ALLOW_APE_PSPACE_WR;
  11720. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11721. pci_state_reg);
  11722. tg3_ape_lock_init(tp);
  11723. }
  11724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11725. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11726. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11727. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11728. tg3_flag(tp, 57765_PLUS))
  11729. tg3_flag_set(tp, CPMU_PRESENT);
  11730. /* Set up tp->grc_local_ctrl before calling
  11731. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  11732. * will bring 5700's external PHY out of reset.
  11733. * It is also used as eeprom write protect on LOMs.
  11734. */
  11735. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11737. tg3_flag(tp, EEPROM_WRITE_PROT))
  11738. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11739. GRC_LCLCTRL_GPIO_OUTPUT1);
  11740. /* Unused GPIO3 must be driven as output on 5752 because there
  11741. * are no pull-up resistors on unused GPIO pins.
  11742. */
  11743. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11744. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11748. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11749. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11750. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11751. /* Turn off the debug UART. */
  11752. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11753. if (tg3_flag(tp, IS_NIC))
  11754. /* Keep VMain power. */
  11755. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11756. GRC_LCLCTRL_GPIO_OUTPUT0;
  11757. }
  11758. /* Switch out of Vaux if it is a NIC */
  11759. tg3_pwrsrc_switch_to_vmain(tp);
  11760. /* Derive initial jumbo mode from MTU assigned in
  11761. * ether_setup() via the alloc_etherdev() call
  11762. */
  11763. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11764. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11765. /* Determine WakeOnLan speed to use. */
  11766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11767. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11768. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11769. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11770. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11771. } else {
  11772. tg3_flag_set(tp, WOL_SPEED_100MB);
  11773. }
  11774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11775. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11776. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11778. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11779. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11780. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11781. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11782. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11783. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11784. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11785. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11786. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11787. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11788. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11789. if (tg3_flag(tp, 5705_PLUS) &&
  11790. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11791. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11792. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11793. !tg3_flag(tp, 57765_PLUS)) {
  11794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11798. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11799. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11800. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11801. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11802. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11803. } else
  11804. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11805. }
  11806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11807. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11808. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11809. if (tp->phy_otp == 0)
  11810. tp->phy_otp = TG3_OTP_DEFAULT;
  11811. }
  11812. if (tg3_flag(tp, CPMU_PRESENT))
  11813. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11814. else
  11815. tp->mi_mode = MAC_MI_MODE_BASE;
  11816. tp->coalesce_mode = 0;
  11817. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11818. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11819. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11820. /* Set these bits to enable statistics workaround. */
  11821. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11822. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11823. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11824. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11825. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11826. }
  11827. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11829. tg3_flag_set(tp, USE_PHYLIB);
  11830. err = tg3_mdio_init(tp);
  11831. if (err)
  11832. return err;
  11833. /* Initialize data/descriptor byte/word swapping. */
  11834. val = tr32(GRC_MODE);
  11835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11836. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11837. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11838. GRC_MODE_B2HRX_ENABLE |
  11839. GRC_MODE_HTX2B_ENABLE |
  11840. GRC_MODE_HOST_STACKUP);
  11841. else
  11842. val &= GRC_MODE_HOST_STACKUP;
  11843. tw32(GRC_MODE, val | tp->grc_mode);
  11844. tg3_switch_clocks(tp);
  11845. /* Clear this out for sanity. */
  11846. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11847. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11848. &pci_state_reg);
  11849. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11850. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11851. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11852. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11853. chiprevid == CHIPREV_ID_5701_B0 ||
  11854. chiprevid == CHIPREV_ID_5701_B2 ||
  11855. chiprevid == CHIPREV_ID_5701_B5) {
  11856. void __iomem *sram_base;
  11857. /* Write some dummy words into the SRAM status block
  11858. * area, see if it reads back correctly. If the return
  11859. * value is bad, force enable the PCIX workaround.
  11860. */
  11861. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11862. writel(0x00000000, sram_base);
  11863. writel(0x00000000, sram_base + 4);
  11864. writel(0xffffffff, sram_base + 4);
  11865. if (readl(sram_base) != 0x00000000)
  11866. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11867. }
  11868. }
  11869. udelay(50);
  11870. tg3_nvram_init(tp);
  11871. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11872. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11874. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11875. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11876. tg3_flag_set(tp, IS_5788);
  11877. if (!tg3_flag(tp, IS_5788) &&
  11878. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  11879. tg3_flag_set(tp, TAGGED_STATUS);
  11880. if (tg3_flag(tp, TAGGED_STATUS)) {
  11881. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11882. HOSTCC_MODE_CLRTICK_TXBD);
  11883. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11884. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11885. tp->misc_host_ctrl);
  11886. }
  11887. /* Preserve the APE MAC_MODE bits */
  11888. if (tg3_flag(tp, ENABLE_APE))
  11889. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11890. else
  11891. tp->mac_mode = TG3_DEF_MAC_MODE;
  11892. /* these are limited to 10/100 only */
  11893. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11894. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11895. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11896. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11897. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11898. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11899. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11900. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11901. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11902. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11903. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11904. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11905. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11906. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11907. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11908. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11909. err = tg3_phy_probe(tp);
  11910. if (err) {
  11911. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11912. /* ... but do not return immediately ... */
  11913. tg3_mdio_fini(tp);
  11914. }
  11915. tg3_read_vpd(tp);
  11916. tg3_read_fw_ver(tp);
  11917. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11918. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11919. } else {
  11920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11921. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11922. else
  11923. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11924. }
  11925. /* 5700 {AX,BX} chips have a broken status block link
  11926. * change bit implementation, so we must use the
  11927. * status register in those cases.
  11928. */
  11929. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11930. tg3_flag_set(tp, USE_LINKCHG_REG);
  11931. else
  11932. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11933. /* The led_ctrl is set during tg3_phy_probe, here we might
  11934. * have to force the link status polling mechanism based
  11935. * upon subsystem IDs.
  11936. */
  11937. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11938. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11939. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11940. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11941. tg3_flag_set(tp, USE_LINKCHG_REG);
  11942. }
  11943. /* For all SERDES we poll the MAC status register. */
  11944. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11945. tg3_flag_set(tp, POLL_SERDES);
  11946. else
  11947. tg3_flag_clear(tp, POLL_SERDES);
  11948. tp->rx_offset = NET_IP_ALIGN;
  11949. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11951. tg3_flag(tp, PCIX_MODE)) {
  11952. tp->rx_offset = 0;
  11953. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11954. tp->rx_copy_thresh = ~(u16)0;
  11955. #endif
  11956. }
  11957. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11958. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11959. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11960. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11961. /* Increment the rx prod index on the rx std ring by at most
  11962. * 8 for these chips to workaround hw errata.
  11963. */
  11964. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11965. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11966. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11967. tp->rx_std_max_post = 8;
  11968. if (tg3_flag(tp, ASPM_WORKAROUND))
  11969. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11970. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11971. return err;
  11972. }
  11973. #ifdef CONFIG_SPARC
  11974. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11975. {
  11976. struct net_device *dev = tp->dev;
  11977. struct pci_dev *pdev = tp->pdev;
  11978. struct device_node *dp = pci_device_to_OF_node(pdev);
  11979. const unsigned char *addr;
  11980. int len;
  11981. addr = of_get_property(dp, "local-mac-address", &len);
  11982. if (addr && len == 6) {
  11983. memcpy(dev->dev_addr, addr, 6);
  11984. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11985. return 0;
  11986. }
  11987. return -ENODEV;
  11988. }
  11989. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11990. {
  11991. struct net_device *dev = tp->dev;
  11992. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11993. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11994. return 0;
  11995. }
  11996. #endif
  11997. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11998. {
  11999. struct net_device *dev = tp->dev;
  12000. u32 hi, lo, mac_offset;
  12001. int addr_ok = 0;
  12002. #ifdef CONFIG_SPARC
  12003. if (!tg3_get_macaddr_sparc(tp))
  12004. return 0;
  12005. #endif
  12006. mac_offset = 0x7c;
  12007. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12008. tg3_flag(tp, 5780_CLASS)) {
  12009. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12010. mac_offset = 0xcc;
  12011. if (tg3_nvram_lock(tp))
  12012. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12013. else
  12014. tg3_nvram_unlock(tp);
  12015. } else if (tg3_flag(tp, 5717_PLUS)) {
  12016. if (tp->pci_fn & 1)
  12017. mac_offset = 0xcc;
  12018. if (tp->pci_fn > 1)
  12019. mac_offset += 0x18c;
  12020. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12021. mac_offset = 0x10;
  12022. /* First try to get it from MAC address mailbox. */
  12023. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12024. if ((hi >> 16) == 0x484b) {
  12025. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12026. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12027. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12028. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12029. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12030. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12031. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12032. /* Some old bootcode may report a 0 MAC address in SRAM */
  12033. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12034. }
  12035. if (!addr_ok) {
  12036. /* Next, try NVRAM. */
  12037. if (!tg3_flag(tp, NO_NVRAM) &&
  12038. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12039. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12040. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12041. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12042. }
  12043. /* Finally just fetch it out of the MAC control regs. */
  12044. else {
  12045. hi = tr32(MAC_ADDR_0_HIGH);
  12046. lo = tr32(MAC_ADDR_0_LOW);
  12047. dev->dev_addr[5] = lo & 0xff;
  12048. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12049. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12050. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12051. dev->dev_addr[1] = hi & 0xff;
  12052. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12053. }
  12054. }
  12055. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12056. #ifdef CONFIG_SPARC
  12057. if (!tg3_get_default_macaddr_sparc(tp))
  12058. return 0;
  12059. #endif
  12060. return -EINVAL;
  12061. }
  12062. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12063. return 0;
  12064. }
  12065. #define BOUNDARY_SINGLE_CACHELINE 1
  12066. #define BOUNDARY_MULTI_CACHELINE 2
  12067. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12068. {
  12069. int cacheline_size;
  12070. u8 byte;
  12071. int goal;
  12072. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12073. if (byte == 0)
  12074. cacheline_size = 1024;
  12075. else
  12076. cacheline_size = (int) byte * 4;
  12077. /* On 5703 and later chips, the boundary bits have no
  12078. * effect.
  12079. */
  12080. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12081. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12082. !tg3_flag(tp, PCI_EXPRESS))
  12083. goto out;
  12084. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12085. goal = BOUNDARY_MULTI_CACHELINE;
  12086. #else
  12087. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12088. goal = BOUNDARY_SINGLE_CACHELINE;
  12089. #else
  12090. goal = 0;
  12091. #endif
  12092. #endif
  12093. if (tg3_flag(tp, 57765_PLUS)) {
  12094. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12095. goto out;
  12096. }
  12097. if (!goal)
  12098. goto out;
  12099. /* PCI controllers on most RISC systems tend to disconnect
  12100. * when a device tries to burst across a cache-line boundary.
  12101. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12102. *
  12103. * Unfortunately, for PCI-E there are only limited
  12104. * write-side controls for this, and thus for reads
  12105. * we will still get the disconnects. We'll also waste
  12106. * these PCI cycles for both read and write for chips
  12107. * other than 5700 and 5701 which do not implement the
  12108. * boundary bits.
  12109. */
  12110. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12111. switch (cacheline_size) {
  12112. case 16:
  12113. case 32:
  12114. case 64:
  12115. case 128:
  12116. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12117. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12118. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12119. } else {
  12120. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12121. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12122. }
  12123. break;
  12124. case 256:
  12125. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12126. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12127. break;
  12128. default:
  12129. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12130. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12131. break;
  12132. }
  12133. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12134. switch (cacheline_size) {
  12135. case 16:
  12136. case 32:
  12137. case 64:
  12138. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12139. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12140. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12141. break;
  12142. }
  12143. /* fallthrough */
  12144. case 128:
  12145. default:
  12146. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12147. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12148. break;
  12149. }
  12150. } else {
  12151. switch (cacheline_size) {
  12152. case 16:
  12153. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12154. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12155. DMA_RWCTRL_WRITE_BNDRY_16);
  12156. break;
  12157. }
  12158. /* fallthrough */
  12159. case 32:
  12160. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12161. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12162. DMA_RWCTRL_WRITE_BNDRY_32);
  12163. break;
  12164. }
  12165. /* fallthrough */
  12166. case 64:
  12167. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12168. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12169. DMA_RWCTRL_WRITE_BNDRY_64);
  12170. break;
  12171. }
  12172. /* fallthrough */
  12173. case 128:
  12174. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12175. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12176. DMA_RWCTRL_WRITE_BNDRY_128);
  12177. break;
  12178. }
  12179. /* fallthrough */
  12180. case 256:
  12181. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12182. DMA_RWCTRL_WRITE_BNDRY_256);
  12183. break;
  12184. case 512:
  12185. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12186. DMA_RWCTRL_WRITE_BNDRY_512);
  12187. break;
  12188. case 1024:
  12189. default:
  12190. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12191. DMA_RWCTRL_WRITE_BNDRY_1024);
  12192. break;
  12193. }
  12194. }
  12195. out:
  12196. return val;
  12197. }
  12198. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12199. {
  12200. struct tg3_internal_buffer_desc test_desc;
  12201. u32 sram_dma_descs;
  12202. int i, ret;
  12203. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12204. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12205. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12206. tw32(RDMAC_STATUS, 0);
  12207. tw32(WDMAC_STATUS, 0);
  12208. tw32(BUFMGR_MODE, 0);
  12209. tw32(FTQ_RESET, 0);
  12210. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12211. test_desc.addr_lo = buf_dma & 0xffffffff;
  12212. test_desc.nic_mbuf = 0x00002100;
  12213. test_desc.len = size;
  12214. /*
  12215. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12216. * the *second* time the tg3 driver was getting loaded after an
  12217. * initial scan.
  12218. *
  12219. * Broadcom tells me:
  12220. * ...the DMA engine is connected to the GRC block and a DMA
  12221. * reset may affect the GRC block in some unpredictable way...
  12222. * The behavior of resets to individual blocks has not been tested.
  12223. *
  12224. * Broadcom noted the GRC reset will also reset all sub-components.
  12225. */
  12226. if (to_device) {
  12227. test_desc.cqid_sqid = (13 << 8) | 2;
  12228. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12229. udelay(40);
  12230. } else {
  12231. test_desc.cqid_sqid = (16 << 8) | 7;
  12232. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12233. udelay(40);
  12234. }
  12235. test_desc.flags = 0x00000005;
  12236. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12237. u32 val;
  12238. val = *(((u32 *)&test_desc) + i);
  12239. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12240. sram_dma_descs + (i * sizeof(u32)));
  12241. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12242. }
  12243. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12244. if (to_device)
  12245. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12246. else
  12247. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12248. ret = -ENODEV;
  12249. for (i = 0; i < 40; i++) {
  12250. u32 val;
  12251. if (to_device)
  12252. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12253. else
  12254. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12255. if ((val & 0xffff) == sram_dma_descs) {
  12256. ret = 0;
  12257. break;
  12258. }
  12259. udelay(100);
  12260. }
  12261. return ret;
  12262. }
  12263. #define TEST_BUFFER_SIZE 0x2000
  12264. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12265. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12266. { },
  12267. };
  12268. static int __devinit tg3_test_dma(struct tg3 *tp)
  12269. {
  12270. dma_addr_t buf_dma;
  12271. u32 *buf, saved_dma_rwctrl;
  12272. int ret = 0;
  12273. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12274. &buf_dma, GFP_KERNEL);
  12275. if (!buf) {
  12276. ret = -ENOMEM;
  12277. goto out_nofree;
  12278. }
  12279. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12280. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12281. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12282. if (tg3_flag(tp, 57765_PLUS))
  12283. goto out;
  12284. if (tg3_flag(tp, PCI_EXPRESS)) {
  12285. /* DMA read watermark not used on PCIE */
  12286. tp->dma_rwctrl |= 0x00180000;
  12287. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12290. tp->dma_rwctrl |= 0x003f0000;
  12291. else
  12292. tp->dma_rwctrl |= 0x003f000f;
  12293. } else {
  12294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12296. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12297. u32 read_water = 0x7;
  12298. /* If the 5704 is behind the EPB bridge, we can
  12299. * do the less restrictive ONE_DMA workaround for
  12300. * better performance.
  12301. */
  12302. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12303. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12304. tp->dma_rwctrl |= 0x8000;
  12305. else if (ccval == 0x6 || ccval == 0x7)
  12306. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12307. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12308. read_water = 4;
  12309. /* Set bit 23 to enable PCIX hw bug fix */
  12310. tp->dma_rwctrl |=
  12311. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12312. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12313. (1 << 23);
  12314. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12315. /* 5780 always in PCIX mode */
  12316. tp->dma_rwctrl |= 0x00144000;
  12317. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12318. /* 5714 always in PCIX mode */
  12319. tp->dma_rwctrl |= 0x00148000;
  12320. } else {
  12321. tp->dma_rwctrl |= 0x001b000f;
  12322. }
  12323. }
  12324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12325. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12326. tp->dma_rwctrl &= 0xfffffff0;
  12327. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12328. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12329. /* Remove this if it causes problems for some boards. */
  12330. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12331. /* On 5700/5701 chips, we need to set this bit.
  12332. * Otherwise the chip will issue cacheline transactions
  12333. * to streamable DMA memory with not all the byte
  12334. * enables turned on. This is an error on several
  12335. * RISC PCI controllers, in particular sparc64.
  12336. *
  12337. * On 5703/5704 chips, this bit has been reassigned
  12338. * a different meaning. In particular, it is used
  12339. * on those chips to enable a PCI-X workaround.
  12340. */
  12341. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12342. }
  12343. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12344. #if 0
  12345. /* Unneeded, already done by tg3_get_invariants. */
  12346. tg3_switch_clocks(tp);
  12347. #endif
  12348. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12349. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12350. goto out;
  12351. /* It is best to perform DMA test with maximum write burst size
  12352. * to expose the 5700/5701 write DMA bug.
  12353. */
  12354. saved_dma_rwctrl = tp->dma_rwctrl;
  12355. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12356. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12357. while (1) {
  12358. u32 *p = buf, i;
  12359. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12360. p[i] = i;
  12361. /* Send the buffer to the chip. */
  12362. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12363. if (ret) {
  12364. dev_err(&tp->pdev->dev,
  12365. "%s: Buffer write failed. err = %d\n",
  12366. __func__, ret);
  12367. break;
  12368. }
  12369. #if 0
  12370. /* validate data reached card RAM correctly. */
  12371. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12372. u32 val;
  12373. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12374. if (le32_to_cpu(val) != p[i]) {
  12375. dev_err(&tp->pdev->dev,
  12376. "%s: Buffer corrupted on device! "
  12377. "(%d != %d)\n", __func__, val, i);
  12378. /* ret = -ENODEV here? */
  12379. }
  12380. p[i] = 0;
  12381. }
  12382. #endif
  12383. /* Now read it back. */
  12384. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12385. if (ret) {
  12386. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12387. "err = %d\n", __func__, ret);
  12388. break;
  12389. }
  12390. /* Verify it. */
  12391. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12392. if (p[i] == i)
  12393. continue;
  12394. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12395. DMA_RWCTRL_WRITE_BNDRY_16) {
  12396. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12397. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12398. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12399. break;
  12400. } else {
  12401. dev_err(&tp->pdev->dev,
  12402. "%s: Buffer corrupted on read back! "
  12403. "(%d != %d)\n", __func__, p[i], i);
  12404. ret = -ENODEV;
  12405. goto out;
  12406. }
  12407. }
  12408. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12409. /* Success. */
  12410. ret = 0;
  12411. break;
  12412. }
  12413. }
  12414. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12415. DMA_RWCTRL_WRITE_BNDRY_16) {
  12416. /* DMA test passed without adjusting DMA boundary,
  12417. * now look for chipsets that are known to expose the
  12418. * DMA bug without failing the test.
  12419. */
  12420. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12421. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12422. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12423. } else {
  12424. /* Safe to use the calculated DMA boundary. */
  12425. tp->dma_rwctrl = saved_dma_rwctrl;
  12426. }
  12427. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12428. }
  12429. out:
  12430. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12431. out_nofree:
  12432. return ret;
  12433. }
  12434. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12435. {
  12436. if (tg3_flag(tp, 57765_PLUS)) {
  12437. tp->bufmgr_config.mbuf_read_dma_low_water =
  12438. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12439. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12440. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12441. tp->bufmgr_config.mbuf_high_water =
  12442. DEFAULT_MB_HIGH_WATER_57765;
  12443. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12444. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12445. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12446. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12447. tp->bufmgr_config.mbuf_high_water_jumbo =
  12448. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12449. } else if (tg3_flag(tp, 5705_PLUS)) {
  12450. tp->bufmgr_config.mbuf_read_dma_low_water =
  12451. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12452. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12453. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12454. tp->bufmgr_config.mbuf_high_water =
  12455. DEFAULT_MB_HIGH_WATER_5705;
  12456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12457. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12458. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12459. tp->bufmgr_config.mbuf_high_water =
  12460. DEFAULT_MB_HIGH_WATER_5906;
  12461. }
  12462. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12463. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12464. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12465. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12466. tp->bufmgr_config.mbuf_high_water_jumbo =
  12467. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12468. } else {
  12469. tp->bufmgr_config.mbuf_read_dma_low_water =
  12470. DEFAULT_MB_RDMA_LOW_WATER;
  12471. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12472. DEFAULT_MB_MACRX_LOW_WATER;
  12473. tp->bufmgr_config.mbuf_high_water =
  12474. DEFAULT_MB_HIGH_WATER;
  12475. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12476. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12477. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12478. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12479. tp->bufmgr_config.mbuf_high_water_jumbo =
  12480. DEFAULT_MB_HIGH_WATER_JUMBO;
  12481. }
  12482. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12483. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12484. }
  12485. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12486. {
  12487. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12488. case TG3_PHY_ID_BCM5400: return "5400";
  12489. case TG3_PHY_ID_BCM5401: return "5401";
  12490. case TG3_PHY_ID_BCM5411: return "5411";
  12491. case TG3_PHY_ID_BCM5701: return "5701";
  12492. case TG3_PHY_ID_BCM5703: return "5703";
  12493. case TG3_PHY_ID_BCM5704: return "5704";
  12494. case TG3_PHY_ID_BCM5705: return "5705";
  12495. case TG3_PHY_ID_BCM5750: return "5750";
  12496. case TG3_PHY_ID_BCM5752: return "5752";
  12497. case TG3_PHY_ID_BCM5714: return "5714";
  12498. case TG3_PHY_ID_BCM5780: return "5780";
  12499. case TG3_PHY_ID_BCM5755: return "5755";
  12500. case TG3_PHY_ID_BCM5787: return "5787";
  12501. case TG3_PHY_ID_BCM5784: return "5784";
  12502. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12503. case TG3_PHY_ID_BCM5906: return "5906";
  12504. case TG3_PHY_ID_BCM5761: return "5761";
  12505. case TG3_PHY_ID_BCM5718C: return "5718C";
  12506. case TG3_PHY_ID_BCM5718S: return "5718S";
  12507. case TG3_PHY_ID_BCM57765: return "57765";
  12508. case TG3_PHY_ID_BCM5719C: return "5719C";
  12509. case TG3_PHY_ID_BCM5720C: return "5720C";
  12510. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12511. case 0: return "serdes";
  12512. default: return "unknown";
  12513. }
  12514. }
  12515. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12516. {
  12517. if (tg3_flag(tp, PCI_EXPRESS)) {
  12518. strcpy(str, "PCI Express");
  12519. return str;
  12520. } else if (tg3_flag(tp, PCIX_MODE)) {
  12521. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12522. strcpy(str, "PCIX:");
  12523. if ((clock_ctrl == 7) ||
  12524. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12525. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12526. strcat(str, "133MHz");
  12527. else if (clock_ctrl == 0)
  12528. strcat(str, "33MHz");
  12529. else if (clock_ctrl == 2)
  12530. strcat(str, "50MHz");
  12531. else if (clock_ctrl == 4)
  12532. strcat(str, "66MHz");
  12533. else if (clock_ctrl == 6)
  12534. strcat(str, "100MHz");
  12535. } else {
  12536. strcpy(str, "PCI:");
  12537. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12538. strcat(str, "66MHz");
  12539. else
  12540. strcat(str, "33MHz");
  12541. }
  12542. if (tg3_flag(tp, PCI_32BIT))
  12543. strcat(str, ":32-bit");
  12544. else
  12545. strcat(str, ":64-bit");
  12546. return str;
  12547. }
  12548. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12549. {
  12550. struct pci_dev *peer;
  12551. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12552. for (func = 0; func < 8; func++) {
  12553. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12554. if (peer && peer != tp->pdev)
  12555. break;
  12556. pci_dev_put(peer);
  12557. }
  12558. /* 5704 can be configured in single-port mode, set peer to
  12559. * tp->pdev in that case.
  12560. */
  12561. if (!peer) {
  12562. peer = tp->pdev;
  12563. return peer;
  12564. }
  12565. /*
  12566. * We don't need to keep the refcount elevated; there's no way
  12567. * to remove one half of this device without removing the other
  12568. */
  12569. pci_dev_put(peer);
  12570. return peer;
  12571. }
  12572. static void __devinit tg3_init_coal(struct tg3 *tp)
  12573. {
  12574. struct ethtool_coalesce *ec = &tp->coal;
  12575. memset(ec, 0, sizeof(*ec));
  12576. ec->cmd = ETHTOOL_GCOALESCE;
  12577. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12578. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12579. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12580. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12581. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12582. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12583. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12584. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12585. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12586. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12587. HOSTCC_MODE_CLRTICK_TXBD)) {
  12588. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12589. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12590. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12591. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12592. }
  12593. if (tg3_flag(tp, 5705_PLUS)) {
  12594. ec->rx_coalesce_usecs_irq = 0;
  12595. ec->tx_coalesce_usecs_irq = 0;
  12596. ec->stats_block_coalesce_usecs = 0;
  12597. }
  12598. }
  12599. static const struct net_device_ops tg3_netdev_ops = {
  12600. .ndo_open = tg3_open,
  12601. .ndo_stop = tg3_close,
  12602. .ndo_start_xmit = tg3_start_xmit,
  12603. .ndo_get_stats64 = tg3_get_stats64,
  12604. .ndo_validate_addr = eth_validate_addr,
  12605. .ndo_set_multicast_list = tg3_set_rx_mode,
  12606. .ndo_set_mac_address = tg3_set_mac_addr,
  12607. .ndo_do_ioctl = tg3_ioctl,
  12608. .ndo_tx_timeout = tg3_tx_timeout,
  12609. .ndo_change_mtu = tg3_change_mtu,
  12610. .ndo_fix_features = tg3_fix_features,
  12611. .ndo_set_features = tg3_set_features,
  12612. #ifdef CONFIG_NET_POLL_CONTROLLER
  12613. .ndo_poll_controller = tg3_poll_controller,
  12614. #endif
  12615. };
  12616. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12617. const struct pci_device_id *ent)
  12618. {
  12619. struct net_device *dev;
  12620. struct tg3 *tp;
  12621. int i, err, pm_cap;
  12622. u32 sndmbx, rcvmbx, intmbx;
  12623. char str[40];
  12624. u64 dma_mask, persist_dma_mask;
  12625. u32 features = 0;
  12626. printk_once(KERN_INFO "%s\n", version);
  12627. err = pci_enable_device(pdev);
  12628. if (err) {
  12629. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12630. return err;
  12631. }
  12632. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12633. if (err) {
  12634. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12635. goto err_out_disable_pdev;
  12636. }
  12637. pci_set_master(pdev);
  12638. /* Find power-management capability. */
  12639. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12640. if (pm_cap == 0) {
  12641. dev_err(&pdev->dev,
  12642. "Cannot find Power Management capability, aborting\n");
  12643. err = -EIO;
  12644. goto err_out_free_res;
  12645. }
  12646. err = pci_set_power_state(pdev, PCI_D0);
  12647. if (err) {
  12648. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12649. goto err_out_free_res;
  12650. }
  12651. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12652. if (!dev) {
  12653. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12654. err = -ENOMEM;
  12655. goto err_out_power_down;
  12656. }
  12657. SET_NETDEV_DEV(dev, &pdev->dev);
  12658. tp = netdev_priv(dev);
  12659. tp->pdev = pdev;
  12660. tp->dev = dev;
  12661. tp->pm_cap = pm_cap;
  12662. tp->rx_mode = TG3_DEF_RX_MODE;
  12663. tp->tx_mode = TG3_DEF_TX_MODE;
  12664. if (tg3_debug > 0)
  12665. tp->msg_enable = tg3_debug;
  12666. else
  12667. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12668. /* The word/byte swap controls here control register access byte
  12669. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12670. * setting below.
  12671. */
  12672. tp->misc_host_ctrl =
  12673. MISC_HOST_CTRL_MASK_PCI_INT |
  12674. MISC_HOST_CTRL_WORD_SWAP |
  12675. MISC_HOST_CTRL_INDIR_ACCESS |
  12676. MISC_HOST_CTRL_PCISTATE_RW;
  12677. /* The NONFRM (non-frame) byte/word swap controls take effect
  12678. * on descriptor entries, anything which isn't packet data.
  12679. *
  12680. * The StrongARM chips on the board (one for tx, one for rx)
  12681. * are running in big-endian mode.
  12682. */
  12683. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12684. GRC_MODE_WSWAP_NONFRM_DATA);
  12685. #ifdef __BIG_ENDIAN
  12686. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12687. #endif
  12688. spin_lock_init(&tp->lock);
  12689. spin_lock_init(&tp->indirect_lock);
  12690. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12691. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12692. if (!tp->regs) {
  12693. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12694. err = -ENOMEM;
  12695. goto err_out_free_dev;
  12696. }
  12697. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12698. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12699. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12700. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12701. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12702. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12703. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12704. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12705. tg3_flag_set(tp, ENABLE_APE);
  12706. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12707. if (!tp->aperegs) {
  12708. dev_err(&pdev->dev,
  12709. "Cannot map APE registers, aborting\n");
  12710. err = -ENOMEM;
  12711. goto err_out_iounmap;
  12712. }
  12713. }
  12714. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12715. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12716. dev->ethtool_ops = &tg3_ethtool_ops;
  12717. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12718. dev->netdev_ops = &tg3_netdev_ops;
  12719. dev->irq = pdev->irq;
  12720. err = tg3_get_invariants(tp);
  12721. if (err) {
  12722. dev_err(&pdev->dev,
  12723. "Problem fetching invariants of chip, aborting\n");
  12724. goto err_out_apeunmap;
  12725. }
  12726. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12727. * device behind the EPB cannot support DMA addresses > 40-bit.
  12728. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12729. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12730. * do DMA address check in tg3_start_xmit().
  12731. */
  12732. if (tg3_flag(tp, IS_5788))
  12733. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12734. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12735. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12736. #ifdef CONFIG_HIGHMEM
  12737. dma_mask = DMA_BIT_MASK(64);
  12738. #endif
  12739. } else
  12740. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12741. /* Configure DMA attributes. */
  12742. if (dma_mask > DMA_BIT_MASK(32)) {
  12743. err = pci_set_dma_mask(pdev, dma_mask);
  12744. if (!err) {
  12745. features |= NETIF_F_HIGHDMA;
  12746. err = pci_set_consistent_dma_mask(pdev,
  12747. persist_dma_mask);
  12748. if (err < 0) {
  12749. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12750. "DMA for consistent allocations\n");
  12751. goto err_out_apeunmap;
  12752. }
  12753. }
  12754. }
  12755. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12756. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12757. if (err) {
  12758. dev_err(&pdev->dev,
  12759. "No usable DMA configuration, aborting\n");
  12760. goto err_out_apeunmap;
  12761. }
  12762. }
  12763. tg3_init_bufmgr_config(tp);
  12764. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12765. /* 5700 B0 chips do not support checksumming correctly due
  12766. * to hardware bugs.
  12767. */
  12768. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12769. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12770. if (tg3_flag(tp, 5755_PLUS))
  12771. features |= NETIF_F_IPV6_CSUM;
  12772. }
  12773. /* TSO is on by default on chips that support hardware TSO.
  12774. * Firmware TSO on older chips gives lower performance, so it
  12775. * is off by default, but can be enabled using ethtool.
  12776. */
  12777. if ((tg3_flag(tp, HW_TSO_1) ||
  12778. tg3_flag(tp, HW_TSO_2) ||
  12779. tg3_flag(tp, HW_TSO_3)) &&
  12780. (features & NETIF_F_IP_CSUM))
  12781. features |= NETIF_F_TSO;
  12782. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12783. if (features & NETIF_F_IPV6_CSUM)
  12784. features |= NETIF_F_TSO6;
  12785. if (tg3_flag(tp, HW_TSO_3) ||
  12786. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12787. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12788. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12791. features |= NETIF_F_TSO_ECN;
  12792. }
  12793. dev->features |= features;
  12794. dev->vlan_features |= features;
  12795. /*
  12796. * Add loopback capability only for a subset of devices that support
  12797. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12798. * loopback for the remaining devices.
  12799. */
  12800. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12801. !tg3_flag(tp, CPMU_PRESENT))
  12802. /* Add the loopback capability */
  12803. features |= NETIF_F_LOOPBACK;
  12804. dev->hw_features |= features;
  12805. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12806. !tg3_flag(tp, TSO_CAPABLE) &&
  12807. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12808. tg3_flag_set(tp, MAX_RXPEND_64);
  12809. tp->rx_pending = 63;
  12810. }
  12811. err = tg3_get_device_address(tp);
  12812. if (err) {
  12813. dev_err(&pdev->dev,
  12814. "Could not obtain valid ethernet address, aborting\n");
  12815. goto err_out_apeunmap;
  12816. }
  12817. /*
  12818. * Reset chip in case UNDI or EFI driver did not shutdown
  12819. * DMA self test will enable WDMAC and we'll see (spurious)
  12820. * pending DMA on the PCI bus at that point.
  12821. */
  12822. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12823. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12824. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12825. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12826. }
  12827. err = tg3_test_dma(tp);
  12828. if (err) {
  12829. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12830. goto err_out_apeunmap;
  12831. }
  12832. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12833. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12834. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12835. for (i = 0; i < tp->irq_max; i++) {
  12836. struct tg3_napi *tnapi = &tp->napi[i];
  12837. tnapi->tp = tp;
  12838. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12839. tnapi->int_mbox = intmbx;
  12840. if (i < 4)
  12841. intmbx += 0x8;
  12842. else
  12843. intmbx += 0x4;
  12844. tnapi->consmbox = rcvmbx;
  12845. tnapi->prodmbox = sndmbx;
  12846. if (i)
  12847. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12848. else
  12849. tnapi->coal_now = HOSTCC_MODE_NOW;
  12850. if (!tg3_flag(tp, SUPPORT_MSIX))
  12851. break;
  12852. /*
  12853. * If we support MSIX, we'll be using RSS. If we're using
  12854. * RSS, the first vector only handles link interrupts and the
  12855. * remaining vectors handle rx and tx interrupts. Reuse the
  12856. * mailbox values for the next iteration. The values we setup
  12857. * above are still useful for the single vectored mode.
  12858. */
  12859. if (!i)
  12860. continue;
  12861. rcvmbx += 0x8;
  12862. if (sndmbx & 0x4)
  12863. sndmbx -= 0x4;
  12864. else
  12865. sndmbx += 0xc;
  12866. }
  12867. tg3_init_coal(tp);
  12868. pci_set_drvdata(pdev, dev);
  12869. if (tg3_flag(tp, 5717_PLUS)) {
  12870. /* Resume a low-power mode */
  12871. tg3_frob_aux_power(tp, false);
  12872. }
  12873. err = register_netdev(dev);
  12874. if (err) {
  12875. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12876. goto err_out_apeunmap;
  12877. }
  12878. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12879. tp->board_part_number,
  12880. tp->pci_chip_rev_id,
  12881. tg3_bus_string(tp, str),
  12882. dev->dev_addr);
  12883. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12884. struct phy_device *phydev;
  12885. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12886. netdev_info(dev,
  12887. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12888. phydev->drv->name, dev_name(&phydev->dev));
  12889. } else {
  12890. char *ethtype;
  12891. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12892. ethtype = "10/100Base-TX";
  12893. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12894. ethtype = "1000Base-SX";
  12895. else
  12896. ethtype = "10/100/1000Base-T";
  12897. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12898. "(WireSpeed[%d], EEE[%d])\n",
  12899. tg3_phy_string(tp), ethtype,
  12900. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12901. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12902. }
  12903. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12904. (dev->features & NETIF_F_RXCSUM) != 0,
  12905. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12906. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12907. tg3_flag(tp, ENABLE_ASF) != 0,
  12908. tg3_flag(tp, TSO_CAPABLE) != 0);
  12909. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12910. tp->dma_rwctrl,
  12911. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12912. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12913. pci_save_state(pdev);
  12914. return 0;
  12915. err_out_apeunmap:
  12916. if (tp->aperegs) {
  12917. iounmap(tp->aperegs);
  12918. tp->aperegs = NULL;
  12919. }
  12920. err_out_iounmap:
  12921. if (tp->regs) {
  12922. iounmap(tp->regs);
  12923. tp->regs = NULL;
  12924. }
  12925. err_out_free_dev:
  12926. free_netdev(dev);
  12927. err_out_power_down:
  12928. pci_set_power_state(pdev, PCI_D3hot);
  12929. err_out_free_res:
  12930. pci_release_regions(pdev);
  12931. err_out_disable_pdev:
  12932. pci_disable_device(pdev);
  12933. pci_set_drvdata(pdev, NULL);
  12934. return err;
  12935. }
  12936. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12937. {
  12938. struct net_device *dev = pci_get_drvdata(pdev);
  12939. if (dev) {
  12940. struct tg3 *tp = netdev_priv(dev);
  12941. if (tp->fw)
  12942. release_firmware(tp->fw);
  12943. cancel_work_sync(&tp->reset_task);
  12944. if (!tg3_flag(tp, USE_PHYLIB)) {
  12945. tg3_phy_fini(tp);
  12946. tg3_mdio_fini(tp);
  12947. }
  12948. unregister_netdev(dev);
  12949. if (tp->aperegs) {
  12950. iounmap(tp->aperegs);
  12951. tp->aperegs = NULL;
  12952. }
  12953. if (tp->regs) {
  12954. iounmap(tp->regs);
  12955. tp->regs = NULL;
  12956. }
  12957. free_netdev(dev);
  12958. pci_release_regions(pdev);
  12959. pci_disable_device(pdev);
  12960. pci_set_drvdata(pdev, NULL);
  12961. }
  12962. }
  12963. #ifdef CONFIG_PM_SLEEP
  12964. static int tg3_suspend(struct device *device)
  12965. {
  12966. struct pci_dev *pdev = to_pci_dev(device);
  12967. struct net_device *dev = pci_get_drvdata(pdev);
  12968. struct tg3 *tp = netdev_priv(dev);
  12969. int err;
  12970. if (!netif_running(dev))
  12971. return 0;
  12972. flush_work_sync(&tp->reset_task);
  12973. tg3_phy_stop(tp);
  12974. tg3_netif_stop(tp);
  12975. del_timer_sync(&tp->timer);
  12976. tg3_full_lock(tp, 1);
  12977. tg3_disable_ints(tp);
  12978. tg3_full_unlock(tp);
  12979. netif_device_detach(dev);
  12980. tg3_full_lock(tp, 0);
  12981. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12982. tg3_flag_clear(tp, INIT_COMPLETE);
  12983. tg3_full_unlock(tp);
  12984. err = tg3_power_down_prepare(tp);
  12985. if (err) {
  12986. int err2;
  12987. tg3_full_lock(tp, 0);
  12988. tg3_flag_set(tp, INIT_COMPLETE);
  12989. err2 = tg3_restart_hw(tp, 1);
  12990. if (err2)
  12991. goto out;
  12992. tp->timer.expires = jiffies + tp->timer_offset;
  12993. add_timer(&tp->timer);
  12994. netif_device_attach(dev);
  12995. tg3_netif_start(tp);
  12996. out:
  12997. tg3_full_unlock(tp);
  12998. if (!err2)
  12999. tg3_phy_start(tp);
  13000. }
  13001. return err;
  13002. }
  13003. static int tg3_resume(struct device *device)
  13004. {
  13005. struct pci_dev *pdev = to_pci_dev(device);
  13006. struct net_device *dev = pci_get_drvdata(pdev);
  13007. struct tg3 *tp = netdev_priv(dev);
  13008. int err;
  13009. if (!netif_running(dev))
  13010. return 0;
  13011. netif_device_attach(dev);
  13012. tg3_full_lock(tp, 0);
  13013. tg3_flag_set(tp, INIT_COMPLETE);
  13014. err = tg3_restart_hw(tp, 1);
  13015. if (err)
  13016. goto out;
  13017. tp->timer.expires = jiffies + tp->timer_offset;
  13018. add_timer(&tp->timer);
  13019. tg3_netif_start(tp);
  13020. out:
  13021. tg3_full_unlock(tp);
  13022. if (!err)
  13023. tg3_phy_start(tp);
  13024. return err;
  13025. }
  13026. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13027. #define TG3_PM_OPS (&tg3_pm_ops)
  13028. #else
  13029. #define TG3_PM_OPS NULL
  13030. #endif /* CONFIG_PM_SLEEP */
  13031. /**
  13032. * tg3_io_error_detected - called when PCI error is detected
  13033. * @pdev: Pointer to PCI device
  13034. * @state: The current pci connection state
  13035. *
  13036. * This function is called after a PCI bus error affecting
  13037. * this device has been detected.
  13038. */
  13039. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13040. pci_channel_state_t state)
  13041. {
  13042. struct net_device *netdev = pci_get_drvdata(pdev);
  13043. struct tg3 *tp = netdev_priv(netdev);
  13044. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13045. netdev_info(netdev, "PCI I/O error detected\n");
  13046. rtnl_lock();
  13047. if (!netif_running(netdev))
  13048. goto done;
  13049. tg3_phy_stop(tp);
  13050. tg3_netif_stop(tp);
  13051. del_timer_sync(&tp->timer);
  13052. tg3_flag_clear(tp, RESTART_TIMER);
  13053. /* Want to make sure that the reset task doesn't run */
  13054. cancel_work_sync(&tp->reset_task);
  13055. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  13056. tg3_flag_clear(tp, RESTART_TIMER);
  13057. netif_device_detach(netdev);
  13058. /* Clean up software state, even if MMIO is blocked */
  13059. tg3_full_lock(tp, 0);
  13060. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13061. tg3_full_unlock(tp);
  13062. done:
  13063. if (state == pci_channel_io_perm_failure)
  13064. err = PCI_ERS_RESULT_DISCONNECT;
  13065. else
  13066. pci_disable_device(pdev);
  13067. rtnl_unlock();
  13068. return err;
  13069. }
  13070. /**
  13071. * tg3_io_slot_reset - called after the pci bus has been reset.
  13072. * @pdev: Pointer to PCI device
  13073. *
  13074. * Restart the card from scratch, as if from a cold-boot.
  13075. * At this point, the card has exprienced a hard reset,
  13076. * followed by fixups by BIOS, and has its config space
  13077. * set up identically to what it was at cold boot.
  13078. */
  13079. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13080. {
  13081. struct net_device *netdev = pci_get_drvdata(pdev);
  13082. struct tg3 *tp = netdev_priv(netdev);
  13083. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13084. int err;
  13085. rtnl_lock();
  13086. if (pci_enable_device(pdev)) {
  13087. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13088. goto done;
  13089. }
  13090. pci_set_master(pdev);
  13091. pci_restore_state(pdev);
  13092. pci_save_state(pdev);
  13093. if (!netif_running(netdev)) {
  13094. rc = PCI_ERS_RESULT_RECOVERED;
  13095. goto done;
  13096. }
  13097. err = tg3_power_up(tp);
  13098. if (err)
  13099. goto done;
  13100. rc = PCI_ERS_RESULT_RECOVERED;
  13101. done:
  13102. rtnl_unlock();
  13103. return rc;
  13104. }
  13105. /**
  13106. * tg3_io_resume - called when traffic can start flowing again.
  13107. * @pdev: Pointer to PCI device
  13108. *
  13109. * This callback is called when the error recovery driver tells
  13110. * us that its OK to resume normal operation.
  13111. */
  13112. static void tg3_io_resume(struct pci_dev *pdev)
  13113. {
  13114. struct net_device *netdev = pci_get_drvdata(pdev);
  13115. struct tg3 *tp = netdev_priv(netdev);
  13116. int err;
  13117. rtnl_lock();
  13118. if (!netif_running(netdev))
  13119. goto done;
  13120. tg3_full_lock(tp, 0);
  13121. tg3_flag_set(tp, INIT_COMPLETE);
  13122. err = tg3_restart_hw(tp, 1);
  13123. tg3_full_unlock(tp);
  13124. if (err) {
  13125. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13126. goto done;
  13127. }
  13128. netif_device_attach(netdev);
  13129. tp->timer.expires = jiffies + tp->timer_offset;
  13130. add_timer(&tp->timer);
  13131. tg3_netif_start(tp);
  13132. tg3_phy_start(tp);
  13133. done:
  13134. rtnl_unlock();
  13135. }
  13136. static struct pci_error_handlers tg3_err_handler = {
  13137. .error_detected = tg3_io_error_detected,
  13138. .slot_reset = tg3_io_slot_reset,
  13139. .resume = tg3_io_resume
  13140. };
  13141. static struct pci_driver tg3_driver = {
  13142. .name = DRV_MODULE_NAME,
  13143. .id_table = tg3_pci_tbl,
  13144. .probe = tg3_init_one,
  13145. .remove = __devexit_p(tg3_remove_one),
  13146. .err_handler = &tg3_err_handler,
  13147. .driver.pm = TG3_PM_OPS,
  13148. };
  13149. static int __init tg3_init(void)
  13150. {
  13151. return pci_register_driver(&tg3_driver);
  13152. }
  13153. static void __exit tg3_cleanup(void)
  13154. {
  13155. pci_unregister_driver(&tg3_driver);
  13156. }
  13157. module_init(tg3_init);
  13158. module_exit(tg3_cleanup);