sky2.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. /*
  26. * TODO
  27. * - coalescing setting?
  28. *
  29. * TOTEST
  30. * - speed setting
  31. * - suspend/resume
  32. */
  33. #include <linux/config.h>
  34. #include <linux/crc32.h>
  35. #include <linux/kernel.h>
  36. #include <linux/version.h>
  37. #include <linux/module.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/etherdevice.h>
  41. #include <linux/ethtool.h>
  42. #include <linux/pci.h>
  43. #include <linux/ip.h>
  44. #include <linux/tcp.h>
  45. #include <linux/in.h>
  46. #include <linux/delay.h>
  47. #include <linux/if_vlan.h>
  48. #include <linux/mii.h>
  49. #include <asm/irq.h>
  50. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  51. #define SKY2_VLAN_TAG_USED 1
  52. #endif
  53. #include "sky2.h"
  54. #define DRV_NAME "sky2"
  55. #define DRV_VERSION "0.7"
  56. #define PFX DRV_NAME " "
  57. /*
  58. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  59. * that are organized into three (receive, transmit, status) different rings
  60. * similar to Tigon3. A transmit can require several elements;
  61. * a receive requires one (or two if using 64 bit dma).
  62. */
  63. #define is_ec_a1(hw) \
  64. unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
  65. (hw)->chip_rev == CHIP_REV_YU_EC_A1)
  66. #define RX_LE_SIZE 512
  67. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  68. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  69. #define RX_DEF_PENDING RX_MAX_PENDING
  70. #define RX_COPY_THRESHOLD 256
  71. #define TX_RING_SIZE 512
  72. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  73. #define TX_MIN_PENDING 64
  74. #define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
  75. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  76. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  77. #define ETH_JUMBO_MTU 9000
  78. #define TX_WATCHDOG (5 * HZ)
  79. #define NAPI_WEIGHT 64
  80. #define PHY_RETRIES 1000
  81. static const u32 default_msg =
  82. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  83. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  84. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
  85. static int debug = -1; /* defaults above */
  86. module_param(debug, int, 0);
  87. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  88. static const struct pci_device_id sky2_id_table[] = {
  89. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  106. { 0 }
  107. };
  108. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  109. /* Avoid conditionals by using array */
  110. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  111. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  112. static const char *yukon_name[] = {
  113. [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
  114. [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
  115. [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
  116. [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
  117. [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
  118. };
  119. /* Access to external PHY */
  120. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  121. {
  122. int i;
  123. gma_write16(hw, port, GM_SMI_DATA, val);
  124. gma_write16(hw, port, GM_SMI_CTRL,
  125. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  126. for (i = 0; i < PHY_RETRIES; i++) {
  127. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  128. return 0;
  129. udelay(1);
  130. }
  131. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  132. return -ETIMEDOUT;
  133. }
  134. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  138. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  141. *val = gma_read16(hw, port, GM_SMI_DATA);
  142. return 0;
  143. }
  144. udelay(1);
  145. }
  146. return -ETIMEDOUT;
  147. }
  148. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  149. {
  150. u16 v;
  151. if (__gm_phy_read(hw, port, reg, &v) != 0)
  152. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  153. return v;
  154. }
  155. static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  156. {
  157. u16 power_control;
  158. u32 reg1;
  159. int vaux;
  160. int ret = 0;
  161. pr_debug("sky2_set_power_state %d\n", state);
  162. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  163. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
  164. vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  165. (power_control & PCI_PM_CAP_PME_D3cold);
  166. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
  167. power_control |= PCI_PM_CTRL_PME_STATUS;
  168. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  169. switch (state) {
  170. case PCI_D0:
  171. /* switch power to VCC (WA for VAUX problem) */
  172. sky2_write8(hw, B0_POWER_CTRL,
  173. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  174. /* disable Core Clock Division, */
  175. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  176. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  177. /* enable bits are inverted */
  178. sky2_write8(hw, B2_Y2_CLK_GATE,
  179. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  180. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  181. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  182. else
  183. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  184. /* Turn off phy power saving */
  185. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  186. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  187. /* looks like this XL is back asswards .. */
  188. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  189. reg1 |= PCI_Y2_PHY1_COMA;
  190. if (hw->ports > 1)
  191. reg1 |= PCI_Y2_PHY2_COMA;
  192. }
  193. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  194. break;
  195. case PCI_D3hot:
  196. case PCI_D3cold:
  197. /* Turn on phy power saving */
  198. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  199. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  200. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  201. else
  202. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  203. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  204. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  205. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  206. else
  207. /* enable bits are inverted */
  208. sky2_write8(hw, B2_Y2_CLK_GATE,
  209. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  210. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  211. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  212. /* switch power to VAUX */
  213. if (vaux && state != PCI_D3cold)
  214. sky2_write8(hw, B0_POWER_CTRL,
  215. (PC_VAUX_ENA | PC_VCC_ENA |
  216. PC_VAUX_ON | PC_VCC_OFF));
  217. break;
  218. default:
  219. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  220. ret = -1;
  221. }
  222. pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
  223. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  224. return ret;
  225. }
  226. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  227. {
  228. u16 reg;
  229. /* disable all GMAC IRQ's */
  230. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  231. /* disable PHY IRQs */
  232. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  233. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  234. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  235. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  236. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  237. reg = gma_read16(hw, port, GM_RX_CTRL);
  238. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  239. gma_write16(hw, port, GM_RX_CTRL, reg);
  240. }
  241. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  242. {
  243. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  244. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  245. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  246. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  247. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  248. PHY_M_EC_MAC_S_MSK);
  249. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  250. if (hw->chip_id == CHIP_ID_YUKON_EC)
  251. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  252. else
  253. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  254. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  255. }
  256. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  257. if (hw->copper) {
  258. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  259. /* enable automatic crossover */
  260. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  261. } else {
  262. /* disable energy detect */
  263. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  264. /* enable automatic crossover */
  265. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  266. if (sky2->autoneg == AUTONEG_ENABLE &&
  267. hw->chip_id == CHIP_ID_YUKON_XL) {
  268. ctrl &= ~PHY_M_PC_DSC_MSK;
  269. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  270. }
  271. }
  272. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  273. } else {
  274. /* workaround for deviation #4.88 (CRC errors) */
  275. /* disable Automatic Crossover */
  276. ctrl &= ~PHY_M_PC_MDIX_MSK;
  277. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  278. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  279. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  280. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  281. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  282. ctrl &= ~PHY_M_MAC_MD_MSK;
  283. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  284. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  285. /* select page 1 to access Fiber registers */
  286. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  287. }
  288. }
  289. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  290. if (sky2->autoneg == AUTONEG_DISABLE)
  291. ctrl &= ~PHY_CT_ANE;
  292. else
  293. ctrl |= PHY_CT_ANE;
  294. ctrl |= PHY_CT_RESET;
  295. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  296. ctrl = 0;
  297. ct1000 = 0;
  298. adv = PHY_AN_CSMA;
  299. if (sky2->autoneg == AUTONEG_ENABLE) {
  300. if (hw->copper) {
  301. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  302. ct1000 |= PHY_M_1000C_AFD;
  303. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  304. ct1000 |= PHY_M_1000C_AHD;
  305. if (sky2->advertising & ADVERTISED_100baseT_Full)
  306. adv |= PHY_M_AN_100_FD;
  307. if (sky2->advertising & ADVERTISED_100baseT_Half)
  308. adv |= PHY_M_AN_100_HD;
  309. if (sky2->advertising & ADVERTISED_10baseT_Full)
  310. adv |= PHY_M_AN_10_FD;
  311. if (sky2->advertising & ADVERTISED_10baseT_Half)
  312. adv |= PHY_M_AN_10_HD;
  313. } else /* special defines for FIBER (88E1011S only) */
  314. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  315. /* Set Flow-control capabilities */
  316. if (sky2->tx_pause && sky2->rx_pause)
  317. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  318. else if (sky2->rx_pause && !sky2->tx_pause)
  319. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  320. else if (!sky2->rx_pause && sky2->tx_pause)
  321. adv |= PHY_AN_PAUSE_ASYM; /* local */
  322. /* Restart Auto-negotiation */
  323. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  324. } else {
  325. /* forced speed/duplex settings */
  326. ct1000 = PHY_M_1000C_MSE;
  327. if (sky2->duplex == DUPLEX_FULL)
  328. ctrl |= PHY_CT_DUP_MD;
  329. switch (sky2->speed) {
  330. case SPEED_1000:
  331. ctrl |= PHY_CT_SP1000;
  332. break;
  333. case SPEED_100:
  334. ctrl |= PHY_CT_SP100;
  335. break;
  336. }
  337. ctrl |= PHY_CT_RESET;
  338. }
  339. if (hw->chip_id != CHIP_ID_YUKON_FE)
  340. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  341. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  342. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  343. /* Setup Phy LED's */
  344. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  345. ledover = 0;
  346. switch (hw->chip_id) {
  347. case CHIP_ID_YUKON_FE:
  348. /* on 88E3082 these bits are at 11..9 (shifted left) */
  349. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  350. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  351. /* delete ACT LED control bits */
  352. ctrl &= ~PHY_M_FELP_LED1_MSK;
  353. /* change ACT LED control to blink mode */
  354. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  355. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  356. break;
  357. case CHIP_ID_YUKON_XL:
  358. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  359. /* select page 3 to access LED control register */
  360. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  361. /* set LED Function Control register */
  362. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  363. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  364. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  365. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  366. /* set Polarity Control register */
  367. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  368. (PHY_M_POLC_LS1_P_MIX(4) |
  369. PHY_M_POLC_IS0_P_MIX(4) |
  370. PHY_M_POLC_LOS_CTRL(2) |
  371. PHY_M_POLC_INIT_CTRL(2) |
  372. PHY_M_POLC_STA1_CTRL(2) |
  373. PHY_M_POLC_STA0_CTRL(2)));
  374. /* restore page register */
  375. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  376. break;
  377. default:
  378. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  379. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  380. /* turn off the Rx LED (LED_RX) */
  381. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  382. }
  383. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  384. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  385. /* turn on 100 Mbps LED (LED_LINK100) */
  386. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  387. }
  388. if (ledover)
  389. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  390. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  391. if (sky2->autoneg == AUTONEG_ENABLE)
  392. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  393. else
  394. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  395. }
  396. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  397. {
  398. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  399. u16 reg;
  400. int i;
  401. const u8 *addr = hw->dev[port]->dev_addr;
  402. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  403. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  404. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  405. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  406. /* WA DEV_472 -- looks like crossed wires on port 2 */
  407. /* clear GMAC 1 Control reset */
  408. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  409. do {
  410. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  411. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  412. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  413. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  414. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  415. }
  416. if (sky2->autoneg == AUTONEG_DISABLE) {
  417. reg = gma_read16(hw, port, GM_GP_CTRL);
  418. reg |= GM_GPCR_AU_ALL_DIS;
  419. gma_write16(hw, port, GM_GP_CTRL, reg);
  420. gma_read16(hw, port, GM_GP_CTRL);
  421. switch (sky2->speed) {
  422. case SPEED_1000:
  423. reg |= GM_GPCR_SPEED_1000;
  424. /* fallthru */
  425. case SPEED_100:
  426. reg |= GM_GPCR_SPEED_100;
  427. }
  428. if (sky2->duplex == DUPLEX_FULL)
  429. reg |= GM_GPCR_DUP_FULL;
  430. } else
  431. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  432. if (!sky2->tx_pause && !sky2->rx_pause) {
  433. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  434. reg |=
  435. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  436. } else if (sky2->tx_pause && !sky2->rx_pause) {
  437. /* disable Rx flow-control */
  438. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  439. }
  440. gma_write16(hw, port, GM_GP_CTRL, reg);
  441. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  442. spin_lock_bh(&hw->phy_lock);
  443. sky2_phy_init(hw, port);
  444. spin_unlock_bh(&hw->phy_lock);
  445. /* MIB clear */
  446. reg = gma_read16(hw, port, GM_PHY_ADDR);
  447. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  448. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  449. gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
  450. gma_write16(hw, port, GM_PHY_ADDR, reg);
  451. /* transmit control */
  452. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  453. /* receive control reg: unicast + multicast + no FCS */
  454. gma_write16(hw, port, GM_RX_CTRL,
  455. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  456. /* transmit flow control */
  457. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  458. /* transmit parameter */
  459. gma_write16(hw, port, GM_TX_PARAM,
  460. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  461. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  462. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  463. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  464. /* serial mode register */
  465. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  466. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  467. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  468. reg |= GM_SMOD_JUMBO_ENA;
  469. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  470. /* virtual address for data */
  471. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  472. /* physical address: used for pause frames */
  473. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  474. /* ignore counter overflows */
  475. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  476. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  477. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  478. /* Configure Rx MAC FIFO */
  479. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  480. sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
  481. GMF_RX_CTRL_DEF);
  482. /* Flush Rx MAC FIFO on any flow control or error */
  483. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  484. /* Set threshold to 0xa (64 bytes)
  485. * ASF disabled so no need to do WA dev #4.30
  486. */
  487. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  488. /* Configure Tx MAC FIFO */
  489. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  490. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  491. }
  492. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
  493. {
  494. u32 end;
  495. start /= 8;
  496. len /= 8;
  497. end = start + len - 1;
  498. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  499. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  500. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  501. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  502. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  503. if (q == Q_R1 || q == Q_R2) {
  504. u32 rxup, rxlo;
  505. rxlo = len/2;
  506. rxup = rxlo + len/4;
  507. /* Set thresholds on receive queue's */
  508. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
  509. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
  510. } else {
  511. /* Enable store & forward on Tx queue's because
  512. * Tx FIFO is only 1K on Yukon
  513. */
  514. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  515. }
  516. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  517. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  518. }
  519. /* Setup Bus Memory Interface */
  520. static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
  521. {
  522. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  523. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  524. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  525. sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
  526. }
  527. /* Setup prefetch unit registers. This is the interface between
  528. * hardware and driver list elements
  529. */
  530. static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  531. u64 addr, u32 last)
  532. {
  533. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  534. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  535. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  536. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  537. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  538. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  539. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  540. }
  541. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  542. {
  543. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  544. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  545. return le;
  546. }
  547. /*
  548. * This is a workaround code taken from SysKonnect sk98lin driver
  549. * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
  550. */
  551. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
  552. u16 idx, u16 *last, u16 size)
  553. {
  554. if (is_ec_a1(hw) && idx < *last) {
  555. u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  556. if (hwget == 0) {
  557. /* Start prefetching again */
  558. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
  559. goto setnew;
  560. }
  561. if (hwget == size - 1) {
  562. /* set watermark to one list element */
  563. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
  564. /* set put index to first list element */
  565. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
  566. } else /* have hardware go to end of list */
  567. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
  568. size - 1);
  569. } else {
  570. setnew:
  571. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  572. }
  573. *last = idx;
  574. }
  575. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  576. {
  577. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  578. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  579. return le;
  580. }
  581. /* Build description to hardware about buffer */
  582. static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
  583. {
  584. struct sky2_rx_le *le;
  585. u32 hi = (re->mapaddr >> 16) >> 16;
  586. re->idx = sky2->rx_put;
  587. if (sky2->rx_addr64 != hi) {
  588. le = sky2_next_rx(sky2);
  589. le->addr = cpu_to_le32(hi);
  590. le->ctrl = 0;
  591. le->opcode = OP_ADDR64 | HW_OWNER;
  592. sky2->rx_addr64 = hi;
  593. }
  594. le = sky2_next_rx(sky2);
  595. le->addr = cpu_to_le32((u32) re->mapaddr);
  596. le->length = cpu_to_le16(re->maplen);
  597. le->ctrl = 0;
  598. le->opcode = OP_PACKET | HW_OWNER;
  599. }
  600. /* Tell chip where to start receive checksum.
  601. * Actually has two checksums, but set both same to avoid possible byte
  602. * order problems.
  603. */
  604. static void rx_set_checksum(struct sky2_port *sky2)
  605. {
  606. struct sky2_rx_le *le;
  607. le = sky2_next_rx(sky2);
  608. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  609. le->ctrl = 0;
  610. le->opcode = OP_TCPSTART | HW_OWNER;
  611. sky2_write32(sky2->hw,
  612. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  613. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  614. }
  615. /*
  616. * The RX Stop command will not work for Yukon-2 if the BMU does not
  617. * reach the end of packet and since we can't make sure that we have
  618. * incoming data, we must reset the BMU while it is not doing a DMA
  619. * transfer. Since it is possible that the RX path is still active,
  620. * the RX RAM buffer will be stopped first, so any possible incoming
  621. * data will not trigger a DMA. After the RAM buffer is stopped, the
  622. * BMU is polled until any DMA in progress is ended and only then it
  623. * will be reset.
  624. */
  625. static void sky2_rx_stop(struct sky2_port *sky2)
  626. {
  627. struct sky2_hw *hw = sky2->hw;
  628. unsigned rxq = rxqaddr[sky2->port];
  629. int i;
  630. /* disable the RAM Buffer receive queue */
  631. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  632. for (i = 0; i < 0xffff; i++)
  633. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  634. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  635. goto stopped;
  636. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  637. sky2->netdev->name);
  638. stopped:
  639. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  640. /* reset the Rx prefetch unit */
  641. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  642. }
  643. /* Clean out receive buffer area, assumes receiver hardware stopped */
  644. static void sky2_rx_clean(struct sky2_port *sky2)
  645. {
  646. unsigned i;
  647. memset(sky2->rx_le, 0, RX_LE_BYTES);
  648. for (i = 0; i < sky2->rx_pending; i++) {
  649. struct ring_info *re = sky2->rx_ring + i;
  650. if (re->skb) {
  651. pci_unmap_single(sky2->hw->pdev,
  652. re->mapaddr, re->maplen,
  653. PCI_DMA_FROMDEVICE);
  654. kfree_skb(re->skb);
  655. re->skb = NULL;
  656. }
  657. }
  658. }
  659. /* Basic MII support */
  660. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  661. {
  662. struct mii_ioctl_data *data = if_mii(ifr);
  663. struct sky2_port *sky2 = netdev_priv(dev);
  664. struct sky2_hw *hw = sky2->hw;
  665. int err = -EOPNOTSUPP;
  666. if (!netif_running(dev))
  667. return -ENODEV; /* Phy still in reset */
  668. switch(cmd) {
  669. case SIOCGMIIPHY:
  670. data->phy_id = PHY_ADDR_MARV;
  671. /* fallthru */
  672. case SIOCGMIIREG: {
  673. u16 val = 0;
  674. spin_lock_bh(&hw->phy_lock);
  675. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  676. spin_unlock_bh(&hw->phy_lock);
  677. data->val_out = val;
  678. break;
  679. }
  680. case SIOCSMIIREG:
  681. if (!capable(CAP_NET_ADMIN))
  682. return -EPERM;
  683. spin_lock_bh(&hw->phy_lock);
  684. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  685. data->val_in);
  686. spin_unlock_bh(&hw->phy_lock);
  687. break;
  688. }
  689. return err;
  690. }
  691. #ifdef SKY2_VLAN_TAG_USED
  692. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  693. {
  694. struct sky2_port *sky2 = netdev_priv(dev);
  695. struct sky2_hw *hw = sky2->hw;
  696. u16 port = sky2->port;
  697. unsigned long flags;
  698. spin_lock_irqsave(&sky2->tx_lock, flags);
  699. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  700. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  701. sky2->vlgrp = grp;
  702. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  703. }
  704. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  705. {
  706. struct sky2_port *sky2 = netdev_priv(dev);
  707. struct sky2_hw *hw = sky2->hw;
  708. u16 port = sky2->port;
  709. unsigned long flags;
  710. spin_lock_irqsave(&sky2->tx_lock, flags);
  711. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  712. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  713. if (sky2->vlgrp)
  714. sky2->vlgrp->vlan_devices[vid] = NULL;
  715. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  716. }
  717. #endif
  718. #define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
  719. static inline unsigned rx_size(const struct sky2_port *sky2)
  720. {
  721. return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
  722. }
  723. /*
  724. * Allocate and setup receiver buffer pool.
  725. * In case of 64 bit dma, there are 2X as many list elements
  726. * available as ring entries
  727. * and need to reserve one list element so we don't wrap around.
  728. *
  729. * It appears the hardware has a bug in the FIFO logic that
  730. * cause it to hang if the FIFO gets overrun and the receive buffer
  731. * is not aligned. This means we can't use skb_reserve to align
  732. * the IP header.
  733. */
  734. static int sky2_rx_start(struct sky2_port *sky2)
  735. {
  736. struct sky2_hw *hw = sky2->hw;
  737. unsigned size = rx_size(sky2);
  738. unsigned rxq = rxqaddr[sky2->port];
  739. int i;
  740. sky2->rx_put = sky2->rx_next = 0;
  741. sky2_qset(hw, rxq, is_pciex(hw) ? 0x80 : 0x600);
  742. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  743. rx_set_checksum(sky2);
  744. for (i = 0; i < sky2->rx_pending; i++) {
  745. struct ring_info *re = sky2->rx_ring + i;
  746. re->skb = dev_alloc_skb(size);
  747. if (!re->skb)
  748. goto nomem;
  749. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  750. size, PCI_DMA_FROMDEVICE);
  751. re->maplen = size;
  752. sky2_rx_add(sky2, re);
  753. }
  754. /* Tell chip about available buffers */
  755. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  756. sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
  757. return 0;
  758. nomem:
  759. sky2_rx_clean(sky2);
  760. return -ENOMEM;
  761. }
  762. /* Bring up network interface. */
  763. static int sky2_up(struct net_device *dev)
  764. {
  765. struct sky2_port *sky2 = netdev_priv(dev);
  766. struct sky2_hw *hw = sky2->hw;
  767. unsigned port = sky2->port;
  768. u32 ramsize, rxspace;
  769. int err = -ENOMEM;
  770. if (netif_msg_ifup(sky2))
  771. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  772. /* must be power of 2 */
  773. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  774. TX_RING_SIZE *
  775. sizeof(struct sky2_tx_le),
  776. &sky2->tx_le_map);
  777. if (!sky2->tx_le)
  778. goto err_out;
  779. sky2->tx_ring = kzalloc(TX_RING_SIZE * sizeof(struct ring_info),
  780. GFP_KERNEL);
  781. if (!sky2->tx_ring)
  782. goto err_out;
  783. sky2->tx_prod = sky2->tx_cons = 0;
  784. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  785. &sky2->rx_le_map);
  786. if (!sky2->rx_le)
  787. goto err_out;
  788. memset(sky2->rx_le, 0, RX_LE_BYTES);
  789. sky2->rx_ring = kzalloc(sky2->rx_pending * sizeof(struct ring_info),
  790. GFP_KERNEL);
  791. if (!sky2->rx_ring)
  792. goto err_out;
  793. sky2_mac_init(hw, port);
  794. /* Configure RAM buffers */
  795. if (hw->chip_id == CHIP_ID_YUKON_FE ||
  796. (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
  797. ramsize = 4096;
  798. else {
  799. u8 e0 = sky2_read8(hw, B2_E_0);
  800. ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
  801. }
  802. /* 2/3 for Rx */
  803. rxspace = (2 * ramsize) / 3;
  804. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  805. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  806. /* Make sure SyncQ is disabled */
  807. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  808. RB_RST_SET);
  809. sky2_qset(hw, txqaddr[port], 0x600);
  810. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  811. TX_RING_SIZE - 1);
  812. err = sky2_rx_start(sky2);
  813. if (err)
  814. goto err_out;
  815. /* Enable interrupts from phy/mac for port */
  816. hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  817. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  818. return 0;
  819. err_out:
  820. if (sky2->rx_le)
  821. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  822. sky2->rx_le, sky2->rx_le_map);
  823. if (sky2->tx_le)
  824. pci_free_consistent(hw->pdev,
  825. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  826. sky2->tx_le, sky2->tx_le_map);
  827. if (sky2->tx_ring)
  828. kfree(sky2->tx_ring);
  829. if (sky2->rx_ring)
  830. kfree(sky2->rx_ring);
  831. return err;
  832. }
  833. /* Modular subtraction in ring */
  834. static inline int tx_dist(unsigned tail, unsigned head)
  835. {
  836. return (head >= tail ? head : head + TX_RING_SIZE) - tail;
  837. }
  838. /* Number of list elements available for next tx */
  839. static inline int tx_avail(const struct sky2_port *sky2)
  840. {
  841. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  842. }
  843. /* Estimate of number of transmit list elements required */
  844. static inline unsigned tx_le_req(const struct sk_buff *skb)
  845. {
  846. unsigned count;
  847. count = sizeof(dma_addr_t) / sizeof(u32);
  848. count += skb_shinfo(skb)->nr_frags * count;
  849. if (skb_shinfo(skb)->tso_size)
  850. ++count;
  851. if (skb->ip_summed)
  852. ++count;
  853. return count;
  854. }
  855. /*
  856. * Put one packet in ring for transmit.
  857. * A single packet can generate multiple list elements, and
  858. * the number of ring elements will probably be less than the number
  859. * of list elements used.
  860. */
  861. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  862. {
  863. struct sky2_port *sky2 = netdev_priv(dev);
  864. struct sky2_hw *hw = sky2->hw;
  865. struct sky2_tx_le *le = NULL;
  866. struct ring_info *re;
  867. unsigned long flags;
  868. unsigned i, len;
  869. dma_addr_t mapping;
  870. u32 addr64;
  871. u16 mss;
  872. u8 ctrl;
  873. local_irq_save(flags);
  874. if (!spin_trylock(&sky2->tx_lock)) {
  875. local_irq_restore(flags);
  876. return NETDEV_TX_LOCKED;
  877. }
  878. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  879. netif_stop_queue(dev);
  880. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  881. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  882. dev->name);
  883. return NETDEV_TX_BUSY;
  884. }
  885. if (unlikely(netif_msg_tx_queued(sky2)))
  886. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  887. dev->name, sky2->tx_prod, skb->len);
  888. len = skb_headlen(skb);
  889. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  890. addr64 = (mapping >> 16) >> 16;
  891. re = sky2->tx_ring + sky2->tx_prod;
  892. /* Send high bits if changed */
  893. if (addr64 != sky2->tx_addr64) {
  894. le = get_tx_le(sky2);
  895. le->tx.addr = cpu_to_le32(addr64);
  896. le->ctrl = 0;
  897. le->opcode = OP_ADDR64 | HW_OWNER;
  898. sky2->tx_addr64 = addr64;
  899. }
  900. /* Check for TCP Segmentation Offload */
  901. mss = skb_shinfo(skb)->tso_size;
  902. if (mss != 0) {
  903. /* just drop the packet if non-linear expansion fails */
  904. if (skb_header_cloned(skb) &&
  905. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  906. dev_kfree_skb_any(skb);
  907. goto out_unlock;
  908. }
  909. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  910. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  911. mss += ETH_HLEN;
  912. }
  913. if (mss != sky2->tx_last_mss) {
  914. le = get_tx_le(sky2);
  915. le->tx.tso.size = cpu_to_le16(mss);
  916. le->tx.tso.rsvd = 0;
  917. le->opcode = OP_LRGLEN | HW_OWNER;
  918. le->ctrl = 0;
  919. sky2->tx_last_mss = mss;
  920. }
  921. ctrl = 0;
  922. #ifdef SKY2_VLAN_TAG_USED
  923. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  924. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  925. if (!le) {
  926. le = get_tx_le(sky2);
  927. le->tx.addr = 0;
  928. le->opcode = OP_VLAN|HW_OWNER;
  929. le->ctrl = 0;
  930. } else
  931. le->opcode |= OP_VLAN;
  932. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  933. ctrl |= INS_VLAN;
  934. }
  935. #endif
  936. /* Handle TCP checksum offload */
  937. if (skb->ip_summed == CHECKSUM_HW) {
  938. u16 hdr = skb->h.raw - skb->data;
  939. u16 offset = hdr + skb->csum;
  940. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  941. if (skb->nh.iph->protocol == IPPROTO_UDP)
  942. ctrl |= UDPTCP;
  943. le = get_tx_le(sky2);
  944. le->tx.csum.start = cpu_to_le16(hdr);
  945. le->tx.csum.offset = cpu_to_le16(offset);
  946. le->length = 0; /* initial checksum value */
  947. le->ctrl = 1; /* one packet */
  948. le->opcode = OP_TCPLISW | HW_OWNER;
  949. }
  950. le = get_tx_le(sky2);
  951. le->tx.addr = cpu_to_le32((u32) mapping);
  952. le->length = cpu_to_le16(len);
  953. le->ctrl = ctrl;
  954. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  955. /* Record the transmit mapping info */
  956. re->skb = skb;
  957. re->mapaddr = mapping;
  958. re->maplen = len;
  959. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  960. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  961. struct ring_info *fre;
  962. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  963. frag->size, PCI_DMA_TODEVICE);
  964. addr64 = (mapping >> 16) >> 16;
  965. if (addr64 != sky2->tx_addr64) {
  966. le = get_tx_le(sky2);
  967. le->tx.addr = cpu_to_le32(addr64);
  968. le->ctrl = 0;
  969. le->opcode = OP_ADDR64 | HW_OWNER;
  970. sky2->tx_addr64 = addr64;
  971. }
  972. le = get_tx_le(sky2);
  973. le->tx.addr = cpu_to_le32((u32) mapping);
  974. le->length = cpu_to_le16(frag->size);
  975. le->ctrl = ctrl;
  976. le->opcode = OP_BUFFER | HW_OWNER;
  977. fre = sky2->tx_ring
  978. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  979. fre->skb = NULL;
  980. fre->mapaddr = mapping;
  981. fre->maplen = frag->size;
  982. }
  983. re->idx = sky2->tx_prod;
  984. le->ctrl |= EOP;
  985. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
  986. &sky2->tx_last_put, TX_RING_SIZE);
  987. if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
  988. netif_stop_queue(dev);
  989. out_unlock:
  990. mmiowb();
  991. spin_unlock_irqrestore(&sky2->tx_lock, flags);
  992. dev->trans_start = jiffies;
  993. return NETDEV_TX_OK;
  994. }
  995. /*
  996. * Free ring elements from starting at tx_cons until "done"
  997. *
  998. * NB: the hardware will tell us about partial completion of multi-part
  999. * buffers; these are deferred until completion.
  1000. */
  1001. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1002. {
  1003. struct net_device *dev = sky2->netdev;
  1004. unsigned i;
  1005. if (unlikely(netif_msg_tx_done(sky2)))
  1006. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  1007. dev->name, done);
  1008. spin_lock(&sky2->tx_lock);
  1009. while (sky2->tx_cons != done) {
  1010. struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
  1011. struct sk_buff *skb;
  1012. /* Check for partial status */
  1013. if (tx_dist(sky2->tx_cons, done)
  1014. < tx_dist(sky2->tx_cons, re->idx))
  1015. goto out;
  1016. skb = re->skb;
  1017. pci_unmap_single(sky2->hw->pdev,
  1018. re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
  1019. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1020. struct ring_info *fre;
  1021. fre =
  1022. sky2->tx_ring + (sky2->tx_cons + i +
  1023. 1) % TX_RING_SIZE;
  1024. pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
  1025. fre->maplen, PCI_DMA_TODEVICE);
  1026. }
  1027. dev_kfree_skb_any(skb);
  1028. sky2->tx_cons = re->idx;
  1029. }
  1030. out:
  1031. if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
  1032. netif_wake_queue(dev);
  1033. spin_unlock(&sky2->tx_lock);
  1034. }
  1035. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1036. static inline void sky2_tx_clean(struct sky2_port *sky2)
  1037. {
  1038. sky2_tx_complete(sky2, sky2->tx_prod);
  1039. }
  1040. /* Network shutdown */
  1041. static int sky2_down(struct net_device *dev)
  1042. {
  1043. struct sky2_port *sky2 = netdev_priv(dev);
  1044. struct sky2_hw *hw = sky2->hw;
  1045. unsigned port = sky2->port;
  1046. u16 ctrl;
  1047. if (netif_msg_ifdown(sky2))
  1048. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1049. netif_stop_queue(dev);
  1050. sky2_phy_reset(hw, port);
  1051. /* Stop transmitter */
  1052. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1053. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1054. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1055. RB_RST_SET | RB_DIS_OP_MD);
  1056. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1057. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1058. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1059. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1060. /* Workaround shared GMAC reset */
  1061. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1062. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1063. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1064. /* Disable Force Sync bit and Enable Alloc bit */
  1065. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1066. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1067. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1068. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1069. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1070. /* Reset the PCI FIFO of the async Tx queue */
  1071. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1072. BMU_RST_SET | BMU_FIFO_RST);
  1073. /* Reset the Tx prefetch units */
  1074. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1075. PREF_UNIT_RST_SET);
  1076. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1077. sky2_rx_stop(sky2);
  1078. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1079. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1080. /* turn off LED's */
  1081. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1082. sky2_tx_clean(sky2);
  1083. sky2_rx_clean(sky2);
  1084. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1085. sky2->rx_le, sky2->rx_le_map);
  1086. kfree(sky2->rx_ring);
  1087. pci_free_consistent(hw->pdev,
  1088. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1089. sky2->tx_le, sky2->tx_le_map);
  1090. kfree(sky2->tx_ring);
  1091. return 0;
  1092. }
  1093. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1094. {
  1095. if (!hw->copper)
  1096. return SPEED_1000;
  1097. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1098. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1099. switch (aux & PHY_M_PS_SPEED_MSK) {
  1100. case PHY_M_PS_SPEED_1000:
  1101. return SPEED_1000;
  1102. case PHY_M_PS_SPEED_100:
  1103. return SPEED_100;
  1104. default:
  1105. return SPEED_10;
  1106. }
  1107. }
  1108. static void sky2_link_up(struct sky2_port *sky2)
  1109. {
  1110. struct sky2_hw *hw = sky2->hw;
  1111. unsigned port = sky2->port;
  1112. u16 reg;
  1113. /* Enable Transmit FIFO Underrun */
  1114. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1115. reg = gma_read16(hw, port, GM_GP_CTRL);
  1116. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1117. reg |= GM_GPCR_DUP_FULL;
  1118. /* enable Rx/Tx */
  1119. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1120. gma_write16(hw, port, GM_GP_CTRL, reg);
  1121. gma_read16(hw, port, GM_GP_CTRL);
  1122. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1123. netif_carrier_on(sky2->netdev);
  1124. netif_wake_queue(sky2->netdev);
  1125. /* Turn on link LED */
  1126. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1127. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1128. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1129. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1130. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1131. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  1132. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  1133. SPEED_10 ? 7 : 0) |
  1134. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  1135. SPEED_100 ? 7 : 0) |
  1136. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1137. SPEED_1000 ? 7 : 0));
  1138. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1139. }
  1140. if (netif_msg_link(sky2))
  1141. printk(KERN_INFO PFX
  1142. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1143. sky2->netdev->name, sky2->speed,
  1144. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1145. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1146. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1147. }
  1148. static void sky2_link_down(struct sky2_port *sky2)
  1149. {
  1150. struct sky2_hw *hw = sky2->hw;
  1151. unsigned port = sky2->port;
  1152. u16 reg;
  1153. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1154. reg = gma_read16(hw, port, GM_GP_CTRL);
  1155. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1156. gma_write16(hw, port, GM_GP_CTRL, reg);
  1157. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1158. if (sky2->rx_pause && !sky2->tx_pause) {
  1159. /* restore Asymmetric Pause bit */
  1160. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1161. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1162. | PHY_M_AN_ASP);
  1163. }
  1164. sky2_phy_reset(hw, port);
  1165. netif_carrier_off(sky2->netdev);
  1166. netif_stop_queue(sky2->netdev);
  1167. /* Turn on link LED */
  1168. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1169. if (netif_msg_link(sky2))
  1170. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1171. sky2_phy_init(hw, port);
  1172. }
  1173. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1174. {
  1175. struct sky2_hw *hw = sky2->hw;
  1176. unsigned port = sky2->port;
  1177. u16 lpa;
  1178. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1179. if (lpa & PHY_M_AN_RF) {
  1180. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1181. return -1;
  1182. }
  1183. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1184. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1185. printk(KERN_ERR PFX "%s: master/slave fault",
  1186. sky2->netdev->name);
  1187. return -1;
  1188. }
  1189. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1190. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1191. sky2->netdev->name);
  1192. return -1;
  1193. }
  1194. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1195. sky2->speed = sky2_phy_speed(hw, aux);
  1196. /* Pause bits are offset (9..8) */
  1197. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1198. aux >>= 6;
  1199. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1200. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1201. if ((sky2->tx_pause || sky2->rx_pause)
  1202. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1203. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1204. else
  1205. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1206. return 0;
  1207. }
  1208. /*
  1209. * Interrupt from PHY are handled in tasklet (soft irq)
  1210. * because accessing phy registers requires spin wait which might
  1211. * cause excess interrupt latency.
  1212. */
  1213. static void sky2_phy_task(unsigned long data)
  1214. {
  1215. struct sky2_port *sky2 = (struct sky2_port *)data;
  1216. struct sky2_hw *hw = sky2->hw;
  1217. u16 istatus, phystat;
  1218. spin_lock(&hw->phy_lock);
  1219. istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
  1220. phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
  1221. if (netif_msg_intr(sky2))
  1222. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1223. sky2->netdev->name, istatus, phystat);
  1224. if (istatus & PHY_M_IS_AN_COMPL) {
  1225. if (sky2_autoneg_done(sky2, phystat) == 0)
  1226. sky2_link_up(sky2);
  1227. goto out;
  1228. }
  1229. if (istatus & PHY_M_IS_LSP_CHANGE)
  1230. sky2->speed = sky2_phy_speed(hw, phystat);
  1231. if (istatus & PHY_M_IS_DUP_CHANGE)
  1232. sky2->duplex =
  1233. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1234. if (istatus & PHY_M_IS_LST_CHANGE) {
  1235. if (phystat & PHY_M_PS_LINK_UP)
  1236. sky2_link_up(sky2);
  1237. else
  1238. sky2_link_down(sky2);
  1239. }
  1240. out:
  1241. spin_unlock(&hw->phy_lock);
  1242. local_irq_disable();
  1243. hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
  1244. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1245. local_irq_enable();
  1246. }
  1247. static void sky2_tx_timeout(struct net_device *dev)
  1248. {
  1249. struct sky2_port *sky2 = netdev_priv(dev);
  1250. if (netif_msg_timer(sky2))
  1251. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1252. sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
  1253. sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
  1254. sky2_tx_clean(sky2);
  1255. }
  1256. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1257. {
  1258. struct sky2_port *sky2 = netdev_priv(dev);
  1259. struct sky2_hw *hw = sky2->hw;
  1260. int err;
  1261. u16 ctl, mode;
  1262. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1263. return -EINVAL;
  1264. if (!netif_running(dev)) {
  1265. dev->mtu = new_mtu;
  1266. return 0;
  1267. }
  1268. local_irq_disable();
  1269. sky2_write32(hw, B0_IMSK, 0);
  1270. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1271. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1272. sky2_rx_stop(sky2);
  1273. sky2_rx_clean(sky2);
  1274. dev->mtu = new_mtu;
  1275. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1276. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1277. if (dev->mtu > ETH_DATA_LEN)
  1278. mode |= GM_SMOD_JUMBO_ENA;
  1279. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1280. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1281. err = sky2_rx_start(sky2);
  1282. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1283. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1284. sky2_read32(hw, B0_IMSK);
  1285. local_irq_enable();
  1286. return err;
  1287. }
  1288. /*
  1289. * Receive one packet.
  1290. * For small packets or errors, just reuse existing skb.
  1291. * For larger packets, get new buffer.
  1292. */
  1293. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1294. u16 length, u32 status)
  1295. {
  1296. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1297. struct sk_buff *skb = NULL;
  1298. const unsigned int bufsize = rx_size(sky2);
  1299. if (unlikely(netif_msg_rx_status(sky2)))
  1300. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1301. sky2->netdev->name, sky2->rx_next, status, length);
  1302. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1303. if (status & GMR_FS_ANY_ERR)
  1304. goto error;
  1305. if (!(status & GMR_FS_RX_OK))
  1306. goto resubmit;
  1307. if (length < RX_COPY_THRESHOLD) {
  1308. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1309. if (!skb)
  1310. goto resubmit;
  1311. skb_reserve(skb, 2);
  1312. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1313. length, PCI_DMA_FROMDEVICE);
  1314. memcpy(skb->data, re->skb->data, length);
  1315. skb->ip_summed = re->skb->ip_summed;
  1316. skb->csum = re->skb->csum;
  1317. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1318. length, PCI_DMA_FROMDEVICE);
  1319. } else {
  1320. struct sk_buff *nskb;
  1321. nskb = dev_alloc_skb(bufsize);
  1322. if (!nskb)
  1323. goto resubmit;
  1324. skb = re->skb;
  1325. re->skb = nskb;
  1326. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1327. re->maplen, PCI_DMA_FROMDEVICE);
  1328. prefetch(skb->data);
  1329. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1330. bufsize, PCI_DMA_FROMDEVICE);
  1331. re->maplen = bufsize;
  1332. }
  1333. skb_put(skb, length);
  1334. resubmit:
  1335. re->skb->ip_summed = CHECKSUM_NONE;
  1336. sky2_rx_add(sky2, re);
  1337. /* Tell receiver about new buffers. */
  1338. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
  1339. &sky2->rx_last_put, RX_LE_SIZE);
  1340. return skb;
  1341. error:
  1342. if (netif_msg_rx_err(sky2))
  1343. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1344. sky2->netdev->name, status, length);
  1345. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1346. sky2->net_stats.rx_length_errors++;
  1347. if (status & GMR_FS_FRAGMENT)
  1348. sky2->net_stats.rx_frame_errors++;
  1349. if (status & GMR_FS_CRC_ERR)
  1350. sky2->net_stats.rx_crc_errors++;
  1351. if (status & GMR_FS_RX_FF_OV)
  1352. sky2->net_stats.rx_fifo_errors++;
  1353. goto resubmit;
  1354. }
  1355. /* Transmit ring index in reported status block is encoded as:
  1356. *
  1357. * | TXS2 | TXA2 | TXS1 | TXA1
  1358. */
  1359. static inline u16 tx_index(u8 port, u32 status, u16 len)
  1360. {
  1361. if (port == 0)
  1362. return status & 0xfff;
  1363. else
  1364. return ((status >> 24) & 0xff) | (len & 0xf) << 8;
  1365. }
  1366. /*
  1367. * Both ports share the same status interrupt, therefore there is only
  1368. * one poll routine.
  1369. */
  1370. static int sky2_poll(struct net_device *dev0, int *budget)
  1371. {
  1372. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1373. unsigned int to_do = min(dev0->quota, *budget);
  1374. unsigned int work_done = 0;
  1375. u16 hwidx;
  1376. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1377. BUG_ON(hwidx >= STATUS_RING_SIZE);
  1378. rmb();
  1379. while (hwidx != hw->st_idx) {
  1380. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1381. struct net_device *dev;
  1382. struct sky2_port *sky2;
  1383. struct sk_buff *skb;
  1384. u32 status;
  1385. u16 length;
  1386. u8 op;
  1387. le = hw->st_le + hw->st_idx;
  1388. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1389. prefetch(hw->st_le + hw->st_idx);
  1390. BUG_ON(le->link >= hw->ports || !hw->dev[le->link]);
  1391. BUG_ON(le->link >= 2);
  1392. dev = hw->dev[le->link];
  1393. if (dev == NULL || !netif_running(dev))
  1394. continue;
  1395. sky2 = netdev_priv(dev);
  1396. status = le32_to_cpu(le->status);
  1397. length = le16_to_cpu(le->length);
  1398. op = le->opcode & ~HW_OWNER;
  1399. le->opcode = 0;
  1400. switch (op) {
  1401. case OP_RXSTAT:
  1402. skb = sky2_receive(sky2, length, status);
  1403. if (!skb)
  1404. break;
  1405. skb->dev = dev;
  1406. skb->protocol = eth_type_trans(skb, dev);
  1407. dev->last_rx = jiffies;
  1408. #ifdef SKY2_VLAN_TAG_USED
  1409. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1410. vlan_hwaccel_receive_skb(skb,
  1411. sky2->vlgrp,
  1412. be16_to_cpu(sky2->rx_tag));
  1413. } else
  1414. #endif
  1415. netif_receive_skb(skb);
  1416. if (++work_done >= to_do)
  1417. goto exit_loop;
  1418. break;
  1419. #ifdef SKY2_VLAN_TAG_USED
  1420. case OP_RXVLAN:
  1421. sky2->rx_tag = length;
  1422. break;
  1423. case OP_RXCHKSVLAN:
  1424. sky2->rx_tag = length;
  1425. /* fall through */
  1426. #endif
  1427. case OP_RXCHKS:
  1428. skb = sky2->rx_ring[sky2->rx_next].skb;
  1429. skb->ip_summed = CHECKSUM_HW;
  1430. skb->csum = le16_to_cpu(status);
  1431. break;
  1432. case OP_TXINDEXLE:
  1433. sky2_tx_complete(sky2,
  1434. tx_index(sky2->port, status, length));
  1435. break;
  1436. default:
  1437. if (net_ratelimit())
  1438. printk(KERN_WARNING PFX
  1439. "unknown status opcode 0x%x\n", op);
  1440. break;
  1441. }
  1442. }
  1443. exit_loop:
  1444. mmiowb();
  1445. if (work_done < to_do) {
  1446. /*
  1447. * Another chip workaround, need to restart TX timer if status
  1448. * LE was handled. WA_DEV_43_418
  1449. */
  1450. if (is_ec_a1(hw)) {
  1451. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1452. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1453. }
  1454. netif_rx_complete(dev0);
  1455. hw->intr_mask |= Y2_IS_STAT_BMU;
  1456. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1457. mmiowb();
  1458. return 0;
  1459. } else {
  1460. *budget -= work_done;
  1461. dev0->quota -= work_done;
  1462. return 1;
  1463. }
  1464. }
  1465. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1466. {
  1467. struct net_device *dev = hw->dev[port];
  1468. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1469. dev->name, status);
  1470. if (status & Y2_IS_PAR_RD1) {
  1471. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1472. dev->name);
  1473. /* Clear IRQ */
  1474. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1475. }
  1476. if (status & Y2_IS_PAR_WR1) {
  1477. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1478. dev->name);
  1479. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1480. }
  1481. if (status & Y2_IS_PAR_MAC1) {
  1482. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1483. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1484. }
  1485. if (status & Y2_IS_PAR_RX1) {
  1486. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1487. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1488. }
  1489. if (status & Y2_IS_TCP_TXA1) {
  1490. printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
  1491. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1492. }
  1493. }
  1494. static void sky2_hw_intr(struct sky2_hw *hw)
  1495. {
  1496. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1497. if (status & Y2_IS_TIST_OV)
  1498. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1499. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1500. u16 pci_err;
  1501. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
  1502. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1503. pci_name(hw->pdev), pci_err);
  1504. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1505. pci_write_config_word(hw->pdev, PCI_STATUS,
  1506. pci_err | PCI_STATUS_ERROR_BITS);
  1507. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1508. }
  1509. if (status & Y2_IS_PCI_EXP) {
  1510. /* PCI-Express uncorrectable Error occurred */
  1511. u32 pex_err;
  1512. pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
  1513. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1514. pci_name(hw->pdev), pex_err);
  1515. /* clear the interrupt */
  1516. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1517. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1518. 0xffffffffUL);
  1519. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1520. if (pex_err & PEX_FATAL_ERRORS) {
  1521. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1522. hwmsk &= ~Y2_IS_PCI_EXP;
  1523. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1524. }
  1525. }
  1526. if (status & Y2_HWE_L1_MASK)
  1527. sky2_hw_error(hw, 0, status);
  1528. status >>= 8;
  1529. if (status & Y2_HWE_L1_MASK)
  1530. sky2_hw_error(hw, 1, status);
  1531. }
  1532. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1533. {
  1534. struct net_device *dev = hw->dev[port];
  1535. struct sky2_port *sky2 = netdev_priv(dev);
  1536. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1537. if (netif_msg_intr(sky2))
  1538. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1539. dev->name, status);
  1540. if (status & GM_IS_RX_FF_OR) {
  1541. ++sky2->net_stats.rx_fifo_errors;
  1542. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1543. }
  1544. if (status & GM_IS_TX_FF_UR) {
  1545. ++sky2->net_stats.tx_fifo_errors;
  1546. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1547. }
  1548. }
  1549. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1550. {
  1551. struct net_device *dev = hw->dev[port];
  1552. struct sky2_port *sky2 = netdev_priv(dev);
  1553. hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1554. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1555. tasklet_schedule(&sky2->phy_task);
  1556. }
  1557. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1558. {
  1559. struct sky2_hw *hw = dev_id;
  1560. struct net_device *dev0 = hw->dev[0];
  1561. u32 status;
  1562. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1563. if (status == 0 || status == ~0)
  1564. return IRQ_NONE;
  1565. if (status & Y2_IS_HW_ERR)
  1566. sky2_hw_intr(hw);
  1567. /* Do NAPI for Rx and Tx status */
  1568. if (status & Y2_IS_STAT_BMU) {
  1569. hw->intr_mask &= ~Y2_IS_STAT_BMU;
  1570. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1571. prefetch(&hw->st_le[hw->st_idx]);
  1572. if (netif_rx_schedule_test(dev0))
  1573. __netif_rx_schedule(dev0);
  1574. }
  1575. if (status & Y2_IS_IRQ_PHY1)
  1576. sky2_phy_intr(hw, 0);
  1577. if (status & Y2_IS_IRQ_PHY2)
  1578. sky2_phy_intr(hw, 1);
  1579. if (status & Y2_IS_IRQ_MAC1)
  1580. sky2_mac_intr(hw, 0);
  1581. if (status & Y2_IS_IRQ_MAC2)
  1582. sky2_mac_intr(hw, 1);
  1583. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  1584. sky2_read32(hw, B0_IMSK);
  1585. return IRQ_HANDLED;
  1586. }
  1587. #ifdef CONFIG_NET_POLL_CONTROLLER
  1588. static void sky2_netpoll(struct net_device *dev)
  1589. {
  1590. struct sky2_port *sky2 = netdev_priv(dev);
  1591. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1592. }
  1593. #endif
  1594. /* Chip internal frequency for clock calculations */
  1595. static inline u32 sky2_khz(const struct sky2_hw *hw)
  1596. {
  1597. switch (hw->chip_id) {
  1598. case CHIP_ID_YUKON_EC:
  1599. return 125000; /* 125 Mhz */
  1600. case CHIP_ID_YUKON_FE:
  1601. return 100000; /* 100 Mhz */
  1602. default: /* YUKON_XL */
  1603. return 156000; /* 156 Mhz */
  1604. }
  1605. }
  1606. static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
  1607. {
  1608. return sky2_khz(hw) * ms;
  1609. }
  1610. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1611. {
  1612. return (sky2_khz(hw) * us) / 1000;
  1613. }
  1614. static int sky2_reset(struct sky2_hw *hw)
  1615. {
  1616. u32 ctst;
  1617. u16 status;
  1618. u8 t8, pmd_type;
  1619. int i;
  1620. ctst = sky2_read32(hw, B0_CTST);
  1621. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1622. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1623. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1624. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1625. pci_name(hw->pdev), hw->chip_id);
  1626. return -EOPNOTSUPP;
  1627. }
  1628. /* ring for status responses */
  1629. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  1630. &hw->st_dma);
  1631. if (!hw->st_le)
  1632. return -ENOMEM;
  1633. /* disable ASF */
  1634. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1635. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1636. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1637. }
  1638. /* do a SW reset */
  1639. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1640. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1641. /* clear PCI errors, if any */
  1642. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  1643. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1644. pci_write_config_word(hw->pdev, PCI_STATUS,
  1645. status | PCI_STATUS_ERROR_BITS);
  1646. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1647. /* clear any PEX errors */
  1648. if (is_pciex(hw)) {
  1649. u16 lstat;
  1650. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1651. 0xffffffffUL);
  1652. pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
  1653. }
  1654. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1655. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1656. hw->ports = 1;
  1657. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1658. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1659. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1660. ++hw->ports;
  1661. }
  1662. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1663. sky2_set_power_state(hw, PCI_D0);
  1664. for (i = 0; i < hw->ports; i++) {
  1665. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1666. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1667. }
  1668. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1669. /* Clear I2C IRQ noise */
  1670. sky2_write32(hw, B2_I2C_IRQ, 1);
  1671. /* turn off hardware timer (unused) */
  1672. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1673. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1674. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1675. /* Turn on descriptor polling (every 75us) */
  1676. sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
  1677. sky2_write8(hw, B28_DPT_CTRL, DPT_START);
  1678. /* Turn off receive timestamp */
  1679. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1680. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1681. /* enable the Tx Arbiters */
  1682. for (i = 0; i < hw->ports; i++)
  1683. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1684. /* Initialize ram interface */
  1685. for (i = 0; i < hw->ports; i++) {
  1686. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1687. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1688. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1689. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1690. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1691. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1692. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1693. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1694. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1695. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1696. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1697. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1698. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1699. }
  1700. if (is_pciex(hw)) {
  1701. u16 pctrl;
  1702. /* change Max. Read Request Size to 2048 bytes */
  1703. pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
  1704. pctrl &= ~PEX_DC_MAX_RRS_MSK;
  1705. pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
  1706. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1707. pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
  1708. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1709. }
  1710. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1711. spin_lock_bh(&hw->phy_lock);
  1712. for (i = 0; i < hw->ports; i++)
  1713. sky2_phy_reset(hw, i);
  1714. spin_unlock_bh(&hw->phy_lock);
  1715. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1716. hw->st_idx = 0;
  1717. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1718. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1719. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1720. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1721. /* Set the list last index */
  1722. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1723. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
  1724. /* These status setup values are copied from SysKonnect's driver */
  1725. if (is_ec_a1(hw)) {
  1726. /* WA for dev. #4.3 */
  1727. sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
  1728. /* set Status-FIFO watermark */
  1729. sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
  1730. /* set Status-FIFO ISR watermark */
  1731. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
  1732. } else {
  1733. sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
  1734. /* set Status-FIFO watermark */
  1735. sky2_write8(hw, STAT_FIFO_WM, 0x10);
  1736. /* set Status-FIFO ISR watermark */
  1737. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1738. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
  1739. else /* WA dev 4.109 */
  1740. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
  1741. sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
  1742. }
  1743. /* enable status unit */
  1744. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1745. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1746. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1747. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1748. return 0;
  1749. }
  1750. static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
  1751. {
  1752. u32 modes;
  1753. if (hw->copper) {
  1754. modes = SUPPORTED_10baseT_Half
  1755. | SUPPORTED_10baseT_Full
  1756. | SUPPORTED_100baseT_Half
  1757. | SUPPORTED_100baseT_Full
  1758. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1759. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1760. modes |= SUPPORTED_1000baseT_Half
  1761. | SUPPORTED_1000baseT_Full;
  1762. } else
  1763. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1764. | SUPPORTED_Autoneg;
  1765. return modes;
  1766. }
  1767. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1768. {
  1769. struct sky2_port *sky2 = netdev_priv(dev);
  1770. struct sky2_hw *hw = sky2->hw;
  1771. ecmd->transceiver = XCVR_INTERNAL;
  1772. ecmd->supported = sky2_supported_modes(hw);
  1773. ecmd->phy_address = PHY_ADDR_MARV;
  1774. if (hw->copper) {
  1775. ecmd->supported = SUPPORTED_10baseT_Half
  1776. | SUPPORTED_10baseT_Full
  1777. | SUPPORTED_100baseT_Half
  1778. | SUPPORTED_100baseT_Full
  1779. | SUPPORTED_1000baseT_Half
  1780. | SUPPORTED_1000baseT_Full
  1781. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1782. ecmd->port = PORT_TP;
  1783. } else
  1784. ecmd->port = PORT_FIBRE;
  1785. ecmd->advertising = sky2->advertising;
  1786. ecmd->autoneg = sky2->autoneg;
  1787. ecmd->speed = sky2->speed;
  1788. ecmd->duplex = sky2->duplex;
  1789. return 0;
  1790. }
  1791. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1792. {
  1793. struct sky2_port *sky2 = netdev_priv(dev);
  1794. const struct sky2_hw *hw = sky2->hw;
  1795. u32 supported = sky2_supported_modes(hw);
  1796. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1797. ecmd->advertising = supported;
  1798. sky2->duplex = -1;
  1799. sky2->speed = -1;
  1800. } else {
  1801. u32 setting;
  1802. switch (ecmd->speed) {
  1803. case SPEED_1000:
  1804. if (ecmd->duplex == DUPLEX_FULL)
  1805. setting = SUPPORTED_1000baseT_Full;
  1806. else if (ecmd->duplex == DUPLEX_HALF)
  1807. setting = SUPPORTED_1000baseT_Half;
  1808. else
  1809. return -EINVAL;
  1810. break;
  1811. case SPEED_100:
  1812. if (ecmd->duplex == DUPLEX_FULL)
  1813. setting = SUPPORTED_100baseT_Full;
  1814. else if (ecmd->duplex == DUPLEX_HALF)
  1815. setting = SUPPORTED_100baseT_Half;
  1816. else
  1817. return -EINVAL;
  1818. break;
  1819. case SPEED_10:
  1820. if (ecmd->duplex == DUPLEX_FULL)
  1821. setting = SUPPORTED_10baseT_Full;
  1822. else if (ecmd->duplex == DUPLEX_HALF)
  1823. setting = SUPPORTED_10baseT_Half;
  1824. else
  1825. return -EINVAL;
  1826. break;
  1827. default:
  1828. return -EINVAL;
  1829. }
  1830. if ((setting & supported) == 0)
  1831. return -EINVAL;
  1832. sky2->speed = ecmd->speed;
  1833. sky2->duplex = ecmd->duplex;
  1834. }
  1835. sky2->autoneg = ecmd->autoneg;
  1836. sky2->advertising = ecmd->advertising;
  1837. if (netif_running(dev)) {
  1838. sky2_down(dev);
  1839. sky2_up(dev);
  1840. }
  1841. return 0;
  1842. }
  1843. static void sky2_get_drvinfo(struct net_device *dev,
  1844. struct ethtool_drvinfo *info)
  1845. {
  1846. struct sky2_port *sky2 = netdev_priv(dev);
  1847. strcpy(info->driver, DRV_NAME);
  1848. strcpy(info->version, DRV_VERSION);
  1849. strcpy(info->fw_version, "N/A");
  1850. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  1851. }
  1852. static const struct sky2_stat {
  1853. char name[ETH_GSTRING_LEN];
  1854. u16 offset;
  1855. } sky2_stats[] = {
  1856. { "tx_bytes", GM_TXO_OK_HI },
  1857. { "rx_bytes", GM_RXO_OK_HI },
  1858. { "tx_broadcast", GM_TXF_BC_OK },
  1859. { "rx_broadcast", GM_RXF_BC_OK },
  1860. { "tx_multicast", GM_TXF_MC_OK },
  1861. { "rx_multicast", GM_RXF_MC_OK },
  1862. { "tx_unicast", GM_TXF_UC_OK },
  1863. { "rx_unicast", GM_RXF_UC_OK },
  1864. { "tx_mac_pause", GM_TXF_MPAUSE },
  1865. { "rx_mac_pause", GM_RXF_MPAUSE },
  1866. { "collisions", GM_TXF_SNG_COL },
  1867. { "late_collision",GM_TXF_LAT_COL },
  1868. { "aborted", GM_TXF_ABO_COL },
  1869. { "multi_collisions", GM_TXF_MUL_COL },
  1870. { "fifo_underrun", GM_TXE_FIFO_UR },
  1871. { "fifo_overflow", GM_RXE_FIFO_OV },
  1872. { "rx_toolong", GM_RXF_LNG_ERR },
  1873. { "rx_jabber", GM_RXF_JAB_PKT },
  1874. { "rx_runt", GM_RXE_FRAG },
  1875. { "rx_too_long", GM_RXF_LNG_ERR },
  1876. { "rx_fcs_error", GM_RXF_FCS_ERR },
  1877. };
  1878. static u32 sky2_get_rx_csum(struct net_device *dev)
  1879. {
  1880. struct sky2_port *sky2 = netdev_priv(dev);
  1881. return sky2->rx_csum;
  1882. }
  1883. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  1884. {
  1885. struct sky2_port *sky2 = netdev_priv(dev);
  1886. sky2->rx_csum = data;
  1887. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1888. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1889. return 0;
  1890. }
  1891. static u32 sky2_get_msglevel(struct net_device *netdev)
  1892. {
  1893. struct sky2_port *sky2 = netdev_priv(netdev);
  1894. return sky2->msg_enable;
  1895. }
  1896. static int sky2_nway_reset(struct net_device *dev)
  1897. {
  1898. struct sky2_port *sky2 = netdev_priv(dev);
  1899. struct sky2_hw *hw = sky2->hw;
  1900. if (sky2->autoneg != AUTONEG_ENABLE)
  1901. return -EINVAL;
  1902. netif_stop_queue(dev);
  1903. spin_lock_irq(&hw->phy_lock);
  1904. sky2_phy_reset(hw, sky2->port);
  1905. sky2_phy_init(hw, sky2->port);
  1906. spin_unlock_irq(&hw->phy_lock);
  1907. return 0;
  1908. }
  1909. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  1910. {
  1911. struct sky2_hw *hw = sky2->hw;
  1912. unsigned port = sky2->port;
  1913. int i;
  1914. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1915. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  1916. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1917. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  1918. for (i = 2; i < count; i++)
  1919. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  1920. }
  1921. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  1922. {
  1923. struct sky2_port *sky2 = netdev_priv(netdev);
  1924. sky2->msg_enable = value;
  1925. }
  1926. static int sky2_get_stats_count(struct net_device *dev)
  1927. {
  1928. return ARRAY_SIZE(sky2_stats);
  1929. }
  1930. static void sky2_get_ethtool_stats(struct net_device *dev,
  1931. struct ethtool_stats *stats, u64 * data)
  1932. {
  1933. struct sky2_port *sky2 = netdev_priv(dev);
  1934. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  1935. }
  1936. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  1937. {
  1938. int i;
  1939. switch (stringset) {
  1940. case ETH_SS_STATS:
  1941. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  1942. memcpy(data + i * ETH_GSTRING_LEN,
  1943. sky2_stats[i].name, ETH_GSTRING_LEN);
  1944. break;
  1945. }
  1946. }
  1947. /* Use hardware MIB variables for critical path statistics and
  1948. * transmit feedback not reported at interrupt.
  1949. * Other errors are accounted for in interrupt handler.
  1950. */
  1951. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  1952. {
  1953. struct sky2_port *sky2 = netdev_priv(dev);
  1954. u64 data[13];
  1955. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  1956. sky2->net_stats.tx_bytes = data[0];
  1957. sky2->net_stats.rx_bytes = data[1];
  1958. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  1959. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  1960. sky2->net_stats.multicast = data[5] + data[7];
  1961. sky2->net_stats.collisions = data[10];
  1962. sky2->net_stats.tx_aborted_errors = data[12];
  1963. return &sky2->net_stats;
  1964. }
  1965. static int sky2_set_mac_address(struct net_device *dev, void *p)
  1966. {
  1967. struct sky2_port *sky2 = netdev_priv(dev);
  1968. struct sockaddr *addr = p;
  1969. int err = 0;
  1970. if (!is_valid_ether_addr(addr->sa_data))
  1971. return -EADDRNOTAVAIL;
  1972. sky2_down(dev);
  1973. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  1974. memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
  1975. dev->dev_addr, ETH_ALEN);
  1976. memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
  1977. dev->dev_addr, ETH_ALEN);
  1978. if (dev->flags & IFF_UP)
  1979. err = sky2_up(dev);
  1980. return err;
  1981. }
  1982. static void sky2_set_multicast(struct net_device *dev)
  1983. {
  1984. struct sky2_port *sky2 = netdev_priv(dev);
  1985. struct sky2_hw *hw = sky2->hw;
  1986. unsigned port = sky2->port;
  1987. struct dev_mc_list *list = dev->mc_list;
  1988. u16 reg;
  1989. u8 filter[8];
  1990. memset(filter, 0, sizeof(filter));
  1991. reg = gma_read16(hw, port, GM_RX_CTRL);
  1992. reg |= GM_RXCR_UCF_ENA;
  1993. if (dev->flags & IFF_PROMISC) /* promiscuous */
  1994. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1995. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  1996. memset(filter, 0xff, sizeof(filter));
  1997. else if (dev->mc_count == 0) /* no multicast */
  1998. reg &= ~GM_RXCR_MCF_ENA;
  1999. else {
  2000. int i;
  2001. reg |= GM_RXCR_MCF_ENA;
  2002. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2003. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2004. filter[bit / 8] |= 1 << (bit % 8);
  2005. }
  2006. }
  2007. gma_write16(hw, port, GM_MC_ADDR_H1,
  2008. (u16) filter[0] | ((u16) filter[1] << 8));
  2009. gma_write16(hw, port, GM_MC_ADDR_H2,
  2010. (u16) filter[2] | ((u16) filter[3] << 8));
  2011. gma_write16(hw, port, GM_MC_ADDR_H3,
  2012. (u16) filter[4] | ((u16) filter[5] << 8));
  2013. gma_write16(hw, port, GM_MC_ADDR_H4,
  2014. (u16) filter[6] | ((u16) filter[7] << 8));
  2015. gma_write16(hw, port, GM_RX_CTRL, reg);
  2016. }
  2017. /* Can have one global because blinking is controlled by
  2018. * ethtool and that is always under RTNL mutex
  2019. */
  2020. static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2021. {
  2022. u16 pg;
  2023. spin_lock_bh(&hw->phy_lock);
  2024. switch (hw->chip_id) {
  2025. case CHIP_ID_YUKON_XL:
  2026. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2027. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2028. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2029. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2030. PHY_M_LEDC_INIT_CTRL(7) |
  2031. PHY_M_LEDC_STA1_CTRL(7) |
  2032. PHY_M_LEDC_STA0_CTRL(7))
  2033. : 0);
  2034. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2035. break;
  2036. default:
  2037. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2038. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2039. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2040. PHY_M_LED_MO_10(MO_LED_ON) |
  2041. PHY_M_LED_MO_100(MO_LED_ON) |
  2042. PHY_M_LED_MO_1000(MO_LED_ON) |
  2043. PHY_M_LED_MO_RX(MO_LED_ON)
  2044. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2045. PHY_M_LED_MO_10(MO_LED_OFF) |
  2046. PHY_M_LED_MO_100(MO_LED_OFF) |
  2047. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2048. PHY_M_LED_MO_RX(MO_LED_OFF));
  2049. }
  2050. spin_unlock_bh(&hw->phy_lock);
  2051. }
  2052. /* blink LED's for finding board */
  2053. static int sky2_phys_id(struct net_device *dev, u32 data)
  2054. {
  2055. struct sky2_port *sky2 = netdev_priv(dev);
  2056. struct sky2_hw *hw = sky2->hw;
  2057. unsigned port = sky2->port;
  2058. u16 ledctrl, ledover = 0;
  2059. long ms;
  2060. int onoff = 1;
  2061. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2062. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2063. else
  2064. ms = data * 1000;
  2065. /* save initial values */
  2066. spin_lock_bh(&hw->phy_lock);
  2067. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2068. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2069. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2070. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2071. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2072. } else {
  2073. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2074. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2075. }
  2076. spin_unlock_bh(&hw->phy_lock);
  2077. while (ms > 0) {
  2078. sky2_led(hw, port, onoff);
  2079. onoff = !onoff;
  2080. if (msleep_interruptible(250))
  2081. break; /* interrupted */
  2082. ms -= 250;
  2083. }
  2084. /* resume regularly scheduled programming */
  2085. spin_lock_bh(&hw->phy_lock);
  2086. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2087. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2088. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2089. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2090. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2091. } else {
  2092. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2093. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2094. }
  2095. spin_unlock_bh(&hw->phy_lock);
  2096. return 0;
  2097. }
  2098. static void sky2_get_pauseparam(struct net_device *dev,
  2099. struct ethtool_pauseparam *ecmd)
  2100. {
  2101. struct sky2_port *sky2 = netdev_priv(dev);
  2102. ecmd->tx_pause = sky2->tx_pause;
  2103. ecmd->rx_pause = sky2->rx_pause;
  2104. ecmd->autoneg = sky2->autoneg;
  2105. }
  2106. static int sky2_set_pauseparam(struct net_device *dev,
  2107. struct ethtool_pauseparam *ecmd)
  2108. {
  2109. struct sky2_port *sky2 = netdev_priv(dev);
  2110. int err = 0;
  2111. sky2->autoneg = ecmd->autoneg;
  2112. sky2->tx_pause = ecmd->tx_pause != 0;
  2113. sky2->rx_pause = ecmd->rx_pause != 0;
  2114. if (netif_running(dev)) {
  2115. sky2_down(dev);
  2116. err = sky2_up(dev);
  2117. }
  2118. return err;
  2119. }
  2120. #ifdef CONFIG_PM
  2121. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2122. {
  2123. struct sky2_port *sky2 = netdev_priv(dev);
  2124. wol->supported = WAKE_MAGIC;
  2125. wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
  2126. }
  2127. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2128. {
  2129. struct sky2_port *sky2 = netdev_priv(dev);
  2130. struct sky2_hw *hw = sky2->hw;
  2131. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  2132. return -EOPNOTSUPP;
  2133. sky2->wol = wol->wolopts == WAKE_MAGIC;
  2134. if (sky2->wol) {
  2135. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  2136. sky2_write16(hw, WOL_CTRL_STAT,
  2137. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  2138. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  2139. } else
  2140. sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  2141. return 0;
  2142. }
  2143. #endif
  2144. static void sky2_get_ringparam(struct net_device *dev,
  2145. struct ethtool_ringparam *ering)
  2146. {
  2147. struct sky2_port *sky2 = netdev_priv(dev);
  2148. ering->rx_max_pending = RX_MAX_PENDING;
  2149. ering->rx_mini_max_pending = 0;
  2150. ering->rx_jumbo_max_pending = 0;
  2151. ering->tx_max_pending = TX_RING_SIZE - 1;
  2152. ering->rx_pending = sky2->rx_pending;
  2153. ering->rx_mini_pending = 0;
  2154. ering->rx_jumbo_pending = 0;
  2155. ering->tx_pending = sky2->tx_pending;
  2156. }
  2157. static int sky2_set_ringparam(struct net_device *dev,
  2158. struct ethtool_ringparam *ering)
  2159. {
  2160. struct sky2_port *sky2 = netdev_priv(dev);
  2161. int err = 0;
  2162. if (ering->rx_pending > RX_MAX_PENDING ||
  2163. ering->rx_pending < 8 ||
  2164. ering->tx_pending < MAX_SKB_TX_LE ||
  2165. ering->tx_pending > TX_RING_SIZE - 1)
  2166. return -EINVAL;
  2167. if (netif_running(dev))
  2168. sky2_down(dev);
  2169. sky2->rx_pending = ering->rx_pending;
  2170. sky2->tx_pending = ering->tx_pending;
  2171. if (netif_running(dev))
  2172. err = sky2_up(dev);
  2173. return err;
  2174. }
  2175. static int sky2_get_regs_len(struct net_device *dev)
  2176. {
  2177. return 0x4000;
  2178. }
  2179. /*
  2180. * Returns copy of control register region
  2181. * Note: access to the RAM address register set will cause timeouts.
  2182. */
  2183. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2184. void *p)
  2185. {
  2186. const struct sky2_port *sky2 = netdev_priv(dev);
  2187. const void __iomem *io = sky2->hw->regs;
  2188. BUG_ON(regs->len < B3_RI_WTO_R1);
  2189. regs->version = 1;
  2190. memset(p, 0, regs->len);
  2191. memcpy_fromio(p, io, B3_RAM_ADDR);
  2192. memcpy_fromio(p + B3_RI_WTO_R1,
  2193. io + B3_RI_WTO_R1,
  2194. regs->len - B3_RI_WTO_R1);
  2195. }
  2196. static struct ethtool_ops sky2_ethtool_ops = {
  2197. .get_settings = sky2_get_settings,
  2198. .set_settings = sky2_set_settings,
  2199. .get_drvinfo = sky2_get_drvinfo,
  2200. .get_msglevel = sky2_get_msglevel,
  2201. .set_msglevel = sky2_set_msglevel,
  2202. .nway_reset = sky2_nway_reset,
  2203. .get_regs_len = sky2_get_regs_len,
  2204. .get_regs = sky2_get_regs,
  2205. .get_link = ethtool_op_get_link,
  2206. .get_sg = ethtool_op_get_sg,
  2207. .set_sg = ethtool_op_set_sg,
  2208. .get_tx_csum = ethtool_op_get_tx_csum,
  2209. .set_tx_csum = ethtool_op_set_tx_csum,
  2210. .get_tso = ethtool_op_get_tso,
  2211. .set_tso = ethtool_op_set_tso,
  2212. .get_rx_csum = sky2_get_rx_csum,
  2213. .set_rx_csum = sky2_set_rx_csum,
  2214. .get_strings = sky2_get_strings,
  2215. .get_ringparam = sky2_get_ringparam,
  2216. .set_ringparam = sky2_set_ringparam,
  2217. .get_pauseparam = sky2_get_pauseparam,
  2218. .set_pauseparam = sky2_set_pauseparam,
  2219. #ifdef CONFIG_PM
  2220. .get_wol = sky2_get_wol,
  2221. .set_wol = sky2_set_wol,
  2222. #endif
  2223. .phys_id = sky2_phys_id,
  2224. .get_stats_count = sky2_get_stats_count,
  2225. .get_ethtool_stats = sky2_get_ethtool_stats,
  2226. .get_perm_addr = ethtool_op_get_perm_addr,
  2227. };
  2228. /* Initialize network device */
  2229. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2230. unsigned port, int highmem)
  2231. {
  2232. struct sky2_port *sky2;
  2233. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2234. if (!dev) {
  2235. printk(KERN_ERR "sky2 etherdev alloc failed");
  2236. return NULL;
  2237. }
  2238. SET_MODULE_OWNER(dev);
  2239. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2240. dev->irq = hw->pdev->irq;
  2241. dev->open = sky2_up;
  2242. dev->stop = sky2_down;
  2243. dev->do_ioctl = sky2_ioctl;
  2244. dev->hard_start_xmit = sky2_xmit_frame;
  2245. dev->get_stats = sky2_get_stats;
  2246. dev->set_multicast_list = sky2_set_multicast;
  2247. dev->set_mac_address = sky2_set_mac_address;
  2248. dev->change_mtu = sky2_change_mtu;
  2249. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2250. dev->tx_timeout = sky2_tx_timeout;
  2251. dev->watchdog_timeo = TX_WATCHDOG;
  2252. if (port == 0)
  2253. dev->poll = sky2_poll;
  2254. dev->weight = NAPI_WEIGHT;
  2255. #ifdef CONFIG_NET_POLL_CONTROLLER
  2256. dev->poll_controller = sky2_netpoll;
  2257. #endif
  2258. sky2 = netdev_priv(dev);
  2259. sky2->netdev = dev;
  2260. sky2->hw = hw;
  2261. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2262. spin_lock_init(&sky2->tx_lock);
  2263. /* Auto speed and flow control */
  2264. sky2->autoneg = AUTONEG_ENABLE;
  2265. sky2->tx_pause = 0;
  2266. sky2->rx_pause = 1;
  2267. sky2->duplex = -1;
  2268. sky2->speed = -1;
  2269. sky2->advertising = sky2_supported_modes(hw);
  2270. sky2->rx_csum = 1;
  2271. tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
  2272. sky2->tx_pending = TX_DEF_PENDING;
  2273. sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
  2274. hw->dev[port] = dev;
  2275. sky2->port = port;
  2276. dev->features |= NETIF_F_LLTX | NETIF_F_TSO;
  2277. if (highmem)
  2278. dev->features |= NETIF_F_HIGHDMA;
  2279. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2280. #ifdef SKY2_VLAN_TAG_USED
  2281. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2282. dev->vlan_rx_register = sky2_vlan_rx_register;
  2283. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2284. #endif
  2285. /* read the mac address */
  2286. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2287. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2288. /* device is off until link detection */
  2289. netif_carrier_off(dev);
  2290. netif_stop_queue(dev);
  2291. return dev;
  2292. }
  2293. static inline void sky2_show_addr(struct net_device *dev)
  2294. {
  2295. const struct sky2_port *sky2 = netdev_priv(dev);
  2296. if (netif_msg_probe(sky2))
  2297. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2298. dev->name,
  2299. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2300. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2301. }
  2302. static int __devinit sky2_probe(struct pci_dev *pdev,
  2303. const struct pci_device_id *ent)
  2304. {
  2305. struct net_device *dev, *dev1 = NULL;
  2306. struct sky2_hw *hw;
  2307. int err, pm_cap, using_dac = 0;
  2308. err = pci_enable_device(pdev);
  2309. if (err) {
  2310. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2311. pci_name(pdev));
  2312. goto err_out;
  2313. }
  2314. err = pci_request_regions(pdev, DRV_NAME);
  2315. if (err) {
  2316. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2317. pci_name(pdev));
  2318. goto err_out;
  2319. }
  2320. pci_set_master(pdev);
  2321. /* Find power-management capability. */
  2322. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2323. if (pm_cap == 0) {
  2324. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2325. "aborting.\n");
  2326. err = -EIO;
  2327. goto err_out_free_regions;
  2328. }
  2329. if (sizeof(dma_addr_t) > sizeof(u32)) {
  2330. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  2331. if (!err)
  2332. using_dac = 1;
  2333. }
  2334. if (!using_dac) {
  2335. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2336. if (err) {
  2337. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2338. pci_name(pdev));
  2339. goto err_out_free_regions;
  2340. }
  2341. }
  2342. #ifdef __BIG_ENDIAN
  2343. /* byte swap descriptors in hardware */
  2344. {
  2345. u32 reg;
  2346. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2347. reg |= PCI_REV_DESC;
  2348. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2349. }
  2350. #endif
  2351. err = -ENOMEM;
  2352. hw = kmalloc(sizeof(*hw), GFP_KERNEL);
  2353. if (!hw) {
  2354. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2355. pci_name(pdev));
  2356. goto err_out_free_regions;
  2357. }
  2358. memset(hw, 0, sizeof(*hw));
  2359. hw->pdev = pdev;
  2360. spin_lock_init(&hw->phy_lock);
  2361. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2362. if (!hw->regs) {
  2363. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2364. pci_name(pdev));
  2365. goto err_out_free_hw;
  2366. }
  2367. hw->pm_cap = pm_cap;
  2368. err = sky2_reset(hw);
  2369. if (err)
  2370. goto err_out_iounmap;
  2371. printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2372. pci_resource_start(pdev, 0), pdev->irq,
  2373. yukon_name[hw->chip_id - CHIP_ID_YUKON],
  2374. hw->chip_id, hw->chip_rev);
  2375. dev = sky2_init_netdev(hw, 0, using_dac);
  2376. if (!dev)
  2377. goto err_out_free_pci;
  2378. err = register_netdev(dev);
  2379. if (err) {
  2380. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2381. pci_name(pdev));
  2382. goto err_out_free_netdev;
  2383. }
  2384. sky2_show_addr(dev);
  2385. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2386. if (register_netdev(dev1) == 0)
  2387. sky2_show_addr(dev1);
  2388. else {
  2389. /* Failure to register second port need not be fatal */
  2390. printk(KERN_WARNING PFX
  2391. "register of second port failed\n");
  2392. hw->dev[1] = NULL;
  2393. free_netdev(dev1);
  2394. }
  2395. }
  2396. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
  2397. if (err) {
  2398. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2399. pci_name(pdev), pdev->irq);
  2400. goto err_out_unregister;
  2401. }
  2402. hw->intr_mask = Y2_IS_BASE;
  2403. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  2404. pci_set_drvdata(pdev, hw);
  2405. return 0;
  2406. err_out_unregister:
  2407. if (dev1) {
  2408. unregister_netdev(dev1);
  2409. free_netdev(dev1);
  2410. }
  2411. unregister_netdev(dev);
  2412. err_out_free_netdev:
  2413. free_netdev(dev);
  2414. err_out_free_pci:
  2415. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2416. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2417. err_out_iounmap:
  2418. iounmap(hw->regs);
  2419. err_out_free_hw:
  2420. kfree(hw);
  2421. err_out_free_regions:
  2422. pci_release_regions(pdev);
  2423. pci_disable_device(pdev);
  2424. err_out:
  2425. return err;
  2426. }
  2427. static void __devexit sky2_remove(struct pci_dev *pdev)
  2428. {
  2429. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2430. struct net_device *dev0, *dev1;
  2431. if (!hw)
  2432. return;
  2433. dev0 = hw->dev[0];
  2434. dev1 = hw->dev[1];
  2435. if (dev1)
  2436. unregister_netdev(dev1);
  2437. unregister_netdev(dev0);
  2438. sky2_write32(hw, B0_IMSK, 0);
  2439. sky2_set_power_state(hw, PCI_D3hot);
  2440. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2441. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2442. sky2_read8(hw, B0_CTST);
  2443. free_irq(pdev->irq, hw);
  2444. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2445. pci_release_regions(pdev);
  2446. pci_disable_device(pdev);
  2447. if (dev1)
  2448. free_netdev(dev1);
  2449. free_netdev(dev0);
  2450. iounmap(hw->regs);
  2451. kfree(hw);
  2452. pci_set_drvdata(pdev, NULL);
  2453. }
  2454. #ifdef CONFIG_PM
  2455. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2456. {
  2457. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2458. int i;
  2459. for (i = 0; i < 2; i++) {
  2460. struct net_device *dev = hw->dev[i];
  2461. if (dev) {
  2462. if (!netif_running(dev))
  2463. continue;
  2464. sky2_down(dev);
  2465. netif_device_detach(dev);
  2466. }
  2467. }
  2468. return sky2_set_power_state(hw, pci_choose_state(pdev, state));
  2469. }
  2470. static int sky2_resume(struct pci_dev *pdev)
  2471. {
  2472. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2473. int i;
  2474. pci_restore_state(pdev);
  2475. pci_enable_wake(pdev, PCI_D0, 0);
  2476. sky2_set_power_state(hw, PCI_D0);
  2477. sky2_reset(hw);
  2478. for (i = 0; i < 2; i++) {
  2479. struct net_device *dev = hw->dev[i];
  2480. if (dev) {
  2481. if (netif_running(dev)) {
  2482. netif_device_attach(dev);
  2483. sky2_up(dev);
  2484. }
  2485. }
  2486. }
  2487. return 0;
  2488. }
  2489. #endif
  2490. static struct pci_driver sky2_driver = {
  2491. .name = DRV_NAME,
  2492. .id_table = sky2_id_table,
  2493. .probe = sky2_probe,
  2494. .remove = __devexit_p(sky2_remove),
  2495. #ifdef CONFIG_PM
  2496. .suspend = sky2_suspend,
  2497. .resume = sky2_resume,
  2498. #endif
  2499. };
  2500. static int __init sky2_init_module(void)
  2501. {
  2502. return pci_module_init(&sky2_driver);
  2503. }
  2504. static void __exit sky2_cleanup_module(void)
  2505. {
  2506. pci_unregister_driver(&sky2_driver);
  2507. }
  2508. module_init(sky2_init_module);
  2509. module_exit(sky2_cleanup_module);
  2510. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2511. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2512. MODULE_LICENSE("GPL");