radeon_device.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "atom.h"
  36. /*
  37. * Clear GPU surface registers.
  38. */
  39. static void radeon_surface_init(struct radeon_device *rdev)
  40. {
  41. /* FIXME: check this out */
  42. if (rdev->family < CHIP_R600) {
  43. int i;
  44. for (i = 0; i < 8; i++) {
  45. WREG32(RADEON_SURFACE0_INFO +
  46. i * (RADEON_SURFACE1_INFO - RADEON_SURFACE0_INFO),
  47. 0);
  48. }
  49. /* enable surfaces */
  50. WREG32(RADEON_SURFACE_CNTL, 0);
  51. }
  52. }
  53. /*
  54. * GPU scratch registers helpers function.
  55. */
  56. static void radeon_scratch_init(struct radeon_device *rdev)
  57. {
  58. int i;
  59. /* FIXME: check this out */
  60. if (rdev->family < CHIP_R300) {
  61. rdev->scratch.num_reg = 5;
  62. } else {
  63. rdev->scratch.num_reg = 7;
  64. }
  65. for (i = 0; i < rdev->scratch.num_reg; i++) {
  66. rdev->scratch.free[i] = true;
  67. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  68. }
  69. }
  70. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  71. {
  72. int i;
  73. for (i = 0; i < rdev->scratch.num_reg; i++) {
  74. if (rdev->scratch.free[i]) {
  75. rdev->scratch.free[i] = false;
  76. *reg = rdev->scratch.reg[i];
  77. return 0;
  78. }
  79. }
  80. return -EINVAL;
  81. }
  82. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  83. {
  84. int i;
  85. for (i = 0; i < rdev->scratch.num_reg; i++) {
  86. if (rdev->scratch.reg[i] == reg) {
  87. rdev->scratch.free[i] = true;
  88. return;
  89. }
  90. }
  91. }
  92. /*
  93. * MC common functions
  94. */
  95. int radeon_mc_setup(struct radeon_device *rdev)
  96. {
  97. uint32_t tmp;
  98. /* Some chips have an "issue" with the memory controller, the
  99. * location must be aligned to the size. We just align it down,
  100. * too bad if we walk over the top of system memory, we don't
  101. * use DMA without a remapped anyway.
  102. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  103. */
  104. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  105. */
  106. /*
  107. * Note: from R6xx the address space is 40bits but here we only
  108. * use 32bits (still have to see a card which would exhaust 4G
  109. * address space).
  110. */
  111. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  112. /* vram location was already setup try to put gtt after
  113. * if it fits */
  114. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  115. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  116. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  117. rdev->mc.gtt_location = tmp;
  118. } else {
  119. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  120. printk(KERN_ERR "[drm] GTT too big to fit "
  121. "before or after vram location.\n");
  122. return -EINVAL;
  123. }
  124. rdev->mc.gtt_location = 0;
  125. }
  126. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  127. /* gtt location was already setup try to put vram before
  128. * if it fits */
  129. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  130. rdev->mc.vram_location = 0;
  131. } else {
  132. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  133. tmp += (rdev->mc.mc_vram_size - 1);
  134. tmp &= ~(rdev->mc.mc_vram_size - 1);
  135. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  136. rdev->mc.vram_location = tmp;
  137. } else {
  138. printk(KERN_ERR "[drm] vram too big to fit "
  139. "before or after GTT location.\n");
  140. return -EINVAL;
  141. }
  142. }
  143. } else {
  144. rdev->mc.vram_location = 0;
  145. tmp = rdev->mc.mc_vram_size;
  146. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  147. rdev->mc.gtt_location = tmp;
  148. }
  149. DRM_INFO("radeon: VRAM %uM\n", rdev->mc.real_vram_size >> 20);
  150. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  151. rdev->mc.vram_location,
  152. rdev->mc.vram_location + rdev->mc.mc_vram_size - 1);
  153. if (rdev->mc.real_vram_size != rdev->mc.mc_vram_size)
  154. DRM_INFO("radeon: VRAM less than aperture workaround enabled\n");
  155. DRM_INFO("radeon: GTT %uM\n", rdev->mc.gtt_size >> 20);
  156. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  157. rdev->mc.gtt_location,
  158. rdev->mc.gtt_location + rdev->mc.gtt_size - 1);
  159. return 0;
  160. }
  161. /*
  162. * GPU helpers function.
  163. */
  164. static bool radeon_card_posted(struct radeon_device *rdev)
  165. {
  166. uint32_t reg;
  167. /* first check CRTCs */
  168. if (ASIC_IS_AVIVO(rdev)) {
  169. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  170. RREG32(AVIVO_D2CRTC_CONTROL);
  171. if (reg & AVIVO_CRTC_EN) {
  172. return true;
  173. }
  174. } else {
  175. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  176. RREG32(RADEON_CRTC2_GEN_CNTL);
  177. if (reg & RADEON_CRTC_EN) {
  178. return true;
  179. }
  180. }
  181. /* then check MEM_SIZE, in case the crtcs are off */
  182. if (rdev->family >= CHIP_R600)
  183. reg = RREG32(R600_CONFIG_MEMSIZE);
  184. else
  185. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  186. if (reg)
  187. return true;
  188. return false;
  189. }
  190. /*
  191. * Registers accessors functions.
  192. */
  193. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  194. {
  195. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  196. BUG_ON(1);
  197. return 0;
  198. }
  199. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  200. {
  201. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  202. reg, v);
  203. BUG_ON(1);
  204. }
  205. void radeon_register_accessor_init(struct radeon_device *rdev)
  206. {
  207. rdev->mm_rreg = &r100_mm_rreg;
  208. rdev->mm_wreg = &r100_mm_wreg;
  209. rdev->mc_rreg = &radeon_invalid_rreg;
  210. rdev->mc_wreg = &radeon_invalid_wreg;
  211. rdev->pll_rreg = &radeon_invalid_rreg;
  212. rdev->pll_wreg = &radeon_invalid_wreg;
  213. rdev->pcie_rreg = &radeon_invalid_rreg;
  214. rdev->pcie_wreg = &radeon_invalid_wreg;
  215. rdev->pciep_rreg = &radeon_invalid_rreg;
  216. rdev->pciep_wreg = &radeon_invalid_wreg;
  217. /* Don't change order as we are overridding accessor. */
  218. if (rdev->family < CHIP_RV515) {
  219. rdev->pcie_rreg = &rv370_pcie_rreg;
  220. rdev->pcie_wreg = &rv370_pcie_wreg;
  221. }
  222. if (rdev->family >= CHIP_RV515) {
  223. rdev->pcie_rreg = &rv515_pcie_rreg;
  224. rdev->pcie_wreg = &rv515_pcie_wreg;
  225. }
  226. /* FIXME: not sure here */
  227. if (rdev->family <= CHIP_R580) {
  228. rdev->pll_rreg = &r100_pll_rreg;
  229. rdev->pll_wreg = &r100_pll_wreg;
  230. }
  231. if (rdev->family >= CHIP_RV515) {
  232. rdev->mc_rreg = &rv515_mc_rreg;
  233. rdev->mc_wreg = &rv515_mc_wreg;
  234. }
  235. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  236. rdev->mc_rreg = &rs400_mc_rreg;
  237. rdev->mc_wreg = &rs400_mc_wreg;
  238. }
  239. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  240. rdev->mc_rreg = &rs690_mc_rreg;
  241. rdev->mc_wreg = &rs690_mc_wreg;
  242. }
  243. if (rdev->family == CHIP_RS600) {
  244. rdev->mc_rreg = &rs600_mc_rreg;
  245. rdev->mc_wreg = &rs600_mc_wreg;
  246. }
  247. if (rdev->family >= CHIP_R600) {
  248. rdev->pciep_rreg = &r600_pciep_rreg;
  249. rdev->pciep_wreg = &r600_pciep_wreg;
  250. }
  251. }
  252. /*
  253. * ASIC
  254. */
  255. int radeon_asic_init(struct radeon_device *rdev)
  256. {
  257. radeon_register_accessor_init(rdev);
  258. switch (rdev->family) {
  259. case CHIP_R100:
  260. case CHIP_RV100:
  261. case CHIP_RS100:
  262. case CHIP_RV200:
  263. case CHIP_RS200:
  264. case CHIP_R200:
  265. case CHIP_RV250:
  266. case CHIP_RS300:
  267. case CHIP_RV280:
  268. rdev->asic = &r100_asic;
  269. break;
  270. case CHIP_R300:
  271. case CHIP_R350:
  272. case CHIP_RV350:
  273. case CHIP_RV380:
  274. rdev->asic = &r300_asic;
  275. break;
  276. case CHIP_R420:
  277. case CHIP_R423:
  278. case CHIP_RV410:
  279. rdev->asic = &r420_asic;
  280. break;
  281. case CHIP_RS400:
  282. case CHIP_RS480:
  283. rdev->asic = &rs400_asic;
  284. break;
  285. case CHIP_RS600:
  286. rdev->asic = &rs600_asic;
  287. break;
  288. case CHIP_RS690:
  289. case CHIP_RS740:
  290. rdev->asic = &rs690_asic;
  291. break;
  292. case CHIP_RV515:
  293. rdev->asic = &rv515_asic;
  294. break;
  295. case CHIP_R520:
  296. case CHIP_RV530:
  297. case CHIP_RV560:
  298. case CHIP_RV570:
  299. case CHIP_R580:
  300. rdev->asic = &r520_asic;
  301. break;
  302. case CHIP_R600:
  303. case CHIP_RV610:
  304. case CHIP_RV630:
  305. case CHIP_RV620:
  306. case CHIP_RV635:
  307. case CHIP_RV670:
  308. case CHIP_RS780:
  309. case CHIP_RV770:
  310. case CHIP_RV730:
  311. case CHIP_RV710:
  312. default:
  313. /* FIXME: not supported yet */
  314. return -EINVAL;
  315. }
  316. return 0;
  317. }
  318. /*
  319. * Wrapper around modesetting bits.
  320. */
  321. int radeon_clocks_init(struct radeon_device *rdev)
  322. {
  323. int r;
  324. radeon_get_clock_info(rdev->ddev);
  325. r = radeon_static_clocks_init(rdev->ddev);
  326. if (r) {
  327. return r;
  328. }
  329. DRM_INFO("Clocks initialized !\n");
  330. return 0;
  331. }
  332. void radeon_clocks_fini(struct radeon_device *rdev)
  333. {
  334. }
  335. /* ATOM accessor methods */
  336. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  337. {
  338. struct radeon_device *rdev = info->dev->dev_private;
  339. uint32_t r;
  340. r = rdev->pll_rreg(rdev, reg);
  341. return r;
  342. }
  343. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  344. {
  345. struct radeon_device *rdev = info->dev->dev_private;
  346. rdev->pll_wreg(rdev, reg, val);
  347. }
  348. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  349. {
  350. struct radeon_device *rdev = info->dev->dev_private;
  351. uint32_t r;
  352. r = rdev->mc_rreg(rdev, reg);
  353. return r;
  354. }
  355. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  356. {
  357. struct radeon_device *rdev = info->dev->dev_private;
  358. rdev->mc_wreg(rdev, reg, val);
  359. }
  360. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  361. {
  362. struct radeon_device *rdev = info->dev->dev_private;
  363. WREG32(reg*4, val);
  364. }
  365. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  366. {
  367. struct radeon_device *rdev = info->dev->dev_private;
  368. uint32_t r;
  369. r = RREG32(reg*4);
  370. return r;
  371. }
  372. static struct card_info atom_card_info = {
  373. .dev = NULL,
  374. .reg_read = cail_reg_read,
  375. .reg_write = cail_reg_write,
  376. .mc_read = cail_mc_read,
  377. .mc_write = cail_mc_write,
  378. .pll_read = cail_pll_read,
  379. .pll_write = cail_pll_write,
  380. };
  381. int radeon_atombios_init(struct radeon_device *rdev)
  382. {
  383. atom_card_info.dev = rdev->ddev;
  384. rdev->mode_info.atom_context = atom_parse(&atom_card_info, rdev->bios);
  385. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  386. return 0;
  387. }
  388. void radeon_atombios_fini(struct radeon_device *rdev)
  389. {
  390. kfree(rdev->mode_info.atom_context);
  391. }
  392. int radeon_combios_init(struct radeon_device *rdev)
  393. {
  394. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  395. return 0;
  396. }
  397. void radeon_combios_fini(struct radeon_device *rdev)
  398. {
  399. }
  400. int radeon_modeset_init(struct radeon_device *rdev);
  401. void radeon_modeset_fini(struct radeon_device *rdev);
  402. /*
  403. * Radeon device.
  404. */
  405. int radeon_device_init(struct radeon_device *rdev,
  406. struct drm_device *ddev,
  407. struct pci_dev *pdev,
  408. uint32_t flags)
  409. {
  410. int r, ret;
  411. int dma_bits;
  412. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  413. rdev->shutdown = false;
  414. rdev->ddev = ddev;
  415. rdev->pdev = pdev;
  416. rdev->flags = flags;
  417. rdev->family = flags & RADEON_FAMILY_MASK;
  418. rdev->is_atom_bios = false;
  419. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  420. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  421. rdev->gpu_lockup = false;
  422. /* mutex initialization are all done here so we
  423. * can recall function without having locking issues */
  424. mutex_init(&rdev->cs_mutex);
  425. mutex_init(&rdev->ib_pool.mutex);
  426. mutex_init(&rdev->cp.mutex);
  427. rwlock_init(&rdev->fence_drv.lock);
  428. if (radeon_agpmode == -1) {
  429. rdev->flags &= ~RADEON_IS_AGP;
  430. if (rdev->family > CHIP_RV515 ||
  431. rdev->family == CHIP_RV380 ||
  432. rdev->family == CHIP_RV410 ||
  433. rdev->family == CHIP_R423) {
  434. DRM_INFO("Forcing AGP to PCIE mode\n");
  435. rdev->flags |= RADEON_IS_PCIE;
  436. } else {
  437. DRM_INFO("Forcing AGP to PCI mode\n");
  438. rdev->flags |= RADEON_IS_PCI;
  439. }
  440. }
  441. /* Set asic functions */
  442. r = radeon_asic_init(rdev);
  443. if (r) {
  444. return r;
  445. }
  446. r = radeon_init(rdev);
  447. if (r) {
  448. return r;
  449. }
  450. /* set DMA mask + need_dma32 flags.
  451. * PCIE - can handle 40-bits.
  452. * IGP - can handle 40-bits (in theory)
  453. * AGP - generally dma32 is safest
  454. * PCI - only dma32
  455. */
  456. rdev->need_dma32 = false;
  457. if (rdev->flags & RADEON_IS_AGP)
  458. rdev->need_dma32 = true;
  459. if (rdev->flags & RADEON_IS_PCI)
  460. rdev->need_dma32 = true;
  461. dma_bits = rdev->need_dma32 ? 32 : 40;
  462. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  463. if (r) {
  464. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  465. }
  466. /* Registers mapping */
  467. /* TODO: block userspace mapping of io register */
  468. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  469. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  470. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  471. if (rdev->rmmio == NULL) {
  472. return -ENOMEM;
  473. }
  474. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  475. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  476. /* Setup errata flags */
  477. radeon_errata(rdev);
  478. /* Initialize scratch registers */
  479. radeon_scratch_init(rdev);
  480. /* Initialize surface registers */
  481. radeon_surface_init(rdev);
  482. /* TODO: disable VGA need to use VGA request */
  483. /* BIOS*/
  484. if (!radeon_get_bios(rdev)) {
  485. if (ASIC_IS_AVIVO(rdev))
  486. return -EINVAL;
  487. }
  488. if (rdev->is_atom_bios) {
  489. r = radeon_atombios_init(rdev);
  490. if (r) {
  491. return r;
  492. }
  493. } else {
  494. r = radeon_combios_init(rdev);
  495. if (r) {
  496. return r;
  497. }
  498. }
  499. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  500. if (radeon_gpu_reset(rdev)) {
  501. /* FIXME: what do we want to do here ? */
  502. }
  503. /* check if cards are posted or not */
  504. if (!radeon_card_posted(rdev) && rdev->bios) {
  505. DRM_INFO("GPU not posted. posting now...\n");
  506. if (rdev->is_atom_bios) {
  507. atom_asic_init(rdev->mode_info.atom_context);
  508. } else {
  509. radeon_combios_asic_init(rdev->ddev);
  510. }
  511. }
  512. /* Initialize clocks */
  513. r = radeon_clocks_init(rdev);
  514. if (r) {
  515. return r;
  516. }
  517. /* Get vram informations */
  518. radeon_vram_info(rdev);
  519. /* Add an MTRR for the VRAM */
  520. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  521. MTRR_TYPE_WRCOMB, 1);
  522. DRM_INFO("Detected VRAM RAM=%uM, BAR=%uM\n",
  523. rdev->mc.real_vram_size >> 20,
  524. (unsigned)rdev->mc.aper_size >> 20);
  525. DRM_INFO("RAM width %dbits %cDR\n",
  526. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  527. /* Initialize memory controller (also test AGP) */
  528. r = radeon_mc_init(rdev);
  529. if (r) {
  530. return r;
  531. }
  532. /* Fence driver */
  533. r = radeon_fence_driver_init(rdev);
  534. if (r) {
  535. return r;
  536. }
  537. r = radeon_irq_kms_init(rdev);
  538. if (r) {
  539. return r;
  540. }
  541. /* Memory manager */
  542. r = radeon_object_init(rdev);
  543. if (r) {
  544. return r;
  545. }
  546. /* Initialize GART (initialize after TTM so we can allocate
  547. * memory through TTM but finalize after TTM) */
  548. r = radeon_gart_enable(rdev);
  549. if (!r) {
  550. r = radeon_gem_init(rdev);
  551. }
  552. /* 1M ring buffer */
  553. if (!r) {
  554. r = radeon_cp_init(rdev, 1024 * 1024);
  555. }
  556. if (!r) {
  557. r = radeon_wb_init(rdev);
  558. if (r) {
  559. DRM_ERROR("radeon: failled initializing WB (%d).\n", r);
  560. return r;
  561. }
  562. }
  563. if (!r) {
  564. r = radeon_ib_pool_init(rdev);
  565. if (r) {
  566. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  567. return r;
  568. }
  569. }
  570. if (!r) {
  571. r = radeon_ib_test(rdev);
  572. if (r) {
  573. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  574. return r;
  575. }
  576. }
  577. ret = r;
  578. r = radeon_modeset_init(rdev);
  579. if (r) {
  580. return r;
  581. }
  582. if (!ret) {
  583. DRM_INFO("radeon: kernel modesetting successfully initialized.\n");
  584. }
  585. if (radeon_testing) {
  586. radeon_test_moves(rdev);
  587. }
  588. if (radeon_benchmarking) {
  589. radeon_benchmark(rdev);
  590. }
  591. return ret;
  592. }
  593. void radeon_device_fini(struct radeon_device *rdev)
  594. {
  595. if (rdev == NULL || rdev->rmmio == NULL) {
  596. return;
  597. }
  598. DRM_INFO("radeon: finishing device.\n");
  599. rdev->shutdown = true;
  600. /* Order matter so becarefull if you rearrange anythings */
  601. radeon_modeset_fini(rdev);
  602. radeon_ib_pool_fini(rdev);
  603. radeon_cp_fini(rdev);
  604. radeon_wb_fini(rdev);
  605. radeon_gem_fini(rdev);
  606. radeon_object_fini(rdev);
  607. /* mc_fini must be after object_fini */
  608. radeon_mc_fini(rdev);
  609. #if __OS_HAS_AGP
  610. radeon_agp_fini(rdev);
  611. #endif
  612. radeon_irq_kms_fini(rdev);
  613. radeon_fence_driver_fini(rdev);
  614. radeon_clocks_fini(rdev);
  615. if (rdev->is_atom_bios) {
  616. radeon_atombios_fini(rdev);
  617. } else {
  618. radeon_combios_fini(rdev);
  619. }
  620. kfree(rdev->bios);
  621. rdev->bios = NULL;
  622. iounmap(rdev->rmmio);
  623. rdev->rmmio = NULL;
  624. }
  625. /*
  626. * Suspend & resume.
  627. */
  628. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  629. {
  630. struct radeon_device *rdev = dev->dev_private;
  631. struct drm_crtc *crtc;
  632. if (dev == NULL || rdev == NULL) {
  633. return -ENODEV;
  634. }
  635. if (state.event == PM_EVENT_PRETHAW) {
  636. return 0;
  637. }
  638. /* unpin the front buffers */
  639. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  640. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  641. struct radeon_object *robj;
  642. if (rfb == NULL || rfb->obj == NULL) {
  643. continue;
  644. }
  645. robj = rfb->obj->driver_private;
  646. if (robj != rdev->fbdev_robj) {
  647. radeon_object_unpin(robj);
  648. }
  649. }
  650. /* evict vram memory */
  651. radeon_object_evict_vram(rdev);
  652. /* wait for gpu to finish processing current batch */
  653. radeon_fence_wait_last(rdev);
  654. radeon_cp_disable(rdev);
  655. radeon_gart_disable(rdev);
  656. /* evict remaining vram memory */
  657. radeon_object_evict_vram(rdev);
  658. rdev->irq.sw_int = false;
  659. radeon_irq_set(rdev);
  660. pci_save_state(dev->pdev);
  661. if (state.event == PM_EVENT_SUSPEND) {
  662. /* Shut down the device */
  663. pci_disable_device(dev->pdev);
  664. pci_set_power_state(dev->pdev, PCI_D3hot);
  665. }
  666. acquire_console_sem();
  667. fb_set_suspend(rdev->fbdev_info, 1);
  668. release_console_sem();
  669. return 0;
  670. }
  671. int radeon_resume_kms(struct drm_device *dev)
  672. {
  673. struct radeon_device *rdev = dev->dev_private;
  674. int r;
  675. acquire_console_sem();
  676. pci_set_power_state(dev->pdev, PCI_D0);
  677. pci_restore_state(dev->pdev);
  678. if (pci_enable_device(dev->pdev)) {
  679. release_console_sem();
  680. return -1;
  681. }
  682. pci_set_master(dev->pdev);
  683. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  684. if (radeon_gpu_reset(rdev)) {
  685. /* FIXME: what do we want to do here ? */
  686. }
  687. /* post card */
  688. if (rdev->is_atom_bios) {
  689. atom_asic_init(rdev->mode_info.atom_context);
  690. } else {
  691. radeon_combios_asic_init(rdev->ddev);
  692. }
  693. /* Initialize clocks */
  694. r = radeon_clocks_init(rdev);
  695. if (r) {
  696. release_console_sem();
  697. return r;
  698. }
  699. /* Enable IRQ */
  700. rdev->irq.sw_int = true;
  701. radeon_irq_set(rdev);
  702. /* Initialize GPU Memory Controller */
  703. r = radeon_mc_init(rdev);
  704. if (r) {
  705. goto out;
  706. }
  707. r = radeon_gart_enable(rdev);
  708. if (r) {
  709. goto out;
  710. }
  711. r = radeon_cp_init(rdev, rdev->cp.ring_size);
  712. if (r) {
  713. goto out;
  714. }
  715. out:
  716. fb_set_suspend(rdev->fbdev_info, 0);
  717. release_console_sem();
  718. /* blat the mode back in */
  719. drm_helper_resume_force_mode(dev);
  720. return 0;
  721. }
  722. /*
  723. * Debugfs
  724. */
  725. struct radeon_debugfs {
  726. struct drm_info_list *files;
  727. unsigned num_files;
  728. };
  729. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  730. static unsigned _radeon_debugfs_count = 0;
  731. int radeon_debugfs_add_files(struct radeon_device *rdev,
  732. struct drm_info_list *files,
  733. unsigned nfiles)
  734. {
  735. unsigned i;
  736. for (i = 0; i < _radeon_debugfs_count; i++) {
  737. if (_radeon_debugfs[i].files == files) {
  738. /* Already registered */
  739. return 0;
  740. }
  741. }
  742. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  743. DRM_ERROR("Reached maximum number of debugfs files.\n");
  744. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  745. return -EINVAL;
  746. }
  747. _radeon_debugfs[_radeon_debugfs_count].files = files;
  748. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  749. _radeon_debugfs_count++;
  750. #if defined(CONFIG_DEBUG_FS)
  751. drm_debugfs_create_files(files, nfiles,
  752. rdev->ddev->control->debugfs_root,
  753. rdev->ddev->control);
  754. drm_debugfs_create_files(files, nfiles,
  755. rdev->ddev->primary->debugfs_root,
  756. rdev->ddev->primary);
  757. #endif
  758. return 0;
  759. }
  760. #if defined(CONFIG_DEBUG_FS)
  761. int radeon_debugfs_init(struct drm_minor *minor)
  762. {
  763. return 0;
  764. }
  765. void radeon_debugfs_cleanup(struct drm_minor *minor)
  766. {
  767. unsigned i;
  768. for (i = 0; i < _radeon_debugfs_count; i++) {
  769. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  770. _radeon_debugfs[i].num_files, minor);
  771. }
  772. }
  773. #endif