mmu.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. *
  11. * Authors:
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Avi Kivity <avi@qumranet.com>
  14. *
  15. * This work is licensed under the terms of the GNU GPL, version 2. See
  16. * the COPYING file in the top-level directory.
  17. *
  18. */
  19. #include "vmx.h"
  20. #include "mmu.h"
  21. #include <linux/kvm_host.h>
  22. #include <linux/types.h>
  23. #include <linux/string.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/module.h>
  27. #include <linux/swap.h>
  28. #include <linux/hugetlb.h>
  29. #include <linux/compiler.h>
  30. #include <asm/page.h>
  31. #include <asm/cmpxchg.h>
  32. #include <asm/io.h>
  33. /*
  34. * When setting this variable to true it enables Two-Dimensional-Paging
  35. * where the hardware walks 2 page tables:
  36. * 1. the guest-virtual to guest-physical
  37. * 2. while doing 1. it walks guest-physical to host-physical
  38. * If the hardware supports that we don't need to do shadow paging.
  39. */
  40. bool tdp_enabled = false;
  41. #undef MMU_DEBUG
  42. #undef AUDIT
  43. #ifdef AUDIT
  44. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
  45. #else
  46. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
  47. #endif
  48. #ifdef MMU_DEBUG
  49. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  50. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  51. #else
  52. #define pgprintk(x...) do { } while (0)
  53. #define rmap_printk(x...) do { } while (0)
  54. #endif
  55. #if defined(MMU_DEBUG) || defined(AUDIT)
  56. static int dbg = 1;
  57. #endif
  58. #ifndef MMU_DEBUG
  59. #define ASSERT(x) do { } while (0)
  60. #else
  61. #define ASSERT(x) \
  62. if (!(x)) { \
  63. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  64. __FILE__, __LINE__, #x); \
  65. }
  66. #endif
  67. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  68. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  69. #define VALID_PAGE(x) ((x) != INVALID_PAGE)
  70. #define PT64_LEVEL_BITS 9
  71. #define PT64_LEVEL_SHIFT(level) \
  72. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  73. #define PT64_LEVEL_MASK(level) \
  74. (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
  75. #define PT64_INDEX(address, level)\
  76. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  77. #define PT32_LEVEL_BITS 10
  78. #define PT32_LEVEL_SHIFT(level) \
  79. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  80. #define PT32_LEVEL_MASK(level) \
  81. (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
  82. #define PT32_INDEX(address, level)\
  83. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  84. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  85. #define PT64_DIR_BASE_ADDR_MASK \
  86. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  87. #define PT32_BASE_ADDR_MASK PAGE_MASK
  88. #define PT32_DIR_BASE_ADDR_MASK \
  89. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  90. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  91. | PT64_NX_MASK)
  92. #define PFERR_PRESENT_MASK (1U << 0)
  93. #define PFERR_WRITE_MASK (1U << 1)
  94. #define PFERR_USER_MASK (1U << 2)
  95. #define PFERR_FETCH_MASK (1U << 4)
  96. #define PT_DIRECTORY_LEVEL 2
  97. #define PT_PAGE_TABLE_LEVEL 1
  98. #define RMAP_EXT 4
  99. #define ACC_EXEC_MASK 1
  100. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  101. #define ACC_USER_MASK PT_USER_MASK
  102. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  103. struct kvm_pv_mmu_op_buffer {
  104. void *ptr;
  105. unsigned len;
  106. unsigned processed;
  107. char buf[512] __aligned(sizeof(long));
  108. };
  109. struct kvm_rmap_desc {
  110. u64 *shadow_ptes[RMAP_EXT];
  111. struct kvm_rmap_desc *more;
  112. };
  113. static struct kmem_cache *pte_chain_cache;
  114. static struct kmem_cache *rmap_desc_cache;
  115. static struct kmem_cache *mmu_page_header_cache;
  116. static u64 __read_mostly shadow_trap_nonpresent_pte;
  117. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  118. static u64 __read_mostly shadow_base_present_pte;
  119. static u64 __read_mostly shadow_nx_mask;
  120. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  121. static u64 __read_mostly shadow_user_mask;
  122. static u64 __read_mostly shadow_accessed_mask;
  123. static u64 __read_mostly shadow_dirty_mask;
  124. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  125. {
  126. shadow_trap_nonpresent_pte = trap_pte;
  127. shadow_notrap_nonpresent_pte = notrap_pte;
  128. }
  129. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  130. void kvm_mmu_set_base_ptes(u64 base_pte)
  131. {
  132. shadow_base_present_pte = base_pte;
  133. }
  134. EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
  135. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  136. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  137. {
  138. shadow_user_mask = user_mask;
  139. shadow_accessed_mask = accessed_mask;
  140. shadow_dirty_mask = dirty_mask;
  141. shadow_nx_mask = nx_mask;
  142. shadow_x_mask = x_mask;
  143. }
  144. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  145. static int is_write_protection(struct kvm_vcpu *vcpu)
  146. {
  147. return vcpu->arch.cr0 & X86_CR0_WP;
  148. }
  149. static int is_cpuid_PSE36(void)
  150. {
  151. return 1;
  152. }
  153. static int is_nx(struct kvm_vcpu *vcpu)
  154. {
  155. return vcpu->arch.shadow_efer & EFER_NX;
  156. }
  157. static int is_present_pte(unsigned long pte)
  158. {
  159. return pte & PT_PRESENT_MASK;
  160. }
  161. static int is_shadow_present_pte(u64 pte)
  162. {
  163. return pte != shadow_trap_nonpresent_pte
  164. && pte != shadow_notrap_nonpresent_pte;
  165. }
  166. static int is_large_pte(u64 pte)
  167. {
  168. return pte & PT_PAGE_SIZE_MASK;
  169. }
  170. static int is_writeble_pte(unsigned long pte)
  171. {
  172. return pte & PT_WRITABLE_MASK;
  173. }
  174. static int is_dirty_pte(unsigned long pte)
  175. {
  176. return pte & shadow_dirty_mask;
  177. }
  178. static int is_rmap_pte(u64 pte)
  179. {
  180. return is_shadow_present_pte(pte);
  181. }
  182. static pfn_t spte_to_pfn(u64 pte)
  183. {
  184. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  185. }
  186. static gfn_t pse36_gfn_delta(u32 gpte)
  187. {
  188. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  189. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  190. }
  191. static void set_shadow_pte(u64 *sptep, u64 spte)
  192. {
  193. #ifdef CONFIG_X86_64
  194. set_64bit((unsigned long *)sptep, spte);
  195. #else
  196. set_64bit((unsigned long long *)sptep, spte);
  197. #endif
  198. }
  199. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  200. struct kmem_cache *base_cache, int min)
  201. {
  202. void *obj;
  203. if (cache->nobjs >= min)
  204. return 0;
  205. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  206. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  207. if (!obj)
  208. return -ENOMEM;
  209. cache->objects[cache->nobjs++] = obj;
  210. }
  211. return 0;
  212. }
  213. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc)
  214. {
  215. while (mc->nobjs)
  216. kfree(mc->objects[--mc->nobjs]);
  217. }
  218. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  219. int min)
  220. {
  221. struct page *page;
  222. if (cache->nobjs >= min)
  223. return 0;
  224. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  225. page = alloc_page(GFP_KERNEL);
  226. if (!page)
  227. return -ENOMEM;
  228. set_page_private(page, 0);
  229. cache->objects[cache->nobjs++] = page_address(page);
  230. }
  231. return 0;
  232. }
  233. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  234. {
  235. while (mc->nobjs)
  236. free_page((unsigned long)mc->objects[--mc->nobjs]);
  237. }
  238. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  239. {
  240. int r;
  241. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  242. pte_chain_cache, 4);
  243. if (r)
  244. goto out;
  245. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  246. rmap_desc_cache, 1);
  247. if (r)
  248. goto out;
  249. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  250. if (r)
  251. goto out;
  252. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  253. mmu_page_header_cache, 4);
  254. out:
  255. return r;
  256. }
  257. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  258. {
  259. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache);
  260. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache);
  261. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  262. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
  263. }
  264. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  265. size_t size)
  266. {
  267. void *p;
  268. BUG_ON(!mc->nobjs);
  269. p = mc->objects[--mc->nobjs];
  270. memset(p, 0, size);
  271. return p;
  272. }
  273. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  274. {
  275. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  276. sizeof(struct kvm_pte_chain));
  277. }
  278. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  279. {
  280. kfree(pc);
  281. }
  282. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  283. {
  284. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  285. sizeof(struct kvm_rmap_desc));
  286. }
  287. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  288. {
  289. kfree(rd);
  290. }
  291. /*
  292. * Return the pointer to the largepage write count for a given
  293. * gfn, handling slots that are not large page aligned.
  294. */
  295. static int *slot_largepage_idx(gfn_t gfn, struct kvm_memory_slot *slot)
  296. {
  297. unsigned long idx;
  298. idx = (gfn / KVM_PAGES_PER_HPAGE) -
  299. (slot->base_gfn / KVM_PAGES_PER_HPAGE);
  300. return &slot->lpage_info[idx].write_count;
  301. }
  302. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  303. {
  304. int *write_count;
  305. write_count = slot_largepage_idx(gfn, gfn_to_memslot(kvm, gfn));
  306. *write_count += 1;
  307. }
  308. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  309. {
  310. int *write_count;
  311. write_count = slot_largepage_idx(gfn, gfn_to_memslot(kvm, gfn));
  312. *write_count -= 1;
  313. WARN_ON(*write_count < 0);
  314. }
  315. static int has_wrprotected_page(struct kvm *kvm, gfn_t gfn)
  316. {
  317. struct kvm_memory_slot *slot = gfn_to_memslot(kvm, gfn);
  318. int *largepage_idx;
  319. if (slot) {
  320. largepage_idx = slot_largepage_idx(gfn, slot);
  321. return *largepage_idx;
  322. }
  323. return 1;
  324. }
  325. static int host_largepage_backed(struct kvm *kvm, gfn_t gfn)
  326. {
  327. struct vm_area_struct *vma;
  328. unsigned long addr;
  329. addr = gfn_to_hva(kvm, gfn);
  330. if (kvm_is_error_hva(addr))
  331. return 0;
  332. vma = find_vma(current->mm, addr);
  333. if (vma && is_vm_hugetlb_page(vma))
  334. return 1;
  335. return 0;
  336. }
  337. static int is_largepage_backed(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  338. {
  339. struct kvm_memory_slot *slot;
  340. if (has_wrprotected_page(vcpu->kvm, large_gfn))
  341. return 0;
  342. if (!host_largepage_backed(vcpu->kvm, large_gfn))
  343. return 0;
  344. slot = gfn_to_memslot(vcpu->kvm, large_gfn);
  345. if (slot && slot->dirty_bitmap)
  346. return 0;
  347. return 1;
  348. }
  349. /*
  350. * Take gfn and return the reverse mapping to it.
  351. * Note: gfn must be unaliased before this function get called
  352. */
  353. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int lpage)
  354. {
  355. struct kvm_memory_slot *slot;
  356. unsigned long idx;
  357. slot = gfn_to_memslot(kvm, gfn);
  358. if (!lpage)
  359. return &slot->rmap[gfn - slot->base_gfn];
  360. idx = (gfn / KVM_PAGES_PER_HPAGE) -
  361. (slot->base_gfn / KVM_PAGES_PER_HPAGE);
  362. return &slot->lpage_info[idx].rmap_pde;
  363. }
  364. /*
  365. * Reverse mapping data structures:
  366. *
  367. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  368. * that points to page_address(page).
  369. *
  370. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  371. * containing more mappings.
  372. */
  373. static void rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn, int lpage)
  374. {
  375. struct kvm_mmu_page *sp;
  376. struct kvm_rmap_desc *desc;
  377. unsigned long *rmapp;
  378. int i;
  379. if (!is_rmap_pte(*spte))
  380. return;
  381. gfn = unalias_gfn(vcpu->kvm, gfn);
  382. sp = page_header(__pa(spte));
  383. sp->gfns[spte - sp->spt] = gfn;
  384. rmapp = gfn_to_rmap(vcpu->kvm, gfn, lpage);
  385. if (!*rmapp) {
  386. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  387. *rmapp = (unsigned long)spte;
  388. } else if (!(*rmapp & 1)) {
  389. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  390. desc = mmu_alloc_rmap_desc(vcpu);
  391. desc->shadow_ptes[0] = (u64 *)*rmapp;
  392. desc->shadow_ptes[1] = spte;
  393. *rmapp = (unsigned long)desc | 1;
  394. } else {
  395. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  396. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  397. while (desc->shadow_ptes[RMAP_EXT-1] && desc->more)
  398. desc = desc->more;
  399. if (desc->shadow_ptes[RMAP_EXT-1]) {
  400. desc->more = mmu_alloc_rmap_desc(vcpu);
  401. desc = desc->more;
  402. }
  403. for (i = 0; desc->shadow_ptes[i]; ++i)
  404. ;
  405. desc->shadow_ptes[i] = spte;
  406. }
  407. }
  408. static void rmap_desc_remove_entry(unsigned long *rmapp,
  409. struct kvm_rmap_desc *desc,
  410. int i,
  411. struct kvm_rmap_desc *prev_desc)
  412. {
  413. int j;
  414. for (j = RMAP_EXT - 1; !desc->shadow_ptes[j] && j > i; --j)
  415. ;
  416. desc->shadow_ptes[i] = desc->shadow_ptes[j];
  417. desc->shadow_ptes[j] = NULL;
  418. if (j != 0)
  419. return;
  420. if (!prev_desc && !desc->more)
  421. *rmapp = (unsigned long)desc->shadow_ptes[0];
  422. else
  423. if (prev_desc)
  424. prev_desc->more = desc->more;
  425. else
  426. *rmapp = (unsigned long)desc->more | 1;
  427. mmu_free_rmap_desc(desc);
  428. }
  429. static void rmap_remove(struct kvm *kvm, u64 *spte)
  430. {
  431. struct kvm_rmap_desc *desc;
  432. struct kvm_rmap_desc *prev_desc;
  433. struct kvm_mmu_page *sp;
  434. pfn_t pfn;
  435. unsigned long *rmapp;
  436. int i;
  437. if (!is_rmap_pte(*spte))
  438. return;
  439. sp = page_header(__pa(spte));
  440. pfn = spte_to_pfn(*spte);
  441. if (*spte & shadow_accessed_mask)
  442. kvm_set_pfn_accessed(pfn);
  443. if (is_writeble_pte(*spte))
  444. kvm_release_pfn_dirty(pfn);
  445. else
  446. kvm_release_pfn_clean(pfn);
  447. rmapp = gfn_to_rmap(kvm, sp->gfns[spte - sp->spt], is_large_pte(*spte));
  448. if (!*rmapp) {
  449. printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
  450. BUG();
  451. } else if (!(*rmapp & 1)) {
  452. rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
  453. if ((u64 *)*rmapp != spte) {
  454. printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
  455. spte, *spte);
  456. BUG();
  457. }
  458. *rmapp = 0;
  459. } else {
  460. rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
  461. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  462. prev_desc = NULL;
  463. while (desc) {
  464. for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i)
  465. if (desc->shadow_ptes[i] == spte) {
  466. rmap_desc_remove_entry(rmapp,
  467. desc, i,
  468. prev_desc);
  469. return;
  470. }
  471. prev_desc = desc;
  472. desc = desc->more;
  473. }
  474. BUG();
  475. }
  476. }
  477. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  478. {
  479. struct kvm_rmap_desc *desc;
  480. struct kvm_rmap_desc *prev_desc;
  481. u64 *prev_spte;
  482. int i;
  483. if (!*rmapp)
  484. return NULL;
  485. else if (!(*rmapp & 1)) {
  486. if (!spte)
  487. return (u64 *)*rmapp;
  488. return NULL;
  489. }
  490. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  491. prev_desc = NULL;
  492. prev_spte = NULL;
  493. while (desc) {
  494. for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i) {
  495. if (prev_spte == spte)
  496. return desc->shadow_ptes[i];
  497. prev_spte = desc->shadow_ptes[i];
  498. }
  499. desc = desc->more;
  500. }
  501. return NULL;
  502. }
  503. static void rmap_write_protect(struct kvm *kvm, u64 gfn)
  504. {
  505. unsigned long *rmapp;
  506. u64 *spte;
  507. int write_protected = 0;
  508. gfn = unalias_gfn(kvm, gfn);
  509. rmapp = gfn_to_rmap(kvm, gfn, 0);
  510. spte = rmap_next(kvm, rmapp, NULL);
  511. while (spte) {
  512. BUG_ON(!spte);
  513. BUG_ON(!(*spte & PT_PRESENT_MASK));
  514. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  515. if (is_writeble_pte(*spte)) {
  516. set_shadow_pte(spte, *spte & ~PT_WRITABLE_MASK);
  517. write_protected = 1;
  518. }
  519. spte = rmap_next(kvm, rmapp, spte);
  520. }
  521. if (write_protected) {
  522. pfn_t pfn;
  523. spte = rmap_next(kvm, rmapp, NULL);
  524. pfn = spte_to_pfn(*spte);
  525. kvm_set_pfn_dirty(pfn);
  526. }
  527. /* check for huge page mappings */
  528. rmapp = gfn_to_rmap(kvm, gfn, 1);
  529. spte = rmap_next(kvm, rmapp, NULL);
  530. while (spte) {
  531. BUG_ON(!spte);
  532. BUG_ON(!(*spte & PT_PRESENT_MASK));
  533. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  534. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  535. if (is_writeble_pte(*spte)) {
  536. rmap_remove(kvm, spte);
  537. --kvm->stat.lpages;
  538. set_shadow_pte(spte, shadow_trap_nonpresent_pte);
  539. spte = NULL;
  540. write_protected = 1;
  541. }
  542. spte = rmap_next(kvm, rmapp, spte);
  543. }
  544. if (write_protected)
  545. kvm_flush_remote_tlbs(kvm);
  546. account_shadowed(kvm, gfn);
  547. }
  548. #ifdef MMU_DEBUG
  549. static int is_empty_shadow_page(u64 *spt)
  550. {
  551. u64 *pos;
  552. u64 *end;
  553. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  554. if (is_shadow_present_pte(*pos)) {
  555. printk(KERN_ERR "%s: %p %llx\n", __func__,
  556. pos, *pos);
  557. return 0;
  558. }
  559. return 1;
  560. }
  561. #endif
  562. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  563. {
  564. ASSERT(is_empty_shadow_page(sp->spt));
  565. list_del(&sp->link);
  566. __free_page(virt_to_page(sp->spt));
  567. __free_page(virt_to_page(sp->gfns));
  568. kfree(sp);
  569. ++kvm->arch.n_free_mmu_pages;
  570. }
  571. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  572. {
  573. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  574. }
  575. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  576. u64 *parent_pte)
  577. {
  578. struct kvm_mmu_page *sp;
  579. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  580. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  581. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  582. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  583. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  584. ASSERT(is_empty_shadow_page(sp->spt));
  585. sp->slot_bitmap = 0;
  586. sp->multimapped = 0;
  587. sp->parent_pte = parent_pte;
  588. --vcpu->kvm->arch.n_free_mmu_pages;
  589. return sp;
  590. }
  591. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  592. struct kvm_mmu_page *sp, u64 *parent_pte)
  593. {
  594. struct kvm_pte_chain *pte_chain;
  595. struct hlist_node *node;
  596. int i;
  597. if (!parent_pte)
  598. return;
  599. if (!sp->multimapped) {
  600. u64 *old = sp->parent_pte;
  601. if (!old) {
  602. sp->parent_pte = parent_pte;
  603. return;
  604. }
  605. sp->multimapped = 1;
  606. pte_chain = mmu_alloc_pte_chain(vcpu);
  607. INIT_HLIST_HEAD(&sp->parent_ptes);
  608. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  609. pte_chain->parent_ptes[0] = old;
  610. }
  611. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  612. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  613. continue;
  614. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  615. if (!pte_chain->parent_ptes[i]) {
  616. pte_chain->parent_ptes[i] = parent_pte;
  617. return;
  618. }
  619. }
  620. pte_chain = mmu_alloc_pte_chain(vcpu);
  621. BUG_ON(!pte_chain);
  622. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  623. pte_chain->parent_ptes[0] = parent_pte;
  624. }
  625. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  626. u64 *parent_pte)
  627. {
  628. struct kvm_pte_chain *pte_chain;
  629. struct hlist_node *node;
  630. int i;
  631. if (!sp->multimapped) {
  632. BUG_ON(sp->parent_pte != parent_pte);
  633. sp->parent_pte = NULL;
  634. return;
  635. }
  636. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  637. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  638. if (!pte_chain->parent_ptes[i])
  639. break;
  640. if (pte_chain->parent_ptes[i] != parent_pte)
  641. continue;
  642. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  643. && pte_chain->parent_ptes[i + 1]) {
  644. pte_chain->parent_ptes[i]
  645. = pte_chain->parent_ptes[i + 1];
  646. ++i;
  647. }
  648. pte_chain->parent_ptes[i] = NULL;
  649. if (i == 0) {
  650. hlist_del(&pte_chain->link);
  651. mmu_free_pte_chain(pte_chain);
  652. if (hlist_empty(&sp->parent_ptes)) {
  653. sp->multimapped = 0;
  654. sp->parent_pte = NULL;
  655. }
  656. }
  657. return;
  658. }
  659. BUG();
  660. }
  661. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  662. struct kvm_mmu_page *sp)
  663. {
  664. int i;
  665. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  666. sp->spt[i] = shadow_trap_nonpresent_pte;
  667. }
  668. static struct kvm_mmu_page *kvm_mmu_lookup_page(struct kvm *kvm, gfn_t gfn)
  669. {
  670. unsigned index;
  671. struct hlist_head *bucket;
  672. struct kvm_mmu_page *sp;
  673. struct hlist_node *node;
  674. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  675. index = kvm_page_table_hashfn(gfn);
  676. bucket = &kvm->arch.mmu_page_hash[index];
  677. hlist_for_each_entry(sp, node, bucket, hash_link)
  678. if (sp->gfn == gfn && !sp->role.metaphysical
  679. && !sp->role.invalid) {
  680. pgprintk("%s: found role %x\n",
  681. __func__, sp->role.word);
  682. return sp;
  683. }
  684. return NULL;
  685. }
  686. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  687. gfn_t gfn,
  688. gva_t gaddr,
  689. unsigned level,
  690. int metaphysical,
  691. unsigned access,
  692. u64 *parent_pte)
  693. {
  694. union kvm_mmu_page_role role;
  695. unsigned index;
  696. unsigned quadrant;
  697. struct hlist_head *bucket;
  698. struct kvm_mmu_page *sp;
  699. struct hlist_node *node;
  700. role.word = 0;
  701. role.glevels = vcpu->arch.mmu.root_level;
  702. role.level = level;
  703. role.metaphysical = metaphysical;
  704. role.access = access;
  705. if (vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  706. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  707. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  708. role.quadrant = quadrant;
  709. }
  710. pgprintk("%s: looking gfn %lx role %x\n", __func__,
  711. gfn, role.word);
  712. index = kvm_page_table_hashfn(gfn);
  713. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  714. hlist_for_each_entry(sp, node, bucket, hash_link)
  715. if (sp->gfn == gfn && sp->role.word == role.word) {
  716. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  717. pgprintk("%s: found\n", __func__);
  718. return sp;
  719. }
  720. ++vcpu->kvm->stat.mmu_cache_miss;
  721. sp = kvm_mmu_alloc_page(vcpu, parent_pte);
  722. if (!sp)
  723. return sp;
  724. pgprintk("%s: adding gfn %lx role %x\n", __func__, gfn, role.word);
  725. sp->gfn = gfn;
  726. sp->role = role;
  727. hlist_add_head(&sp->hash_link, bucket);
  728. if (!metaphysical)
  729. rmap_write_protect(vcpu->kvm, gfn);
  730. if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
  731. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  732. else
  733. nonpaging_prefetch_page(vcpu, sp);
  734. return sp;
  735. }
  736. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  737. struct kvm_mmu_page *sp)
  738. {
  739. unsigned i;
  740. u64 *pt;
  741. u64 ent;
  742. pt = sp->spt;
  743. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  744. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  745. if (is_shadow_present_pte(pt[i]))
  746. rmap_remove(kvm, &pt[i]);
  747. pt[i] = shadow_trap_nonpresent_pte;
  748. }
  749. kvm_flush_remote_tlbs(kvm);
  750. return;
  751. }
  752. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  753. ent = pt[i];
  754. if (is_shadow_present_pte(ent)) {
  755. if (!is_large_pte(ent)) {
  756. ent &= PT64_BASE_ADDR_MASK;
  757. mmu_page_remove_parent_pte(page_header(ent),
  758. &pt[i]);
  759. } else {
  760. --kvm->stat.lpages;
  761. rmap_remove(kvm, &pt[i]);
  762. }
  763. }
  764. pt[i] = shadow_trap_nonpresent_pte;
  765. }
  766. kvm_flush_remote_tlbs(kvm);
  767. }
  768. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  769. {
  770. mmu_page_remove_parent_pte(sp, parent_pte);
  771. }
  772. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  773. {
  774. int i;
  775. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  776. if (kvm->vcpus[i])
  777. kvm->vcpus[i]->arch.last_pte_updated = NULL;
  778. }
  779. static void kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  780. {
  781. u64 *parent_pte;
  782. ++kvm->stat.mmu_shadow_zapped;
  783. while (sp->multimapped || sp->parent_pte) {
  784. if (!sp->multimapped)
  785. parent_pte = sp->parent_pte;
  786. else {
  787. struct kvm_pte_chain *chain;
  788. chain = container_of(sp->parent_ptes.first,
  789. struct kvm_pte_chain, link);
  790. parent_pte = chain->parent_ptes[0];
  791. }
  792. BUG_ON(!parent_pte);
  793. kvm_mmu_put_page(sp, parent_pte);
  794. set_shadow_pte(parent_pte, shadow_trap_nonpresent_pte);
  795. }
  796. kvm_mmu_page_unlink_children(kvm, sp);
  797. if (!sp->root_count) {
  798. if (!sp->role.metaphysical)
  799. unaccount_shadowed(kvm, sp->gfn);
  800. hlist_del(&sp->hash_link);
  801. kvm_mmu_free_page(kvm, sp);
  802. } else {
  803. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  804. sp->role.invalid = 1;
  805. kvm_reload_remote_mmus(kvm);
  806. }
  807. kvm_mmu_reset_last_pte_updated(kvm);
  808. }
  809. /*
  810. * Changing the number of mmu pages allocated to the vm
  811. * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
  812. */
  813. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
  814. {
  815. /*
  816. * If we set the number of mmu pages to be smaller be than the
  817. * number of actived pages , we must to free some mmu pages before we
  818. * change the value
  819. */
  820. if ((kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages) >
  821. kvm_nr_mmu_pages) {
  822. int n_used_mmu_pages = kvm->arch.n_alloc_mmu_pages
  823. - kvm->arch.n_free_mmu_pages;
  824. while (n_used_mmu_pages > kvm_nr_mmu_pages) {
  825. struct kvm_mmu_page *page;
  826. page = container_of(kvm->arch.active_mmu_pages.prev,
  827. struct kvm_mmu_page, link);
  828. kvm_mmu_zap_page(kvm, page);
  829. n_used_mmu_pages--;
  830. }
  831. kvm->arch.n_free_mmu_pages = 0;
  832. }
  833. else
  834. kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
  835. - kvm->arch.n_alloc_mmu_pages;
  836. kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
  837. }
  838. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  839. {
  840. unsigned index;
  841. struct hlist_head *bucket;
  842. struct kvm_mmu_page *sp;
  843. struct hlist_node *node, *n;
  844. int r;
  845. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  846. r = 0;
  847. index = kvm_page_table_hashfn(gfn);
  848. bucket = &kvm->arch.mmu_page_hash[index];
  849. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link)
  850. if (sp->gfn == gfn && !sp->role.metaphysical) {
  851. pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
  852. sp->role.word);
  853. kvm_mmu_zap_page(kvm, sp);
  854. r = 1;
  855. }
  856. return r;
  857. }
  858. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  859. {
  860. struct kvm_mmu_page *sp;
  861. while ((sp = kvm_mmu_lookup_page(kvm, gfn)) != NULL) {
  862. pgprintk("%s: zap %lx %x\n", __func__, gfn, sp->role.word);
  863. kvm_mmu_zap_page(kvm, sp);
  864. }
  865. }
  866. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  867. {
  868. int slot = memslot_id(kvm, gfn_to_memslot(kvm, gfn));
  869. struct kvm_mmu_page *sp = page_header(__pa(pte));
  870. __set_bit(slot, &sp->slot_bitmap);
  871. }
  872. struct page *gva_to_page(struct kvm_vcpu *vcpu, gva_t gva)
  873. {
  874. struct page *page;
  875. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  876. if (gpa == UNMAPPED_GVA)
  877. return NULL;
  878. down_read(&current->mm->mmap_sem);
  879. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  880. up_read(&current->mm->mmap_sem);
  881. return page;
  882. }
  883. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *shadow_pte,
  884. unsigned pt_access, unsigned pte_access,
  885. int user_fault, int write_fault, int dirty,
  886. int *ptwrite, int largepage, gfn_t gfn,
  887. pfn_t pfn, bool speculative)
  888. {
  889. u64 spte;
  890. int was_rmapped = 0;
  891. int was_writeble = is_writeble_pte(*shadow_pte);
  892. pgprintk("%s: spte %llx access %x write_fault %d"
  893. " user_fault %d gfn %lx\n",
  894. __func__, *shadow_pte, pt_access,
  895. write_fault, user_fault, gfn);
  896. if (is_rmap_pte(*shadow_pte)) {
  897. /*
  898. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  899. * the parent of the now unreachable PTE.
  900. */
  901. if (largepage && !is_large_pte(*shadow_pte)) {
  902. struct kvm_mmu_page *child;
  903. u64 pte = *shadow_pte;
  904. child = page_header(pte & PT64_BASE_ADDR_MASK);
  905. mmu_page_remove_parent_pte(child, shadow_pte);
  906. } else if (pfn != spte_to_pfn(*shadow_pte)) {
  907. pgprintk("hfn old %lx new %lx\n",
  908. spte_to_pfn(*shadow_pte), pfn);
  909. rmap_remove(vcpu->kvm, shadow_pte);
  910. } else {
  911. if (largepage)
  912. was_rmapped = is_large_pte(*shadow_pte);
  913. else
  914. was_rmapped = 1;
  915. }
  916. }
  917. /*
  918. * We don't set the accessed bit, since we sometimes want to see
  919. * whether the guest actually used the pte (in order to detect
  920. * demand paging).
  921. */
  922. spte = shadow_base_present_pte | shadow_dirty_mask;
  923. if (!speculative)
  924. pte_access |= PT_ACCESSED_MASK;
  925. if (!dirty)
  926. pte_access &= ~ACC_WRITE_MASK;
  927. if (pte_access & ACC_EXEC_MASK)
  928. spte |= shadow_x_mask;
  929. else
  930. spte |= shadow_nx_mask;
  931. if (pte_access & ACC_USER_MASK)
  932. spte |= shadow_user_mask;
  933. if (largepage)
  934. spte |= PT_PAGE_SIZE_MASK;
  935. spte |= (u64)pfn << PAGE_SHIFT;
  936. if ((pte_access & ACC_WRITE_MASK)
  937. || (write_fault && !is_write_protection(vcpu) && !user_fault)) {
  938. struct kvm_mmu_page *shadow;
  939. spte |= PT_WRITABLE_MASK;
  940. shadow = kvm_mmu_lookup_page(vcpu->kvm, gfn);
  941. if (shadow ||
  942. (largepage && has_wrprotected_page(vcpu->kvm, gfn))) {
  943. pgprintk("%s: found shadow page for %lx, marking ro\n",
  944. __func__, gfn);
  945. pte_access &= ~ACC_WRITE_MASK;
  946. if (is_writeble_pte(spte)) {
  947. spte &= ~PT_WRITABLE_MASK;
  948. kvm_x86_ops->tlb_flush(vcpu);
  949. }
  950. if (write_fault)
  951. *ptwrite = 1;
  952. }
  953. }
  954. if (pte_access & ACC_WRITE_MASK)
  955. mark_page_dirty(vcpu->kvm, gfn);
  956. pgprintk("%s: setting spte %llx\n", __func__, spte);
  957. pgprintk("instantiating %s PTE (%s) at %d (%llx) addr %llx\n",
  958. (spte&PT_PAGE_SIZE_MASK)? "2MB" : "4kB",
  959. (spte&PT_WRITABLE_MASK)?"RW":"R", gfn, spte, shadow_pte);
  960. set_shadow_pte(shadow_pte, spte);
  961. if (!was_rmapped && (spte & PT_PAGE_SIZE_MASK)
  962. && (spte & PT_PRESENT_MASK))
  963. ++vcpu->kvm->stat.lpages;
  964. page_header_update_slot(vcpu->kvm, shadow_pte, gfn);
  965. if (!was_rmapped) {
  966. rmap_add(vcpu, shadow_pte, gfn, largepage);
  967. if (!is_rmap_pte(*shadow_pte))
  968. kvm_release_pfn_clean(pfn);
  969. } else {
  970. if (was_writeble)
  971. kvm_release_pfn_dirty(pfn);
  972. else
  973. kvm_release_pfn_clean(pfn);
  974. }
  975. if (speculative) {
  976. vcpu->arch.last_pte_updated = shadow_pte;
  977. vcpu->arch.last_pte_gfn = gfn;
  978. }
  979. }
  980. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  981. {
  982. }
  983. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  984. int largepage, gfn_t gfn, pfn_t pfn,
  985. int level)
  986. {
  987. hpa_t table_addr = vcpu->arch.mmu.root_hpa;
  988. int pt_write = 0;
  989. for (; ; level--) {
  990. u32 index = PT64_INDEX(v, level);
  991. u64 *table;
  992. ASSERT(VALID_PAGE(table_addr));
  993. table = __va(table_addr);
  994. if (level == 1) {
  995. mmu_set_spte(vcpu, &table[index], ACC_ALL, ACC_ALL,
  996. 0, write, 1, &pt_write, 0, gfn, pfn, false);
  997. return pt_write;
  998. }
  999. if (largepage && level == 2) {
  1000. mmu_set_spte(vcpu, &table[index], ACC_ALL, ACC_ALL,
  1001. 0, write, 1, &pt_write, 1, gfn, pfn, false);
  1002. return pt_write;
  1003. }
  1004. if (table[index] == shadow_trap_nonpresent_pte) {
  1005. struct kvm_mmu_page *new_table;
  1006. gfn_t pseudo_gfn;
  1007. pseudo_gfn = (v & PT64_DIR_BASE_ADDR_MASK)
  1008. >> PAGE_SHIFT;
  1009. new_table = kvm_mmu_get_page(vcpu, pseudo_gfn,
  1010. v, level - 1,
  1011. 1, ACC_ALL, &table[index]);
  1012. if (!new_table) {
  1013. pgprintk("nonpaging_map: ENOMEM\n");
  1014. kvm_release_pfn_clean(pfn);
  1015. return -ENOMEM;
  1016. }
  1017. table[index] = __pa(new_table->spt)
  1018. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1019. | shadow_user_mask | shadow_x_mask;
  1020. }
  1021. table_addr = table[index] & PT64_BASE_ADDR_MASK;
  1022. }
  1023. }
  1024. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
  1025. {
  1026. int r;
  1027. int largepage = 0;
  1028. pfn_t pfn;
  1029. down_read(&current->mm->mmap_sem);
  1030. if (is_largepage_backed(vcpu, gfn & ~(KVM_PAGES_PER_HPAGE-1))) {
  1031. gfn &= ~(KVM_PAGES_PER_HPAGE-1);
  1032. largepage = 1;
  1033. }
  1034. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1035. up_read(&current->mm->mmap_sem);
  1036. /* mmio */
  1037. if (is_error_pfn(pfn)) {
  1038. kvm_release_pfn_clean(pfn);
  1039. return 1;
  1040. }
  1041. spin_lock(&vcpu->kvm->mmu_lock);
  1042. kvm_mmu_free_some_pages(vcpu);
  1043. r = __direct_map(vcpu, v, write, largepage, gfn, pfn,
  1044. PT32E_ROOT_LEVEL);
  1045. spin_unlock(&vcpu->kvm->mmu_lock);
  1046. return r;
  1047. }
  1048. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  1049. {
  1050. int i;
  1051. struct kvm_mmu_page *sp;
  1052. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1053. return;
  1054. spin_lock(&vcpu->kvm->mmu_lock);
  1055. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1056. hpa_t root = vcpu->arch.mmu.root_hpa;
  1057. sp = page_header(root);
  1058. --sp->root_count;
  1059. if (!sp->root_count && sp->role.invalid)
  1060. kvm_mmu_zap_page(vcpu->kvm, sp);
  1061. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1062. spin_unlock(&vcpu->kvm->mmu_lock);
  1063. return;
  1064. }
  1065. for (i = 0; i < 4; ++i) {
  1066. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1067. if (root) {
  1068. root &= PT64_BASE_ADDR_MASK;
  1069. sp = page_header(root);
  1070. --sp->root_count;
  1071. if (!sp->root_count && sp->role.invalid)
  1072. kvm_mmu_zap_page(vcpu->kvm, sp);
  1073. }
  1074. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1075. }
  1076. spin_unlock(&vcpu->kvm->mmu_lock);
  1077. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1078. }
  1079. static void mmu_alloc_roots(struct kvm_vcpu *vcpu)
  1080. {
  1081. int i;
  1082. gfn_t root_gfn;
  1083. struct kvm_mmu_page *sp;
  1084. int metaphysical = 0;
  1085. root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
  1086. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1087. hpa_t root = vcpu->arch.mmu.root_hpa;
  1088. ASSERT(!VALID_PAGE(root));
  1089. if (tdp_enabled)
  1090. metaphysical = 1;
  1091. sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
  1092. PT64_ROOT_LEVEL, metaphysical,
  1093. ACC_ALL, NULL);
  1094. root = __pa(sp->spt);
  1095. ++sp->root_count;
  1096. vcpu->arch.mmu.root_hpa = root;
  1097. return;
  1098. }
  1099. metaphysical = !is_paging(vcpu);
  1100. if (tdp_enabled)
  1101. metaphysical = 1;
  1102. for (i = 0; i < 4; ++i) {
  1103. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1104. ASSERT(!VALID_PAGE(root));
  1105. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  1106. if (!is_present_pte(vcpu->arch.pdptrs[i])) {
  1107. vcpu->arch.mmu.pae_root[i] = 0;
  1108. continue;
  1109. }
  1110. root_gfn = vcpu->arch.pdptrs[i] >> PAGE_SHIFT;
  1111. } else if (vcpu->arch.mmu.root_level == 0)
  1112. root_gfn = 0;
  1113. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  1114. PT32_ROOT_LEVEL, metaphysical,
  1115. ACC_ALL, NULL);
  1116. root = __pa(sp->spt);
  1117. ++sp->root_count;
  1118. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  1119. }
  1120. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  1121. }
  1122. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr)
  1123. {
  1124. return vaddr;
  1125. }
  1126. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  1127. u32 error_code)
  1128. {
  1129. gfn_t gfn;
  1130. int r;
  1131. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  1132. r = mmu_topup_memory_caches(vcpu);
  1133. if (r)
  1134. return r;
  1135. ASSERT(vcpu);
  1136. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1137. gfn = gva >> PAGE_SHIFT;
  1138. return nonpaging_map(vcpu, gva & PAGE_MASK,
  1139. error_code & PFERR_WRITE_MASK, gfn);
  1140. }
  1141. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
  1142. u32 error_code)
  1143. {
  1144. pfn_t pfn;
  1145. int r;
  1146. int largepage = 0;
  1147. gfn_t gfn = gpa >> PAGE_SHIFT;
  1148. ASSERT(vcpu);
  1149. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1150. r = mmu_topup_memory_caches(vcpu);
  1151. if (r)
  1152. return r;
  1153. down_read(&current->mm->mmap_sem);
  1154. if (is_largepage_backed(vcpu, gfn & ~(KVM_PAGES_PER_HPAGE-1))) {
  1155. gfn &= ~(KVM_PAGES_PER_HPAGE-1);
  1156. largepage = 1;
  1157. }
  1158. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1159. up_read(&current->mm->mmap_sem);
  1160. if (is_error_pfn(pfn)) {
  1161. kvm_release_pfn_clean(pfn);
  1162. return 1;
  1163. }
  1164. spin_lock(&vcpu->kvm->mmu_lock);
  1165. kvm_mmu_free_some_pages(vcpu);
  1166. r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
  1167. largepage, gfn, pfn, kvm_x86_ops->get_tdp_level());
  1168. spin_unlock(&vcpu->kvm->mmu_lock);
  1169. return r;
  1170. }
  1171. static void nonpaging_free(struct kvm_vcpu *vcpu)
  1172. {
  1173. mmu_free_roots(vcpu);
  1174. }
  1175. static int nonpaging_init_context(struct kvm_vcpu *vcpu)
  1176. {
  1177. struct kvm_mmu *context = &vcpu->arch.mmu;
  1178. context->new_cr3 = nonpaging_new_cr3;
  1179. context->page_fault = nonpaging_page_fault;
  1180. context->gva_to_gpa = nonpaging_gva_to_gpa;
  1181. context->free = nonpaging_free;
  1182. context->prefetch_page = nonpaging_prefetch_page;
  1183. context->root_level = 0;
  1184. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1185. context->root_hpa = INVALID_PAGE;
  1186. return 0;
  1187. }
  1188. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  1189. {
  1190. ++vcpu->stat.tlb_flush;
  1191. kvm_x86_ops->tlb_flush(vcpu);
  1192. }
  1193. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  1194. {
  1195. pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
  1196. mmu_free_roots(vcpu);
  1197. }
  1198. static void inject_page_fault(struct kvm_vcpu *vcpu,
  1199. u64 addr,
  1200. u32 err_code)
  1201. {
  1202. kvm_inject_page_fault(vcpu, addr, err_code);
  1203. }
  1204. static void paging_free(struct kvm_vcpu *vcpu)
  1205. {
  1206. nonpaging_free(vcpu);
  1207. }
  1208. #define PTTYPE 64
  1209. #include "paging_tmpl.h"
  1210. #undef PTTYPE
  1211. #define PTTYPE 32
  1212. #include "paging_tmpl.h"
  1213. #undef PTTYPE
  1214. static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
  1215. {
  1216. struct kvm_mmu *context = &vcpu->arch.mmu;
  1217. ASSERT(is_pae(vcpu));
  1218. context->new_cr3 = paging_new_cr3;
  1219. context->page_fault = paging64_page_fault;
  1220. context->gva_to_gpa = paging64_gva_to_gpa;
  1221. context->prefetch_page = paging64_prefetch_page;
  1222. context->free = paging_free;
  1223. context->root_level = level;
  1224. context->shadow_root_level = level;
  1225. context->root_hpa = INVALID_PAGE;
  1226. return 0;
  1227. }
  1228. static int paging64_init_context(struct kvm_vcpu *vcpu)
  1229. {
  1230. return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
  1231. }
  1232. static int paging32_init_context(struct kvm_vcpu *vcpu)
  1233. {
  1234. struct kvm_mmu *context = &vcpu->arch.mmu;
  1235. context->new_cr3 = paging_new_cr3;
  1236. context->page_fault = paging32_page_fault;
  1237. context->gva_to_gpa = paging32_gva_to_gpa;
  1238. context->free = paging_free;
  1239. context->prefetch_page = paging32_prefetch_page;
  1240. context->root_level = PT32_ROOT_LEVEL;
  1241. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1242. context->root_hpa = INVALID_PAGE;
  1243. return 0;
  1244. }
  1245. static int paging32E_init_context(struct kvm_vcpu *vcpu)
  1246. {
  1247. return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
  1248. }
  1249. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  1250. {
  1251. struct kvm_mmu *context = &vcpu->arch.mmu;
  1252. context->new_cr3 = nonpaging_new_cr3;
  1253. context->page_fault = tdp_page_fault;
  1254. context->free = nonpaging_free;
  1255. context->prefetch_page = nonpaging_prefetch_page;
  1256. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  1257. context->root_hpa = INVALID_PAGE;
  1258. if (!is_paging(vcpu)) {
  1259. context->gva_to_gpa = nonpaging_gva_to_gpa;
  1260. context->root_level = 0;
  1261. } else if (is_long_mode(vcpu)) {
  1262. context->gva_to_gpa = paging64_gva_to_gpa;
  1263. context->root_level = PT64_ROOT_LEVEL;
  1264. } else if (is_pae(vcpu)) {
  1265. context->gva_to_gpa = paging64_gva_to_gpa;
  1266. context->root_level = PT32E_ROOT_LEVEL;
  1267. } else {
  1268. context->gva_to_gpa = paging32_gva_to_gpa;
  1269. context->root_level = PT32_ROOT_LEVEL;
  1270. }
  1271. return 0;
  1272. }
  1273. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  1274. {
  1275. ASSERT(vcpu);
  1276. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1277. if (!is_paging(vcpu))
  1278. return nonpaging_init_context(vcpu);
  1279. else if (is_long_mode(vcpu))
  1280. return paging64_init_context(vcpu);
  1281. else if (is_pae(vcpu))
  1282. return paging32E_init_context(vcpu);
  1283. else
  1284. return paging32_init_context(vcpu);
  1285. }
  1286. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  1287. {
  1288. vcpu->arch.update_pte.pfn = bad_pfn;
  1289. if (tdp_enabled)
  1290. return init_kvm_tdp_mmu(vcpu);
  1291. else
  1292. return init_kvm_softmmu(vcpu);
  1293. }
  1294. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  1295. {
  1296. ASSERT(vcpu);
  1297. if (VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
  1298. vcpu->arch.mmu.free(vcpu);
  1299. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1300. }
  1301. }
  1302. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  1303. {
  1304. destroy_kvm_mmu(vcpu);
  1305. return init_kvm_mmu(vcpu);
  1306. }
  1307. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  1308. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  1309. {
  1310. int r;
  1311. r = mmu_topup_memory_caches(vcpu);
  1312. if (r)
  1313. goto out;
  1314. spin_lock(&vcpu->kvm->mmu_lock);
  1315. kvm_mmu_free_some_pages(vcpu);
  1316. mmu_alloc_roots(vcpu);
  1317. spin_unlock(&vcpu->kvm->mmu_lock);
  1318. kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  1319. kvm_mmu_flush_tlb(vcpu);
  1320. out:
  1321. return r;
  1322. }
  1323. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  1324. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  1325. {
  1326. mmu_free_roots(vcpu);
  1327. }
  1328. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  1329. struct kvm_mmu_page *sp,
  1330. u64 *spte)
  1331. {
  1332. u64 pte;
  1333. struct kvm_mmu_page *child;
  1334. pte = *spte;
  1335. if (is_shadow_present_pte(pte)) {
  1336. if (sp->role.level == PT_PAGE_TABLE_LEVEL ||
  1337. is_large_pte(pte))
  1338. rmap_remove(vcpu->kvm, spte);
  1339. else {
  1340. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1341. mmu_page_remove_parent_pte(child, spte);
  1342. }
  1343. }
  1344. set_shadow_pte(spte, shadow_trap_nonpresent_pte);
  1345. if (is_large_pte(pte))
  1346. --vcpu->kvm->stat.lpages;
  1347. }
  1348. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  1349. struct kvm_mmu_page *sp,
  1350. u64 *spte,
  1351. const void *new)
  1352. {
  1353. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  1354. if (!vcpu->arch.update_pte.largepage ||
  1355. sp->role.glevels == PT32_ROOT_LEVEL) {
  1356. ++vcpu->kvm->stat.mmu_pde_zapped;
  1357. return;
  1358. }
  1359. }
  1360. ++vcpu->kvm->stat.mmu_pte_updated;
  1361. if (sp->role.glevels == PT32_ROOT_LEVEL)
  1362. paging32_update_pte(vcpu, sp, spte, new);
  1363. else
  1364. paging64_update_pte(vcpu, sp, spte, new);
  1365. }
  1366. static bool need_remote_flush(u64 old, u64 new)
  1367. {
  1368. if (!is_shadow_present_pte(old))
  1369. return false;
  1370. if (!is_shadow_present_pte(new))
  1371. return true;
  1372. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  1373. return true;
  1374. old ^= PT64_NX_MASK;
  1375. new ^= PT64_NX_MASK;
  1376. return (old & ~new & PT64_PERM_MASK) != 0;
  1377. }
  1378. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
  1379. {
  1380. if (need_remote_flush(old, new))
  1381. kvm_flush_remote_tlbs(vcpu->kvm);
  1382. else
  1383. kvm_mmu_flush_tlb(vcpu);
  1384. }
  1385. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  1386. {
  1387. u64 *spte = vcpu->arch.last_pte_updated;
  1388. return !!(spte && (*spte & shadow_accessed_mask));
  1389. }
  1390. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  1391. const u8 *new, int bytes)
  1392. {
  1393. gfn_t gfn;
  1394. int r;
  1395. u64 gpte = 0;
  1396. pfn_t pfn;
  1397. vcpu->arch.update_pte.largepage = 0;
  1398. if (bytes != 4 && bytes != 8)
  1399. return;
  1400. /*
  1401. * Assume that the pte write on a page table of the same type
  1402. * as the current vcpu paging mode. This is nearly always true
  1403. * (might be false while changing modes). Note it is verified later
  1404. * by update_pte().
  1405. */
  1406. if (is_pae(vcpu)) {
  1407. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  1408. if ((bytes == 4) && (gpa % 4 == 0)) {
  1409. r = kvm_read_guest(vcpu->kvm, gpa & ~(u64)7, &gpte, 8);
  1410. if (r)
  1411. return;
  1412. memcpy((void *)&gpte + (gpa % 8), new, 4);
  1413. } else if ((bytes == 8) && (gpa % 8 == 0)) {
  1414. memcpy((void *)&gpte, new, 8);
  1415. }
  1416. } else {
  1417. if ((bytes == 4) && (gpa % 4 == 0))
  1418. memcpy((void *)&gpte, new, 4);
  1419. }
  1420. if (!is_present_pte(gpte))
  1421. return;
  1422. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  1423. down_read(&current->mm->mmap_sem);
  1424. if (is_large_pte(gpte) && is_largepage_backed(vcpu, gfn)) {
  1425. gfn &= ~(KVM_PAGES_PER_HPAGE-1);
  1426. vcpu->arch.update_pte.largepage = 1;
  1427. }
  1428. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1429. up_read(&current->mm->mmap_sem);
  1430. if (is_error_pfn(pfn)) {
  1431. kvm_release_pfn_clean(pfn);
  1432. return;
  1433. }
  1434. vcpu->arch.update_pte.gfn = gfn;
  1435. vcpu->arch.update_pte.pfn = pfn;
  1436. }
  1437. static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
  1438. {
  1439. u64 *spte = vcpu->arch.last_pte_updated;
  1440. if (spte
  1441. && vcpu->arch.last_pte_gfn == gfn
  1442. && shadow_accessed_mask
  1443. && !(*spte & shadow_accessed_mask)
  1444. && is_shadow_present_pte(*spte))
  1445. set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  1446. }
  1447. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  1448. const u8 *new, int bytes)
  1449. {
  1450. gfn_t gfn = gpa >> PAGE_SHIFT;
  1451. struct kvm_mmu_page *sp;
  1452. struct hlist_node *node, *n;
  1453. struct hlist_head *bucket;
  1454. unsigned index;
  1455. u64 entry, gentry;
  1456. u64 *spte;
  1457. unsigned offset = offset_in_page(gpa);
  1458. unsigned pte_size;
  1459. unsigned page_offset;
  1460. unsigned misaligned;
  1461. unsigned quadrant;
  1462. int level;
  1463. int flooded = 0;
  1464. int npte;
  1465. int r;
  1466. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  1467. mmu_guess_page_from_pte_write(vcpu, gpa, new, bytes);
  1468. spin_lock(&vcpu->kvm->mmu_lock);
  1469. kvm_mmu_access_page(vcpu, gfn);
  1470. kvm_mmu_free_some_pages(vcpu);
  1471. ++vcpu->kvm->stat.mmu_pte_write;
  1472. kvm_mmu_audit(vcpu, "pre pte write");
  1473. if (gfn == vcpu->arch.last_pt_write_gfn
  1474. && !last_updated_pte_accessed(vcpu)) {
  1475. ++vcpu->arch.last_pt_write_count;
  1476. if (vcpu->arch.last_pt_write_count >= 3)
  1477. flooded = 1;
  1478. } else {
  1479. vcpu->arch.last_pt_write_gfn = gfn;
  1480. vcpu->arch.last_pt_write_count = 1;
  1481. vcpu->arch.last_pte_updated = NULL;
  1482. }
  1483. index = kvm_page_table_hashfn(gfn);
  1484. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  1485. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link) {
  1486. if (sp->gfn != gfn || sp->role.metaphysical)
  1487. continue;
  1488. pte_size = sp->role.glevels == PT32_ROOT_LEVEL ? 4 : 8;
  1489. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  1490. misaligned |= bytes < 4;
  1491. if (misaligned || flooded) {
  1492. /*
  1493. * Misaligned accesses are too much trouble to fix
  1494. * up; also, they usually indicate a page is not used
  1495. * as a page table.
  1496. *
  1497. * If we're seeing too many writes to a page,
  1498. * it may no longer be a page table, or we may be
  1499. * forking, in which case it is better to unmap the
  1500. * page.
  1501. */
  1502. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  1503. gpa, bytes, sp->role.word);
  1504. kvm_mmu_zap_page(vcpu->kvm, sp);
  1505. ++vcpu->kvm->stat.mmu_flooded;
  1506. continue;
  1507. }
  1508. page_offset = offset;
  1509. level = sp->role.level;
  1510. npte = 1;
  1511. if (sp->role.glevels == PT32_ROOT_LEVEL) {
  1512. page_offset <<= 1; /* 32->64 */
  1513. /*
  1514. * A 32-bit pde maps 4MB while the shadow pdes map
  1515. * only 2MB. So we need to double the offset again
  1516. * and zap two pdes instead of one.
  1517. */
  1518. if (level == PT32_ROOT_LEVEL) {
  1519. page_offset &= ~7; /* kill rounding error */
  1520. page_offset <<= 1;
  1521. npte = 2;
  1522. }
  1523. quadrant = page_offset >> PAGE_SHIFT;
  1524. page_offset &= ~PAGE_MASK;
  1525. if (quadrant != sp->role.quadrant)
  1526. continue;
  1527. }
  1528. spte = &sp->spt[page_offset / sizeof(*spte)];
  1529. if ((gpa & (pte_size - 1)) || (bytes < pte_size)) {
  1530. gentry = 0;
  1531. r = kvm_read_guest_atomic(vcpu->kvm,
  1532. gpa & ~(u64)(pte_size - 1),
  1533. &gentry, pte_size);
  1534. new = (const void *)&gentry;
  1535. if (r < 0)
  1536. new = NULL;
  1537. }
  1538. while (npte--) {
  1539. entry = *spte;
  1540. mmu_pte_write_zap_pte(vcpu, sp, spte);
  1541. if (new)
  1542. mmu_pte_write_new_pte(vcpu, sp, spte, new);
  1543. mmu_pte_write_flush_tlb(vcpu, entry, *spte);
  1544. ++spte;
  1545. }
  1546. }
  1547. kvm_mmu_audit(vcpu, "post pte write");
  1548. spin_unlock(&vcpu->kvm->mmu_lock);
  1549. if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
  1550. kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
  1551. vcpu->arch.update_pte.pfn = bad_pfn;
  1552. }
  1553. }
  1554. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  1555. {
  1556. gpa_t gpa;
  1557. int r;
  1558. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  1559. spin_lock(&vcpu->kvm->mmu_lock);
  1560. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1561. spin_unlock(&vcpu->kvm->mmu_lock);
  1562. return r;
  1563. }
  1564. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  1565. {
  1566. while (vcpu->kvm->arch.n_free_mmu_pages < KVM_REFILL_PAGES) {
  1567. struct kvm_mmu_page *sp;
  1568. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  1569. struct kvm_mmu_page, link);
  1570. kvm_mmu_zap_page(vcpu->kvm, sp);
  1571. ++vcpu->kvm->stat.mmu_recycled;
  1572. }
  1573. }
  1574. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
  1575. {
  1576. int r;
  1577. enum emulation_result er;
  1578. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
  1579. if (r < 0)
  1580. goto out;
  1581. if (!r) {
  1582. r = 1;
  1583. goto out;
  1584. }
  1585. r = mmu_topup_memory_caches(vcpu);
  1586. if (r)
  1587. goto out;
  1588. er = emulate_instruction(vcpu, vcpu->run, cr2, error_code, 0);
  1589. switch (er) {
  1590. case EMULATE_DONE:
  1591. return 1;
  1592. case EMULATE_DO_MMIO:
  1593. ++vcpu->stat.mmio_exits;
  1594. return 0;
  1595. case EMULATE_FAIL:
  1596. kvm_report_emulation_failure(vcpu, "pagetable");
  1597. return 1;
  1598. default:
  1599. BUG();
  1600. }
  1601. out:
  1602. return r;
  1603. }
  1604. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  1605. void kvm_enable_tdp(void)
  1606. {
  1607. tdp_enabled = true;
  1608. }
  1609. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  1610. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  1611. {
  1612. struct kvm_mmu_page *sp;
  1613. while (!list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  1614. sp = container_of(vcpu->kvm->arch.active_mmu_pages.next,
  1615. struct kvm_mmu_page, link);
  1616. kvm_mmu_zap_page(vcpu->kvm, sp);
  1617. cond_resched();
  1618. }
  1619. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  1620. }
  1621. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  1622. {
  1623. struct page *page;
  1624. int i;
  1625. ASSERT(vcpu);
  1626. if (vcpu->kvm->arch.n_requested_mmu_pages)
  1627. vcpu->kvm->arch.n_free_mmu_pages =
  1628. vcpu->kvm->arch.n_requested_mmu_pages;
  1629. else
  1630. vcpu->kvm->arch.n_free_mmu_pages =
  1631. vcpu->kvm->arch.n_alloc_mmu_pages;
  1632. /*
  1633. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  1634. * Therefore we need to allocate shadow page tables in the first
  1635. * 4GB of memory, which happens to fit the DMA32 zone.
  1636. */
  1637. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  1638. if (!page)
  1639. goto error_1;
  1640. vcpu->arch.mmu.pae_root = page_address(page);
  1641. for (i = 0; i < 4; ++i)
  1642. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1643. return 0;
  1644. error_1:
  1645. free_mmu_pages(vcpu);
  1646. return -ENOMEM;
  1647. }
  1648. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  1649. {
  1650. ASSERT(vcpu);
  1651. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1652. return alloc_mmu_pages(vcpu);
  1653. }
  1654. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  1655. {
  1656. ASSERT(vcpu);
  1657. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1658. return init_kvm_mmu(vcpu);
  1659. }
  1660. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  1661. {
  1662. ASSERT(vcpu);
  1663. destroy_kvm_mmu(vcpu);
  1664. free_mmu_pages(vcpu);
  1665. mmu_free_memory_caches(vcpu);
  1666. }
  1667. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  1668. {
  1669. struct kvm_mmu_page *sp;
  1670. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  1671. int i;
  1672. u64 *pt;
  1673. if (!test_bit(slot, &sp->slot_bitmap))
  1674. continue;
  1675. pt = sp->spt;
  1676. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1677. /* avoid RMW */
  1678. if (pt[i] & PT_WRITABLE_MASK)
  1679. pt[i] &= ~PT_WRITABLE_MASK;
  1680. }
  1681. }
  1682. void kvm_mmu_zap_all(struct kvm *kvm)
  1683. {
  1684. struct kvm_mmu_page *sp, *node;
  1685. spin_lock(&kvm->mmu_lock);
  1686. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  1687. kvm_mmu_zap_page(kvm, sp);
  1688. spin_unlock(&kvm->mmu_lock);
  1689. kvm_flush_remote_tlbs(kvm);
  1690. }
  1691. static void kvm_mmu_remove_one_alloc_mmu_page(struct kvm *kvm)
  1692. {
  1693. struct kvm_mmu_page *page;
  1694. page = container_of(kvm->arch.active_mmu_pages.prev,
  1695. struct kvm_mmu_page, link);
  1696. kvm_mmu_zap_page(kvm, page);
  1697. }
  1698. static int mmu_shrink(int nr_to_scan, gfp_t gfp_mask)
  1699. {
  1700. struct kvm *kvm;
  1701. struct kvm *kvm_freed = NULL;
  1702. int cache_count = 0;
  1703. spin_lock(&kvm_lock);
  1704. list_for_each_entry(kvm, &vm_list, vm_list) {
  1705. int npages;
  1706. spin_lock(&kvm->mmu_lock);
  1707. npages = kvm->arch.n_alloc_mmu_pages -
  1708. kvm->arch.n_free_mmu_pages;
  1709. cache_count += npages;
  1710. if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
  1711. kvm_mmu_remove_one_alloc_mmu_page(kvm);
  1712. cache_count--;
  1713. kvm_freed = kvm;
  1714. }
  1715. nr_to_scan--;
  1716. spin_unlock(&kvm->mmu_lock);
  1717. }
  1718. if (kvm_freed)
  1719. list_move_tail(&kvm_freed->vm_list, &vm_list);
  1720. spin_unlock(&kvm_lock);
  1721. return cache_count;
  1722. }
  1723. static struct shrinker mmu_shrinker = {
  1724. .shrink = mmu_shrink,
  1725. .seeks = DEFAULT_SEEKS * 10,
  1726. };
  1727. static void mmu_destroy_caches(void)
  1728. {
  1729. if (pte_chain_cache)
  1730. kmem_cache_destroy(pte_chain_cache);
  1731. if (rmap_desc_cache)
  1732. kmem_cache_destroy(rmap_desc_cache);
  1733. if (mmu_page_header_cache)
  1734. kmem_cache_destroy(mmu_page_header_cache);
  1735. }
  1736. void kvm_mmu_module_exit(void)
  1737. {
  1738. mmu_destroy_caches();
  1739. unregister_shrinker(&mmu_shrinker);
  1740. }
  1741. int kvm_mmu_module_init(void)
  1742. {
  1743. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  1744. sizeof(struct kvm_pte_chain),
  1745. 0, 0, NULL);
  1746. if (!pte_chain_cache)
  1747. goto nomem;
  1748. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  1749. sizeof(struct kvm_rmap_desc),
  1750. 0, 0, NULL);
  1751. if (!rmap_desc_cache)
  1752. goto nomem;
  1753. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  1754. sizeof(struct kvm_mmu_page),
  1755. 0, 0, NULL);
  1756. if (!mmu_page_header_cache)
  1757. goto nomem;
  1758. register_shrinker(&mmu_shrinker);
  1759. return 0;
  1760. nomem:
  1761. mmu_destroy_caches();
  1762. return -ENOMEM;
  1763. }
  1764. /*
  1765. * Caculate mmu pages needed for kvm.
  1766. */
  1767. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  1768. {
  1769. int i;
  1770. unsigned int nr_mmu_pages;
  1771. unsigned int nr_pages = 0;
  1772. for (i = 0; i < kvm->nmemslots; i++)
  1773. nr_pages += kvm->memslots[i].npages;
  1774. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  1775. nr_mmu_pages = max(nr_mmu_pages,
  1776. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  1777. return nr_mmu_pages;
  1778. }
  1779. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  1780. unsigned len)
  1781. {
  1782. if (len > buffer->len)
  1783. return NULL;
  1784. return buffer->ptr;
  1785. }
  1786. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  1787. unsigned len)
  1788. {
  1789. void *ret;
  1790. ret = pv_mmu_peek_buffer(buffer, len);
  1791. if (!ret)
  1792. return ret;
  1793. buffer->ptr += len;
  1794. buffer->len -= len;
  1795. buffer->processed += len;
  1796. return ret;
  1797. }
  1798. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  1799. gpa_t addr, gpa_t value)
  1800. {
  1801. int bytes = 8;
  1802. int r;
  1803. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  1804. bytes = 4;
  1805. r = mmu_topup_memory_caches(vcpu);
  1806. if (r)
  1807. return r;
  1808. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  1809. return -EFAULT;
  1810. return 1;
  1811. }
  1812. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  1813. {
  1814. kvm_x86_ops->tlb_flush(vcpu);
  1815. return 1;
  1816. }
  1817. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  1818. {
  1819. spin_lock(&vcpu->kvm->mmu_lock);
  1820. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  1821. spin_unlock(&vcpu->kvm->mmu_lock);
  1822. return 1;
  1823. }
  1824. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  1825. struct kvm_pv_mmu_op_buffer *buffer)
  1826. {
  1827. struct kvm_mmu_op_header *header;
  1828. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  1829. if (!header)
  1830. return 0;
  1831. switch (header->op) {
  1832. case KVM_MMU_OP_WRITE_PTE: {
  1833. struct kvm_mmu_op_write_pte *wpte;
  1834. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  1835. if (!wpte)
  1836. return 0;
  1837. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  1838. wpte->pte_val);
  1839. }
  1840. case KVM_MMU_OP_FLUSH_TLB: {
  1841. struct kvm_mmu_op_flush_tlb *ftlb;
  1842. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  1843. if (!ftlb)
  1844. return 0;
  1845. return kvm_pv_mmu_flush_tlb(vcpu);
  1846. }
  1847. case KVM_MMU_OP_RELEASE_PT: {
  1848. struct kvm_mmu_op_release_pt *rpt;
  1849. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  1850. if (!rpt)
  1851. return 0;
  1852. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  1853. }
  1854. default: return 0;
  1855. }
  1856. }
  1857. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  1858. gpa_t addr, unsigned long *ret)
  1859. {
  1860. int r;
  1861. struct kvm_pv_mmu_op_buffer buffer;
  1862. buffer.ptr = buffer.buf;
  1863. buffer.len = min_t(unsigned long, bytes, sizeof buffer.buf);
  1864. buffer.processed = 0;
  1865. r = kvm_read_guest(vcpu->kvm, addr, buffer.buf, buffer.len);
  1866. if (r)
  1867. goto out;
  1868. while (buffer.len) {
  1869. r = kvm_pv_mmu_op_one(vcpu, &buffer);
  1870. if (r < 0)
  1871. goto out;
  1872. if (r == 0)
  1873. break;
  1874. }
  1875. r = 1;
  1876. out:
  1877. *ret = buffer.processed;
  1878. return r;
  1879. }
  1880. #ifdef AUDIT
  1881. static const char *audit_msg;
  1882. static gva_t canonicalize(gva_t gva)
  1883. {
  1884. #ifdef CONFIG_X86_64
  1885. gva = (long long)(gva << 16) >> 16;
  1886. #endif
  1887. return gva;
  1888. }
  1889. static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
  1890. gva_t va, int level)
  1891. {
  1892. u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
  1893. int i;
  1894. gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
  1895. for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
  1896. u64 ent = pt[i];
  1897. if (ent == shadow_trap_nonpresent_pte)
  1898. continue;
  1899. va = canonicalize(va);
  1900. if (level > 1) {
  1901. if (ent == shadow_notrap_nonpresent_pte)
  1902. printk(KERN_ERR "audit: (%s) nontrapping pte"
  1903. " in nonleaf level: levels %d gva %lx"
  1904. " level %d pte %llx\n", audit_msg,
  1905. vcpu->arch.mmu.root_level, va, level, ent);
  1906. audit_mappings_page(vcpu, ent, va, level - 1);
  1907. } else {
  1908. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, va);
  1909. hpa_t hpa = (hpa_t)gpa_to_pfn(vcpu, gpa) << PAGE_SHIFT;
  1910. if (is_shadow_present_pte(ent)
  1911. && (ent & PT64_BASE_ADDR_MASK) != hpa)
  1912. printk(KERN_ERR "xx audit error: (%s) levels %d"
  1913. " gva %lx gpa %llx hpa %llx ent %llx %d\n",
  1914. audit_msg, vcpu->arch.mmu.root_level,
  1915. va, gpa, hpa, ent,
  1916. is_shadow_present_pte(ent));
  1917. else if (ent == shadow_notrap_nonpresent_pte
  1918. && !is_error_hpa(hpa))
  1919. printk(KERN_ERR "audit: (%s) notrap shadow,"
  1920. " valid guest gva %lx\n", audit_msg, va);
  1921. kvm_release_pfn_clean(pfn);
  1922. }
  1923. }
  1924. }
  1925. static void audit_mappings(struct kvm_vcpu *vcpu)
  1926. {
  1927. unsigned i;
  1928. if (vcpu->arch.mmu.root_level == 4)
  1929. audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
  1930. else
  1931. for (i = 0; i < 4; ++i)
  1932. if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
  1933. audit_mappings_page(vcpu,
  1934. vcpu->arch.mmu.pae_root[i],
  1935. i << 30,
  1936. 2);
  1937. }
  1938. static int count_rmaps(struct kvm_vcpu *vcpu)
  1939. {
  1940. int nmaps = 0;
  1941. int i, j, k;
  1942. for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
  1943. struct kvm_memory_slot *m = &vcpu->kvm->memslots[i];
  1944. struct kvm_rmap_desc *d;
  1945. for (j = 0; j < m->npages; ++j) {
  1946. unsigned long *rmapp = &m->rmap[j];
  1947. if (!*rmapp)
  1948. continue;
  1949. if (!(*rmapp & 1)) {
  1950. ++nmaps;
  1951. continue;
  1952. }
  1953. d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  1954. while (d) {
  1955. for (k = 0; k < RMAP_EXT; ++k)
  1956. if (d->shadow_ptes[k])
  1957. ++nmaps;
  1958. else
  1959. break;
  1960. d = d->more;
  1961. }
  1962. }
  1963. }
  1964. return nmaps;
  1965. }
  1966. static int count_writable_mappings(struct kvm_vcpu *vcpu)
  1967. {
  1968. int nmaps = 0;
  1969. struct kvm_mmu_page *sp;
  1970. int i;
  1971. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  1972. u64 *pt = sp->spt;
  1973. if (sp->role.level != PT_PAGE_TABLE_LEVEL)
  1974. continue;
  1975. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1976. u64 ent = pt[i];
  1977. if (!(ent & PT_PRESENT_MASK))
  1978. continue;
  1979. if (!(ent & PT_WRITABLE_MASK))
  1980. continue;
  1981. ++nmaps;
  1982. }
  1983. }
  1984. return nmaps;
  1985. }
  1986. static void audit_rmap(struct kvm_vcpu *vcpu)
  1987. {
  1988. int n_rmap = count_rmaps(vcpu);
  1989. int n_actual = count_writable_mappings(vcpu);
  1990. if (n_rmap != n_actual)
  1991. printk(KERN_ERR "%s: (%s) rmap %d actual %d\n",
  1992. __func__, audit_msg, n_rmap, n_actual);
  1993. }
  1994. static void audit_write_protection(struct kvm_vcpu *vcpu)
  1995. {
  1996. struct kvm_mmu_page *sp;
  1997. struct kvm_memory_slot *slot;
  1998. unsigned long *rmapp;
  1999. gfn_t gfn;
  2000. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  2001. if (sp->role.metaphysical)
  2002. continue;
  2003. slot = gfn_to_memslot(vcpu->kvm, sp->gfn);
  2004. gfn = unalias_gfn(vcpu->kvm, sp->gfn);
  2005. rmapp = &slot->rmap[gfn - slot->base_gfn];
  2006. if (*rmapp)
  2007. printk(KERN_ERR "%s: (%s) shadow page has writable"
  2008. " mappings: gfn %lx role %x\n",
  2009. __func__, audit_msg, sp->gfn,
  2010. sp->role.word);
  2011. }
  2012. }
  2013. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
  2014. {
  2015. int olddbg = dbg;
  2016. dbg = 0;
  2017. audit_msg = msg;
  2018. audit_rmap(vcpu);
  2019. audit_write_protection(vcpu);
  2020. audit_mappings(vcpu);
  2021. dbg = olddbg;
  2022. }
  2023. #endif