gpio-davinci.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. * TI DaVinci GPIO Support
  3. *
  4. * Copyright (c) 2006-2007 David Brownell
  5. * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/gpio.h>
  13. #include <linux/errno.h>
  14. #include <linux/kernel.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <asm/mach/irq.h>
  19. struct davinci_gpio_regs {
  20. u32 dir;
  21. u32 out_data;
  22. u32 set_data;
  23. u32 clr_data;
  24. u32 in_data;
  25. u32 set_rising;
  26. u32 clr_rising;
  27. u32 set_falling;
  28. u32 clr_falling;
  29. u32 intstat;
  30. };
  31. #define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
  32. #define chip2controller(chip) \
  33. container_of(chip, struct davinci_gpio_controller, chip)
  34. static struct davinci_gpio_controller chips[DIV_ROUND_UP(DAVINCI_N_GPIO, 32)];
  35. static void __iomem *gpio_base;
  36. static struct davinci_gpio_regs __iomem __init *gpio2regs(unsigned gpio)
  37. {
  38. void __iomem *ptr;
  39. if (gpio < 32 * 1)
  40. ptr = gpio_base + 0x10;
  41. else if (gpio < 32 * 2)
  42. ptr = gpio_base + 0x38;
  43. else if (gpio < 32 * 3)
  44. ptr = gpio_base + 0x60;
  45. else if (gpio < 32 * 4)
  46. ptr = gpio_base + 0x88;
  47. else if (gpio < 32 * 5)
  48. ptr = gpio_base + 0xb0;
  49. else
  50. ptr = NULL;
  51. return ptr;
  52. }
  53. static inline struct davinci_gpio_regs __iomem *irq2regs(int irq)
  54. {
  55. struct davinci_gpio_regs __iomem *g;
  56. g = (__force struct davinci_gpio_regs __iomem *)irq_get_chip_data(irq);
  57. return g;
  58. }
  59. static int __init davinci_gpio_irq_setup(void);
  60. /*--------------------------------------------------------------------------*/
  61. /* board setup code *MUST* setup pinmux and enable the GPIO clock. */
  62. static inline int __davinci_direction(struct gpio_chip *chip,
  63. unsigned offset, bool out, int value)
  64. {
  65. struct davinci_gpio_controller *d = chip2controller(chip);
  66. struct davinci_gpio_regs __iomem *g = d->regs;
  67. unsigned long flags;
  68. u32 temp;
  69. u32 mask = 1 << offset;
  70. spin_lock_irqsave(&d->lock, flags);
  71. temp = __raw_readl(&g->dir);
  72. if (out) {
  73. temp &= ~mask;
  74. __raw_writel(mask, value ? &g->set_data : &g->clr_data);
  75. } else {
  76. temp |= mask;
  77. }
  78. __raw_writel(temp, &g->dir);
  79. spin_unlock_irqrestore(&d->lock, flags);
  80. return 0;
  81. }
  82. static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
  83. {
  84. return __davinci_direction(chip, offset, false, 0);
  85. }
  86. static int
  87. davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
  88. {
  89. return __davinci_direction(chip, offset, true, value);
  90. }
  91. /*
  92. * Read the pin's value (works even if it's set up as output);
  93. * returns zero/nonzero.
  94. *
  95. * Note that changes are synched to the GPIO clock, so reading values back
  96. * right after you've set them may give old values.
  97. */
  98. static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
  99. {
  100. struct davinci_gpio_controller *d = chip2controller(chip);
  101. struct davinci_gpio_regs __iomem *g = d->regs;
  102. return (1 << offset) & __raw_readl(&g->in_data);
  103. }
  104. /*
  105. * Assuming the pin is muxed as a gpio output, set its output value.
  106. */
  107. static void
  108. davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  109. {
  110. struct davinci_gpio_controller *d = chip2controller(chip);
  111. struct davinci_gpio_regs __iomem *g = d->regs;
  112. __raw_writel((1 << offset), value ? &g->set_data : &g->clr_data);
  113. }
  114. static int __init davinci_gpio_setup(void)
  115. {
  116. int i, base;
  117. unsigned ngpio;
  118. struct davinci_soc_info *soc_info = &davinci_soc_info;
  119. struct davinci_gpio_regs *regs;
  120. if (soc_info->gpio_type != GPIO_TYPE_DAVINCI)
  121. return 0;
  122. /*
  123. * The gpio banks conceptually expose a segmented bitmap,
  124. * and "ngpio" is one more than the largest zero-based
  125. * bit index that's valid.
  126. */
  127. ngpio = soc_info->gpio_num;
  128. if (ngpio == 0) {
  129. pr_err("GPIO setup: how many GPIOs?\n");
  130. return -EINVAL;
  131. }
  132. if (WARN_ON(DAVINCI_N_GPIO < ngpio))
  133. ngpio = DAVINCI_N_GPIO;
  134. gpio_base = ioremap(soc_info->gpio_base, SZ_4K);
  135. if (WARN_ON(!gpio_base))
  136. return -ENOMEM;
  137. for (i = 0, base = 0; base < ngpio; i++, base += 32) {
  138. chips[i].chip.label = "DaVinci";
  139. chips[i].chip.direction_input = davinci_direction_in;
  140. chips[i].chip.get = davinci_gpio_get;
  141. chips[i].chip.direction_output = davinci_direction_out;
  142. chips[i].chip.set = davinci_gpio_set;
  143. chips[i].chip.base = base;
  144. chips[i].chip.ngpio = ngpio - base;
  145. if (chips[i].chip.ngpio > 32)
  146. chips[i].chip.ngpio = 32;
  147. spin_lock_init(&chips[i].lock);
  148. regs = gpio2regs(base);
  149. chips[i].regs = regs;
  150. chips[i].set_data = &regs->set_data;
  151. chips[i].clr_data = &regs->clr_data;
  152. chips[i].in_data = &regs->in_data;
  153. gpiochip_add(&chips[i].chip);
  154. }
  155. soc_info->gpio_ctlrs = chips;
  156. soc_info->gpio_ctlrs_num = DIV_ROUND_UP(ngpio, 32);
  157. davinci_gpio_irq_setup();
  158. return 0;
  159. }
  160. pure_initcall(davinci_gpio_setup);
  161. /*--------------------------------------------------------------------------*/
  162. /*
  163. * We expect irqs will normally be set up as input pins, but they can also be
  164. * used as output pins ... which is convenient for testing.
  165. *
  166. * NOTE: The first few GPIOs also have direct INTC hookups in addition
  167. * to their GPIOBNK0 irq, with a bit less overhead.
  168. *
  169. * All those INTC hookups (direct, plus several IRQ banks) can also
  170. * serve as EDMA event triggers.
  171. */
  172. static void gpio_irq_disable(struct irq_data *d)
  173. {
  174. struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
  175. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  176. __raw_writel(mask, &g->clr_falling);
  177. __raw_writel(mask, &g->clr_rising);
  178. }
  179. static void gpio_irq_enable(struct irq_data *d)
  180. {
  181. struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
  182. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  183. unsigned status = irqd_get_trigger_type(d);
  184. status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  185. if (!status)
  186. status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  187. if (status & IRQ_TYPE_EDGE_FALLING)
  188. __raw_writel(mask, &g->set_falling);
  189. if (status & IRQ_TYPE_EDGE_RISING)
  190. __raw_writel(mask, &g->set_rising);
  191. }
  192. static int gpio_irq_type(struct irq_data *d, unsigned trigger)
  193. {
  194. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  195. return -EINVAL;
  196. return 0;
  197. }
  198. static struct irq_chip gpio_irqchip = {
  199. .name = "GPIO",
  200. .irq_enable = gpio_irq_enable,
  201. .irq_disable = gpio_irq_disable,
  202. .irq_set_type = gpio_irq_type,
  203. .flags = IRQCHIP_SET_TYPE_MASKED,
  204. };
  205. static void
  206. gpio_irq_handler(unsigned irq, struct irq_desc *desc)
  207. {
  208. struct davinci_gpio_regs __iomem *g;
  209. u32 mask = 0xffff;
  210. struct davinci_gpio_controller *d;
  211. d = (struct davinci_gpio_controller *)irq_desc_get_handler_data(desc);
  212. g = (struct davinci_gpio_regs __iomem *)d->regs;
  213. /* we only care about one bank */
  214. if (irq & 1)
  215. mask <<= 16;
  216. /* temporarily mask (level sensitive) parent IRQ */
  217. desc->irq_data.chip->irq_mask(&desc->irq_data);
  218. desc->irq_data.chip->irq_ack(&desc->irq_data);
  219. while (1) {
  220. u32 status;
  221. int n;
  222. int res;
  223. /* ack any irqs */
  224. status = __raw_readl(&g->intstat) & mask;
  225. if (!status)
  226. break;
  227. __raw_writel(status, &g->intstat);
  228. /* now demux them to the right lowlevel handler */
  229. n = d->irq_base;
  230. if (irq & 1) {
  231. n += 16;
  232. status >>= 16;
  233. }
  234. while (status) {
  235. res = ffs(status);
  236. n += res;
  237. generic_handle_irq(n - 1);
  238. status >>= res;
  239. }
  240. }
  241. desc->irq_data.chip->irq_unmask(&desc->irq_data);
  242. /* now it may re-trigger */
  243. }
  244. static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
  245. {
  246. struct davinci_gpio_controller *d = chip2controller(chip);
  247. if (d->irq_base >= 0)
  248. return d->irq_base + offset;
  249. else
  250. return -ENODEV;
  251. }
  252. static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
  253. {
  254. struct davinci_soc_info *soc_info = &davinci_soc_info;
  255. /*
  256. * NOTE: we assume for now that only irqs in the first gpio_chip
  257. * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
  258. */
  259. if (offset < soc_info->gpio_unbanked)
  260. return soc_info->gpio_irq + offset;
  261. else
  262. return -ENODEV;
  263. }
  264. static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
  265. {
  266. struct davinci_gpio_controller *d;
  267. struct davinci_gpio_regs __iomem *g;
  268. struct davinci_soc_info *soc_info = &davinci_soc_info;
  269. u32 mask;
  270. d = (struct davinci_gpio_controller *)data->handler_data;
  271. g = (struct davinci_gpio_regs __iomem *)d->regs;
  272. mask = __gpio_mask(data->irq - soc_info->gpio_irq);
  273. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  274. return -EINVAL;
  275. __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  276. ? &g->set_falling : &g->clr_falling);
  277. __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  278. ? &g->set_rising : &g->clr_rising);
  279. return 0;
  280. }
  281. /*
  282. * NOTE: for suspend/resume, probably best to make a platform_device with
  283. * suspend_late/resume_resume calls hooking into results of the set_wake()
  284. * calls ... so if no gpios are wakeup events the clock can be disabled,
  285. * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
  286. * (dm6446) can be set appropriately for GPIOV33 pins.
  287. */
  288. static int __init davinci_gpio_irq_setup(void)
  289. {
  290. unsigned gpio, irq, bank;
  291. struct clk *clk;
  292. u32 binten = 0;
  293. unsigned ngpio, bank_irq;
  294. struct davinci_soc_info *soc_info = &davinci_soc_info;
  295. struct davinci_gpio_regs __iomem *g;
  296. ngpio = soc_info->gpio_num;
  297. bank_irq = soc_info->gpio_irq;
  298. if (bank_irq == 0) {
  299. printk(KERN_ERR "Don't know first GPIO bank IRQ.\n");
  300. return -EINVAL;
  301. }
  302. clk = clk_get(NULL, "gpio");
  303. if (IS_ERR(clk)) {
  304. printk(KERN_ERR "Error %ld getting gpio clock?\n",
  305. PTR_ERR(clk));
  306. return PTR_ERR(clk);
  307. }
  308. clk_prepare_enable(clk);
  309. /*
  310. * Arrange gpio_to_irq() support, handling either direct IRQs or
  311. * banked IRQs. Having GPIOs in the first GPIO bank use direct
  312. * IRQs, while the others use banked IRQs, would need some setup
  313. * tweaks to recognize hardware which can do that.
  314. */
  315. for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) {
  316. chips[bank].chip.to_irq = gpio_to_irq_banked;
  317. chips[bank].irq_base = soc_info->gpio_unbanked
  318. ? -EINVAL
  319. : (soc_info->intc_irq_num + gpio);
  320. }
  321. /*
  322. * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
  323. * controller only handling trigger modes. We currently assume no
  324. * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
  325. */
  326. if (soc_info->gpio_unbanked) {
  327. static struct irq_chip_type gpio_unbanked;
  328. /* pass "bank 0" GPIO IRQs to AINTC */
  329. chips[0].chip.to_irq = gpio_to_irq_unbanked;
  330. binten = BIT(0);
  331. /* AINTC handles mask/unmask; GPIO handles triggering */
  332. irq = bank_irq;
  333. gpio_unbanked = *container_of(irq_get_chip(irq),
  334. struct irq_chip_type, chip);
  335. gpio_unbanked.chip.name = "GPIO-AINTC";
  336. gpio_unbanked.chip.irq_set_type = gpio_irq_type_unbanked;
  337. /* default trigger: both edges */
  338. g = gpio2regs(0);
  339. __raw_writel(~0, &g->set_falling);
  340. __raw_writel(~0, &g->set_rising);
  341. /* set the direct IRQs up to use that irqchip */
  342. for (gpio = 0; gpio < soc_info->gpio_unbanked; gpio++, irq++) {
  343. irq_set_chip(irq, &gpio_unbanked.chip);
  344. irq_set_handler_data(irq, &chips[gpio / 32]);
  345. irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH);
  346. }
  347. goto done;
  348. }
  349. /*
  350. * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
  351. * then chain through our own handler.
  352. */
  353. for (gpio = 0, irq = gpio_to_irq(0), bank = 0;
  354. gpio < ngpio;
  355. bank++, bank_irq++) {
  356. unsigned i;
  357. /* disabled by default, enabled only as needed */
  358. g = gpio2regs(gpio);
  359. __raw_writel(~0, &g->clr_falling);
  360. __raw_writel(~0, &g->clr_rising);
  361. /* set up all irqs in this bank */
  362. irq_set_chained_handler(bank_irq, gpio_irq_handler);
  363. /*
  364. * Each chip handles 32 gpios, and each irq bank consists of 16
  365. * gpio irqs. Pass the irq bank's corresponding controller to
  366. * the chained irq handler.
  367. */
  368. irq_set_handler_data(bank_irq, &chips[gpio / 32]);
  369. for (i = 0; i < 16 && gpio < ngpio; i++, irq++, gpio++) {
  370. irq_set_chip(irq, &gpio_irqchip);
  371. irq_set_chip_data(irq, (__force void *)g);
  372. irq_set_handler_data(irq, (void *)__gpio_mask(gpio));
  373. irq_set_handler(irq, handle_simple_irq);
  374. set_irq_flags(irq, IRQF_VALID);
  375. }
  376. binten |= BIT(bank);
  377. }
  378. done:
  379. /*
  380. * BINTEN -- per-bank interrupt enable. genirq would also let these
  381. * bits be set/cleared dynamically.
  382. */
  383. __raw_writel(binten, gpio_base + BINTEN);
  384. printk(KERN_INFO "DaVinci: %d gpio irqs\n", irq - gpio_to_irq(0));
  385. return 0;
  386. }