sh_mipi_dsi.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * Renesas SH-mobile MIPI DSI support
  3. *
  4. * Copyright (C) 2010 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  5. *
  6. * This is free software; you can redistribute it and/or modify
  7. * it under the terms of version 2 of the GNU General Public License as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/delay.h>
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/slab.h>
  16. #include <linux/string.h>
  17. #include <linux/types.h>
  18. #include <video/mipi_display.h>
  19. #include <video/sh_mipi_dsi.h>
  20. #include <video/sh_mobile_lcdc.h>
  21. #define CMTSRTCTR 0x80d0
  22. #define CMTSRTREQ 0x8070
  23. #define DSIINTE 0x0060
  24. /* E.g., sh7372 has 2 MIPI-DSIs - one for each LCDC */
  25. #define MAX_SH_MIPI_DSI 2
  26. struct sh_mipi {
  27. void __iomem *base;
  28. struct clk *dsit_clk;
  29. struct clk *dsip_clk;
  30. };
  31. static struct sh_mipi *mipi_dsi[MAX_SH_MIPI_DSI];
  32. /* Protect the above array */
  33. static DEFINE_MUTEX(array_lock);
  34. static struct sh_mipi *sh_mipi_by_handle(int handle)
  35. {
  36. if (handle >= ARRAY_SIZE(mipi_dsi) || handle < 0)
  37. return NULL;
  38. return mipi_dsi[handle];
  39. }
  40. static int sh_mipi_send_short(struct sh_mipi *mipi, u8 dsi_cmd,
  41. u8 cmd, u8 param)
  42. {
  43. u32 data = (dsi_cmd << 24) | (cmd << 16) | (param << 8);
  44. int cnt = 100;
  45. /* transmit a short packet to LCD panel */
  46. iowrite32(1 | data, mipi->base + 0x80d0); /* CMTSRTCTR */
  47. iowrite32(1, mipi->base + 0x8070); /* CMTSRTREQ */
  48. while ((ioread32(mipi->base + 0x8070) & 1) && --cnt)
  49. udelay(1);
  50. return cnt ? 0 : -ETIMEDOUT;
  51. }
  52. #define LCD_CHAN2MIPI(c) ((c) < LCDC_CHAN_MAINLCD || (c) > LCDC_CHAN_SUBLCD ? \
  53. -EINVAL : (c) - 1)
  54. static int sh_mipi_dcs(int handle, u8 cmd)
  55. {
  56. struct sh_mipi *mipi = sh_mipi_by_handle(LCD_CHAN2MIPI(handle));
  57. if (!mipi)
  58. return -ENODEV;
  59. return sh_mipi_send_short(mipi, MIPI_DSI_DCS_SHORT_WRITE, cmd, 0);
  60. }
  61. static int sh_mipi_dcs_param(int handle, u8 cmd, u8 param)
  62. {
  63. struct sh_mipi *mipi = sh_mipi_by_handle(LCD_CHAN2MIPI(handle));
  64. if (!mipi)
  65. return -ENODEV;
  66. return sh_mipi_send_short(mipi, MIPI_DSI_DCS_SHORT_WRITE_PARAM, cmd,
  67. param);
  68. }
  69. static void sh_mipi_dsi_enable(struct sh_mipi *mipi, bool enable)
  70. {
  71. /*
  72. * enable LCDC data tx, transition to LPS after completion of each HS
  73. * packet
  74. */
  75. iowrite32(0x00000002 | enable, mipi->base + 0x8000); /* DTCTR */
  76. }
  77. static void sh_mipi_shutdown(struct platform_device *pdev)
  78. {
  79. struct sh_mipi *mipi = platform_get_drvdata(pdev);
  80. sh_mipi_dsi_enable(mipi, false);
  81. }
  82. static void mipi_display_on(void *arg, struct fb_info *info)
  83. {
  84. struct sh_mipi *mipi = arg;
  85. sh_mipi_dsi_enable(mipi, true);
  86. }
  87. static void mipi_display_off(void *arg)
  88. {
  89. struct sh_mipi *mipi = arg;
  90. sh_mipi_dsi_enable(mipi, false);
  91. }
  92. static int __init sh_mipi_setup(struct sh_mipi *mipi,
  93. struct sh_mipi_dsi_info *pdata)
  94. {
  95. void __iomem *base = mipi->base;
  96. struct sh_mobile_lcdc_chan_cfg *ch = pdata->lcd_chan;
  97. u32 pctype, datatype, pixfmt;
  98. u32 linelength;
  99. bool yuv;
  100. /* Select data format */
  101. switch (pdata->data_format) {
  102. case MIPI_RGB888:
  103. pctype = 0;
  104. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_24;
  105. pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
  106. linelength = ch->lcd_cfg.xres * 3;
  107. yuv = false;
  108. break;
  109. case MIPI_RGB565:
  110. pctype = 1;
  111. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_16;
  112. pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
  113. linelength = ch->lcd_cfg.xres * 2;
  114. yuv = false;
  115. break;
  116. case MIPI_RGB666_LP:
  117. pctype = 2;
  118. datatype = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
  119. pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
  120. linelength = ch->lcd_cfg.xres * 3;
  121. yuv = false;
  122. break;
  123. case MIPI_RGB666:
  124. pctype = 3;
  125. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_18;
  126. pixfmt = MIPI_DCS_PIXEL_FMT_18BIT;
  127. linelength = (ch->lcd_cfg.xres * 18 + 7) / 8;
  128. yuv = false;
  129. break;
  130. case MIPI_BGR888:
  131. pctype = 8;
  132. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_24;
  133. pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
  134. linelength = ch->lcd_cfg.xres * 3;
  135. yuv = false;
  136. break;
  137. case MIPI_BGR565:
  138. pctype = 9;
  139. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_16;
  140. pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
  141. linelength = ch->lcd_cfg.xres * 2;
  142. yuv = false;
  143. break;
  144. case MIPI_BGR666_LP:
  145. pctype = 0xa;
  146. datatype = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
  147. pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
  148. linelength = ch->lcd_cfg.xres * 3;
  149. yuv = false;
  150. break;
  151. case MIPI_BGR666:
  152. pctype = 0xb;
  153. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_18;
  154. pixfmt = MIPI_DCS_PIXEL_FMT_18BIT;
  155. linelength = (ch->lcd_cfg.xres * 18 + 7) / 8;
  156. yuv = false;
  157. break;
  158. case MIPI_YUYV:
  159. pctype = 4;
  160. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR16;
  161. pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
  162. linelength = ch->lcd_cfg.xres * 2;
  163. yuv = true;
  164. break;
  165. case MIPI_UYVY:
  166. pctype = 5;
  167. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR16;
  168. pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
  169. linelength = ch->lcd_cfg.xres * 2;
  170. yuv = true;
  171. break;
  172. case MIPI_YUV420_L:
  173. pctype = 6;
  174. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR12;
  175. pixfmt = MIPI_DCS_PIXEL_FMT_12BIT;
  176. linelength = (ch->lcd_cfg.xres * 12 + 7) / 8;
  177. yuv = true;
  178. break;
  179. case MIPI_YUV420:
  180. pctype = 7;
  181. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR12;
  182. pixfmt = MIPI_DCS_PIXEL_FMT_12BIT;
  183. /* Length of U/V line */
  184. linelength = (ch->lcd_cfg.xres + 1) / 2;
  185. yuv = true;
  186. break;
  187. default:
  188. return -EINVAL;
  189. }
  190. if ((yuv && ch->interface_type != YUV422) ||
  191. (!yuv && ch->interface_type != RGB24))
  192. return -EINVAL;
  193. /* reset DSI link */
  194. iowrite32(0x00000001, base); /* SYSCTRL */
  195. /* Hold reset for 100 cycles of the slowest of bus, HS byte and LP clock */
  196. udelay(50);
  197. iowrite32(0x00000000, base); /* SYSCTRL */
  198. /* setup DSI link */
  199. /*
  200. * Default = ULPS enable |
  201. * Contention detection enabled |
  202. * EoT packet transmission enable |
  203. * CRC check enable |
  204. * ECC check enable
  205. * additionally enable first two lanes
  206. */
  207. iowrite32(0x00003703, base + 0x04); /* SYSCONF */
  208. /*
  209. * T_wakeup = 0x7000
  210. * T_hs-trail = 3
  211. * T_hs-prepare = 3
  212. * T_clk-trail = 3
  213. * T_clk-prepare = 2
  214. */
  215. iowrite32(0x70003332, base + 0x08); /* TIMSET */
  216. /* no responses requested */
  217. iowrite32(0x00000000, base + 0x18); /* RESREQSET0 */
  218. /* request response to packets of type 0x28 */
  219. iowrite32(0x00000100, base + 0x1c); /* RESREQSET1 */
  220. /* High-speed transmission timeout, default 0xffffffff */
  221. iowrite32(0x0fffffff, base + 0x20); /* HSTTOVSET */
  222. /* LP reception timeout, default 0xffffffff */
  223. iowrite32(0x0fffffff, base + 0x24); /* LPRTOVSET */
  224. /* Turn-around timeout, default 0xffffffff */
  225. iowrite32(0x0fffffff, base + 0x28); /* TATOVSET */
  226. /* Peripheral reset timeout, default 0xffffffff */
  227. iowrite32(0x0fffffff, base + 0x2c); /* PRTOVSET */
  228. /* Enable timeout counters */
  229. iowrite32(0x00000f00, base + 0x30); /* DSICTRL */
  230. /* Interrupts not used, disable all */
  231. iowrite32(0, base + DSIINTE);
  232. /* DSI-Tx bias on */
  233. iowrite32(0x00000001, base + 0x70); /* PHYCTRL */
  234. udelay(200);
  235. /* Deassert resets, power on, set multiplier */
  236. iowrite32(0x03070b01, base + 0x70); /* PHYCTRL */
  237. /* setup l-bridge */
  238. /*
  239. * Enable transmission of all packets,
  240. * transmit LPS after each HS packet completion
  241. */
  242. iowrite32(0x00000006, base + 0x8000); /* DTCTR */
  243. /* VSYNC width = 2 (<< 17) */
  244. iowrite32(0x00040000 | (pctype << 12) | datatype, base + 0x8020); /* VMCTR1 */
  245. /*
  246. * Non-burst mode with sync pulses: VSE and HSE are output,
  247. * HSA period allowed, no commands in LP
  248. */
  249. iowrite32(0x00e00000, base + 0x8024); /* VMCTR2 */
  250. /*
  251. * 0x660 = 1632 bytes per line (RGB24, 544 pixels: see
  252. * sh_mobile_lcdc_info.ch[0].lcd_cfg.xres), HSALEN = 1 - default
  253. * (unused, since VMCTR2[HSABM] = 0)
  254. */
  255. iowrite32(1 | (linelength << 16), base + 0x8028); /* VMLEN1 */
  256. msleep(5);
  257. /* setup LCD panel */
  258. /* cf. drivers/video/omap/lcd_mipid.c */
  259. sh_mipi_dcs(ch->chan, MIPI_DCS_EXIT_SLEEP_MODE);
  260. msleep(120);
  261. /*
  262. * [7] - Page Address Mode
  263. * [6] - Column Address Mode
  264. * [5] - Page / Column Address Mode
  265. * [4] - Display Device Line Refresh Order
  266. * [3] - RGB/BGR Order
  267. * [2] - Display Data Latch Data Order
  268. * [1] - Flip Horizontal
  269. * [0] - Flip Vertical
  270. */
  271. sh_mipi_dcs_param(ch->chan, MIPI_DCS_SET_ADDRESS_MODE, 0x00);
  272. /* cf. set_data_lines() */
  273. sh_mipi_dcs_param(ch->chan, MIPI_DCS_SET_PIXEL_FORMAT,
  274. pixfmt << 4);
  275. sh_mipi_dcs(ch->chan, MIPI_DCS_SET_DISPLAY_ON);
  276. return 0;
  277. }
  278. static int __init sh_mipi_probe(struct platform_device *pdev)
  279. {
  280. struct sh_mipi *mipi;
  281. struct sh_mipi_dsi_info *pdata = pdev->dev.platform_data;
  282. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  283. unsigned long rate, f_current;
  284. int idx = pdev->id, ret;
  285. char dsip_clk[] = "dsi.p_clk";
  286. if (!res || idx >= ARRAY_SIZE(mipi_dsi) || !pdata)
  287. return -ENODEV;
  288. mutex_lock(&array_lock);
  289. if (idx < 0)
  290. for (idx = 0; idx < ARRAY_SIZE(mipi_dsi) && mipi_dsi[idx]; idx++)
  291. ;
  292. if (idx == ARRAY_SIZE(mipi_dsi)) {
  293. ret = -EBUSY;
  294. goto efindslot;
  295. }
  296. mipi = kzalloc(sizeof(*mipi), GFP_KERNEL);
  297. if (!mipi) {
  298. ret = -ENOMEM;
  299. goto ealloc;
  300. }
  301. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  302. dev_err(&pdev->dev, "MIPI register region already claimed\n");
  303. ret = -EBUSY;
  304. goto ereqreg;
  305. }
  306. mipi->base = ioremap(res->start, resource_size(res));
  307. if (!mipi->base) {
  308. ret = -ENOMEM;
  309. goto emap;
  310. }
  311. mipi->dsit_clk = clk_get(&pdev->dev, "dsit_clk");
  312. if (IS_ERR(mipi->dsit_clk)) {
  313. ret = PTR_ERR(mipi->dsit_clk);
  314. goto eclktget;
  315. }
  316. f_current = clk_get_rate(mipi->dsit_clk);
  317. /* 80MHz required by the datasheet */
  318. rate = clk_round_rate(mipi->dsit_clk, 80000000);
  319. if (rate > 0 && rate != f_current)
  320. ret = clk_set_rate(mipi->dsit_clk, rate);
  321. else
  322. ret = rate;
  323. if (ret < 0)
  324. goto esettrate;
  325. dev_dbg(&pdev->dev, "DSI-T clk %lu -> %lu\n", f_current, rate);
  326. sprintf(dsip_clk, "dsi%1.1dp_clk", idx);
  327. mipi->dsip_clk = clk_get(&pdev->dev, dsip_clk);
  328. if (IS_ERR(mipi->dsip_clk)) {
  329. ret = PTR_ERR(mipi->dsip_clk);
  330. goto eclkpget;
  331. }
  332. f_current = clk_get_rate(mipi->dsip_clk);
  333. /* Between 10 and 50MHz */
  334. rate = clk_round_rate(mipi->dsip_clk, 24000000);
  335. if (rate > 0 && rate != f_current)
  336. ret = clk_set_rate(mipi->dsip_clk, rate);
  337. else
  338. ret = rate;
  339. if (ret < 0)
  340. goto esetprate;
  341. dev_dbg(&pdev->dev, "DSI-P clk %lu -> %lu\n", f_current, rate);
  342. msleep(10);
  343. ret = clk_enable(mipi->dsit_clk);
  344. if (ret < 0)
  345. goto eclkton;
  346. ret = clk_enable(mipi->dsip_clk);
  347. if (ret < 0)
  348. goto eclkpon;
  349. mipi_dsi[idx] = mipi;
  350. ret = sh_mipi_setup(mipi, pdata);
  351. if (ret < 0)
  352. goto emipisetup;
  353. mutex_unlock(&array_lock);
  354. platform_set_drvdata(pdev, mipi);
  355. /* Set up LCDC callbacks */
  356. pdata->lcd_chan->board_cfg.board_data = mipi;
  357. pdata->lcd_chan->board_cfg.display_on = mipi_display_on;
  358. pdata->lcd_chan->board_cfg.display_off = mipi_display_off;
  359. return 0;
  360. emipisetup:
  361. mipi_dsi[idx] = NULL;
  362. clk_disable(mipi->dsip_clk);
  363. eclkpon:
  364. clk_disable(mipi->dsit_clk);
  365. eclkton:
  366. esetprate:
  367. clk_put(mipi->dsip_clk);
  368. eclkpget:
  369. esettrate:
  370. clk_put(mipi->dsit_clk);
  371. eclktget:
  372. iounmap(mipi->base);
  373. emap:
  374. release_mem_region(res->start, resource_size(res));
  375. ereqreg:
  376. kfree(mipi);
  377. ealloc:
  378. efindslot:
  379. mutex_unlock(&array_lock);
  380. return ret;
  381. }
  382. static int __exit sh_mipi_remove(struct platform_device *pdev)
  383. {
  384. struct sh_mipi_dsi_info *pdata = pdev->dev.platform_data;
  385. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  386. struct sh_mipi *mipi = platform_get_drvdata(pdev);
  387. int i, ret;
  388. mutex_lock(&array_lock);
  389. for (i = 0; i < ARRAY_SIZE(mipi_dsi) && mipi_dsi[i] != mipi; i++)
  390. ;
  391. if (i == ARRAY_SIZE(mipi_dsi)) {
  392. ret = -EINVAL;
  393. } else {
  394. ret = 0;
  395. mipi_dsi[i] = NULL;
  396. }
  397. mutex_unlock(&array_lock);
  398. if (ret < 0)
  399. return ret;
  400. pdata->lcd_chan->board_cfg.display_on = NULL;
  401. pdata->lcd_chan->board_cfg.display_off = NULL;
  402. pdata->lcd_chan->board_cfg.board_data = NULL;
  403. clk_disable(mipi->dsip_clk);
  404. clk_disable(mipi->dsit_clk);
  405. clk_put(mipi->dsit_clk);
  406. clk_put(mipi->dsip_clk);
  407. iounmap(mipi->base);
  408. if (res)
  409. release_mem_region(res->start, resource_size(res));
  410. platform_set_drvdata(pdev, NULL);
  411. kfree(mipi);
  412. return 0;
  413. }
  414. static struct platform_driver sh_mipi_driver = {
  415. .remove = __exit_p(sh_mipi_remove),
  416. .shutdown = sh_mipi_shutdown,
  417. .driver = {
  418. .name = "sh-mipi-dsi",
  419. },
  420. };
  421. static int __init sh_mipi_init(void)
  422. {
  423. return platform_driver_probe(&sh_mipi_driver, sh_mipi_probe);
  424. }
  425. module_init(sh_mipi_init);
  426. static void __exit sh_mipi_exit(void)
  427. {
  428. platform_driver_unregister(&sh_mipi_driver);
  429. }
  430. module_exit(sh_mipi_exit);
  431. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  432. MODULE_DESCRIPTION("SuperH / ARM-shmobile MIPI DSI driver");
  433. MODULE_LICENSE("GPL v2");