scan.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. /*
  2. * Sonics Silicon Backplane
  3. * Bus scanning
  4. *
  5. * Copyright (C) 2005-2007 Michael Buesch <mb@bu3sch.de>
  6. * Copyright (C) 2005 Martin Langer <martin-langer@gmx.de>
  7. * Copyright (C) 2005 Stefano Brivio <st3@riseup.net>
  8. * Copyright (C) 2005 Danny van Dyk <kugelfang@gentoo.org>
  9. * Copyright (C) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  10. * Copyright (C) 2006 Broadcom Corporation.
  11. *
  12. * Licensed under the GNU/GPL. See COPYING for details.
  13. */
  14. #include <linux/ssb/ssb.h>
  15. #include <linux/ssb/ssb_regs.h>
  16. #include <linux/pci.h>
  17. #include <linux/io.h>
  18. #include <pcmcia/cs.h>
  19. #include <pcmcia/cistpl.h>
  20. #include <pcmcia/ds.h>
  21. #include "ssb_private.h"
  22. const char *ssb_core_name(u16 coreid)
  23. {
  24. switch (coreid) {
  25. case SSB_DEV_CHIPCOMMON:
  26. return "ChipCommon";
  27. case SSB_DEV_ILINE20:
  28. return "ILine 20";
  29. case SSB_DEV_SDRAM:
  30. return "SDRAM";
  31. case SSB_DEV_PCI:
  32. return "PCI";
  33. case SSB_DEV_MIPS:
  34. return "MIPS";
  35. case SSB_DEV_ETHERNET:
  36. return "Fast Ethernet";
  37. case SSB_DEV_V90:
  38. return "V90";
  39. case SSB_DEV_USB11_HOSTDEV:
  40. return "USB 1.1 Hostdev";
  41. case SSB_DEV_ADSL:
  42. return "ADSL";
  43. case SSB_DEV_ILINE100:
  44. return "ILine 100";
  45. case SSB_DEV_IPSEC:
  46. return "IPSEC";
  47. case SSB_DEV_PCMCIA:
  48. return "PCMCIA";
  49. case SSB_DEV_INTERNAL_MEM:
  50. return "Internal Memory";
  51. case SSB_DEV_MEMC_SDRAM:
  52. return "MEMC SDRAM";
  53. case SSB_DEV_EXTIF:
  54. return "EXTIF";
  55. case SSB_DEV_80211:
  56. return "IEEE 802.11";
  57. case SSB_DEV_MIPS_3302:
  58. return "MIPS 3302";
  59. case SSB_DEV_USB11_HOST:
  60. return "USB 1.1 Host";
  61. case SSB_DEV_USB11_DEV:
  62. return "USB 1.1 Device";
  63. case SSB_DEV_USB20_HOST:
  64. return "USB 2.0 Host";
  65. case SSB_DEV_USB20_DEV:
  66. return "USB 2.0 Device";
  67. case SSB_DEV_SDIO_HOST:
  68. return "SDIO Host";
  69. case SSB_DEV_ROBOSWITCH:
  70. return "Roboswitch";
  71. case SSB_DEV_PARA_ATA:
  72. return "PATA";
  73. case SSB_DEV_SATA_XORDMA:
  74. return "SATA XOR-DMA";
  75. case SSB_DEV_ETHERNET_GBIT:
  76. return "GBit Ethernet";
  77. case SSB_DEV_PCIE:
  78. return "PCI-E";
  79. case SSB_DEV_MIMO_PHY:
  80. return "MIMO PHY";
  81. case SSB_DEV_SRAM_CTRLR:
  82. return "SRAM Controller";
  83. case SSB_DEV_MINI_MACPHY:
  84. return "Mini MACPHY";
  85. case SSB_DEV_ARM_1176:
  86. return "ARM 1176";
  87. case SSB_DEV_ARM_7TDMI:
  88. return "ARM 7TDMI";
  89. }
  90. return "UNKNOWN";
  91. }
  92. static u16 pcidev_to_chipid(struct pci_dev *pci_dev)
  93. {
  94. u16 chipid_fallback = 0;
  95. switch (pci_dev->device) {
  96. case 0x4301:
  97. chipid_fallback = 0x4301;
  98. break;
  99. case 0x4305 ... 0x4307:
  100. chipid_fallback = 0x4307;
  101. break;
  102. case 0x4403:
  103. chipid_fallback = 0x4402;
  104. break;
  105. case 0x4610 ... 0x4615:
  106. chipid_fallback = 0x4610;
  107. break;
  108. case 0x4710 ... 0x4715:
  109. chipid_fallback = 0x4710;
  110. break;
  111. case 0x4320 ... 0x4325:
  112. chipid_fallback = 0x4309;
  113. break;
  114. case PCI_DEVICE_ID_BCM4401:
  115. case PCI_DEVICE_ID_BCM4401B0:
  116. case PCI_DEVICE_ID_BCM4401B1:
  117. chipid_fallback = 0x4401;
  118. break;
  119. default:
  120. ssb_printk(KERN_ERR PFX
  121. "PCI-ID not in fallback list\n");
  122. }
  123. return chipid_fallback;
  124. }
  125. static u8 chipid_to_nrcores(u16 chipid)
  126. {
  127. switch (chipid) {
  128. case 0x5365:
  129. return 7;
  130. case 0x4306:
  131. return 6;
  132. case 0x4310:
  133. return 8;
  134. case 0x4307:
  135. case 0x4301:
  136. return 5;
  137. case 0x4401:
  138. case 0x4402:
  139. return 3;
  140. case 0x4710:
  141. case 0x4610:
  142. case 0x4704:
  143. return 9;
  144. default:
  145. ssb_printk(KERN_ERR PFX
  146. "CHIPID not in nrcores fallback list\n");
  147. }
  148. return 1;
  149. }
  150. static u32 scan_read32(struct ssb_bus *bus, u8 current_coreidx,
  151. u16 offset)
  152. {
  153. u32 lo, hi;
  154. switch (bus->bustype) {
  155. case SSB_BUSTYPE_SSB:
  156. offset += current_coreidx * SSB_CORE_SIZE;
  157. break;
  158. case SSB_BUSTYPE_PCI:
  159. break;
  160. case SSB_BUSTYPE_PCMCIA:
  161. if (offset >= 0x800) {
  162. ssb_pcmcia_switch_segment(bus, 1);
  163. offset -= 0x800;
  164. } else
  165. ssb_pcmcia_switch_segment(bus, 0);
  166. lo = readw(bus->mmio + offset);
  167. hi = readw(bus->mmio + offset + 2);
  168. return lo | (hi << 16);
  169. case SSB_BUSTYPE_SDIO:
  170. offset += current_coreidx * SSB_CORE_SIZE;
  171. return ssb_sdio_scan_read32(bus, offset);
  172. }
  173. return readl(bus->mmio + offset);
  174. }
  175. static int scan_switchcore(struct ssb_bus *bus, u8 coreidx)
  176. {
  177. switch (bus->bustype) {
  178. case SSB_BUSTYPE_SSB:
  179. break;
  180. case SSB_BUSTYPE_PCI:
  181. return ssb_pci_switch_coreidx(bus, coreidx);
  182. case SSB_BUSTYPE_PCMCIA:
  183. return ssb_pcmcia_switch_coreidx(bus, coreidx);
  184. case SSB_BUSTYPE_SDIO:
  185. return ssb_sdio_scan_switch_coreidx(bus, coreidx);
  186. }
  187. return 0;
  188. }
  189. void ssb_iounmap(struct ssb_bus *bus)
  190. {
  191. switch (bus->bustype) {
  192. case SSB_BUSTYPE_SSB:
  193. case SSB_BUSTYPE_PCMCIA:
  194. iounmap(bus->mmio);
  195. break;
  196. case SSB_BUSTYPE_PCI:
  197. #ifdef CONFIG_SSB_PCIHOST
  198. pci_iounmap(bus->host_pci, bus->mmio);
  199. #else
  200. SSB_BUG_ON(1); /* Can't reach this code. */
  201. #endif
  202. break;
  203. case SSB_BUSTYPE_SDIO:
  204. break;
  205. }
  206. bus->mmio = NULL;
  207. bus->mapped_device = NULL;
  208. }
  209. static void __iomem *ssb_ioremap(struct ssb_bus *bus,
  210. unsigned long baseaddr)
  211. {
  212. void __iomem *mmio = NULL;
  213. switch (bus->bustype) {
  214. case SSB_BUSTYPE_SSB:
  215. /* Only map the first core for now. */
  216. /* fallthrough... */
  217. case SSB_BUSTYPE_PCMCIA:
  218. mmio = ioremap(baseaddr, SSB_CORE_SIZE);
  219. break;
  220. case SSB_BUSTYPE_PCI:
  221. #ifdef CONFIG_SSB_PCIHOST
  222. mmio = pci_iomap(bus->host_pci, 0, ~0UL);
  223. #else
  224. SSB_BUG_ON(1); /* Can't reach this code. */
  225. #endif
  226. break;
  227. case SSB_BUSTYPE_SDIO:
  228. /* Nothing to ioremap in the SDIO case, just fake it */
  229. mmio = (void __iomem *)baseaddr;
  230. break;
  231. }
  232. return mmio;
  233. }
  234. static int we_support_multiple_80211_cores(struct ssb_bus *bus)
  235. {
  236. /* More than one 802.11 core is only supported by special chips.
  237. * There are chips with two 802.11 cores, but with dangling
  238. * pins on the second core. Be careful and reject them here.
  239. */
  240. #ifdef CONFIG_SSB_PCIHOST
  241. if (bus->bustype == SSB_BUSTYPE_PCI) {
  242. if (bus->host_pci->vendor == PCI_VENDOR_ID_BROADCOM &&
  243. bus->host_pci->device == 0x4324)
  244. return 1;
  245. }
  246. #endif /* CONFIG_SSB_PCIHOST */
  247. return 0;
  248. }
  249. int ssb_bus_scan(struct ssb_bus *bus,
  250. unsigned long baseaddr)
  251. {
  252. int err = -ENOMEM;
  253. void __iomem *mmio;
  254. u32 idhi, cc, rev, tmp;
  255. int dev_i, i;
  256. struct ssb_device *dev;
  257. int nr_80211_cores = 0;
  258. mmio = ssb_ioremap(bus, baseaddr);
  259. if (!mmio)
  260. goto out;
  261. bus->mmio = mmio;
  262. err = scan_switchcore(bus, 0); /* Switch to first core */
  263. if (err)
  264. goto err_unmap;
  265. idhi = scan_read32(bus, 0, SSB_IDHIGH);
  266. cc = (idhi & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  267. rev = (idhi & SSB_IDHIGH_RCLO);
  268. rev |= (idhi & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT;
  269. bus->nr_devices = 0;
  270. if (cc == SSB_DEV_CHIPCOMMON) {
  271. tmp = scan_read32(bus, 0, SSB_CHIPCO_CHIPID);
  272. bus->chip_id = (tmp & SSB_CHIPCO_IDMASK);
  273. bus->chip_rev = (tmp & SSB_CHIPCO_REVMASK) >>
  274. SSB_CHIPCO_REVSHIFT;
  275. bus->chip_package = (tmp & SSB_CHIPCO_PACKMASK) >>
  276. SSB_CHIPCO_PACKSHIFT;
  277. if (rev >= 4) {
  278. bus->nr_devices = (tmp & SSB_CHIPCO_NRCORESMASK) >>
  279. SSB_CHIPCO_NRCORESSHIFT;
  280. }
  281. tmp = scan_read32(bus, 0, SSB_CHIPCO_CAP);
  282. bus->chipco.capabilities = tmp;
  283. } else {
  284. if (bus->bustype == SSB_BUSTYPE_PCI) {
  285. bus->chip_id = pcidev_to_chipid(bus->host_pci);
  286. pci_read_config_word(bus->host_pci, PCI_REVISION_ID,
  287. &bus->chip_rev);
  288. bus->chip_package = 0;
  289. } else {
  290. bus->chip_id = 0x4710;
  291. bus->chip_rev = 0;
  292. bus->chip_package = 0;
  293. }
  294. }
  295. if (!bus->nr_devices)
  296. bus->nr_devices = chipid_to_nrcores(bus->chip_id);
  297. if (bus->nr_devices > ARRAY_SIZE(bus->devices)) {
  298. ssb_printk(KERN_ERR PFX
  299. "More than %d ssb cores found (%d)\n",
  300. SSB_MAX_NR_CORES, bus->nr_devices);
  301. goto err_unmap;
  302. }
  303. if (bus->bustype == SSB_BUSTYPE_SSB) {
  304. /* Now that we know the number of cores,
  305. * remap the whole IO space for all cores.
  306. */
  307. err = -ENOMEM;
  308. iounmap(mmio);
  309. mmio = ioremap(baseaddr, SSB_CORE_SIZE * bus->nr_devices);
  310. if (!mmio)
  311. goto out;
  312. bus->mmio = mmio;
  313. }
  314. /* Fetch basic information about each core/device */
  315. for (i = 0, dev_i = 0; i < bus->nr_devices; i++) {
  316. err = scan_switchcore(bus, i);
  317. if (err)
  318. goto err_unmap;
  319. dev = &(bus->devices[dev_i]);
  320. idhi = scan_read32(bus, i, SSB_IDHIGH);
  321. dev->id.coreid = (idhi & SSB_IDHIGH_CC) >> SSB_IDHIGH_CC_SHIFT;
  322. dev->id.revision = (idhi & SSB_IDHIGH_RCLO);
  323. dev->id.revision |= (idhi & SSB_IDHIGH_RCHI) >> SSB_IDHIGH_RCHI_SHIFT;
  324. dev->id.vendor = (idhi & SSB_IDHIGH_VC) >> SSB_IDHIGH_VC_SHIFT;
  325. dev->core_index = i;
  326. dev->bus = bus;
  327. dev->ops = bus->ops;
  328. printk(KERN_DEBUG PFX
  329. "Core %d found: %s "
  330. "(cc 0x%03X, rev 0x%02X, vendor 0x%04X)\n",
  331. i, ssb_core_name(dev->id.coreid),
  332. dev->id.coreid, dev->id.revision, dev->id.vendor);
  333. switch (dev->id.coreid) {
  334. case SSB_DEV_80211:
  335. nr_80211_cores++;
  336. if (nr_80211_cores > 1) {
  337. if (!we_support_multiple_80211_cores(bus)) {
  338. ssb_dprintk(KERN_INFO PFX "Ignoring additional "
  339. "802.11 core\n");
  340. continue;
  341. }
  342. }
  343. break;
  344. case SSB_DEV_EXTIF:
  345. #ifdef CONFIG_SSB_DRIVER_EXTIF
  346. if (bus->extif.dev) {
  347. ssb_printk(KERN_WARNING PFX
  348. "WARNING: Multiple EXTIFs found\n");
  349. break;
  350. }
  351. bus->extif.dev = dev;
  352. #endif /* CONFIG_SSB_DRIVER_EXTIF */
  353. break;
  354. case SSB_DEV_CHIPCOMMON:
  355. if (bus->chipco.dev) {
  356. ssb_printk(KERN_WARNING PFX
  357. "WARNING: Multiple ChipCommon found\n");
  358. break;
  359. }
  360. bus->chipco.dev = dev;
  361. break;
  362. case SSB_DEV_MIPS:
  363. case SSB_DEV_MIPS_3302:
  364. #ifdef CONFIG_SSB_DRIVER_MIPS
  365. if (bus->mipscore.dev) {
  366. ssb_printk(KERN_WARNING PFX
  367. "WARNING: Multiple MIPS cores found\n");
  368. break;
  369. }
  370. bus->mipscore.dev = dev;
  371. #endif /* CONFIG_SSB_DRIVER_MIPS */
  372. break;
  373. case SSB_DEV_PCI:
  374. case SSB_DEV_PCIE:
  375. #ifdef CONFIG_SSB_DRIVER_PCICORE
  376. if (bus->bustype == SSB_BUSTYPE_PCI) {
  377. /* Ignore PCI cores on PCI-E cards.
  378. * Ignore PCI-E cores on PCI cards. */
  379. if (dev->id.coreid == SSB_DEV_PCI) {
  380. if (bus->host_pci->is_pcie)
  381. continue;
  382. } else {
  383. if (!bus->host_pci->is_pcie)
  384. continue;
  385. }
  386. }
  387. if (bus->pcicore.dev) {
  388. ssb_printk(KERN_WARNING PFX
  389. "WARNING: Multiple PCI(E) cores found\n");
  390. break;
  391. }
  392. bus->pcicore.dev = dev;
  393. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  394. break;
  395. default:
  396. break;
  397. }
  398. dev_i++;
  399. }
  400. bus->nr_devices = dev_i;
  401. err = 0;
  402. out:
  403. return err;
  404. err_unmap:
  405. ssb_iounmap(bus);
  406. goto out;
  407. }